1 //===-- X86.td - Target definition file for the Intel X86 --*- tablegen -*-===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This is a target description file for the Intel i386 architecture, referred
11 // to here as the "X86" architecture.
13 //===----------------------------------------------------------------------===//
15 // Get the target-independent interfaces which we are implementing...
17 include "llvm/Target/Target.td"
19 //===----------------------------------------------------------------------===//
20 // X86 Subtarget state
23 def Mode64Bit : SubtargetFeature<"64bit-mode", "In64BitMode", "true",
24 "64-bit mode (x86_64)">;
26 //===----------------------------------------------------------------------===//
27 // X86 Subtarget features
28 //===----------------------------------------------------------------------===//
30 def FeatureCMOV : SubtargetFeature<"cmov","HasCMov", "true",
31 "Enable conditional move instructions">;
33 def FeaturePOPCNT : SubtargetFeature<"popcnt", "HasPOPCNT", "true",
34 "Support POPCNT instruction">;
37 def FeatureMMX : SubtargetFeature<"mmx","X86SSELevel", "MMX",
38 "Enable MMX instructions">;
39 def FeatureSSE1 : SubtargetFeature<"sse", "X86SSELevel", "SSE1",
40 "Enable SSE instructions",
41 // SSE codegen depends on cmovs, and all
42 // SSE1+ processors support them.
43 [FeatureMMX, FeatureCMOV]>;
44 def FeatureSSE2 : SubtargetFeature<"sse2", "X86SSELevel", "SSE2",
45 "Enable SSE2 instructions",
47 def FeatureSSE3 : SubtargetFeature<"sse3", "X86SSELevel", "SSE3",
48 "Enable SSE3 instructions",
50 def FeatureSSSE3 : SubtargetFeature<"ssse3", "X86SSELevel", "SSSE3",
51 "Enable SSSE3 instructions",
53 def FeatureSSE41 : SubtargetFeature<"sse4.1", "X86SSELevel", "SSE41",
54 "Enable SSE 4.1 instructions",
56 def FeatureSSE42 : SubtargetFeature<"sse4.2", "X86SSELevel", "SSE42",
57 "Enable SSE 4.2 instructions",
59 def Feature3DNow : SubtargetFeature<"3dnow", "X863DNowLevel", "ThreeDNow",
60 "Enable 3DNow! instructions",
62 def Feature3DNowA : SubtargetFeature<"3dnowa", "X863DNowLevel", "ThreeDNowA",
63 "Enable 3DNow! Athlon instructions",
65 // All x86-64 hardware has SSE2, but we don't mark SSE2 as an implied
66 // feature, because SSE2 can be disabled (e.g. for compiling OS kernels)
67 // without disabling 64-bit mode.
68 def Feature64Bit : SubtargetFeature<"64bit", "HasX86_64", "true",
69 "Support 64-bit instructions",
71 def FeatureCMPXCHG16B : SubtargetFeature<"cmpxchg16b", "HasCmpxchg16b", "true",
72 "64-bit with cmpxchg16b",
74 def FeatureSlowBTMem : SubtargetFeature<"slow-bt-mem", "IsBTMemSlow", "true",
75 "Bit testing of memory is slow">;
76 def FeatureFastUAMem : SubtargetFeature<"fast-unaligned-mem",
77 "IsUAMemFast", "true",
78 "Fast unaligned memory access">;
79 def FeatureSSE4A : SubtargetFeature<"sse4a", "HasSSE4A", "true",
80 "Support SSE 4a instructions",
83 def FeatureAVX : SubtargetFeature<"avx", "X86SSELevel", "AVX",
84 "Enable AVX instructions",
86 def FeatureAVX2 : SubtargetFeature<"avx2", "X86SSELevel", "AVX2",
87 "Enable AVX2 instructions",
89 def FeatureAVX512 : SubtargetFeature<"avx512f", "X86SSELevel", "AVX512F",
90 "Enable AVX-512 instructions",
92 def FeatureERI : SubtargetFeature<"avx512er", "HasERI", "true",
93 "Enable AVX-512 Exponential and Reciprocal Instructions",
95 def FeatureCDI : SubtargetFeature<"avx512cd", "HasCDI", "true",
96 "Enable AVX-512 Conflict Detection Instructions",
98 def FeaturePFI : SubtargetFeature<"avx512pf", "HasPFI", "true",
99 "Enable AVX-512 PreFetch Instructions",
102 def FeaturePCLMUL : SubtargetFeature<"pclmul", "HasPCLMUL", "true",
103 "Enable packed carry-less multiplication instructions",
105 def FeatureFMA : SubtargetFeature<"fma", "HasFMA", "true",
106 "Enable three-operand fused multiple-add",
108 def FeatureFMA4 : SubtargetFeature<"fma4", "HasFMA4", "true",
109 "Enable four-operand fused multiple-add",
110 [FeatureAVX, FeatureSSE4A]>;
111 def FeatureXOP : SubtargetFeature<"xop", "HasXOP", "true",
112 "Enable XOP instructions",
114 def FeatureVectorUAMem : SubtargetFeature<"vector-unaligned-mem",
115 "HasVectorUAMem", "true",
116 "Allow unaligned memory operands on vector/SIMD instructions">;
117 def FeatureAES : SubtargetFeature<"aes", "HasAES", "true",
118 "Enable AES instructions",
120 def FeatureMOVBE : SubtargetFeature<"movbe", "HasMOVBE", "true",
121 "Support MOVBE instruction">;
122 def FeatureRDRAND : SubtargetFeature<"rdrnd", "HasRDRAND", "true",
123 "Support RDRAND instruction">;
124 def FeatureF16C : SubtargetFeature<"f16c", "HasF16C", "true",
125 "Support 16-bit floating point conversion instructions",
127 def FeatureFSGSBase : SubtargetFeature<"fsgsbase", "HasFSGSBase", "true",
128 "Support FS/GS Base instructions">;
129 def FeatureLZCNT : SubtargetFeature<"lzcnt", "HasLZCNT", "true",
130 "Support LZCNT instruction">;
131 def FeatureBMI : SubtargetFeature<"bmi", "HasBMI", "true",
132 "Support BMI instructions">;
133 def FeatureBMI2 : SubtargetFeature<"bmi2", "HasBMI2", "true",
134 "Support BMI2 instructions">;
135 def FeatureRTM : SubtargetFeature<"rtm", "HasRTM", "true",
136 "Support RTM instructions">;
137 def FeatureHLE : SubtargetFeature<"hle", "HasHLE", "true",
139 def FeatureADX : SubtargetFeature<"adx", "HasADX", "true",
140 "Support ADX instructions">;
141 def FeatureSHA : SubtargetFeature<"sha", "HasSHA", "true",
142 "Enable SHA instructions",
144 def FeaturePRFCHW : SubtargetFeature<"prfchw", "HasPRFCHW", "true",
145 "Support PRFCHW instructions">;
146 def FeatureRDSEED : SubtargetFeature<"rdseed", "HasRDSEED", "true",
147 "Support RDSEED instruction">;
148 def FeatureLeaForSP : SubtargetFeature<"lea-sp", "UseLeaForSP", "true",
149 "Use LEA for adjusting the stack pointer">;
150 def FeatureSlowDivide : SubtargetFeature<"idiv-to-divb",
151 "HasSlowDivide", "true",
152 "Use small divide for positive values less than 256">;
153 def FeaturePadShortFunctions : SubtargetFeature<"pad-short-functions",
154 "PadShortFunctions", "true",
155 "Pad short functions">;
156 def FeatureCallRegIndirect : SubtargetFeature<"call-reg-indirect",
157 "CallRegIndirect", "true",
158 "Call register indirect">;
159 def FeatureLEAUsesAG : SubtargetFeature<"lea-uses-ag", "LEAUsesAG", "true",
160 "LEA instruction needs inputs at AG stage">;
162 //===----------------------------------------------------------------------===//
163 // X86 processors supported.
164 //===----------------------------------------------------------------------===//
166 include "X86Schedule.td"
168 def ProcIntelAtom : SubtargetFeature<"atom", "X86ProcFamily", "IntelAtom",
169 "Intel Atom processors">;
170 def ProcIntelSLM : SubtargetFeature<"slm", "X86ProcFamily", "IntelSLM",
171 "Intel Silvermont processors">;
173 class Proc<string Name, list<SubtargetFeature> Features>
174 : ProcessorModel<Name, GenericModel, Features>;
176 //class AtomProc<string Name, list<SubtargetFeature> Features>
177 // : ProcessorModel<Name, AtomModel, Features>;
178 //class SLMProc<string Name, list<SubtargetFeature> Features>
179 // : ProcessorModel<Name, SLMModel, Features>;
181 def : Proc<"generic", []>;
182 def : Proc<"i386", []>;
183 def : Proc<"i486", []>;
184 def : Proc<"i586", []>;
185 def : Proc<"pentium", []>;
186 def : Proc<"pentium-mmx", [FeatureMMX]>;
187 def : Proc<"i686", []>;
188 def : Proc<"pentiumpro", [FeatureCMOV]>;
189 def : Proc<"pentium2", [FeatureMMX, FeatureCMOV]>;
190 def : Proc<"pentium3", [FeatureSSE1]>;
191 def : Proc<"pentium3m", [FeatureSSE1, FeatureSlowBTMem]>;
192 def : Proc<"pentium-m", [FeatureSSE2, FeatureSlowBTMem]>;
193 def : Proc<"pentium4", [FeatureSSE2]>;
194 def : Proc<"pentium4m", [FeatureSSE2, FeatureSlowBTMem]>;
195 def : Proc<"x86-64", [FeatureSSE2, Feature64Bit, FeatureSlowBTMem,
198 def : ProcessorModel<"yonah", SandyBridgeModel,
199 [FeatureSSE3, FeatureSlowBTMem]>;
202 def : Proc<"prescott", [FeatureSSE3, FeatureSlowBTMem]>;
203 def : Proc<"nocona", [FeatureSSE3, FeatureCMPXCHG16B, FeatureSlowBTMem]>;
205 // Intel Core 2 Solo/Duo.
206 def : ProcessorModel<"core2", SandyBridgeModel,
207 [FeatureSSSE3, FeatureCMPXCHG16B, FeatureSlowBTMem]>;
208 def : ProcessorModel<"penryn", SandyBridgeModel,
209 [FeatureSSE41, FeatureCMPXCHG16B, FeatureSlowBTMem]>;
212 def : ProcessorModel<"atom", AtomModel,
213 [ProcIntelAtom, FeatureSSSE3, FeatureCMPXCHG16B,
214 FeatureMOVBE, FeatureSlowBTMem, FeatureLeaForSP,
216 FeatureCallRegIndirect,
218 FeaturePadShortFunctions]>;
221 def : ProcessorModel<"slm", SLMModel, [ProcIntelSLM,
222 FeatureSSE42, FeatureCMPXCHG16B,
223 FeatureMOVBE, FeaturePOPCNT,
224 FeaturePCLMUL, FeatureAES,
225 FeatureCallRegIndirect,
228 // "Arrandale" along with corei3 and corei5
229 def : ProcessorModel<"corei7", SandyBridgeModel,
230 [FeatureSSE42, FeatureCMPXCHG16B, FeatureSlowBTMem,
231 FeatureFastUAMem, FeaturePOPCNT, FeatureAES]>;
233 def : ProcessorModel<"nehalem", SandyBridgeModel,
234 [FeatureSSE42, FeatureCMPXCHG16B, FeatureSlowBTMem,
235 FeatureFastUAMem, FeaturePOPCNT]>;
236 // Westmere is a similar machine to nehalem with some additional features.
237 // Westmere is the corei3/i5/i7 path from nehalem to sandybridge
238 def : ProcessorModel<"westmere", SandyBridgeModel,
239 [FeatureSSE42, FeatureCMPXCHG16B, FeatureSlowBTMem,
240 FeatureFastUAMem, FeaturePOPCNT, FeatureAES,
243 // SSE is not listed here since llvm treats AVX as a reimplementation of SSE,
244 // rather than a superset.
245 def : ProcessorModel<"corei7-avx", SandyBridgeModel,
246 [FeatureAVX, FeatureCMPXCHG16B, FeatureFastUAMem,
247 FeaturePOPCNT, FeatureAES, FeaturePCLMUL]>;
249 def : ProcessorModel<"core-avx-i", SandyBridgeModel,
250 [FeatureAVX, FeatureCMPXCHG16B, FeatureFastUAMem,
251 FeaturePOPCNT, FeatureAES, FeaturePCLMUL, FeatureRDRAND,
252 FeatureF16C, FeatureFSGSBase]>;
255 def : ProcessorModel<"core-avx2", HaswellModel,
256 [FeatureAVX2, FeatureCMPXCHG16B, FeatureFastUAMem,
257 FeaturePOPCNT, FeatureAES, FeaturePCLMUL, FeatureRDRAND,
258 FeatureF16C, FeatureFSGSBase, FeatureMOVBE, FeatureLZCNT,
259 FeatureBMI, FeatureBMI2, FeatureFMA, FeatureRTM,
263 // FIXME: define KNL model
264 def : ProcessorModel<"knl", HaswellModel,
265 [FeatureAVX512, FeatureERI, FeatureCDI, FeaturePFI,
266 FeatureCMPXCHG16B, FeatureFastUAMem, FeaturePOPCNT,
267 FeatureAES, FeaturePCLMUL, FeatureRDRAND, FeatureF16C,
268 FeatureFSGSBase, FeatureMOVBE, FeatureLZCNT, FeatureBMI,
269 FeatureBMI2, FeatureFMA, FeatureRTM, FeatureHLE]>;
271 def : Proc<"k6", [FeatureMMX]>;
272 def : Proc<"k6-2", [Feature3DNow]>;
273 def : Proc<"k6-3", [Feature3DNow]>;
274 def : Proc<"athlon", [Feature3DNowA, FeatureSlowBTMem]>;
275 def : Proc<"athlon-tbird", [Feature3DNowA, FeatureSlowBTMem]>;
276 def : Proc<"athlon-4", [FeatureSSE1, Feature3DNowA, FeatureSlowBTMem]>;
277 def : Proc<"athlon-xp", [FeatureSSE1, Feature3DNowA, FeatureSlowBTMem]>;
278 def : Proc<"athlon-mp", [FeatureSSE1, Feature3DNowA, FeatureSlowBTMem]>;
279 def : Proc<"k8", [FeatureSSE2, Feature3DNowA, Feature64Bit,
281 def : Proc<"opteron", [FeatureSSE2, Feature3DNowA, Feature64Bit,
283 def : Proc<"athlon64", [FeatureSSE2, Feature3DNowA, Feature64Bit,
285 def : Proc<"athlon-fx", [FeatureSSE2, Feature3DNowA, Feature64Bit,
287 def : Proc<"k8-sse3", [FeatureSSE3, Feature3DNowA, FeatureCMPXCHG16B,
289 def : Proc<"opteron-sse3", [FeatureSSE3, Feature3DNowA, FeatureCMPXCHG16B,
291 def : Proc<"athlon64-sse3", [FeatureSSE3, Feature3DNowA, FeatureCMPXCHG16B,
293 def : Proc<"amdfam10", [FeatureSSE4A,
294 Feature3DNowA, FeatureCMPXCHG16B, FeatureLZCNT,
295 FeaturePOPCNT, FeatureSlowBTMem]>;
297 def : Proc<"btver1", [FeatureSSSE3, FeatureSSE4A, FeatureCMPXCHG16B,
298 FeatureLZCNT, FeaturePOPCNT]>;
300 def : Proc<"btver2", [FeatureAVX, FeatureSSE4A, FeatureCMPXCHG16B,
301 FeatureAES, FeaturePCLMUL, FeatureBMI,
302 FeatureF16C, FeatureMOVBE, FeatureLZCNT,
305 def : Proc<"bdver1", [FeatureXOP, FeatureFMA4, FeatureCMPXCHG16B,
306 FeatureAES, FeaturePCLMUL,
307 FeatureLZCNT, FeaturePOPCNT]>;
309 def : Proc<"bdver2", [FeatureXOP, FeatureFMA4, FeatureCMPXCHG16B,
310 FeatureAES, FeaturePCLMUL,
311 FeatureF16C, FeatureLZCNT,
312 FeaturePOPCNT, FeatureBMI, FeatureFMA]>;
313 def : Proc<"geode", [Feature3DNowA]>;
315 def : Proc<"winchip-c6", [FeatureMMX]>;
316 def : Proc<"winchip2", [Feature3DNow]>;
317 def : Proc<"c3", [Feature3DNow]>;
318 def : Proc<"c3-2", [FeatureSSE1]>;
320 //===----------------------------------------------------------------------===//
321 // Register File Description
322 //===----------------------------------------------------------------------===//
324 include "X86RegisterInfo.td"
326 //===----------------------------------------------------------------------===//
327 // Instruction Descriptions
328 //===----------------------------------------------------------------------===//
330 include "X86InstrInfo.td"
332 def X86InstrInfo : InstrInfo;
334 //===----------------------------------------------------------------------===//
335 // Calling Conventions
336 //===----------------------------------------------------------------------===//
338 include "X86CallingConv.td"
341 //===----------------------------------------------------------------------===//
343 //===----------------------------------------------------------------------===//
345 def ATTAsmParser : AsmParser {
346 string AsmParserClassName = "AsmParser";
349 def ATTAsmParserVariant : AsmParserVariant {
355 // Discard comments in assembly strings.
356 string CommentDelimiter = "#";
358 // Recognize hard coded registers.
359 string RegisterPrefix = "%";
362 def IntelAsmParserVariant : AsmParserVariant {
366 string Name = "intel";
368 // Discard comments in assembly strings.
369 string CommentDelimiter = ";";
371 // Recognize hard coded registers.
372 string RegisterPrefix = "";
375 //===----------------------------------------------------------------------===//
377 //===----------------------------------------------------------------------===//
379 // The X86 target supports two different syntaxes for emitting machine code.
380 // This is controlled by the -x86-asm-syntax={att|intel}
381 def ATTAsmWriter : AsmWriter {
382 string AsmWriterClassName = "ATTInstPrinter";
384 bit isMCAsmWriter = 1;
386 def IntelAsmWriter : AsmWriter {
387 string AsmWriterClassName = "IntelInstPrinter";
389 bit isMCAsmWriter = 1;
393 // Information about the instructions...
394 let InstructionSet = X86InstrInfo;
395 let AssemblyParsers = [ATTAsmParser];
396 let AssemblyParserVariants = [ATTAsmParserVariant, IntelAsmParserVariant];
397 let AssemblyWriters = [ATTAsmWriter, IntelAsmWriter];