Retype from unsigned to CallingConv::ID accordingly. Approved by Bob Wilson.
[oota-llvm.git] / lib / Target / SystemZ / SystemZISelLowering.h
1 //==-- SystemZISelLowering.h - SystemZ DAG Lowering Interface ----*- C++ -*-==//
2 //
3 //                     The LLVM Compiler Infrastructure
4 //
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
7 //
8 //===----------------------------------------------------------------------===//
9 //
10 // This file defines the interfaces that SystemZ uses to lower LLVM code into a
11 // selection DAG.
12 //
13 //===----------------------------------------------------------------------===//
14
15 #ifndef LLVM_TARGET_SystemZ_ISELLOWERING_H
16 #define LLVM_TARGET_SystemZ_ISELLOWERING_H
17
18 #include "SystemZ.h"
19 #include "SystemZRegisterInfo.h"
20 #include "llvm/CodeGen/SelectionDAG.h"
21 #include "llvm/Target/TargetLowering.h"
22
23 namespace llvm {
24   namespace SystemZISD {
25     enum {
26       FIRST_NUMBER = ISD::BUILTIN_OP_END,
27
28       /// Return with a flag operand. Operand 0 is the chain operand.
29       RET_FLAG,
30
31       /// CALL - These operations represent an abstract call
32       /// instruction, which includes a bunch of information.
33       CALL,
34
35       /// PCRelativeWrapper - PC relative address
36       PCRelativeWrapper,
37
38       /// CMP, UCMP - Compare instruction
39       CMP,
40       UCMP,
41
42       /// BRCOND - Conditional branch. Operand 0 is chain operand, operand 1 is
43       /// the block to branch if condition is true, operand 2 is condition code
44       /// and operand 3 is the flag operand produced by a CMP instruction.
45       BRCOND,
46
47       /// SELECT - Operands 0 and 1 are selection variables, operand 2 is
48       /// condition code and operand 3 is the flag operand.
49       SELECT
50     };
51   }
52
53   class SystemZSubtarget;
54   class SystemZTargetMachine;
55
56   class SystemZTargetLowering : public TargetLowering {
57   public:
58     explicit SystemZTargetLowering(SystemZTargetMachine &TM);
59
60     /// LowerOperation - Provide custom lowering hooks for some operations.
61     virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG);
62
63     /// getTargetNodeName - This method returns the name of a target specific
64     /// DAG node.
65     virtual const char *getTargetNodeName(unsigned Opcode) const;
66
67     /// getFunctionAlignment - Return the Log2 alignment of this function.
68     virtual unsigned getFunctionAlignment(const Function *F) const {
69       return 1;
70     }
71
72     std::pair<unsigned, const TargetRegisterClass*>
73     getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const;
74     TargetLowering::ConstraintType
75     getConstraintType(const std::string &Constraint) const;
76
77     SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG);
78     SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG);
79     SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG);
80     SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG);
81     SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG);
82
83     SDValue EmitCmp(SDValue LHS, SDValue RHS,
84                     ISD::CondCode CC, SDValue &SystemZCC,
85                     SelectionDAG &DAG);
86
87
88     MachineBasicBlock* EmitInstrWithCustomInserter(MachineInstr *MI,
89                                                    MachineBasicBlock *BB) const;
90
91   private:
92     SDValue LowerCCCCallTo(SDValue Chain, SDValue Callee,
93                            CallingConv::ID CallConv, bool isVarArg,
94                            bool isTailCall,
95                            const SmallVectorImpl<ISD::OutputArg> &Outs,
96                            const SmallVectorImpl<ISD::InputArg> &Ins,
97                            DebugLoc dl, SelectionDAG &DAG,
98                            SmallVectorImpl<SDValue> &InVals);
99
100     SDValue LowerCCCArguments(SDValue Chain,
101                               CallingConv::ID CallConv,
102                               bool isVarArg,
103                               const SmallVectorImpl<ISD::InputArg> &Ins,
104                               DebugLoc dl,
105                               SelectionDAG &DAG,
106                               SmallVectorImpl<SDValue> &InVals);
107
108     SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
109                             CallingConv::ID CallConv, bool isVarArg,
110                             const SmallVectorImpl<ISD::InputArg> &Ins,
111                             DebugLoc dl, SelectionDAG &DAG,
112                             SmallVectorImpl<SDValue> &InVals);
113
114     virtual SDValue
115       LowerFormalArguments(SDValue Chain,
116                            CallingConv::ID CallConv, bool isVarArg,
117                            const SmallVectorImpl<ISD::InputArg> &Ins,
118                            DebugLoc dl, SelectionDAG &DAG,
119                            SmallVectorImpl<SDValue> &InVals);
120     virtual SDValue
121       LowerCall(SDValue Chain, SDValue Callee,
122                 CallingConv::ID CallConv, bool isVarArg, bool isTailCall,
123                 const SmallVectorImpl<ISD::OutputArg> &Outs,
124                 const SmallVectorImpl<ISD::InputArg> &Ins,
125                 DebugLoc dl, SelectionDAG &DAG,
126                 SmallVectorImpl<SDValue> &InVals);
127
128     virtual SDValue
129       LowerReturn(SDValue Chain,
130                   CallingConv::ID CallConv, bool isVarArg,
131                   const SmallVectorImpl<ISD::OutputArg> &Outs,
132                   DebugLoc dl, SelectionDAG &DAG);
133
134     const SystemZSubtarget &Subtarget;
135     const SystemZTargetMachine &TM;
136     const SystemZRegisterInfo *RegInfo;
137   };
138 } // namespace llvm
139
140 #endif // LLVM_TARGET_SystemZ_ISELLOWERING_H