[TargetLowering] StringRefize asm constraint getters.
[oota-llvm.git] / lib / Target / Sparc / SparcISelLowering.h
1 //===-- SparcISelLowering.h - Sparc DAG Lowering Interface ------*- C++ -*-===//
2 //
3 //                     The LLVM Compiler Infrastructure
4 //
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
7 //
8 //===----------------------------------------------------------------------===//
9 //
10 // This file defines the interfaces that Sparc uses to lower LLVM code into a
11 // selection DAG.
12 //
13 //===----------------------------------------------------------------------===//
14
15 #ifndef LLVM_LIB_TARGET_SPARC_SPARCISELLOWERING_H
16 #define LLVM_LIB_TARGET_SPARC_SPARCISELLOWERING_H
17
18 #include "Sparc.h"
19 #include "llvm/Target/TargetLowering.h"
20
21 namespace llvm {
22   class SparcSubtarget;
23
24   namespace SPISD {
25     enum NodeType : unsigned {
26       FIRST_NUMBER = ISD::BUILTIN_OP_END,
27       CMPICC,      // Compare two GPR operands, set icc+xcc.
28       CMPFCC,      // Compare two FP operands, set fcc.
29       BRICC,       // Branch to dest on icc condition
30       BRXCC,       // Branch to dest on xcc condition (64-bit only).
31       BRFCC,       // Branch to dest on fcc condition
32       SELECT_ICC,  // Select between two values using the current ICC flags.
33       SELECT_XCC,  // Select between two values using the current XCC flags.
34       SELECT_FCC,  // Select between two values using the current FCC flags.
35
36       Hi, Lo,      // Hi/Lo operations, typically on a global address.
37
38       FTOI,        // FP to Int within a FP register.
39       ITOF,        // Int to FP within a FP register.
40       FTOX,        // FP to Int64 within a FP register.
41       XTOF,        // Int64 to FP within a FP register.
42
43       CALL,        // A call instruction.
44       RET_FLAG,    // Return with a flag operand.
45       GLOBAL_BASE_REG, // Global base reg for PIC.
46       FLUSHW,      // FLUSH register windows to stack.
47
48       TLS_ADD,     // For Thread Local Storage (TLS).
49       TLS_LD,
50       TLS_CALL
51     };
52   }
53
54   class SparcTargetLowering : public TargetLowering {
55     const SparcSubtarget *Subtarget;
56   public:
57     SparcTargetLowering(TargetMachine &TM, const SparcSubtarget &STI);
58     SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
59
60     /// computeKnownBitsForTargetNode - Determine which of the bits specified
61     /// in Mask are known to be either zero or one and return them in the
62     /// KnownZero/KnownOne bitsets.
63     void computeKnownBitsForTargetNode(const SDValue Op,
64                                        APInt &KnownZero,
65                                        APInt &KnownOne,
66                                        const SelectionDAG &DAG,
67                                        unsigned Depth = 0) const override;
68
69     MachineBasicBlock *
70       EmitInstrWithCustomInserter(MachineInstr *MI,
71                                   MachineBasicBlock *MBB) const override;
72
73     const char *getTargetNodeName(unsigned Opcode) const override;
74
75     ConstraintType getConstraintType(StringRef Constraint) const override;
76     ConstraintWeight
77     getSingleConstraintMatchWeight(AsmOperandInfo &info,
78                                    const char *constraint) const override;
79     void LowerAsmOperandForConstraint(SDValue Op,
80                                       std::string &Constraint,
81                                       std::vector<SDValue> &Ops,
82                                       SelectionDAG &DAG) const override;
83     std::pair<unsigned, const TargetRegisterClass *>
84     getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
85                                  StringRef Constraint, MVT VT) const override;
86
87     bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const override;
88     MVT getScalarShiftAmountTy(EVT LHSTy) const override { return MVT::i32; }
89
90     /// getSetCCResultType - Return the ISD::SETCC ValueType
91     EVT getSetCCResultType(LLVMContext &Context, EVT VT) const override;
92
93     SDValue
94       LowerFormalArguments(SDValue Chain,
95                            CallingConv::ID CallConv,
96                            bool isVarArg,
97                            const SmallVectorImpl<ISD::InputArg> &Ins,
98                            SDLoc dl, SelectionDAG &DAG,
99                            SmallVectorImpl<SDValue> &InVals) const override;
100     SDValue LowerFormalArguments_32(SDValue Chain,
101                                     CallingConv::ID CallConv,
102                                     bool isVarArg,
103                                     const SmallVectorImpl<ISD::InputArg> &Ins,
104                                     SDLoc dl, SelectionDAG &DAG,
105                                     SmallVectorImpl<SDValue> &InVals) const;
106     SDValue LowerFormalArguments_64(SDValue Chain,
107                                     CallingConv::ID CallConv,
108                                     bool isVarArg,
109                                     const SmallVectorImpl<ISD::InputArg> &Ins,
110                                     SDLoc dl, SelectionDAG &DAG,
111                                     SmallVectorImpl<SDValue> &InVals) const;
112
113     SDValue
114       LowerCall(TargetLowering::CallLoweringInfo &CLI,
115                 SmallVectorImpl<SDValue> &InVals) const override;
116     SDValue LowerCall_32(TargetLowering::CallLoweringInfo &CLI,
117                          SmallVectorImpl<SDValue> &InVals) const;
118     SDValue LowerCall_64(TargetLowering::CallLoweringInfo &CLI,
119                          SmallVectorImpl<SDValue> &InVals) const;
120
121     SDValue
122       LowerReturn(SDValue Chain,
123                   CallingConv::ID CallConv, bool isVarArg,
124                   const SmallVectorImpl<ISD::OutputArg> &Outs,
125                   const SmallVectorImpl<SDValue> &OutVals,
126                   SDLoc dl, SelectionDAG &DAG) const override;
127     SDValue LowerReturn_32(SDValue Chain,
128                            CallingConv::ID CallConv, bool IsVarArg,
129                            const SmallVectorImpl<ISD::OutputArg> &Outs,
130                            const SmallVectorImpl<SDValue> &OutVals,
131                            SDLoc DL, SelectionDAG &DAG) const;
132     SDValue LowerReturn_64(SDValue Chain,
133                            CallingConv::ID CallConv, bool IsVarArg,
134                            const SmallVectorImpl<ISD::OutputArg> &Outs,
135                            const SmallVectorImpl<SDValue> &OutVals,
136                            SDLoc DL, SelectionDAG &DAG) const;
137
138     SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
139     SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
140     SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
141     SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
142
143     unsigned getSRetArgSize(SelectionDAG &DAG, SDValue Callee) const;
144     SDValue withTargetFlags(SDValue Op, unsigned TF, SelectionDAG &DAG) const;
145     SDValue makeHiLoPair(SDValue Op, unsigned HiTF, unsigned LoTF,
146                          SelectionDAG &DAG) const;
147     SDValue makeAddress(SDValue Op, SelectionDAG &DAG) const;
148
149     SDValue LowerF128_LibCallArg(SDValue Chain, ArgListTy &Args,
150                                  SDValue Arg, SDLoc DL,
151                                  SelectionDAG &DAG) const;
152     SDValue LowerF128Op(SDValue Op, SelectionDAG &DAG,
153                         const char *LibFuncName,
154                         unsigned numArgs) const;
155     SDValue LowerF128Compare(SDValue LHS, SDValue RHS,
156                              unsigned &SPCC,
157                              SDLoc DL,
158                              SelectionDAG &DAG) const;
159
160     bool ShouldShrinkFPConstant(EVT VT) const override {
161       // Do not shrink FP constpool if VT == MVT::f128.
162       // (ldd, call _Q_fdtoq) is more expensive than two ldds.
163       return VT != MVT::f128;
164     }
165
166     void ReplaceNodeResults(SDNode *N,
167                                     SmallVectorImpl<SDValue>& Results,
168                                     SelectionDAG &DAG) const override;
169
170     MachineBasicBlock *expandSelectCC(MachineInstr *MI, MachineBasicBlock *BB,
171                                       unsigned BROpcode) const;
172     MachineBasicBlock *expandAtomicRMW(MachineInstr *MI,
173                                        MachineBasicBlock *BB,
174                                        unsigned Opcode,
175                                        unsigned CondCode = 0) const;
176   };
177 } // end namespace llvm
178
179 #endif    // SPARC_ISELLOWERING_H