1 //===-- AMDGPUISelLowering.h - AMDGPU Lowering Interface --------*- C++ -*-===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
11 /// \brief Interface definition of the TargetLowering class that is common
14 //===----------------------------------------------------------------------===//
16 #ifndef AMDGPUISELLOWERING_H
17 #define AMDGPUISELLOWERING_H
19 #include "llvm/Target/TargetLowering.h"
23 class AMDGPUMachineFunction;
24 class MachineRegisterInfo;
26 class AMDGPUTargetLowering : public TargetLowering {
28 void ExtractVectorElements(SDValue Op, SelectionDAG &DAG,
29 SmallVectorImpl<SDValue> &Args,
30 unsigned Start, unsigned Count) const;
31 SDValue LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const;
32 SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const;
33 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
34 SDValue LowerUDIVREM(SDValue Op, SelectionDAG &DAG) const;
38 /// \brief Helper function that adds Reg to the LiveIn list of the DAG's
41 /// \returns a RegisterSDNode representing Reg.
42 virtual SDValue CreateLiveInRegister(SelectionDAG &DAG,
43 const TargetRegisterClass *RC,
44 unsigned Reg, EVT VT) const;
45 SDValue LowerGlobalAddress(AMDGPUMachineFunction *MFI, SDValue Op,
46 SelectionDAG &DAG) const;
48 bool isHWTrueValue(SDValue Op) const;
49 bool isHWFalseValue(SDValue Op) const;
51 void AnalyzeFormalArguments(CCState &State,
52 const SmallVectorImpl<ISD::InputArg> &Ins) const;
55 AMDGPUTargetLowering(TargetMachine &TM);
57 virtual bool isFAbsFree(EVT VT) const;
58 virtual bool isFNegFree(EVT VT) const;
59 virtual MVT getVectorIdxTy() const;
60 virtual SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv,
62 const SmallVectorImpl<ISD::OutputArg> &Outs,
63 const SmallVectorImpl<SDValue> &OutVals,
64 SDLoc DL, SelectionDAG &DAG) const;
65 virtual SDValue LowerCall(CallLoweringInfo &CLI,
66 SmallVectorImpl<SDValue> &InVals) const {
68 llvm_unreachable("Undefined function");
71 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
72 SDValue LowerIntrinsicIABS(SDValue Op, SelectionDAG &DAG) const;
73 SDValue LowerIntrinsicLRP(SDValue Op, SelectionDAG &DAG) const;
74 SDValue LowerMinMax(SDValue Op, SelectionDAG &DAG) const;
75 virtual const char* getTargetNodeName(unsigned Opcode) const;
77 virtual SDNode *PostISelFolding(MachineSDNode *N, SelectionDAG &DAG) const {
81 // Functions defined in AMDILISelLowering.cpp
84 /// \brief Determine which of the bits specified in \p Mask are known to be
85 /// either zero or one and return them in the \p KnownZero and \p KnownOne
87 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
90 const SelectionDAG &DAG,
91 unsigned Depth = 0) const;
93 virtual bool getTgtMemIntrinsic(IntrinsicInfo &Info,
94 const CallInst &I, unsigned Intrinsic) const;
96 /// We want to mark f32/f64 floating point values as legal.
97 bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
99 /// We don't want to shrink f64/f32 constants.
100 bool ShouldShrinkFPConstant(EVT VT) const;
103 void InitAMDILLowering();
104 SDValue LowerSREM(SDValue Op, SelectionDAG &DAG) const;
105 SDValue LowerSREM8(SDValue Op, SelectionDAG &DAG) const;
106 SDValue LowerSREM16(SDValue Op, SelectionDAG &DAG) const;
107 SDValue LowerSREM32(SDValue Op, SelectionDAG &DAG) const;
108 SDValue LowerSREM64(SDValue Op, SelectionDAG &DAG) const;
109 SDValue LowerSDIV(SDValue Op, SelectionDAG &DAG) const;
110 SDValue LowerSDIV24(SDValue Op, SelectionDAG &DAG) const;
111 SDValue LowerSDIV32(SDValue Op, SelectionDAG &DAG) const;
112 SDValue LowerSDIV64(SDValue Op, SelectionDAG &DAG) const;
113 SDValue LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const;
114 EVT genIntType(uint32_t size = 32, uint32_t numEle = 1) const;
115 SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG) const;
116 SDValue LowerFP_ROUND(SDValue Op, SelectionDAG &DAG) const;
119 namespace AMDGPUISD {
123 FIRST_NUMBER = ISD::BUILTIN_OP_END,
124 CALL, // Function call based on a single integer
125 UMUL, // 32bit unsigned multiplication
126 DIV_INF, // Divide with infinity returned on zero divisor
129 // End AMDIL ISD Opcodes
152 FIRST_MEM_OPCODE_NUMBER = ISD::FIRST_TARGET_MEMORY_OPCODE,
155 LAST_AMDGPU_ISD_NUMBER
159 } // End namespace AMDGPUISD
161 } // End namespace llvm
163 #endif // AMDGPUISELLOWERING_H