Remove (hopefully) all trailing whitespaces from the mips backend. Patch by Hatanaka...
[oota-llvm.git] / lib / Target / Mips / Mips.td
1 //===- Mips.td - Describe the Mips Target Machine ----------*- tablegen -*-===//
2 //
3 //                     The LLVM Compiler Infrastructure
4 //
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
7 //
8 //===----------------------------------------------------------------------===//
9 // This is the top level entry point for the Mips target.
10 //===----------------------------------------------------------------------===//
11
12 //===----------------------------------------------------------------------===//
13 // Target-independent interfaces
14 //===----------------------------------------------------------------------===//
15
16 include "llvm/Target/Target.td"
17
18 //===----------------------------------------------------------------------===//
19 // Register File, Calling Conv, Instruction Descriptions
20 //===----------------------------------------------------------------------===//
21
22 include "MipsRegisterInfo.td"
23 include "MipsSchedule.td"
24 include "MipsInstrInfo.td"
25 include "MipsCallingConv.td"
26
27 def MipsInstrInfo : InstrInfo;
28
29 //===----------------------------------------------------------------------===//
30 // Mips Subtarget features                                                    //
31 //===----------------------------------------------------------------------===//
32
33 def FeatureGP64Bit     : SubtargetFeature<"gp64", "IsGP64bit", "true",
34                                 "General Purpose Registers are 64-bit wide.">;
35 def FeatureFP64Bit     : SubtargetFeature<"fp64", "IsFP64bit", "true",
36                                 "Support 64-bit FP registers.">;
37 def FeatureSingleFloat : SubtargetFeature<"single-float", "IsSingleFloat",
38                                 "true", "Only supports single precision float">;
39 def FeatureO32         : SubtargetFeature<"o32", "MipsABI", "O32",
40                                 "Enable o32 ABI">;
41 def FeatureEABI        : SubtargetFeature<"eabi", "MipsABI", "EABI",
42                                 "Enable eabi ABI">;
43 def FeatureVFPU        : SubtargetFeature<"vfpu", "HasVFPU",
44                                 "true", "Enable vector FPU instructions.">;
45 def FeatureSEInReg     : SubtargetFeature<"seinreg", "HasSEInReg", "true",
46                                 "Enable 'signext in register' instructions.">;
47 def FeatureCondMov     : SubtargetFeature<"condmov", "HasCondMov", "true",
48                                 "Enable 'conditional move' instructions.">;
49 def FeatureMulDivAdd   : SubtargetFeature<"muldivadd", "HasMulDivAdd", "true",
50                                 "Enable 'multiply add/sub' instructions.">;
51 def FeatureMinMax      : SubtargetFeature<"minmax", "HasMinMax", "true",
52                                 "Enable 'min/max' instructions.">;
53 def FeatureSwap        : SubtargetFeature<"swap", "HasSwap", "true",
54                                 "Enable 'byte/half swap' instructions.">;
55 def FeatureBitCount    : SubtargetFeature<"bitcount", "HasBitCount", "true",
56                                 "Enable 'count leading bits' instructions.">;
57 def FeatureMips1       : SubtargetFeature<"mips1", "MipsArchVersion", "Mips1",
58                                 "Mips1 ISA Support">;
59 def FeatureMips2       : SubtargetFeature<"mips2", "MipsArchVersion", "Mips2",
60                                 "Mips2 ISA Support">;
61 def FeatureMips32      : SubtargetFeature<"mips32", "MipsArchVersion", "Mips32",
62                                 "Mips32 ISA Support",
63                                 [FeatureCondMov, FeatureBitCount]>;
64 def FeatureMips32r2    : SubtargetFeature<"mips32r2", "MipsArchVersion",
65                                 "Mips32r2", "Mips32r2 ISA Support",
66                                 [FeatureMips32, FeatureSEInReg]>;
67
68 //===----------------------------------------------------------------------===//
69 // Mips processors supported.
70 //===----------------------------------------------------------------------===//
71
72 class Proc<string Name, list<SubtargetFeature> Features>
73  : Processor<Name, MipsGenericItineraries, Features>;
74
75 def : Proc<"mips1", [FeatureMips1]>;
76 def : Proc<"r2000", [FeatureMips1]>;
77 def : Proc<"r3000", [FeatureMips1]>;
78
79 def : Proc<"mips2", [FeatureMips2]>;
80 def : Proc<"r6000", [FeatureMips2]>;
81
82 def : Proc<"4ke", [FeatureMips32r2]>;
83
84 // Allegrex is a 32bit subset of r4000, both for interger and fp registers,
85 // but much more similar to Mips2 than Mips3. It also contains some of
86 // Mips32/Mips32r2 instructions and a custom vector fpu processor.
87 def : Proc<"allegrex", [FeatureMips2, FeatureSingleFloat, FeatureEABI,
88       FeatureVFPU, FeatureSEInReg, FeatureCondMov, FeatureMulDivAdd,
89       FeatureMinMax, FeatureSwap, FeatureBitCount]>;
90
91 def Mips : Target {
92   let InstructionSet = MipsInstrInfo;
93 }