1 //===- AArch64InstrInfo.h - AArch64 Instruction Information -----*- C++ -*-===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file contains the AArch64 implementation of the TargetInstrInfo class.
12 //===----------------------------------------------------------------------===//
14 #ifndef LLVM_TARGET_AARCH64INSTRINFO_H
15 #define LLVM_TARGET_AARCH64INSTRINFO_H
17 #include "AArch64RegisterInfo.h"
18 #include "llvm/Target/TargetInstrInfo.h"
20 #define GET_INSTRINFO_HEADER
21 #include "AArch64GenInstrInfo.inc"
25 class AArch64Subtarget;
27 class AArch64InstrInfo : public AArch64GenInstrInfo {
28 const AArch64RegisterInfo RI;
29 const AArch64Subtarget &Subtarget;
31 explicit AArch64InstrInfo(const AArch64Subtarget &TM);
33 /// getRegisterInfo - TargetInstrInfo is a superset of MRegister info. As
34 /// such, whenever a client has an instance of instruction info, it should
35 /// always be able to get register info as well (through this method).
37 const TargetRegisterInfo &getRegisterInfo() const { return RI; }
39 const AArch64Subtarget &getSubTarget() const { return Subtarget; }
41 void copyPhysReg(MachineBasicBlock &MBB,
42 MachineBasicBlock::iterator I, DebugLoc DL,
43 unsigned DestReg, unsigned SrcReg,
44 bool KillSrc) const override;
45 void CopyPhysRegTuple(MachineBasicBlock &MBB,
46 MachineBasicBlock::iterator I, DebugLoc DL,
47 unsigned DestReg, unsigned SrcReg) const;
49 void storeRegToStackSlot(MachineBasicBlock &MBB,
50 MachineBasicBlock::iterator MI,
51 unsigned SrcReg, bool isKill, int FrameIndex,
52 const TargetRegisterClass *RC,
53 const TargetRegisterInfo *TRI) const override;
54 void loadRegFromStackSlot(MachineBasicBlock &MBB,
55 MachineBasicBlock::iterator MBBI,
56 unsigned DestReg, int FrameIdx,
57 const TargetRegisterClass *RC,
58 const TargetRegisterInfo *TRI) const override;
60 bool AnalyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB,
61 MachineBasicBlock *&FBB,
62 SmallVectorImpl<MachineOperand> &Cond,
63 bool AllowModify = false) const override;
64 unsigned InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
65 MachineBasicBlock *FBB,
66 const SmallVectorImpl<MachineOperand> &Cond,
67 DebugLoc DL) const override;
68 unsigned RemoveBranch(MachineBasicBlock &MBB) const override;
70 ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const override;
72 bool expandPostRAPseudo(MachineBasicBlock::iterator MI) const override;
74 /// Look through the instructions in this function and work out the largest
75 /// the stack frame can be while maintaining the ability to address local
76 /// slots with no complexities.
77 unsigned estimateRSStackLimit(MachineFunction &MF) const;
79 /// getAddressConstraints - For loads and stores (and PRFMs) taking an
80 /// immediate offset, this function determines the constraints required for
81 /// the immediate. It must satisfy:
82 /// + MinOffset <= imm <= MaxOffset
83 /// + imm % OffsetScale == 0
84 void getAddressConstraints(const MachineInstr &MI, int &AccessScale,
85 int &MinOffset, int &MaxOffset) const;
88 unsigned getInstSizeInBytes(const MachineInstr &MI) const;
90 unsigned getInstBundleLength(const MachineInstr &MI) const;
94 bool rewriteA64FrameIndex(MachineInstr &MI, unsigned FrameRegIdx,
95 unsigned FrameReg, int &Offset,
96 const AArch64InstrInfo &TII);
99 void emitRegUpdate(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI,
100 DebugLoc dl, const TargetInstrInfo &TII,
101 unsigned DstReg, unsigned SrcReg, unsigned ScratchReg,
103 MachineInstr::MIFlag MIFlags = MachineInstr::NoFlags);
105 void emitSPUpdate(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI,
106 DebugLoc dl, const TargetInstrInfo &TII,
107 unsigned ScratchReg, int64_t NumBytes,
108 MachineInstr::MIFlag MIFlags = MachineInstr::NoFlags);