ARM: implement ldrex, strex and clrex intrinsics
[oota-llvm.git] / include / llvm / IR / IntrinsicsARM.td
1 //===- IntrinsicsARM.td - Defines ARM intrinsics -----------*- tablegen -*-===//
2 //
3 //                     The LLVM Compiler Infrastructure
4 //
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
7 //
8 //===----------------------------------------------------------------------===//
9 //
10 // This file defines all of the ARM-specific intrinsics.
11 //
12 //===----------------------------------------------------------------------===//
13
14
15 //===----------------------------------------------------------------------===//
16 // TLS
17
18 let TargetPrefix = "arm" in {  // All intrinsics start with "llvm.arm.".
19
20 def int_arm_thread_pointer : GCCBuiltin<"__builtin_thread_pointer">,
21             Intrinsic<[llvm_ptr_ty], [], [IntrNoMem]>;
22
23 //===----------------------------------------------------------------------===//
24 // Saturating Arithmentic
25
26 def int_arm_qadd : GCCBuiltin<"__builtin_arm_qadd">,
27     Intrinsic<[llvm_i32_ty], [llvm_i32_ty, llvm_i32_ty],
28     [IntrNoMem, Commutative]>;
29 def int_arm_qsub : GCCBuiltin<"__builtin_arm_qsub">,
30     Intrinsic<[llvm_i32_ty], [llvm_i32_ty, llvm_i32_ty], [IntrNoMem]>;
31 def int_arm_ssat : GCCBuiltin<"__builtin_arm_ssat">,
32     Intrinsic<[llvm_i32_ty], [llvm_i32_ty, llvm_i32_ty], [IntrNoMem]>;
33 def int_arm_usat : GCCBuiltin<"__builtin_arm_usat">,
34     Intrinsic<[llvm_i32_ty], [llvm_i32_ty, llvm_i32_ty], [IntrNoMem]>;
35
36 //===----------------------------------------------------------------------===//
37 // Load, Store and Clear exclusive
38
39 def int_arm_ldrex : Intrinsic<[llvm_i32_ty], [llvm_anyptr_ty]>;
40 def int_arm_strex : Intrinsic<[llvm_i32_ty], [llvm_i32_ty, llvm_anyptr_ty]>;
41 def int_arm_clrex : Intrinsic<[]>;
42
43 def int_arm_strexd : Intrinsic<[llvm_i32_ty], [llvm_i32_ty, llvm_i32_ty,
44     llvm_ptr_ty]>;
45 def int_arm_ldrexd : Intrinsic<[llvm_i32_ty, llvm_i32_ty], [llvm_ptr_ty]>;
46
47 //===----------------------------------------------------------------------===//
48 // VFP
49
50 def int_arm_get_fpscr : GCCBuiltin<"__builtin_arm_get_fpscr">,
51                        Intrinsic<[llvm_i32_ty], [], [IntrNoMem]>;
52 def int_arm_set_fpscr : GCCBuiltin<"__builtin_arm_set_fpscr">,
53                        Intrinsic<[], [llvm_i32_ty], []>;
54 def int_arm_vcvtr     : Intrinsic<[llvm_float_ty], [llvm_anyfloat_ty],
55                                   [IntrNoMem]>;
56 def int_arm_vcvtru    : Intrinsic<[llvm_float_ty], [llvm_anyfloat_ty],
57                                   [IntrNoMem]>;
58
59 //===----------------------------------------------------------------------===//
60 // Coprocessor
61
62 // Move to coprocessor
63 def int_arm_mcr : GCCBuiltin<"__builtin_arm_mcr">,
64    Intrinsic<[], [llvm_i32_ty, llvm_i32_ty, llvm_i32_ty,
65                   llvm_i32_ty, llvm_i32_ty, llvm_i32_ty], []>;
66 def int_arm_mcr2 : GCCBuiltin<"__builtin_arm_mcr2">,
67    Intrinsic<[], [llvm_i32_ty, llvm_i32_ty, llvm_i32_ty,
68                   llvm_i32_ty, llvm_i32_ty, llvm_i32_ty], []>;
69
70 // Move from coprocessor
71 def int_arm_mrc : GCCBuiltin<"__builtin_arm_mrc">,
72    Intrinsic<[llvm_i32_ty], [llvm_i32_ty, llvm_i32_ty, llvm_i32_ty,
73                              llvm_i32_ty, llvm_i32_ty], []>;
74 def int_arm_mrc2 : GCCBuiltin<"__builtin_arm_mrc2">,
75    Intrinsic<[llvm_i32_ty], [llvm_i32_ty, llvm_i32_ty, llvm_i32_ty,
76                              llvm_i32_ty, llvm_i32_ty], []>;
77
78 // Coprocessor data processing
79 def int_arm_cdp : GCCBuiltin<"__builtin_arm_cdp">,
80    Intrinsic<[], [llvm_i32_ty, llvm_i32_ty, llvm_i32_ty,
81                   llvm_i32_ty, llvm_i32_ty, llvm_i32_ty], []>;
82 def int_arm_cdp2 : GCCBuiltin<"__builtin_arm_cdp2">,
83    Intrinsic<[], [llvm_i32_ty, llvm_i32_ty, llvm_i32_ty,
84                   llvm_i32_ty, llvm_i32_ty, llvm_i32_ty], []>;
85
86 // Move from two registers to coprocessor
87 def int_arm_mcrr : GCCBuiltin<"__builtin_arm_mcrr">,
88    Intrinsic<[], [llvm_i32_ty, llvm_i32_ty, llvm_i32_ty,
89                   llvm_i32_ty, llvm_i32_ty], []>;
90 def int_arm_mcrr2 : GCCBuiltin<"__builtin_arm_mcrr2">,
91    Intrinsic<[], [llvm_i32_ty, llvm_i32_ty, llvm_i32_ty,
92                   llvm_i32_ty, llvm_i32_ty], []>;
93
94 //===----------------------------------------------------------------------===//
95 // Advanced SIMD (NEON)
96
97 // The following classes do not correspond directly to GCC builtins.
98 class Neon_1Arg_Intrinsic
99   : Intrinsic<[llvm_anyvector_ty], [LLVMMatchType<0>], [IntrNoMem]>;
100 class Neon_1Arg_Narrow_Intrinsic
101   : Intrinsic<[llvm_anyvector_ty],
102               [LLVMExtendedElementVectorType<0>], [IntrNoMem]>;
103 class Neon_2Arg_Intrinsic
104   : Intrinsic<[llvm_anyvector_ty], [LLVMMatchType<0>, LLVMMatchType<0>],
105               [IntrNoMem]>;
106 class Neon_2Arg_Narrow_Intrinsic
107   : Intrinsic<[llvm_anyvector_ty],
108               [LLVMExtendedElementVectorType<0>,
109                LLVMExtendedElementVectorType<0>],
110               [IntrNoMem]>;
111 class Neon_2Arg_Long_Intrinsic
112   : Intrinsic<[llvm_anyvector_ty],
113               [LLVMTruncatedElementVectorType<0>,
114                LLVMTruncatedElementVectorType<0>],
115               [IntrNoMem]>;
116 class Neon_3Arg_Intrinsic
117   : Intrinsic<[llvm_anyvector_ty],
118               [LLVMMatchType<0>, LLVMMatchType<0>, LLVMMatchType<0>],
119               [IntrNoMem]>;
120 class Neon_3Arg_Long_Intrinsic
121   : Intrinsic<[llvm_anyvector_ty],
122               [LLVMMatchType<0>,
123                LLVMTruncatedElementVectorType<0>,
124                LLVMTruncatedElementVectorType<0>],
125               [IntrNoMem]>;
126 class Neon_CvtFxToFP_Intrinsic
127   : Intrinsic<[llvm_anyfloat_ty], [llvm_anyint_ty, llvm_i32_ty], [IntrNoMem]>;
128 class Neon_CvtFPToFx_Intrinsic
129   : Intrinsic<[llvm_anyint_ty], [llvm_anyfloat_ty, llvm_i32_ty], [IntrNoMem]>;
130
131 // The table operands for VTBL and VTBX consist of 1 to 4 v8i8 vectors.
132 // Besides the table, VTBL has one other v8i8 argument and VTBX has two.
133 // Overall, the classes range from 2 to 6 v8i8 arguments.
134 class Neon_Tbl2Arg_Intrinsic
135   : Intrinsic<[llvm_v8i8_ty],
136               [llvm_v8i8_ty, llvm_v8i8_ty], [IntrNoMem]>;
137 class Neon_Tbl3Arg_Intrinsic
138   : Intrinsic<[llvm_v8i8_ty],
139               [llvm_v8i8_ty, llvm_v8i8_ty, llvm_v8i8_ty], [IntrNoMem]>;
140 class Neon_Tbl4Arg_Intrinsic
141   : Intrinsic<[llvm_v8i8_ty],
142               [llvm_v8i8_ty, llvm_v8i8_ty, llvm_v8i8_ty, llvm_v8i8_ty],
143               [IntrNoMem]>;
144 class Neon_Tbl5Arg_Intrinsic
145   : Intrinsic<[llvm_v8i8_ty],
146               [llvm_v8i8_ty, llvm_v8i8_ty, llvm_v8i8_ty, llvm_v8i8_ty,
147                llvm_v8i8_ty], [IntrNoMem]>;
148 class Neon_Tbl6Arg_Intrinsic
149   : Intrinsic<[llvm_v8i8_ty],
150               [llvm_v8i8_ty, llvm_v8i8_ty, llvm_v8i8_ty, llvm_v8i8_ty,
151                llvm_v8i8_ty, llvm_v8i8_ty], [IntrNoMem]>;
152
153 // Arithmetic ops
154
155 let Properties = [IntrNoMem, Commutative] in {
156
157   // Vector Add.
158   def int_arm_neon_vhadds : Neon_2Arg_Intrinsic;
159   def int_arm_neon_vhaddu : Neon_2Arg_Intrinsic;
160   def int_arm_neon_vrhadds : Neon_2Arg_Intrinsic;
161   def int_arm_neon_vrhaddu : Neon_2Arg_Intrinsic;
162   def int_arm_neon_vqadds : Neon_2Arg_Intrinsic;
163   def int_arm_neon_vqaddu : Neon_2Arg_Intrinsic;
164   def int_arm_neon_vaddhn : Neon_2Arg_Narrow_Intrinsic;
165   def int_arm_neon_vraddhn : Neon_2Arg_Narrow_Intrinsic;
166
167   // Vector Multiply.
168   def int_arm_neon_vmulp : Neon_2Arg_Intrinsic;
169   def int_arm_neon_vqdmulh : Neon_2Arg_Intrinsic;
170   def int_arm_neon_vqrdmulh : Neon_2Arg_Intrinsic;
171   def int_arm_neon_vmulls : Neon_2Arg_Long_Intrinsic;
172   def int_arm_neon_vmullu : Neon_2Arg_Long_Intrinsic;
173   def int_arm_neon_vmullp : Neon_2Arg_Long_Intrinsic;
174   def int_arm_neon_vqdmull : Neon_2Arg_Long_Intrinsic;
175
176   // Vector Multiply and Accumulate/Subtract.
177   def int_arm_neon_vqdmlal : Neon_3Arg_Long_Intrinsic;
178   def int_arm_neon_vqdmlsl : Neon_3Arg_Long_Intrinsic;
179
180   // Vector Maximum.
181   def int_arm_neon_vmaxs : Neon_2Arg_Intrinsic;
182   def int_arm_neon_vmaxu : Neon_2Arg_Intrinsic;
183
184   // Vector Minimum.
185   def int_arm_neon_vmins : Neon_2Arg_Intrinsic;
186   def int_arm_neon_vminu : Neon_2Arg_Intrinsic;
187
188   // Vector Reciprocal Step.
189   def int_arm_neon_vrecps : Neon_2Arg_Intrinsic;
190
191   // Vector Reciprocal Square Root Step.
192   def int_arm_neon_vrsqrts : Neon_2Arg_Intrinsic;
193 }
194
195 // Vector Subtract.
196 def int_arm_neon_vhsubs : Neon_2Arg_Intrinsic;
197 def int_arm_neon_vhsubu : Neon_2Arg_Intrinsic;
198 def int_arm_neon_vqsubs : Neon_2Arg_Intrinsic;
199 def int_arm_neon_vqsubu : Neon_2Arg_Intrinsic;
200 def int_arm_neon_vsubhn : Neon_2Arg_Narrow_Intrinsic;
201 def int_arm_neon_vrsubhn : Neon_2Arg_Narrow_Intrinsic;
202
203 // Vector Absolute Compare.
204 def int_arm_neon_vacged : Intrinsic<[llvm_v2i32_ty],
205                                     [llvm_v2f32_ty, llvm_v2f32_ty],
206                                     [IntrNoMem]>;
207 def int_arm_neon_vacgeq : Intrinsic<[llvm_v4i32_ty],
208                                     [llvm_v4f32_ty, llvm_v4f32_ty],
209                                     [IntrNoMem]>;
210 def int_arm_neon_vacgtd : Intrinsic<[llvm_v2i32_ty],
211                                     [llvm_v2f32_ty, llvm_v2f32_ty],
212                                     [IntrNoMem]>;
213 def int_arm_neon_vacgtq : Intrinsic<[llvm_v4i32_ty],
214                                     [llvm_v4f32_ty, llvm_v4f32_ty],
215                                     [IntrNoMem]>;
216
217 // Vector Absolute Differences.
218 def int_arm_neon_vabds : Neon_2Arg_Intrinsic;
219 def int_arm_neon_vabdu : Neon_2Arg_Intrinsic;
220
221 // Vector Pairwise Add.
222 def int_arm_neon_vpadd : Neon_2Arg_Intrinsic;
223
224 // Vector Pairwise Add Long.
225 // Note: This is different than the other "long" NEON intrinsics because
226 // the result vector has half as many elements as the source vector.
227 // The source and destination vector types must be specified separately.
228 def int_arm_neon_vpaddls : Intrinsic<[llvm_anyvector_ty], [llvm_anyvector_ty],
229                                      [IntrNoMem]>;
230 def int_arm_neon_vpaddlu : Intrinsic<[llvm_anyvector_ty], [llvm_anyvector_ty],
231                                      [IntrNoMem]>;
232
233 // Vector Pairwise Add and Accumulate Long.
234 // Note: This is similar to vpaddl but the destination vector also appears
235 // as the first argument.
236 def int_arm_neon_vpadals : Intrinsic<[llvm_anyvector_ty],
237                                      [LLVMMatchType<0>, llvm_anyvector_ty],
238                                      [IntrNoMem]>;
239 def int_arm_neon_vpadalu : Intrinsic<[llvm_anyvector_ty],
240                                      [LLVMMatchType<0>, llvm_anyvector_ty],
241                                      [IntrNoMem]>;
242
243 // Vector Pairwise Maximum and Minimum.
244 def int_arm_neon_vpmaxs : Neon_2Arg_Intrinsic;
245 def int_arm_neon_vpmaxu : Neon_2Arg_Intrinsic;
246 def int_arm_neon_vpmins : Neon_2Arg_Intrinsic;
247 def int_arm_neon_vpminu : Neon_2Arg_Intrinsic;
248
249 // Vector Shifts:
250 //
251 // The various saturating and rounding vector shift operations need to be
252 // represented by intrinsics in LLVM, and even the basic VSHL variable shift
253 // operation cannot be safely translated to LLVM's shift operators.  VSHL can
254 // be used for both left and right shifts, or even combinations of the two,
255 // depending on the signs of the shift amounts.  It also has well-defined
256 // behavior for shift amounts that LLVM leaves undefined.  Only basic shifts
257 // by constants can be represented with LLVM's shift operators.
258 //
259 // The shift counts for these intrinsics are always vectors, even for constant
260 // shifts, where the constant is replicated.  For consistency with VSHL (and
261 // other variable shift instructions), left shifts have positive shift counts
262 // and right shifts have negative shift counts.  This convention is also used
263 // for constant right shift intrinsics, and to help preserve sanity, the
264 // intrinsic names use "shift" instead of either "shl" or "shr".  Where
265 // applicable, signed and unsigned versions of the intrinsics are
266 // distinguished with "s" and "u" suffixes.  A few NEON shift instructions,
267 // such as VQSHLU, take signed operands but produce unsigned results; these
268 // use a "su" suffix.
269
270 // Vector Shift.
271 def int_arm_neon_vshifts : Neon_2Arg_Intrinsic;
272 def int_arm_neon_vshiftu : Neon_2Arg_Intrinsic;
273 def int_arm_neon_vshiftls : Neon_2Arg_Long_Intrinsic;
274 def int_arm_neon_vshiftlu : Neon_2Arg_Long_Intrinsic;
275 def int_arm_neon_vshiftn : Neon_2Arg_Narrow_Intrinsic;
276
277 // Vector Rounding Shift.
278 def int_arm_neon_vrshifts : Neon_2Arg_Intrinsic;
279 def int_arm_neon_vrshiftu : Neon_2Arg_Intrinsic;
280 def int_arm_neon_vrshiftn : Neon_2Arg_Narrow_Intrinsic;
281
282 // Vector Saturating Shift.
283 def int_arm_neon_vqshifts : Neon_2Arg_Intrinsic;
284 def int_arm_neon_vqshiftu : Neon_2Arg_Intrinsic;
285 def int_arm_neon_vqshiftsu : Neon_2Arg_Intrinsic;
286 def int_arm_neon_vqshiftns : Neon_2Arg_Narrow_Intrinsic;
287 def int_arm_neon_vqshiftnu : Neon_2Arg_Narrow_Intrinsic;
288 def int_arm_neon_vqshiftnsu : Neon_2Arg_Narrow_Intrinsic;
289
290 // Vector Saturating Rounding Shift.
291 def int_arm_neon_vqrshifts : Neon_2Arg_Intrinsic;
292 def int_arm_neon_vqrshiftu : Neon_2Arg_Intrinsic;
293 def int_arm_neon_vqrshiftns : Neon_2Arg_Narrow_Intrinsic;
294 def int_arm_neon_vqrshiftnu : Neon_2Arg_Narrow_Intrinsic;
295 def int_arm_neon_vqrshiftnsu : Neon_2Arg_Narrow_Intrinsic;
296
297 // Vector Shift and Insert.
298 def int_arm_neon_vshiftins : Neon_3Arg_Intrinsic;
299
300 // Vector Absolute Value and Saturating Absolute Value.
301 def int_arm_neon_vabs : Neon_1Arg_Intrinsic;
302 def int_arm_neon_vqabs : Neon_1Arg_Intrinsic;
303
304 // Vector Saturating Negate.
305 def int_arm_neon_vqneg : Neon_1Arg_Intrinsic;
306
307 // Vector Count Leading Sign/Zero Bits.
308 def int_arm_neon_vcls : Neon_1Arg_Intrinsic;
309 def int_arm_neon_vclz : Neon_1Arg_Intrinsic;
310
311 // Vector Count One Bits.
312 def int_arm_neon_vcnt : Neon_1Arg_Intrinsic;
313
314 // Vector Reciprocal Estimate.
315 def int_arm_neon_vrecpe : Neon_1Arg_Intrinsic;
316
317 // Vector Reciprocal Square Root Estimate.
318 def int_arm_neon_vrsqrte : Neon_1Arg_Intrinsic;
319
320 // Vector Conversions Between Floating-point and Fixed-point.
321 def int_arm_neon_vcvtfp2fxs : Neon_CvtFPToFx_Intrinsic;
322 def int_arm_neon_vcvtfp2fxu : Neon_CvtFPToFx_Intrinsic;
323 def int_arm_neon_vcvtfxs2fp : Neon_CvtFxToFP_Intrinsic;
324 def int_arm_neon_vcvtfxu2fp : Neon_CvtFxToFP_Intrinsic;
325
326 // Vector Conversions Between Half-Precision and Single-Precision.
327 def int_arm_neon_vcvtfp2hf
328     : Intrinsic<[llvm_v4i16_ty], [llvm_v4f32_ty], [IntrNoMem]>;
329 def int_arm_neon_vcvthf2fp
330     : Intrinsic<[llvm_v4f32_ty], [llvm_v4i16_ty], [IntrNoMem]>;
331
332 // Narrowing Saturating Vector Moves.
333 def int_arm_neon_vqmovns : Neon_1Arg_Narrow_Intrinsic;
334 def int_arm_neon_vqmovnu : Neon_1Arg_Narrow_Intrinsic;
335 def int_arm_neon_vqmovnsu : Neon_1Arg_Narrow_Intrinsic;
336
337 // Vector Table Lookup.
338 // The first 1-4 arguments are the table.
339 def int_arm_neon_vtbl1 : Neon_Tbl2Arg_Intrinsic;
340 def int_arm_neon_vtbl2 : Neon_Tbl3Arg_Intrinsic;
341 def int_arm_neon_vtbl3 : Neon_Tbl4Arg_Intrinsic;
342 def int_arm_neon_vtbl4 : Neon_Tbl5Arg_Intrinsic;
343
344 // Vector Table Extension.
345 // Some elements of the destination vector may not be updated, so the original
346 // value of that vector is passed as the first argument.  The next 1-4
347 // arguments after that are the table.
348 def int_arm_neon_vtbx1 : Neon_Tbl3Arg_Intrinsic;
349 def int_arm_neon_vtbx2 : Neon_Tbl4Arg_Intrinsic;
350 def int_arm_neon_vtbx3 : Neon_Tbl5Arg_Intrinsic;
351 def int_arm_neon_vtbx4 : Neon_Tbl6Arg_Intrinsic;
352
353 // De-interleaving vector loads from N-element structures.
354 // Source operands are the address and alignment.
355 def int_arm_neon_vld1 : Intrinsic<[llvm_anyvector_ty],
356                                   [llvm_ptr_ty, llvm_i32_ty],
357                                   [IntrReadArgMem]>;
358 def int_arm_neon_vld2 : Intrinsic<[llvm_anyvector_ty, LLVMMatchType<0>],
359                                   [llvm_ptr_ty, llvm_i32_ty],
360                                   [IntrReadArgMem]>;
361 def int_arm_neon_vld3 : Intrinsic<[llvm_anyvector_ty, LLVMMatchType<0>,
362                                    LLVMMatchType<0>],
363                                   [llvm_ptr_ty, llvm_i32_ty],
364                                   [IntrReadArgMem]>;
365 def int_arm_neon_vld4 : Intrinsic<[llvm_anyvector_ty, LLVMMatchType<0>,
366                                    LLVMMatchType<0>, LLVMMatchType<0>],
367                                   [llvm_ptr_ty, llvm_i32_ty],
368                                   [IntrReadArgMem]>;
369
370 // Vector load N-element structure to one lane.
371 // Source operands are: the address, the N input vectors (since only one
372 // lane is assigned), the lane number, and the alignment.
373 def int_arm_neon_vld2lane : Intrinsic<[llvm_anyvector_ty, LLVMMatchType<0>],
374                                       [llvm_ptr_ty, LLVMMatchType<0>,
375                                        LLVMMatchType<0>, llvm_i32_ty,
376                                        llvm_i32_ty], [IntrReadArgMem]>;
377 def int_arm_neon_vld3lane : Intrinsic<[llvm_anyvector_ty, LLVMMatchType<0>,
378                                        LLVMMatchType<0>],
379                                       [llvm_ptr_ty, LLVMMatchType<0>,
380                                        LLVMMatchType<0>, LLVMMatchType<0>,
381                                        llvm_i32_ty, llvm_i32_ty],
382                                       [IntrReadArgMem]>;
383 def int_arm_neon_vld4lane : Intrinsic<[llvm_anyvector_ty, LLVMMatchType<0>,
384                                        LLVMMatchType<0>, LLVMMatchType<0>],
385                                       [llvm_ptr_ty, LLVMMatchType<0>,
386                                        LLVMMatchType<0>, LLVMMatchType<0>,
387                                        LLVMMatchType<0>, llvm_i32_ty,
388                                        llvm_i32_ty], [IntrReadArgMem]>;
389
390 // Interleaving vector stores from N-element structures.
391 // Source operands are: the address, the N vectors, and the alignment.
392 def int_arm_neon_vst1 : Intrinsic<[],
393                                   [llvm_ptr_ty, llvm_anyvector_ty,
394                                    llvm_i32_ty], [IntrReadWriteArgMem]>;
395 def int_arm_neon_vst2 : Intrinsic<[],
396                                   [llvm_ptr_ty, llvm_anyvector_ty,
397                                    LLVMMatchType<0>, llvm_i32_ty],
398                                   [IntrReadWriteArgMem]>;
399 def int_arm_neon_vst3 : Intrinsic<[],
400                                   [llvm_ptr_ty, llvm_anyvector_ty,
401                                    LLVMMatchType<0>, LLVMMatchType<0>,
402                                    llvm_i32_ty], [IntrReadWriteArgMem]>;
403 def int_arm_neon_vst4 : Intrinsic<[],
404                                   [llvm_ptr_ty, llvm_anyvector_ty,
405                                    LLVMMatchType<0>, LLVMMatchType<0>,
406                                    LLVMMatchType<0>, llvm_i32_ty],
407                                   [IntrReadWriteArgMem]>;
408
409 // Vector store N-element structure from one lane.
410 // Source operands are: the address, the N vectors, the lane number, and
411 // the alignment.
412 def int_arm_neon_vst2lane : Intrinsic<[],
413                                       [llvm_ptr_ty, llvm_anyvector_ty,
414                                        LLVMMatchType<0>, llvm_i32_ty,
415                                        llvm_i32_ty], [IntrReadWriteArgMem]>;
416 def int_arm_neon_vst3lane : Intrinsic<[],
417                                       [llvm_ptr_ty, llvm_anyvector_ty,
418                                        LLVMMatchType<0>, LLVMMatchType<0>,
419                                        llvm_i32_ty, llvm_i32_ty],
420                                       [IntrReadWriteArgMem]>;
421 def int_arm_neon_vst4lane : Intrinsic<[],
422                                       [llvm_ptr_ty, llvm_anyvector_ty,
423                                        LLVMMatchType<0>, LLVMMatchType<0>,
424                                        LLVMMatchType<0>, llvm_i32_ty,
425                                        llvm_i32_ty], [IntrReadWriteArgMem]>;
426
427 // Vector bitwise select.
428 def int_arm_neon_vbsl : Intrinsic<[llvm_anyvector_ty],
429                         [LLVMMatchType<0>, LLVMMatchType<0>, LLVMMatchType<0>],
430                         [IntrNoMem]>;
431
432 } // end TargetPrefix