1 //===-- SystemZInstrInfo.td - General SystemZ instructions ----*- tblgen-*-===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 //===----------------------------------------------------------------------===//
12 //===----------------------------------------------------------------------===//
14 def ADJCALLSTACKDOWN : Pseudo<(outs), (ins i64imm:$amt),
15 [(callseq_start timm:$amt)]>;
16 def ADJCALLSTACKUP : Pseudo<(outs), (ins i64imm:$amt1, i64imm:$amt2),
17 [(callseq_end timm:$amt1, timm:$amt2)]>;
19 let neverHasSideEffects = 1 in {
20 // Takes as input the value of the stack pointer after a dynamic allocation
21 // has been made. Sets the output to the address of the dynamically-
22 // allocated area itself, skipping the outgoing arguments.
24 // This expands to an LA or LAY instruction. We restrict the offset
25 // to the range of LA and keep the LAY range in reserve for when
26 // the size of the outgoing arguments is added.
27 def ADJDYNALLOC : Pseudo<(outs GR64:$dst), (ins dynalloc12only:$src),
28 [(set GR64:$dst, dynalloc12only:$src)]>;
31 //===----------------------------------------------------------------------===//
32 // Control flow instructions
33 //===----------------------------------------------------------------------===//
35 // A return instruction (br %r14).
36 let isReturn = 1, isTerminator = 1, isBarrier = 1, hasCtrlDep = 1 in
37 def Return : Alias<2, (outs), (ins), [(z_retflag)]>;
39 // Unconditional branches. R1 is the condition-code mask (all 1s).
40 let isBranch = 1, isTerminator = 1, isBarrier = 1, R1 = 15 in {
41 let isIndirectBranch = 1 in
42 def BR : InstRR<0x07, (outs), (ins ADDR64:$R2),
43 "br\t$R2", [(brind ADDR64:$R2)]>;
45 // An assembler extended mnemonic for BRC.
46 def J : InstRI<0xA74, (outs), (ins brtarget16:$I2), "j\t$I2",
49 // An assembler extended mnemonic for BRCL. (The extension is "G"
50 // rather than "L" because "JL" is "Jump if Less".)
51 def JG : InstRIL<0xC04, (outs), (ins brtarget32:$I2), "jg\t$I2", []>;
54 // Conditional branches. It's easier for LLVM to handle these branches
55 // in their raw BRC/BRCL form, with the 4-bit condition-code mask being
56 // the first operand. It seems friendlier to use mnemonic forms like
57 // JE and JLH when writing out the assembly though.
58 let isBranch = 1, isTerminator = 1, Uses = [CC] in {
59 let isCodeGenOnly = 1, CCMaskFirst = 1 in {
60 def BRC : InstRI<0xA74, (outs), (ins cond4:$valid, cond4:$R1,
61 brtarget16:$I2), "j$R1\t$I2",
62 [(z_br_ccmask cond4:$valid, cond4:$R1, bb:$I2)]>;
63 def BRCL : InstRIL<0xC04, (outs), (ins cond4:$valid, cond4:$R1,
64 brtarget32:$I2), "jg$R1\t$I2", []>;
66 def AsmBRC : InstRI<0xA74, (outs), (ins uimm8zx4:$R1, brtarget16:$I2),
68 def AsmBRCL : InstRIL<0xC04, (outs), (ins uimm8zx4:$R1, brtarget32:$I2),
69 "brcl\t$R1, $I2", []>;
70 def AsmBCR : InstRR<0x07, (outs), (ins uimm8zx4:$R1, GR64:$R2),
74 // Fused compare-and-branch instructions. As for normal branches,
75 // we handle these instructions internally in their raw CRJ-like form,
76 // but use assembly macros like CRJE when writing them out.
78 // These instructions do not use or clobber the condition codes.
79 // We nevertheless pretend that they clobber CC, so that we can lower
80 // them to separate comparisons and BRCLs if the branch ends up being
82 multiclass CompareBranches<Operand ccmask, string pos1, string pos2> {
83 let isBranch = 1, isTerminator = 1, Defs = [CC] in {
84 def RJ : InstRIEb<0xEC76, (outs), (ins GR32:$R1, GR32:$R2, ccmask:$M3,
86 "crj"##pos1##"\t$R1, $R2, "##pos2##"$RI4", []>;
87 def GRJ : InstRIEb<0xEC64, (outs), (ins GR64:$R1, GR64:$R2, ccmask:$M3,
89 "cgrj"##pos1##"\t$R1, $R2, "##pos2##"$RI4", []>;
90 def IJ : InstRIEc<0xEC7E, (outs), (ins GR32:$R1, imm32sx8:$I2, ccmask:$M3,
92 "cij"##pos1##"\t$R1, $I2, "##pos2##"$RI4", []>;
93 def GIJ : InstRIEc<0xEC7C, (outs), (ins GR64:$R1, imm64sx8:$I2, ccmask:$M3,
95 "cgij"##pos1##"\t$R1, $I2, "##pos2##"$RI4", []>;
96 def LRJ : InstRIEb<0xEC77, (outs), (ins GR32:$R1, GR32:$R2, ccmask:$M3,
98 "clrj"##pos1##"\t$R1, $R2, "##pos2##"$RI4", []>;
99 def LGRJ : InstRIEb<0xEC65, (outs), (ins GR64:$R1, GR64:$R2, ccmask:$M3,
101 "clgrj"##pos1##"\t$R1, $R2, "##pos2##"$RI4", []>;
102 def LIJ : InstRIEc<0xEC7F, (outs), (ins GR32:$R1, imm32zx8:$I2, ccmask:$M3,
104 "clij"##pos1##"\t$R1, $I2, "##pos2##"$RI4", []>;
105 def LGIJ : InstRIEc<0xEC7D, (outs), (ins GR64:$R1, imm64zx8:$I2, ccmask:$M3,
107 "clgij"##pos1##"\t$R1, $I2, "##pos2##"$RI4", []>;
110 let isCodeGenOnly = 1 in
111 defm C : CompareBranches<cond4, "$M3", "">;
112 defm AsmC : CompareBranches<uimm8zx4, "", "$M3, ">;
114 // Define AsmParser mnemonics for each general condition-code mask
115 // (integer or floating-point)
116 multiclass CondExtendedMnemonic<bits<4> ccmask, string name> {
118 def J : InstRI<0xA74, (outs), (ins brtarget16:$I2),
119 "j"##name##"\t$I2", []>;
120 def JG : InstRIL<0xC04, (outs), (ins brtarget32:$I2),
121 "jg"##name##"\t$I2", []>;
122 def BR : InstRR<0x07, (outs), (ins ADDR64:$R2), "b"##name##"r\t$R2", []>;
124 def LOCR : FixedCondUnaryRRF<"locr"##name, 0xB9F2, GR32, GR32, ccmask>;
125 def LOCGR : FixedCondUnaryRRF<"locgr"##name, 0xB9E2, GR64, GR64, ccmask>;
126 def LOC : FixedCondUnaryRSY<"loc"##name, 0xEBF2, GR32, ccmask, 4>;
127 def LOCG : FixedCondUnaryRSY<"locg"##name, 0xEBE2, GR64, ccmask, 8>;
128 def STOC : FixedCondStoreRSY<"stoc"##name, 0xEBF3, GR32, ccmask, 4>;
129 def STOCG : FixedCondStoreRSY<"stocg"##name, 0xEBE3, GR64, ccmask, 8>;
131 defm AsmO : CondExtendedMnemonic<1, "o">;
132 defm AsmH : CondExtendedMnemonic<2, "h">;
133 defm AsmNLE : CondExtendedMnemonic<3, "nle">;
134 defm AsmL : CondExtendedMnemonic<4, "l">;
135 defm AsmNHE : CondExtendedMnemonic<5, "nhe">;
136 defm AsmLH : CondExtendedMnemonic<6, "lh">;
137 defm AsmNE : CondExtendedMnemonic<7, "ne">;
138 defm AsmE : CondExtendedMnemonic<8, "e">;
139 defm AsmNLH : CondExtendedMnemonic<9, "nlh">;
140 defm AsmHE : CondExtendedMnemonic<10, "he">;
141 defm AsmNL : CondExtendedMnemonic<11, "nl">;
142 defm AsmLE : CondExtendedMnemonic<12, "le">;
143 defm AsmNH : CondExtendedMnemonic<13, "nh">;
144 defm AsmNO : CondExtendedMnemonic<14, "no">;
146 // Define AsmParser mnemonics for each integer condition-code mask.
147 // This is like the list above, except that condition 3 is not possible
148 // and that the low bit of the mask is therefore always 0. This means
149 // that each condition has two names. Conditions "o" and "no" are not used.
151 // We don't make one of the two names an alias of the other because
152 // we need the custom parsing routines to select the correct register class.
153 multiclass IntCondExtendedMnemonicA<bits<4> ccmask, string name> {
155 def CR : InstRIEb<0xEC76, (outs), (ins GR32:$R1, GR32:$R2,
157 "crj"##name##"\t$R1, $R2, $RI4", []>;
158 def CGR : InstRIEb<0xEC64, (outs), (ins GR64:$R1, GR64:$R2,
160 "cgrj"##name##"\t$R1, $R2, $RI4", []>;
161 def CI : InstRIEc<0xEC7E, (outs), (ins GR32:$R1, imm32sx8:$I2,
163 "cij"##name##"\t$R1, $I2, $RI4", []>;
164 def CGI : InstRIEc<0xEC7C, (outs), (ins GR64:$R1, imm64sx8:$I2,
166 "cgij"##name##"\t$R1, $I2, $RI4", []>;
167 def CLR : InstRIEb<0xEC77, (outs), (ins GR32:$R1, GR32:$R2,
169 "clrj"##name##"\t$R1, $R2, $RI4", []>;
170 def CLGR : InstRIEb<0xEC65, (outs), (ins GR64:$R1, GR64:$R2,
172 "clgrj"##name##"\t$R1, $R2, $RI4", []>;
173 def CLI : InstRIEc<0xEC7F, (outs), (ins GR32:$R1, imm32zx8:$I2,
175 "clij"##name##"\t$R1, $I2, $RI4", []>;
176 def CLGI : InstRIEc<0xEC7D, (outs), (ins GR64:$R1, imm64zx8:$I2,
178 "clgij"##name##"\t$R1, $I2, $RI4", []>;
181 multiclass IntCondExtendedMnemonic<bits<4> ccmask, string name1, string name2>
182 : IntCondExtendedMnemonicA<ccmask, name1> {
183 let isAsmParserOnly = 1 in
184 defm Alt : IntCondExtendedMnemonicA<ccmask, name2>;
186 defm AsmJH : IntCondExtendedMnemonic<2, "h", "nle">;
187 defm AsmJL : IntCondExtendedMnemonic<4, "l", "nhe">;
188 defm AsmJLH : IntCondExtendedMnemonic<6, "lh", "ne">;
189 defm AsmJE : IntCondExtendedMnemonic<8, "e", "nlh">;
190 defm AsmJHE : IntCondExtendedMnemonic<10, "he", "nl">;
191 defm AsmJLE : IntCondExtendedMnemonic<12, "le", "nh">;
193 // Decrement a register and branch if it is nonzero. These don't clobber CC,
194 // but we might need to split long branches into sequences that do.
196 def BRCT : BranchUnaryRI<"brct", 0xA76, GR32>;
197 def BRCTG : BranchUnaryRI<"brctg", 0xA77, GR64>;
200 //===----------------------------------------------------------------------===//
201 // Select instructions
202 //===----------------------------------------------------------------------===//
204 def Select32Mux : SelectWrapper<GRX32>, Requires<[FeatureHighWord]>;
205 def Select32 : SelectWrapper<GR32>;
206 def Select64 : SelectWrapper<GR64>;
208 // We don't define 32-bit Mux stores because the low-only STOC should
209 // always be used if possible.
210 defm CondStore8Mux : CondStores<GRX32, nonvolatile_truncstorei8,
211 nonvolatile_anyextloadi8, bdxaddr20only>,
212 Requires<[FeatureHighWord]>;
213 defm CondStore16Mux : CondStores<GRX32, nonvolatile_truncstorei16,
214 nonvolatile_anyextloadi16, bdxaddr20only>,
215 Requires<[FeatureHighWord]>;
216 defm CondStore8 : CondStores<GR32, nonvolatile_truncstorei8,
217 nonvolatile_anyextloadi8, bdxaddr20only>;
218 defm CondStore16 : CondStores<GR32, nonvolatile_truncstorei16,
219 nonvolatile_anyextloadi16, bdxaddr20only>;
220 defm CondStore32 : CondStores<GR32, nonvolatile_store,
221 nonvolatile_load, bdxaddr20only>;
223 defm : CondStores64<CondStore8, CondStore8Inv, nonvolatile_truncstorei8,
224 nonvolatile_anyextloadi8, bdxaddr20only>;
225 defm : CondStores64<CondStore16, CondStore16Inv, nonvolatile_truncstorei16,
226 nonvolatile_anyextloadi16, bdxaddr20only>;
227 defm : CondStores64<CondStore32, CondStore32Inv, nonvolatile_truncstorei32,
228 nonvolatile_anyextloadi32, bdxaddr20only>;
229 defm CondStore64 : CondStores<GR64, nonvolatile_store,
230 nonvolatile_load, bdxaddr20only>;
232 //===----------------------------------------------------------------------===//
234 //===----------------------------------------------------------------------===//
236 // The definitions here are for the call-clobbered registers.
237 let isCall = 1, Defs = [R0D, R1D, R2D, R3D, R4D, R5D, R14D,
238 F0D, F1D, F2D, F3D, F4D, F5D, F6D, F7D, CC] in {
239 def CallBRASL : Alias<6, (outs), (ins pcrel32:$I2, variable_ops),
240 [(z_call pcrel32:$I2)]>;
241 def CallBASR : Alias<2, (outs), (ins ADDR64:$R2, variable_ops),
242 [(z_call ADDR64:$R2)]>;
245 // Sibling calls. Indirect sibling calls must be via R1, since R2 upwards
246 // are argument registers and since branching to R0 is a no-op.
247 let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
248 def CallJG : Alias<6, (outs), (ins pcrel32:$I2),
249 [(z_sibcall pcrel32:$I2)]>;
251 def CallBR : Alias<2, (outs), (ins), [(z_sibcall R1D)]>;
254 // Define the general form of the call instructions for the asm parser.
255 // These instructions don't hard-code %r14 as the return address register.
256 def BRAS : InstRI<0xA75, (outs), (ins GR64:$R1, brtarget16:$I2),
257 "bras\t$R1, $I2", []>;
258 def BRASL : InstRIL<0xC05, (outs), (ins GR64:$R1, brtarget32:$I2),
259 "brasl\t$R1, $I2", []>;
260 def BASR : InstRR<0x0D, (outs), (ins GR64:$R1, ADDR64:$R2),
261 "basr\t$R1, $R2", []>;
263 //===----------------------------------------------------------------------===//
265 //===----------------------------------------------------------------------===//
268 let neverHasSideEffects = 1 in {
269 // Expands to LR, RISBHG or RISBLG, depending on the choice of registers.
270 def LRMux : UnaryRRPseudo<"l", null_frag, GRX32, GRX32>,
271 Requires<[FeatureHighWord]>;
272 def LR : UnaryRR <"l", 0x18, null_frag, GR32, GR32>;
273 def LGR : UnaryRRE<"lg", 0xB904, null_frag, GR64, GR64>;
275 let Defs = [CC], CCValues = 0xE, CompareZeroCCMask = 0xE in {
276 def LTR : UnaryRR <"lt", 0x12, null_frag, GR32, GR32>;
277 def LTGR : UnaryRRE<"ltg", 0xB902, null_frag, GR64, GR64>;
280 // Move on condition.
281 let isCodeGenOnly = 1, Uses = [CC] in {
282 def LOCR : CondUnaryRRF<"loc", 0xB9F2, GR32, GR32>;
283 def LOCGR : CondUnaryRRF<"locg", 0xB9E2, GR64, GR64>;
286 def AsmLOCR : AsmCondUnaryRRF<"loc", 0xB9F2, GR32, GR32>;
287 def AsmLOCGR : AsmCondUnaryRRF<"locg", 0xB9E2, GR64, GR64>;
291 let neverHasSideEffects = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
292 isReMaterializable = 1 in {
293 // 16-bit sign-extended immediates. LHIMux expands to LHI or IIHF,
294 // deopending on the choice of register.
295 def LHIMux : UnaryRIPseudo<bitconvert, GRX32, imm32sx16>,
296 Requires<[FeatureHighWord]>;
297 def LHI : UnaryRI<"lhi", 0xA78, bitconvert, GR32, imm32sx16>;
298 def LGHI : UnaryRI<"lghi", 0xA79, bitconvert, GR64, imm64sx16>;
300 // Other 16-bit immediates.
301 def LLILL : UnaryRI<"llill", 0xA5F, bitconvert, GR64, imm64ll16>;
302 def LLILH : UnaryRI<"llilh", 0xA5E, bitconvert, GR64, imm64lh16>;
303 def LLIHL : UnaryRI<"llihl", 0xA5D, bitconvert, GR64, imm64hl16>;
304 def LLIHH : UnaryRI<"llihh", 0xA5C, bitconvert, GR64, imm64hh16>;
306 // 32-bit immediates.
307 def LGFI : UnaryRIL<"lgfi", 0xC01, bitconvert, GR64, imm64sx32>;
308 def LLILF : UnaryRIL<"llilf", 0xC0F, bitconvert, GR64, imm64lf32>;
309 def LLIHF : UnaryRIL<"llihf", 0xC0E, bitconvert, GR64, imm64hf32>;
313 let canFoldAsLoad = 1, SimpleBDXLoad = 1 in {
314 // Expands to L, LY or LFH, depending on the choice of register.
315 def LMux : UnaryRXYPseudo<"l", load, GRX32, 4>,
316 Requires<[FeatureHighWord]>;
317 defm L : UnaryRXPair<"l", 0x58, 0xE358, load, GR32, 4>;
318 def LFH : UnaryRXY<"lfh", 0xE3CA, load, GRH32, 4>,
319 Requires<[FeatureHighWord]>;
320 def LG : UnaryRXY<"lg", 0xE304, load, GR64, 8>;
322 // These instructions are split after register allocation, so we don't
323 // want a custom inserter.
324 let Has20BitOffset = 1, HasIndex = 1, Is128Bit = 1 in {
325 def L128 : Pseudo<(outs GR128:$dst), (ins bdxaddr20only128:$src),
326 [(set GR128:$dst, (load bdxaddr20only128:$src))]>;
329 let Defs = [CC], CCValues = 0xE, CompareZeroCCMask = 0xE in {
330 def LT : UnaryRXY<"lt", 0xE312, load, GR32, 4>;
331 def LTG : UnaryRXY<"ltg", 0xE302, load, GR64, 8>;
334 let canFoldAsLoad = 1 in {
335 def LRL : UnaryRILPC<"lrl", 0xC4D, aligned_load, GR32>;
336 def LGRL : UnaryRILPC<"lgrl", 0xC48, aligned_load, GR64>;
339 // Load on condition.
340 let isCodeGenOnly = 1, Uses = [CC] in {
341 def LOC : CondUnaryRSY<"loc", 0xEBF2, nonvolatile_load, GR32, 4>;
342 def LOCG : CondUnaryRSY<"locg", 0xEBE2, nonvolatile_load, GR64, 8>;
345 def AsmLOC : AsmCondUnaryRSY<"loc", 0xEBF2, GR32, 4>;
346 def AsmLOCG : AsmCondUnaryRSY<"locg", 0xEBE2, GR64, 8>;
350 let SimpleBDXStore = 1 in {
351 // Expands to ST, STY or STFH, depending on the choice of register.
352 def STMux : StoreRXYPseudo<store, GRX32, 4>,
353 Requires<[FeatureHighWord]>;
354 defm ST : StoreRXPair<"st", 0x50, 0xE350, store, GR32, 4>;
355 def STFH : StoreRXY<"stfh", 0xE3CB, store, GRH32, 4>,
356 Requires<[FeatureHighWord]>;
357 def STG : StoreRXY<"stg", 0xE324, store, GR64, 8>;
359 // These instructions are split after register allocation, so we don't
360 // want a custom inserter.
361 let Has20BitOffset = 1, HasIndex = 1, Is128Bit = 1 in {
362 def ST128 : Pseudo<(outs), (ins GR128:$src, bdxaddr20only128:$dst),
363 [(store GR128:$src, bdxaddr20only128:$dst)]>;
366 def STRL : StoreRILPC<"strl", 0xC4F, aligned_store, GR32>;
367 def STGRL : StoreRILPC<"stgrl", 0xC4B, aligned_store, GR64>;
369 // Store on condition.
370 let isCodeGenOnly = 1, Uses = [CC] in {
371 def STOC : CondStoreRSY<"stoc", 0xEBF3, GR32, 4>;
372 def STOCG : CondStoreRSY<"stocg", 0xEBE3, GR64, 8>;
375 def AsmSTOC : AsmCondStoreRSY<"stoc", 0xEBF3, GR32, 4>;
376 def AsmSTOCG : AsmCondStoreRSY<"stocg", 0xEBE3, GR64, 8>;
379 // 8-bit immediate stores to 8-bit fields.
380 defm MVI : StoreSIPair<"mvi", 0x92, 0xEB52, truncstorei8, imm32zx8trunc>;
382 // 16-bit immediate stores to 16-, 32- or 64-bit fields.
383 def MVHHI : StoreSIL<"mvhhi", 0xE544, truncstorei16, imm32sx16trunc>;
384 def MVHI : StoreSIL<"mvhi", 0xE54C, store, imm32sx16>;
385 def MVGHI : StoreSIL<"mvghi", 0xE548, store, imm64sx16>;
387 // Memory-to-memory moves.
388 let mayLoad = 1, mayStore = 1 in
389 defm MVC : MemorySS<"mvc", 0xD2, z_mvc, z_mvc_loop>;
392 let mayLoad = 1, mayStore = 1, Defs = [CC], Uses = [R0L] in
393 defm MVST : StringRRE<"mvst", 0xB255, z_stpcpy>;
395 //===----------------------------------------------------------------------===//
397 //===----------------------------------------------------------------------===//
399 // Note that putting these before zero extensions mean that we will prefer
400 // them for anyextload*. There's not really much to choose between the two
401 // either way, but signed-extending loads have a short LH and a long LHY,
402 // while zero-extending loads have only the long LLH.
404 //===----------------------------------------------------------------------===//
406 // 32-bit extensions from registers.
407 let neverHasSideEffects = 1 in {
408 def LBR : UnaryRRE<"lb", 0xB926, sext8, GR32, GR32>;
409 def LHR : UnaryRRE<"lh", 0xB927, sext16, GR32, GR32>;
412 // 64-bit extensions from registers.
413 let neverHasSideEffects = 1 in {
414 def LGBR : UnaryRRE<"lgb", 0xB906, sext8, GR64, GR64>;
415 def LGHR : UnaryRRE<"lgh", 0xB907, sext16, GR64, GR64>;
416 def LGFR : UnaryRRE<"lgf", 0xB914, sext32, GR64, GR32>;
418 let Defs = [CC], CCValues = 0xE, CompareZeroCCMask = 0xE in
419 def LTGFR : UnaryRRE<"ltgf", 0xB912, null_frag, GR64, GR64>;
421 // Match 32-to-64-bit sign extensions in which the source is already
422 // in a 64-bit register.
423 def : Pat<(sext_inreg GR64:$src, i32),
424 (LGFR (EXTRACT_SUBREG GR64:$src, subreg_l32))>;
426 // 32-bit extensions from 8-bit memory. LBMux expands to LB or LBH,
427 // depending on the choice of register.
428 def LBMux : UnaryRXYPseudo<"lb", asextloadi8, GRX32, 1>,
429 Requires<[FeatureHighWord]>;
430 def LB : UnaryRXY<"lb", 0xE376, asextloadi8, GR32, 1>;
431 def LBH : UnaryRXY<"lbh", 0xE3C0, asextloadi8, GRH32, 1>,
432 Requires<[FeatureHighWord]>;
434 // 32-bit extensions from 16-bit memory. LHMux expands to LH or LHH,
435 // depending on the choice of register.
436 def LHMux : UnaryRXYPseudo<"lh", asextloadi16, GRX32, 2>,
437 Requires<[FeatureHighWord]>;
438 defm LH : UnaryRXPair<"lh", 0x48, 0xE378, asextloadi16, GR32, 2>;
439 def LHH : UnaryRXY<"lhh", 0xE3C4, asextloadi16, GRH32, 2>,
440 Requires<[FeatureHighWord]>;
441 def LHRL : UnaryRILPC<"lhrl", 0xC45, aligned_asextloadi16, GR32>;
443 // 64-bit extensions from memory.
444 def LGB : UnaryRXY<"lgb", 0xE377, asextloadi8, GR64, 1>;
445 def LGH : UnaryRXY<"lgh", 0xE315, asextloadi16, GR64, 2>;
446 def LGF : UnaryRXY<"lgf", 0xE314, asextloadi32, GR64, 4>;
447 def LGHRL : UnaryRILPC<"lghrl", 0xC44, aligned_asextloadi16, GR64>;
448 def LGFRL : UnaryRILPC<"lgfrl", 0xC4C, aligned_asextloadi32, GR64>;
449 let Defs = [CC], CCValues = 0xE, CompareZeroCCMask = 0xE in
450 def LTGF : UnaryRXY<"ltgf", 0xE332, asextloadi32, GR64, 4>;
452 //===----------------------------------------------------------------------===//
454 //===----------------------------------------------------------------------===//
456 // 32-bit extensions from registers.
457 let neverHasSideEffects = 1 in {
458 // Expands to LLCR or RISB[LH]G, depending on the choice of registers.
459 def LLCRMux : UnaryRRPseudo<"llc", zext8, GRX32, GRX32>,
460 Requires<[FeatureHighWord]>;
461 def LLCR : UnaryRRE<"llc", 0xB994, zext8, GR32, GR32>;
462 // Expands to LLHR or RISB[LH]G, depending on the choice of registers.
463 def LLHRMux : UnaryRRPseudo<"llh", zext16, GRX32, GRX32>,
464 Requires<[FeatureHighWord]>;
465 def LLHR : UnaryRRE<"llh", 0xB995, zext16, GR32, GR32>;
468 // 64-bit extensions from registers.
469 let neverHasSideEffects = 1 in {
470 def LLGCR : UnaryRRE<"llgc", 0xB984, zext8, GR64, GR64>;
471 def LLGHR : UnaryRRE<"llgh", 0xB985, zext16, GR64, GR64>;
472 def LLGFR : UnaryRRE<"llgf", 0xB916, zext32, GR64, GR32>;
475 // Match 32-to-64-bit zero extensions in which the source is already
476 // in a 64-bit register.
477 def : Pat<(and GR64:$src, 0xffffffff),
478 (LLGFR (EXTRACT_SUBREG GR64:$src, subreg_l32))>;
480 // 32-bit extensions from 8-bit memory. LLCMux expands to LLC or LLCH,
481 // depending on the choice of register.
482 def LLCMux : UnaryRXYPseudo<"llc", azextloadi8, GRX32, 1>,
483 Requires<[FeatureHighWord]>;
484 def LLC : UnaryRXY<"llc", 0xE394, azextloadi8, GR32, 1>;
485 def LLCH : UnaryRXY<"llch", 0xE3C2, azextloadi8, GR32, 1>,
486 Requires<[FeatureHighWord]>;
488 // 32-bit extensions from 16-bit memory. LLHMux expands to LLH or LLHH,
489 // depending on the choice of register.
490 def LLHMux : UnaryRXYPseudo<"llh", azextloadi16, GRX32, 2>,
491 Requires<[FeatureHighWord]>;
492 def LLH : UnaryRXY<"llh", 0xE395, azextloadi16, GR32, 2>;
493 def LLHH : UnaryRXY<"llhh", 0xE3C6, azextloadi16, GR32, 2>,
494 Requires<[FeatureHighWord]>;
495 def LLHRL : UnaryRILPC<"llhrl", 0xC42, aligned_azextloadi16, GR32>;
497 // 64-bit extensions from memory.
498 def LLGC : UnaryRXY<"llgc", 0xE390, azextloadi8, GR64, 1>;
499 def LLGH : UnaryRXY<"llgh", 0xE391, azextloadi16, GR64, 2>;
500 def LLGF : UnaryRXY<"llgf", 0xE316, azextloadi32, GR64, 4>;
501 def LLGHRL : UnaryRILPC<"llghrl", 0xC46, aligned_azextloadi16, GR64>;
502 def LLGFRL : UnaryRILPC<"llgfrl", 0xC4E, aligned_azextloadi32, GR64>;
504 //===----------------------------------------------------------------------===//
506 //===----------------------------------------------------------------------===//
508 // Truncations of 64-bit registers to 32-bit registers.
509 def : Pat<(i32 (trunc GR64:$src)),
510 (EXTRACT_SUBREG GR64:$src, subreg_l32)>;
512 // Truncations of 32-bit registers to 8-bit memory. STCMux expands to
513 // STC, STCY or STCH, depending on the choice of register.
514 def STCMux : StoreRXYPseudo<truncstorei8, GRX32, 1>,
515 Requires<[FeatureHighWord]>;
516 defm STC : StoreRXPair<"stc", 0x42, 0xE372, truncstorei8, GR32, 1>;
517 def STCH : StoreRXY<"stch", 0xE3C3, truncstorei8, GRH32, 1>,
518 Requires<[FeatureHighWord]>;
520 // Truncations of 32-bit registers to 16-bit memory. STHMux expands to
521 // STH, STHY or STHH, depending on the choice of register.
522 def STHMux : StoreRXYPseudo<truncstorei16, GRX32, 1>,
523 Requires<[FeatureHighWord]>;
524 defm STH : StoreRXPair<"sth", 0x40, 0xE370, truncstorei16, GR32, 2>;
525 def STHH : StoreRXY<"sthh", 0xE3C7, truncstorei16, GRH32, 2>,
526 Requires<[FeatureHighWord]>;
527 def STHRL : StoreRILPC<"sthrl", 0xC47, aligned_truncstorei16, GR32>;
529 // Truncations of 64-bit registers to memory.
530 defm : StoreGR64Pair<STC, STCY, truncstorei8>;
531 defm : StoreGR64Pair<STH, STHY, truncstorei16>;
532 def : StoreGR64PC<STHRL, aligned_truncstorei16>;
533 defm : StoreGR64Pair<ST, STY, truncstorei32>;
534 def : StoreGR64PC<STRL, aligned_truncstorei32>;
536 //===----------------------------------------------------------------------===//
537 // Multi-register moves
538 //===----------------------------------------------------------------------===//
540 // Multi-register loads.
541 def LMG : LoadMultipleRSY<"lmg", 0xEB04, GR64>;
543 // Multi-register stores.
544 def STMG : StoreMultipleRSY<"stmg", 0xEB24, GR64>;
546 //===----------------------------------------------------------------------===//
548 //===----------------------------------------------------------------------===//
550 // Byte-swapping register moves.
551 let neverHasSideEffects = 1 in {
552 def LRVR : UnaryRRE<"lrv", 0xB91F, bswap, GR32, GR32>;
553 def LRVGR : UnaryRRE<"lrvg", 0xB90F, bswap, GR64, GR64>;
556 // Byte-swapping loads. Unlike normal loads, these instructions are
557 // allowed to access storage more than once.
558 def LRV : UnaryRXY<"lrv", 0xE31E, loadu<bswap, nonvolatile_load>, GR32, 4>;
559 def LRVG : UnaryRXY<"lrvg", 0xE30F, loadu<bswap, nonvolatile_load>, GR64, 8>;
561 // Likewise byte-swapping stores.
562 def STRV : StoreRXY<"strv", 0xE33E, storeu<bswap, nonvolatile_store>, GR32, 4>;
563 def STRVG : StoreRXY<"strvg", 0xE32F, storeu<bswap, nonvolatile_store>,
566 //===----------------------------------------------------------------------===//
567 // Load address instructions
568 //===----------------------------------------------------------------------===//
570 // Load BDX-style addresses.
571 let neverHasSideEffects = 1, isAsCheapAsAMove = 1, isReMaterializable = 1,
573 let DispSize = "12" in
574 def LA : InstRX<0x41, (outs GR64:$R1), (ins laaddr12pair:$XBD2),
576 [(set GR64:$R1, laaddr12pair:$XBD2)]>;
577 let DispSize = "20" in
578 def LAY : InstRXY<0xE371, (outs GR64:$R1), (ins laaddr20pair:$XBD2),
580 [(set GR64:$R1, laaddr20pair:$XBD2)]>;
583 // Load a PC-relative address. There's no version of this instruction
584 // with a 16-bit offset, so there's no relaxation.
585 let neverHasSideEffects = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
586 isReMaterializable = 1 in {
587 def LARL : InstRIL<0xC00, (outs GR64:$R1), (ins pcrel32:$I2),
589 [(set GR64:$R1, pcrel32:$I2)]>;
592 //===----------------------------------------------------------------------===//
593 // Absolute and Negation
594 //===----------------------------------------------------------------------===//
597 let CCValues = 0xF, CompareZeroCCMask = 0x8 in {
598 def LPR : UnaryRR <"lp", 0x10, z_iabs32, GR32, GR32>;
599 def LPGR : UnaryRRE<"lpg", 0xB900, z_iabs64, GR64, GR64>;
601 let CCValues = 0xE, CompareZeroCCMask = 0xE in
602 def LPGFR : UnaryRRE<"lpgf", 0xB910, null_frag, GR64, GR32>;
604 defm : SXU<z_iabs64, LPGFR>;
607 let CCValues = 0xF, CompareZeroCCMask = 0x8 in {
608 def LNR : UnaryRR <"ln", 0x11, z_inegabs32, GR32, GR32>;
609 def LNGR : UnaryRRE<"lng", 0xB901, z_inegabs64, GR64, GR64>;
611 let CCValues = 0xE, CompareZeroCCMask = 0xE in
612 def LNGFR : UnaryRRE<"lngf", 0xB911, null_frag, GR64, GR32>;
614 defm : SXU<z_inegabs64, LNGFR>;
617 let CCValues = 0xF, CompareZeroCCMask = 0x8 in {
618 def LCR : UnaryRR <"lc", 0x13, ineg, GR32, GR32>;
619 def LCGR : UnaryRRE<"lcg", 0xB903, ineg, GR64, GR64>;
621 let CCValues = 0xE, CompareZeroCCMask = 0xE in
622 def LCGFR : UnaryRRE<"lcgf", 0xB913, null_frag, GR64, GR32>;
624 defm : SXU<ineg, LCGFR>;
626 //===----------------------------------------------------------------------===//
628 //===----------------------------------------------------------------------===//
630 let isCodeGenOnly = 1 in
631 defm IC32 : BinaryRXPair<"ic", 0x43, 0xE373, inserti8, GR32, azextloadi8, 1>;
632 defm IC : BinaryRXPair<"ic", 0x43, 0xE373, inserti8, GR64, azextloadi8, 1>;
634 defm : InsertMem<"inserti8", IC32, GR32, azextloadi8, bdxaddr12pair>;
635 defm : InsertMem<"inserti8", IC32Y, GR32, azextloadi8, bdxaddr20pair>;
637 defm : InsertMem<"inserti8", IC, GR64, azextloadi8, bdxaddr12pair>;
638 defm : InsertMem<"inserti8", ICY, GR64, azextloadi8, bdxaddr20pair>;
640 // Insertions of a 16-bit immediate, leaving other bits unaffected.
641 // We don't have or_as_insert equivalents of these operations because
642 // OI is available instead.
644 // IIxMux expands to II[LH]x, depending on the choice of register.
645 def IILMux : BinaryRIPseudo<insertll, GRX32, imm32ll16>,
646 Requires<[FeatureHighWord]>;
647 def IIHMux : BinaryRIPseudo<insertlh, GRX32, imm32lh16>,
648 Requires<[FeatureHighWord]>;
649 def IILL : BinaryRI<"iill", 0xA53, insertll, GR32, imm32ll16>;
650 def IILH : BinaryRI<"iilh", 0xA52, insertlh, GR32, imm32lh16>;
651 def IIHL : BinaryRI<"iihl", 0xA51, insertll, GRH32, imm32ll16>;
652 def IIHH : BinaryRI<"iihh", 0xA50, insertlh, GRH32, imm32lh16>;
653 def IILL64 : BinaryAliasRI<insertll, GR64, imm64ll16>;
654 def IILH64 : BinaryAliasRI<insertlh, GR64, imm64lh16>;
655 def IIHL64 : BinaryAliasRI<inserthl, GR64, imm64hl16>;
656 def IIHH64 : BinaryAliasRI<inserthh, GR64, imm64hh16>;
658 // ...likewise for 32-bit immediates. For GR32s this is a general
659 // full-width move. (We use IILF rather than something like LLILF
660 // for 32-bit moves because IILF leaves the upper 32 bits of the
662 let isAsCheapAsAMove = 1, isMoveImm = 1, isReMaterializable = 1 in {
663 def IIFMux : UnaryRIPseudo<bitconvert, GRX32, uimm32>,
664 Requires<[FeatureHighWord]>;
665 def IILF : UnaryRIL<"iilf", 0xC09, bitconvert, GR32, uimm32>;
666 def IIHF : UnaryRIL<"iihf", 0xC08, bitconvert, GRH32, uimm32>;
668 def IILF64 : BinaryAliasRIL<insertlf, GR64, imm64lf32>;
669 def IIHF64 : BinaryAliasRIL<inserthf, GR64, imm64hf32>;
671 // An alternative model of inserthf, with the first operand being
672 // a zero-extended value.
673 def : Pat<(or (zext32 GR32:$src), imm64hf32:$imm),
674 (IIHF64 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), GR32:$src, subreg_l32),
677 //===----------------------------------------------------------------------===//
679 //===----------------------------------------------------------------------===//
682 let Defs = [CC], CCValues = 0xF, CompareZeroCCMask = 0x8 in {
683 // Addition of a register.
684 let isCommutable = 1 in {
685 defm AR : BinaryRRAndK<"a", 0x1A, 0xB9F8, add, GR32, GR32>;
686 defm AGR : BinaryRREAndK<"ag", 0xB908, 0xB9E8, add, GR64, GR64>;
688 def AGFR : BinaryRRE<"agf", 0xB918, null_frag, GR64, GR32>;
690 // Addition of signed 16-bit immediates.
691 defm AHIMux : BinaryRIAndKPseudo<"ahimux", add, GRX32, imm32sx16>;
692 defm AHI : BinaryRIAndK<"ahi", 0xA7A, 0xECD8, add, GR32, imm32sx16>;
693 defm AGHI : BinaryRIAndK<"aghi", 0xA7B, 0xECD9, add, GR64, imm64sx16>;
695 // Addition of signed 32-bit immediates.
696 def AFIMux : BinaryRIPseudo<add, GRX32, simm32>,
697 Requires<[FeatureHighWord]>;
698 def AFI : BinaryRIL<"afi", 0xC29, add, GR32, simm32>;
699 def AIH : BinaryRIL<"aih", 0xCC8, add, GRH32, simm32>,
700 Requires<[FeatureHighWord]>;
701 def AGFI : BinaryRIL<"agfi", 0xC28, add, GR64, imm64sx32>;
703 // Addition of memory.
704 defm AH : BinaryRXPair<"ah", 0x4A, 0xE37A, add, GR32, asextloadi16, 2>;
705 defm A : BinaryRXPair<"a", 0x5A, 0xE35A, add, GR32, load, 4>;
706 def AGF : BinaryRXY<"agf", 0xE318, add, GR64, asextloadi32, 4>;
707 def AG : BinaryRXY<"ag", 0xE308, add, GR64, load, 8>;
709 // Addition to memory.
710 def ASI : BinarySIY<"asi", 0xEB6A, add, imm32sx8>;
711 def AGSI : BinarySIY<"agsi", 0xEB7A, add, imm64sx8>;
713 defm : SXB<add, GR64, AGFR>;
715 // Addition producing a carry.
717 // Addition of a register.
718 let isCommutable = 1 in {
719 defm ALR : BinaryRRAndK<"al", 0x1E, 0xB9FA, addc, GR32, GR32>;
720 defm ALGR : BinaryRREAndK<"alg", 0xB90A, 0xB9EA, addc, GR64, GR64>;
722 def ALGFR : BinaryRRE<"algf", 0xB91A, null_frag, GR64, GR32>;
724 // Addition of signed 16-bit immediates.
725 def ALHSIK : BinaryRIE<"alhsik", 0xECDA, addc, GR32, imm32sx16>,
726 Requires<[FeatureDistinctOps]>;
727 def ALGHSIK : BinaryRIE<"alghsik", 0xECDB, addc, GR64, imm64sx16>,
728 Requires<[FeatureDistinctOps]>;
730 // Addition of unsigned 32-bit immediates.
731 def ALFI : BinaryRIL<"alfi", 0xC2B, addc, GR32, uimm32>;
732 def ALGFI : BinaryRIL<"algfi", 0xC2A, addc, GR64, imm64zx32>;
734 // Addition of memory.
735 defm AL : BinaryRXPair<"al", 0x5E, 0xE35E, addc, GR32, load, 4>;
736 def ALGF : BinaryRXY<"algf", 0xE31A, addc, GR64, azextloadi32, 4>;
737 def ALG : BinaryRXY<"alg", 0xE30A, addc, GR64, load, 8>;
739 defm : ZXB<addc, GR64, ALGFR>;
741 // Addition producing and using a carry.
742 let Defs = [CC], Uses = [CC] in {
743 // Addition of a register.
744 def ALCR : BinaryRRE<"alc", 0xB998, adde, GR32, GR32>;
745 def ALCGR : BinaryRRE<"alcg", 0xB988, adde, GR64, GR64>;
747 // Addition of memory.
748 def ALC : BinaryRXY<"alc", 0xE398, adde, GR32, load, 4>;
749 def ALCG : BinaryRXY<"alcg", 0xE388, adde, GR64, load, 8>;
752 //===----------------------------------------------------------------------===//
754 //===----------------------------------------------------------------------===//
756 // Plain substraction. Although immediate forms exist, we use the
757 // add-immediate instruction instead.
758 let Defs = [CC], CCValues = 0xF, CompareZeroCCMask = 0x8 in {
759 // Subtraction of a register.
760 defm SR : BinaryRRAndK<"s", 0x1B, 0xB9F9, sub, GR32, GR32>;
761 def SGFR : BinaryRRE<"sgf", 0xB919, null_frag, GR64, GR32>;
762 defm SGR : BinaryRREAndK<"sg", 0xB909, 0xB9E9, sub, GR64, GR64>;
764 // Subtraction of memory.
765 defm SH : BinaryRXPair<"sh", 0x4B, 0xE37B, sub, GR32, asextloadi16, 2>;
766 defm S : BinaryRXPair<"s", 0x5B, 0xE35B, sub, GR32, load, 4>;
767 def SGF : BinaryRXY<"sgf", 0xE319, sub, GR64, asextloadi32, 4>;
768 def SG : BinaryRXY<"sg", 0xE309, sub, GR64, load, 8>;
770 defm : SXB<sub, GR64, SGFR>;
772 // Subtraction producing a carry.
774 // Subtraction of a register.
775 defm SLR : BinaryRRAndK<"sl", 0x1F, 0xB9FB, subc, GR32, GR32>;
776 def SLGFR : BinaryRRE<"slgf", 0xB91B, null_frag, GR64, GR32>;
777 defm SLGR : BinaryRREAndK<"slg", 0xB90B, 0xB9EB, subc, GR64, GR64>;
779 // Subtraction of unsigned 32-bit immediates. These don't match
780 // subc because we prefer addc for constants.
781 def SLFI : BinaryRIL<"slfi", 0xC25, null_frag, GR32, uimm32>;
782 def SLGFI : BinaryRIL<"slgfi", 0xC24, null_frag, GR64, imm64zx32>;
784 // Subtraction of memory.
785 defm SL : BinaryRXPair<"sl", 0x5F, 0xE35F, subc, GR32, load, 4>;
786 def SLGF : BinaryRXY<"slgf", 0xE31B, subc, GR64, azextloadi32, 4>;
787 def SLG : BinaryRXY<"slg", 0xE30B, subc, GR64, load, 8>;
789 defm : ZXB<subc, GR64, SLGFR>;
791 // Subtraction producing and using a carry.
792 let Defs = [CC], Uses = [CC] in {
793 // Subtraction of a register.
794 def SLBR : BinaryRRE<"slb", 0xB999, sube, GR32, GR32>;
795 def SLGBR : BinaryRRE<"slbg", 0xB989, sube, GR64, GR64>;
797 // Subtraction of memory.
798 def SLB : BinaryRXY<"slb", 0xE399, sube, GR32, load, 4>;
799 def SLBG : BinaryRXY<"slbg", 0xE389, sube, GR64, load, 8>;
802 //===----------------------------------------------------------------------===//
804 //===----------------------------------------------------------------------===//
807 // ANDs of a register.
808 let isCommutable = 1, CCValues = 0xC, CompareZeroCCMask = 0x8 in {
809 defm NR : BinaryRRAndK<"n", 0x14, 0xB9F4, and, GR32, GR32>;
810 defm NGR : BinaryRREAndK<"ng", 0xB980, 0xB9E4, and, GR64, GR64>;
813 let isConvertibleToThreeAddress = 1 in {
814 // ANDs of a 16-bit immediate, leaving other bits unaffected.
815 // The CC result only reflects the 16-bit field, not the full register.
817 // NIxMux expands to NI[LH]x, depending on the choice of register.
818 def NILMux : BinaryRIPseudo<and, GRX32, imm32ll16c>,
819 Requires<[FeatureHighWord]>;
820 def NIHMux : BinaryRIPseudo<and, GRX32, imm32lh16c>,
821 Requires<[FeatureHighWord]>;
822 def NILL : BinaryRI<"nill", 0xA57, and, GR32, imm32ll16c>;
823 def NILH : BinaryRI<"nilh", 0xA56, and, GR32, imm32lh16c>;
824 def NIHL : BinaryRI<"nihl", 0xA55, and, GRH32, imm32ll16c>;
825 def NIHH : BinaryRI<"nihh", 0xA54, and, GRH32, imm32lh16c>;
826 def NILL64 : BinaryAliasRI<and, GR64, imm64ll16c>;
827 def NILH64 : BinaryAliasRI<and, GR64, imm64lh16c>;
828 def NIHL64 : BinaryAliasRI<and, GR64, imm64hl16c>;
829 def NIHH64 : BinaryAliasRI<and, GR64, imm64hh16c>;
831 // ANDs of a 32-bit immediate, leaving other bits unaffected.
832 // The CC result only reflects the 32-bit field, which means we can
833 // use it as a zero indicator for i32 operations but not otherwise.
834 let CCValues = 0xC, CompareZeroCCMask = 0x8 in {
835 // Expands to NILF or NIHF, depending on the choice of register.
836 def NIFMux : BinaryRIPseudo<and, GRX32, uimm32>,
837 Requires<[FeatureHighWord]>;
838 def NILF : BinaryRIL<"nilf", 0xC0B, and, GR32, uimm32>;
839 def NIHF : BinaryRIL<"nihf", 0xC0A, and, GRH32, uimm32>;
841 def NILF64 : BinaryAliasRIL<and, GR64, imm64lf32c>;
842 def NIHF64 : BinaryAliasRIL<and, GR64, imm64hf32c>;
846 let CCValues = 0xC, CompareZeroCCMask = 0x8 in {
847 defm N : BinaryRXPair<"n", 0x54, 0xE354, and, GR32, load, 4>;
848 def NG : BinaryRXY<"ng", 0xE380, and, GR64, load, 8>;
852 defm NI : BinarySIPair<"ni", 0x94, 0xEB54, null_frag, uimm8>;
855 let mayLoad = 1, mayStore = 1 in
856 defm NC : MemorySS<"nc", 0xD4, z_nc, z_nc_loop>;
858 defm : RMWIByte<and, bdaddr12pair, NI>;
859 defm : RMWIByte<and, bdaddr20pair, NIY>;
861 //===----------------------------------------------------------------------===//
863 //===----------------------------------------------------------------------===//
866 // ORs of a register.
867 let isCommutable = 1, CCValues = 0xC, CompareZeroCCMask = 0x8 in {
868 defm OR : BinaryRRAndK<"o", 0x16, 0xB9F6, or, GR32, GR32>;
869 defm OGR : BinaryRREAndK<"og", 0xB981, 0xB9E6, or, GR64, GR64>;
872 // ORs of a 16-bit immediate, leaving other bits unaffected.
873 // The CC result only reflects the 16-bit field, not the full register.
875 // OIxMux expands to OI[LH]x, depending on the choice of register.
876 def OILMux : BinaryRIPseudo<or, GRX32, imm32ll16>,
877 Requires<[FeatureHighWord]>;
878 def OIHMux : BinaryRIPseudo<or, GRX32, imm32lh16>,
879 Requires<[FeatureHighWord]>;
880 def OILL : BinaryRI<"oill", 0xA5B, or, GR32, imm32ll16>;
881 def OILH : BinaryRI<"oilh", 0xA5A, or, GR32, imm32lh16>;
882 def OIHL : BinaryRI<"oihl", 0xA59, or, GRH32, imm32ll16>;
883 def OIHH : BinaryRI<"oihh", 0xA58, or, GRH32, imm32lh16>;
884 def OILL64 : BinaryAliasRI<or, GR64, imm64ll16>;
885 def OILH64 : BinaryAliasRI<or, GR64, imm64lh16>;
886 def OIHL64 : BinaryAliasRI<or, GR64, imm64hl16>;
887 def OIHH64 : BinaryAliasRI<or, GR64, imm64hh16>;
889 // ORs of a 32-bit immediate, leaving other bits unaffected.
890 // The CC result only reflects the 32-bit field, which means we can
891 // use it as a zero indicator for i32 operations but not otherwise.
892 let CCValues = 0xC, CompareZeroCCMask = 0x8 in {
893 // Expands to OILF or OIHF, depending on the choice of register.
894 def OIFMux : BinaryRIPseudo<or, GRX32, uimm32>,
895 Requires<[FeatureHighWord]>;
896 def OILF : BinaryRIL<"oilf", 0xC0D, or, GR32, uimm32>;
897 def OIHF : BinaryRIL<"oihf", 0xC0C, or, GRH32, uimm32>;
899 def OILF64 : BinaryAliasRIL<or, GR64, imm64lf32>;
900 def OIHF64 : BinaryAliasRIL<or, GR64, imm64hf32>;
903 let CCValues = 0xC, CompareZeroCCMask = 0x8 in {
904 defm O : BinaryRXPair<"o", 0x56, 0xE356, or, GR32, load, 4>;
905 def OG : BinaryRXY<"og", 0xE381, or, GR64, load, 8>;
909 defm OI : BinarySIPair<"oi", 0x96, 0xEB56, null_frag, uimm8>;
912 let mayLoad = 1, mayStore = 1 in
913 defm OC : MemorySS<"oc", 0xD6, z_oc, z_oc_loop>;
915 defm : RMWIByte<or, bdaddr12pair, OI>;
916 defm : RMWIByte<or, bdaddr20pair, OIY>;
918 //===----------------------------------------------------------------------===//
920 //===----------------------------------------------------------------------===//
923 // XORs of a register.
924 let isCommutable = 1, CCValues = 0xC, CompareZeroCCMask = 0x8 in {
925 defm XR : BinaryRRAndK<"x", 0x17, 0xB9F7, xor, GR32, GR32>;
926 defm XGR : BinaryRREAndK<"xg", 0xB982, 0xB9E7, xor, GR64, GR64>;
929 // XORs of a 32-bit immediate, leaving other bits unaffected.
930 // The CC result only reflects the 32-bit field, which means we can
931 // use it as a zero indicator for i32 operations but not otherwise.
932 let CCValues = 0xC, CompareZeroCCMask = 0x8 in {
933 // Expands to XILF or XIHF, depending on the choice of register.
934 def XIFMux : BinaryRIPseudo<xor, GRX32, uimm32>,
935 Requires<[FeatureHighWord]>;
936 def XILF : BinaryRIL<"xilf", 0xC07, xor, GR32, uimm32>;
937 def XIHF : BinaryRIL<"xihf", 0xC06, xor, GRH32, uimm32>;
939 def XILF64 : BinaryAliasRIL<xor, GR64, imm64lf32>;
940 def XIHF64 : BinaryAliasRIL<xor, GR64, imm64hf32>;
943 let CCValues = 0xC, CompareZeroCCMask = 0x8 in {
944 defm X : BinaryRXPair<"x",0x57, 0xE357, xor, GR32, load, 4>;
945 def XG : BinaryRXY<"xg", 0xE382, xor, GR64, load, 8>;
949 defm XI : BinarySIPair<"xi", 0x97, 0xEB57, null_frag, uimm8>;
952 let mayLoad = 1, mayStore = 1 in
953 defm XC : MemorySS<"xc", 0xD7, z_xc, z_xc_loop>;
955 defm : RMWIByte<xor, bdaddr12pair, XI>;
956 defm : RMWIByte<xor, bdaddr20pair, XIY>;
958 //===----------------------------------------------------------------------===//
960 //===----------------------------------------------------------------------===//
962 // Multiplication of a register.
963 let isCommutable = 1 in {
964 def MSR : BinaryRRE<"ms", 0xB252, mul, GR32, GR32>;
965 def MSGR : BinaryRRE<"msg", 0xB90C, mul, GR64, GR64>;
967 def MSGFR : BinaryRRE<"msgf", 0xB91C, null_frag, GR64, GR32>;
968 defm : SXB<mul, GR64, MSGFR>;
970 // Multiplication of a signed 16-bit immediate.
971 def MHI : BinaryRI<"mhi", 0xA7C, mul, GR32, imm32sx16>;
972 def MGHI : BinaryRI<"mghi", 0xA7D, mul, GR64, imm64sx16>;
974 // Multiplication of a signed 32-bit immediate.
975 def MSFI : BinaryRIL<"msfi", 0xC21, mul, GR32, simm32>;
976 def MSGFI : BinaryRIL<"msgfi", 0xC20, mul, GR64, imm64sx32>;
978 // Multiplication of memory.
979 defm MH : BinaryRXPair<"mh", 0x4C, 0xE37C, mul, GR32, asextloadi16, 2>;
980 defm MS : BinaryRXPair<"ms", 0x71, 0xE351, mul, GR32, load, 4>;
981 def MSGF : BinaryRXY<"msgf", 0xE31C, mul, GR64, asextloadi32, 4>;
982 def MSG : BinaryRXY<"msg", 0xE30C, mul, GR64, load, 8>;
984 // Multiplication of a register, producing two results.
985 def MLGR : BinaryRRE<"mlg", 0xB986, z_umul_lohi64, GR128, GR64>;
987 // Multiplication of memory, producing two results.
988 def MLG : BinaryRXY<"mlg", 0xE386, z_umul_lohi64, GR128, load, 8>;
990 //===----------------------------------------------------------------------===//
991 // Division and remainder
992 //===----------------------------------------------------------------------===//
994 // Division and remainder, from registers.
995 def DSGFR : BinaryRRE<"dsgf", 0xB91D, z_sdivrem32, GR128, GR32>;
996 def DSGR : BinaryRRE<"dsg", 0xB90D, z_sdivrem64, GR128, GR64>;
997 def DLR : BinaryRRE<"dl", 0xB997, z_udivrem32, GR128, GR32>;
998 def DLGR : BinaryRRE<"dlg", 0xB987, z_udivrem64, GR128, GR64>;
1000 // Division and remainder, from memory.
1001 def DSGF : BinaryRXY<"dsgf", 0xE31D, z_sdivrem32, GR128, load, 4>;
1002 def DSG : BinaryRXY<"dsg", 0xE30D, z_sdivrem64, GR128, load, 8>;
1003 def DL : BinaryRXY<"dl", 0xE397, z_udivrem32, GR128, load, 4>;
1004 def DLG : BinaryRXY<"dlg", 0xE387, z_udivrem64, GR128, load, 8>;
1006 //===----------------------------------------------------------------------===//
1008 //===----------------------------------------------------------------------===//
1011 let neverHasSideEffects = 1 in {
1012 defm SLL : ShiftRSAndK<"sll", 0x89, 0xEBDF, shl, GR32>;
1013 def SLLG : ShiftRSY<"sllg", 0xEB0D, shl, GR64>;
1016 // Logical shift right.
1017 let neverHasSideEffects = 1 in {
1018 defm SRL : ShiftRSAndK<"srl", 0x88, 0xEBDE, srl, GR32>;
1019 def SRLG : ShiftRSY<"srlg", 0xEB0C, srl, GR64>;
1022 // Arithmetic shift right.
1023 let Defs = [CC], CCValues = 0xE, CompareZeroCCMask = 0xE in {
1024 defm SRA : ShiftRSAndK<"sra", 0x8A, 0xEBDC, sra, GR32>;
1025 def SRAG : ShiftRSY<"srag", 0xEB0A, sra, GR64>;
1029 let neverHasSideEffects = 1 in {
1030 def RLL : ShiftRSY<"rll", 0xEB1D, rotl, GR32>;
1031 def RLLG : ShiftRSY<"rllg", 0xEB1C, rotl, GR64>;
1034 // Rotate second operand left and inserted selected bits into first operand.
1035 // These can act like 32-bit operands provided that the constant start and
1036 // end bits (operands 2 and 3) are in the range [32, 64).
1037 let Defs = [CC] in {
1038 let isCodeGenOnly = 1 in
1039 def RISBG32 : RotateSelectRIEf<"risbg", 0xEC55, GR32, GR32>;
1040 let CCValues = 0xE, CompareZeroCCMask = 0xE in
1041 def RISBG : RotateSelectRIEf<"risbg", 0xEC55, GR64, GR64>;
1044 // Forms of RISBG that only affect one word of the destination register.
1045 // They do not set CC.
1046 def RISBMux : RotateSelectRIEfPseudo<GRX32, GRX32>, Requires<[FeatureHighWord]>;
1047 def RISBLL : RotateSelectAliasRIEf<GR32, GR32>, Requires<[FeatureHighWord]>;
1048 def RISBLH : RotateSelectAliasRIEf<GR32, GRH32>, Requires<[FeatureHighWord]>;
1049 def RISBHL : RotateSelectAliasRIEf<GRH32, GR32>, Requires<[FeatureHighWord]>;
1050 def RISBHH : RotateSelectAliasRIEf<GRH32, GRH32>, Requires<[FeatureHighWord]>;
1051 def RISBLG : RotateSelectRIEf<"risblg", 0xEC51, GR32, GR64>,
1052 Requires<[FeatureHighWord]>;
1053 def RISBHG : RotateSelectRIEf<"risbhg", 0xEC5D, GRH32, GR64>,
1054 Requires<[FeatureHighWord]>;
1056 // Rotate second operand left and perform a logical operation with selected
1057 // bits of the first operand. The CC result only describes the selected bits,
1058 // so isn't useful for a full comparison against zero.
1059 let Defs = [CC] in {
1060 def RNSBG : RotateSelectRIEf<"rnsbg", 0xEC54, GR64, GR64>;
1061 def ROSBG : RotateSelectRIEf<"rosbg", 0xEC56, GR64, GR64>;
1062 def RXSBG : RotateSelectRIEf<"rxsbg", 0xEC57, GR64, GR64>;
1065 //===----------------------------------------------------------------------===//
1067 //===----------------------------------------------------------------------===//
1069 // Signed comparisons. We put these before the unsigned comparisons because
1070 // some of the signed forms have COMPARE AND BRANCH equivalents whereas none
1071 // of the unsigned forms do.
1072 let Defs = [CC], CCValues = 0xE in {
1073 // Comparison with a register.
1074 def CR : CompareRR <"c", 0x19, z_scmp, GR32, GR32>;
1075 def CGFR : CompareRRE<"cgf", 0xB930, null_frag, GR64, GR32>;
1076 def CGR : CompareRRE<"cg", 0xB920, z_scmp, GR64, GR64>;
1078 // Comparison with a signed 16-bit immediate.
1079 def CHI : CompareRI<"chi", 0xA7E, z_scmp, GR32, imm32sx16>;
1080 def CGHI : CompareRI<"cghi", 0xA7F, z_scmp, GR64, imm64sx16>;
1082 // Comparison with a signed 32-bit immediate. CFIMux expands to CFI or CIH,
1083 // depending on the choice of register.
1084 def CFIMux : CompareRIPseudo<z_scmp, GRX32, simm32>,
1085 Requires<[FeatureHighWord]>;
1086 def CFI : CompareRIL<"cfi", 0xC2D, z_scmp, GR32, simm32>;
1087 def CIH : CompareRIL<"cih", 0xCCD, z_scmp, GRH32, simm32>,
1088 Requires<[FeatureHighWord]>;
1089 def CGFI : CompareRIL<"cgfi", 0xC2C, z_scmp, GR64, imm64sx32>;
1091 // Comparison with memory.
1092 defm CH : CompareRXPair<"ch", 0x49, 0xE379, z_scmp, GR32, asextloadi16, 2>;
1093 def CMux : CompareRXYPseudo<z_scmp, GRX32, load, 4>,
1094 Requires<[FeatureHighWord]>;
1095 defm C : CompareRXPair<"c", 0x59, 0xE359, z_scmp, GR32, load, 4>;
1096 def CHF : CompareRXY<"chf", 0xE3CD, z_scmp, GRH32, load, 4>,
1097 Requires<[FeatureHighWord]>;
1098 def CGH : CompareRXY<"cgh", 0xE334, z_scmp, GR64, asextloadi16, 2>;
1099 def CGF : CompareRXY<"cgf", 0xE330, z_scmp, GR64, asextloadi32, 4>;
1100 def CG : CompareRXY<"cg", 0xE320, z_scmp, GR64, load, 8>;
1101 def CHRL : CompareRILPC<"chrl", 0xC65, z_scmp, GR32, aligned_asextloadi16>;
1102 def CRL : CompareRILPC<"crl", 0xC6D, z_scmp, GR32, aligned_load>;
1103 def CGHRL : CompareRILPC<"cghrl", 0xC64, z_scmp, GR64, aligned_asextloadi16>;
1104 def CGFRL : CompareRILPC<"cgfrl", 0xC6C, z_scmp, GR64, aligned_asextloadi32>;
1105 def CGRL : CompareRILPC<"cgrl", 0xC68, z_scmp, GR64, aligned_load>;
1107 // Comparison between memory and a signed 16-bit immediate.
1108 def CHHSI : CompareSIL<"chhsi", 0xE554, z_scmp, asextloadi16, imm32sx16>;
1109 def CHSI : CompareSIL<"chsi", 0xE55C, z_scmp, load, imm32sx16>;
1110 def CGHSI : CompareSIL<"cghsi", 0xE558, z_scmp, load, imm64sx16>;
1112 defm : SXB<z_scmp, GR64, CGFR>;
1114 // Unsigned comparisons.
1115 let Defs = [CC], CCValues = 0xE, IsLogical = 1 in {
1116 // Comparison with a register.
1117 def CLR : CompareRR <"cl", 0x15, z_ucmp, GR32, GR32>;
1118 def CLGFR : CompareRRE<"clgf", 0xB931, null_frag, GR64, GR32>;
1119 def CLGR : CompareRRE<"clg", 0xB921, z_ucmp, GR64, GR64>;
1121 // Comparison with an unsigned 32-bit immediate. CLFIMux expands to CLFI
1122 // or CLIH, depending on the choice of register.
1123 def CLFIMux : CompareRIPseudo<z_ucmp, GRX32, uimm32>,
1124 Requires<[FeatureHighWord]>;
1125 def CLFI : CompareRIL<"clfi", 0xC2F, z_ucmp, GR32, uimm32>;
1126 def CLIH : CompareRIL<"clih", 0xCCF, z_ucmp, GR32, uimm32>,
1127 Requires<[FeatureHighWord]>;
1128 def CLGFI : CompareRIL<"clgfi", 0xC2E, z_ucmp, GR64, imm64zx32>;
1130 // Comparison with memory.
1131 def CLMux : CompareRXYPseudo<z_ucmp, GRX32, load, 4>,
1132 Requires<[FeatureHighWord]>;
1133 defm CL : CompareRXPair<"cl", 0x55, 0xE355, z_ucmp, GR32, load, 4>;
1134 def CLHF : CompareRXY<"clhf", 0xE3CF, z_ucmp, GRH32, load, 4>,
1135 Requires<[FeatureHighWord]>;
1136 def CLGF : CompareRXY<"clgf", 0xE331, z_ucmp, GR64, azextloadi32, 4>;
1137 def CLG : CompareRXY<"clg", 0xE321, z_ucmp, GR64, load, 8>;
1138 def CLHRL : CompareRILPC<"clhrl", 0xC67, z_ucmp, GR32,
1139 aligned_azextloadi16>;
1140 def CLRL : CompareRILPC<"clrl", 0xC6F, z_ucmp, GR32,
1142 def CLGHRL : CompareRILPC<"clghrl", 0xC66, z_ucmp, GR64,
1143 aligned_azextloadi16>;
1144 def CLGFRL : CompareRILPC<"clgfrl", 0xC6E, z_ucmp, GR64,
1145 aligned_azextloadi32>;
1146 def CLGRL : CompareRILPC<"clgrl", 0xC6A, z_ucmp, GR64,
1149 // Comparison between memory and an unsigned 8-bit immediate.
1150 defm CLI : CompareSIPair<"cli", 0x95, 0xEB55, z_ucmp, azextloadi8, imm32zx8>;
1152 // Comparison between memory and an unsigned 16-bit immediate.
1153 def CLHHSI : CompareSIL<"clhhsi", 0xE555, z_ucmp, azextloadi16, imm32zx16>;
1154 def CLFHSI : CompareSIL<"clfhsi", 0xE55D, z_ucmp, load, imm32zx16>;
1155 def CLGHSI : CompareSIL<"clghsi", 0xE559, z_ucmp, load, imm64zx16>;
1157 defm : ZXB<z_ucmp, GR64, CLGFR>;
1159 // Memory-to-memory comparison.
1160 let mayLoad = 1, Defs = [CC] in
1161 defm CLC : MemorySS<"clc", 0xD5, z_clc, z_clc_loop>;
1163 // String comparison.
1164 let mayLoad = 1, Defs = [CC], Uses = [R0L] in
1165 defm CLST : StringRRE<"clst", 0xB25D, z_strcmp>;
1168 let Defs = [CC] in {
1169 // TMxMux expands to TM[LH]x, depending on the choice of register.
1170 def TMLMux : CompareRIPseudo<z_tm_reg, GRX32, imm32ll16>,
1171 Requires<[FeatureHighWord]>;
1172 def TMHMux : CompareRIPseudo<z_tm_reg, GRX32, imm32lh16>,
1173 Requires<[FeatureHighWord]>;
1174 def TMLL : CompareRI<"tmll", 0xA71, z_tm_reg, GR32, imm32ll16>;
1175 def TMLH : CompareRI<"tmlh", 0xA70, z_tm_reg, GR32, imm32lh16>;
1176 def TMHL : CompareRI<"tmhl", 0xA73, z_tm_reg, GRH32, imm32ll16>;
1177 def TMHH : CompareRI<"tmhh", 0xA72, z_tm_reg, GRH32, imm32lh16>;
1179 defm TM : CompareSIPair<"tm", 0x91, 0xEB51, z_tm_mem, anyextloadi8, imm32zx8>;
1181 def : CompareGR64RI<TMLL, z_tm_reg, imm64ll16, subreg_l32>;
1182 def : CompareGR64RI<TMLH, z_tm_reg, imm64lh16, subreg_l32>;
1183 def : CompareGR64RI<TMHL, z_tm_reg, imm64hl16, subreg_h32>;
1184 def : CompareGR64RI<TMHH, z_tm_reg, imm64hh16, subreg_h32>;
1186 //===----------------------------------------------------------------------===//
1188 //===----------------------------------------------------------------------===//
1190 def PFD : PrefetchRXY<"pfd", 0xE336, z_prefetch>;
1191 def PFDRL : PrefetchRILPC<"pfdrl", 0xC62, z_prefetch>;
1193 //===----------------------------------------------------------------------===//
1194 // Atomic operations
1195 //===----------------------------------------------------------------------===//
1197 def ATOMIC_SWAPW : AtomicLoadWBinaryReg<z_atomic_swapw>;
1198 def ATOMIC_SWAP_32 : AtomicLoadBinaryReg32<atomic_swap_32>;
1199 def ATOMIC_SWAP_64 : AtomicLoadBinaryReg64<atomic_swap_64>;
1201 def ATOMIC_LOADW_AR : AtomicLoadWBinaryReg<z_atomic_loadw_add>;
1202 def ATOMIC_LOADW_AFI : AtomicLoadWBinaryImm<z_atomic_loadw_add, simm32>;
1203 def ATOMIC_LOAD_AR : AtomicLoadBinaryReg32<atomic_load_add_32>;
1204 def ATOMIC_LOAD_AHI : AtomicLoadBinaryImm32<atomic_load_add_32, imm32sx16>;
1205 def ATOMIC_LOAD_AFI : AtomicLoadBinaryImm32<atomic_load_add_32, simm32>;
1206 def ATOMIC_LOAD_AGR : AtomicLoadBinaryReg64<atomic_load_add_64>;
1207 def ATOMIC_LOAD_AGHI : AtomicLoadBinaryImm64<atomic_load_add_64, imm64sx16>;
1208 def ATOMIC_LOAD_AGFI : AtomicLoadBinaryImm64<atomic_load_add_64, imm64sx32>;
1210 def ATOMIC_LOADW_SR : AtomicLoadWBinaryReg<z_atomic_loadw_sub>;
1211 def ATOMIC_LOAD_SR : AtomicLoadBinaryReg32<atomic_load_sub_32>;
1212 def ATOMIC_LOAD_SGR : AtomicLoadBinaryReg64<atomic_load_sub_64>;
1214 def ATOMIC_LOADW_NR : AtomicLoadWBinaryReg<z_atomic_loadw_and>;
1215 def ATOMIC_LOADW_NILH : AtomicLoadWBinaryImm<z_atomic_loadw_and, imm32lh16c>;
1216 def ATOMIC_LOAD_NR : AtomicLoadBinaryReg32<atomic_load_and_32>;
1217 def ATOMIC_LOAD_NILL : AtomicLoadBinaryImm32<atomic_load_and_32, imm32ll16c>;
1218 def ATOMIC_LOAD_NILH : AtomicLoadBinaryImm32<atomic_load_and_32, imm32lh16c>;
1219 def ATOMIC_LOAD_NILF : AtomicLoadBinaryImm32<atomic_load_and_32, uimm32>;
1220 def ATOMIC_LOAD_NGR : AtomicLoadBinaryReg64<atomic_load_and_64>;
1221 def ATOMIC_LOAD_NILL64 : AtomicLoadBinaryImm64<atomic_load_and_64, imm64ll16c>;
1222 def ATOMIC_LOAD_NILH64 : AtomicLoadBinaryImm64<atomic_load_and_64, imm64lh16c>;
1223 def ATOMIC_LOAD_NIHL64 : AtomicLoadBinaryImm64<atomic_load_and_64, imm64hl16c>;
1224 def ATOMIC_LOAD_NIHH64 : AtomicLoadBinaryImm64<atomic_load_and_64, imm64hh16c>;
1225 def ATOMIC_LOAD_NILF64 : AtomicLoadBinaryImm64<atomic_load_and_64, imm64lf32c>;
1226 def ATOMIC_LOAD_NIHF64 : AtomicLoadBinaryImm64<atomic_load_and_64, imm64hf32c>;
1228 def ATOMIC_LOADW_OR : AtomicLoadWBinaryReg<z_atomic_loadw_or>;
1229 def ATOMIC_LOADW_OILH : AtomicLoadWBinaryImm<z_atomic_loadw_or, imm32lh16>;
1230 def ATOMIC_LOAD_OR : AtomicLoadBinaryReg32<atomic_load_or_32>;
1231 def ATOMIC_LOAD_OILL : AtomicLoadBinaryImm32<atomic_load_or_32, imm32ll16>;
1232 def ATOMIC_LOAD_OILH : AtomicLoadBinaryImm32<atomic_load_or_32, imm32lh16>;
1233 def ATOMIC_LOAD_OILF : AtomicLoadBinaryImm32<atomic_load_or_32, uimm32>;
1234 def ATOMIC_LOAD_OGR : AtomicLoadBinaryReg64<atomic_load_or_64>;
1235 def ATOMIC_LOAD_OILL64 : AtomicLoadBinaryImm64<atomic_load_or_64, imm64ll16>;
1236 def ATOMIC_LOAD_OILH64 : AtomicLoadBinaryImm64<atomic_load_or_64, imm64lh16>;
1237 def ATOMIC_LOAD_OIHL64 : AtomicLoadBinaryImm64<atomic_load_or_64, imm64hl16>;
1238 def ATOMIC_LOAD_OIHH64 : AtomicLoadBinaryImm64<atomic_load_or_64, imm64hh16>;
1239 def ATOMIC_LOAD_OILF64 : AtomicLoadBinaryImm64<atomic_load_or_64, imm64lf32>;
1240 def ATOMIC_LOAD_OIHF64 : AtomicLoadBinaryImm64<atomic_load_or_64, imm64hf32>;
1242 def ATOMIC_LOADW_XR : AtomicLoadWBinaryReg<z_atomic_loadw_xor>;
1243 def ATOMIC_LOADW_XILF : AtomicLoadWBinaryImm<z_atomic_loadw_xor, uimm32>;
1244 def ATOMIC_LOAD_XR : AtomicLoadBinaryReg32<atomic_load_xor_32>;
1245 def ATOMIC_LOAD_XILF : AtomicLoadBinaryImm32<atomic_load_xor_32, uimm32>;
1246 def ATOMIC_LOAD_XGR : AtomicLoadBinaryReg64<atomic_load_xor_64>;
1247 def ATOMIC_LOAD_XILF64 : AtomicLoadBinaryImm64<atomic_load_xor_64, imm64lf32>;
1248 def ATOMIC_LOAD_XIHF64 : AtomicLoadBinaryImm64<atomic_load_xor_64, imm64hf32>;
1250 def ATOMIC_LOADW_NRi : AtomicLoadWBinaryReg<z_atomic_loadw_nand>;
1251 def ATOMIC_LOADW_NILHi : AtomicLoadWBinaryImm<z_atomic_loadw_nand,
1253 def ATOMIC_LOAD_NRi : AtomicLoadBinaryReg32<atomic_load_nand_32>;
1254 def ATOMIC_LOAD_NILLi : AtomicLoadBinaryImm32<atomic_load_nand_32,
1256 def ATOMIC_LOAD_NILHi : AtomicLoadBinaryImm32<atomic_load_nand_32,
1258 def ATOMIC_LOAD_NILFi : AtomicLoadBinaryImm32<atomic_load_nand_32, uimm32>;
1259 def ATOMIC_LOAD_NGRi : AtomicLoadBinaryReg64<atomic_load_nand_64>;
1260 def ATOMIC_LOAD_NILL64i : AtomicLoadBinaryImm64<atomic_load_nand_64,
1262 def ATOMIC_LOAD_NILH64i : AtomicLoadBinaryImm64<atomic_load_nand_64,
1264 def ATOMIC_LOAD_NIHL64i : AtomicLoadBinaryImm64<atomic_load_nand_64,
1266 def ATOMIC_LOAD_NIHH64i : AtomicLoadBinaryImm64<atomic_load_nand_64,
1268 def ATOMIC_LOAD_NILF64i : AtomicLoadBinaryImm64<atomic_load_nand_64,
1270 def ATOMIC_LOAD_NIHF64i : AtomicLoadBinaryImm64<atomic_load_nand_64,
1273 def ATOMIC_LOADW_MIN : AtomicLoadWBinaryReg<z_atomic_loadw_min>;
1274 def ATOMIC_LOAD_MIN_32 : AtomicLoadBinaryReg32<atomic_load_min_32>;
1275 def ATOMIC_LOAD_MIN_64 : AtomicLoadBinaryReg64<atomic_load_min_64>;
1277 def ATOMIC_LOADW_MAX : AtomicLoadWBinaryReg<z_atomic_loadw_max>;
1278 def ATOMIC_LOAD_MAX_32 : AtomicLoadBinaryReg32<atomic_load_max_32>;
1279 def ATOMIC_LOAD_MAX_64 : AtomicLoadBinaryReg64<atomic_load_max_64>;
1281 def ATOMIC_LOADW_UMIN : AtomicLoadWBinaryReg<z_atomic_loadw_umin>;
1282 def ATOMIC_LOAD_UMIN_32 : AtomicLoadBinaryReg32<atomic_load_umin_32>;
1283 def ATOMIC_LOAD_UMIN_64 : AtomicLoadBinaryReg64<atomic_load_umin_64>;
1285 def ATOMIC_LOADW_UMAX : AtomicLoadWBinaryReg<z_atomic_loadw_umax>;
1286 def ATOMIC_LOAD_UMAX_32 : AtomicLoadBinaryReg32<atomic_load_umax_32>;
1287 def ATOMIC_LOAD_UMAX_64 : AtomicLoadBinaryReg64<atomic_load_umax_64>;
1289 def ATOMIC_CMP_SWAPW
1290 : Pseudo<(outs GR32:$dst), (ins bdaddr20only:$addr, GR32:$cmp, GR32:$swap,
1291 ADDR32:$bitshift, ADDR32:$negbitshift,
1294 (z_atomic_cmp_swapw bdaddr20only:$addr, GR32:$cmp, GR32:$swap,
1295 ADDR32:$bitshift, ADDR32:$negbitshift,
1296 uimm32:$bitsize))]> {
1300 let usesCustomInserter = 1;
1303 let Defs = [CC] in {
1304 defm CS : CmpSwapRSPair<"cs", 0xBA, 0xEB14, atomic_cmp_swap_32, GR32>;
1305 def CSG : CmpSwapRSY<"csg", 0xEB30, atomic_cmp_swap_64, GR64>;
1308 //===----------------------------------------------------------------------===//
1309 // Miscellaneous Instructions.
1310 //===----------------------------------------------------------------------===//
1312 // Extract CC into bits 29 and 28 of a register.
1314 def IPM : InherentRRE<"ipm", 0xB222, GR32, (z_ipm)>;
1316 // Read a 32-bit access register into a GR32. As with all GR32 operations,
1317 // the upper 32 bits of the enclosing GR64 remain unchanged, which is useful
1318 // when a 64-bit address is stored in a pair of access registers.
1319 def EAR : InstRRE<0xB24F, (outs GR32:$R1), (ins access_reg:$R2),
1321 [(set GR32:$R1, (z_extract_access access_reg:$R2))]>;
1323 // Find leftmost one, AKA count leading zeros. The instruction actually
1324 // returns a pair of GR64s, the first giving the number of leading zeros
1325 // and the second giving a copy of the source with the leftmost one bit
1326 // cleared. We only use the first result here.
1327 let Defs = [CC] in {
1328 def FLOGR : UnaryRRE<"flog", 0xB983, null_frag, GR128, GR64>;
1330 def : Pat<(ctlz GR64:$src),
1331 (EXTRACT_SUBREG (FLOGR GR64:$src), subreg_h64)>;
1333 // Use subregs to populate the "don't care" bits in a 32-bit to 64-bit anyext.
1334 def : Pat<(i64 (anyext GR32:$src)),
1335 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), GR32:$src, subreg_l32)>;
1337 // Extend GR32s and GR64s to GR128s.
1338 let usesCustomInserter = 1 in {
1339 def AEXT128_64 : Pseudo<(outs GR128:$dst), (ins GR64:$src), []>;
1340 def ZEXT128_32 : Pseudo<(outs GR128:$dst), (ins GR32:$src), []>;
1341 def ZEXT128_64 : Pseudo<(outs GR128:$dst), (ins GR64:$src), []>;
1344 // Search a block of memory for a character.
1345 let mayLoad = 1, Defs = [CC], Uses = [R0L] in
1346 defm SRST : StringRRE<"srst", 0xb25e, z_search_string>;
1348 //===----------------------------------------------------------------------===//
1350 //===----------------------------------------------------------------------===//
1352 // Use AL* for GR64 additions of unsigned 32-bit values.
1353 defm : ZXB<add, GR64, ALGFR>;
1354 def : Pat<(add GR64:$src1, imm64zx32:$src2),
1355 (ALGFI GR64:$src1, imm64zx32:$src2)>;
1356 def : Pat<(add GR64:$src1, (azextloadi32 bdxaddr20only:$addr)),
1357 (ALGF GR64:$src1, bdxaddr20only:$addr)>;
1359 // Use SL* for GR64 subtractions of unsigned 32-bit values.
1360 defm : ZXB<sub, GR64, SLGFR>;
1361 def : Pat<(add GR64:$src1, imm64zx32n:$src2),
1362 (SLGFI GR64:$src1, imm64zx32n:$src2)>;
1363 def : Pat<(sub GR64:$src1, (azextloadi32 bdxaddr20only:$addr)),
1364 (SLGF GR64:$src1, bdxaddr20only:$addr)>;
1366 // Optimize sign-extended 1/0 selects to -1/0 selects. This is important
1367 // for vector legalization.
1368 def : Pat<(sra (shl (i32 (z_select_ccmask 1, 0, uimm8zx4:$valid, uimm8zx4:$cc)),
1371 (Select32 (LHI -1), (LHI 0), uimm8zx4:$valid, uimm8zx4:$cc)>;
1372 def : Pat<(sra (shl (i64 (anyext (i32 (z_select_ccmask 1, 0, uimm8zx4:$valid,
1376 (Select64 (LGHI -1), (LGHI 0), uimm8zx4:$valid, uimm8zx4:$cc)>;
1378 // Peepholes for turning scalar operations into block operations.
1379 defm : BlockLoadStore<anyextloadi8, i32, MVCSequence, NCSequence, OCSequence,
1381 defm : BlockLoadStore<anyextloadi16, i32, MVCSequence, NCSequence, OCSequence,
1383 defm : BlockLoadStore<load, i32, MVCSequence, NCSequence, OCSequence,
1385 defm : BlockLoadStore<anyextloadi8, i64, MVCSequence, NCSequence,
1386 OCSequence, XCSequence, 1>;
1387 defm : BlockLoadStore<anyextloadi16, i64, MVCSequence, NCSequence, OCSequence,
1389 defm : BlockLoadStore<anyextloadi32, i64, MVCSequence, NCSequence, OCSequence,
1391 defm : BlockLoadStore<load, i64, MVCSequence, NCSequence, OCSequence,