1 //===-- SIInstrFormats.td - SI Instruction Encodings ----------------------===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // SI Instruction format definitions.
12 //===----------------------------------------------------------------------===//
14 class InstSI <dag outs, dag ins, string asm, list<dag> pattern> :
15 AMDGPUInst<outs, ins, asm, pattern>, PredicateControl {
17 field bits<1> VM_CNT = 0;
18 field bits<1> EXP_CNT = 0;
19 field bits<1> LGKM_CNT = 0;
21 field bits<1> SALU = 0;
22 field bits<1> VALU = 0;
24 field bits<1> SOP1 = 0;
25 field bits<1> SOP2 = 0;
26 field bits<1> SOPC = 0;
27 field bits<1> SOPK = 0;
28 field bits<1> SOPP = 0;
30 field bits<1> VOP1 = 0;
31 field bits<1> VOP2 = 0;
32 field bits<1> VOP3 = 0;
33 field bits<1> VOPC = 0;
35 field bits<1> MUBUF = 0;
36 field bits<1> MTBUF = 0;
37 field bits<1> SMRD = 0;
39 field bits<1> MIMG = 0;
40 field bits<1> FLAT = 0;
41 field bits<1> WQM = 0;
43 // These need to be kept in sync with the enum in SIInstrFlags.
44 let TSFlags{0} = VM_CNT;
45 let TSFlags{1} = EXP_CNT;
46 let TSFlags{2} = LGKM_CNT;
48 let TSFlags{3} = SALU;
49 let TSFlags{4} = VALU;
51 let TSFlags{5} = SOP1;
52 let TSFlags{6} = SOP2;
53 let TSFlags{7} = SOPC;
54 let TSFlags{8} = SOPK;
55 let TSFlags{9} = SOPP;
57 let TSFlags{10} = VOP1;
58 let TSFlags{11} = VOP2;
59 let TSFlags{12} = VOP3;
60 let TSFlags{13} = VOPC;
62 let TSFlags{14} = MUBUF;
63 let TSFlags{15} = MTBUF;
64 let TSFlags{16} = SMRD;
66 let TSFlags{18} = MIMG;
67 let TSFlags{19} = FLAT;
68 let TSFlags{20} = WQM;
70 // Most instructions require adjustments after selection to satisfy
71 // operand requirements.
72 let hasPostISelHook = 1;
73 let SchedRW = [Write32Bit];
86 let Uses = [EXEC] in {
88 class VOPAnyCommon <dag outs, dag ins, string asm, list<dag> pattern> :
89 InstSI <outs, ins, asm, pattern> {
93 let hasSideEffects = 0;
94 let UseNamedOperandTable = 1;
98 class VOPCCommon <dag ins, string asm, list<dag> pattern> :
99 VOPAnyCommon <(outs VCCReg:$dst), ins, asm, pattern> {
101 let DisableEncoding = "$dst";
106 class VOP1Common <dag outs, dag ins, string asm, list<dag> pattern> :
107 VOPAnyCommon <outs, ins, asm, pattern> {
113 class VOP2Common <dag outs, dag ins, string asm, list<dag> pattern> :
114 VOPAnyCommon <outs, ins, asm, pattern> {
120 class VOP3Common <dag outs, dag ins, string asm, list<dag> pattern> :
121 VOPAnyCommon <outs, ins, asm, pattern> {
123 // Using complex patterns gives VOP3 patterns a very high complexity rating,
124 // but standalone patterns are almost always prefered, so we need to adjust the
125 // priority lower. The goal is to use a high number to reduce complexity to
126 // zero (or less than zero).
127 let AddedComplexity = -1000;
133 } // End Uses = [EXEC]
135 //===----------------------------------------------------------------------===//
137 //===----------------------------------------------------------------------===//
139 class SOP1e <bits<8> op> : Enc32 {
143 let Inst{7-0} = ssrc0;
145 let Inst{22-16} = sdst;
146 let Inst{31-23} = 0x17d; //encoding;
149 class SOP2e <bits<7> op> : Enc32 {
154 let Inst{7-0} = ssrc0;
155 let Inst{15-8} = ssrc1;
156 let Inst{22-16} = sdst;
157 let Inst{29-23} = op;
158 let Inst{31-30} = 0x2; // encoding
161 class SOPCe <bits<7> op> : Enc32 {
165 let Inst{7-0} = ssrc0;
166 let Inst{15-8} = ssrc1;
167 let Inst{22-16} = op;
168 let Inst{31-23} = 0x17e;
171 class SOPKe <bits<5> op> : Enc32 {
175 let Inst{15-0} = simm16;
176 let Inst{22-16} = sdst;
177 let Inst{27-23} = op;
178 let Inst{31-28} = 0xb; //encoding
181 class SOPPe <bits<7> op> : Enc32 {
184 let Inst{15-0} = simm16;
185 let Inst{22-16} = op;
186 let Inst{31-23} = 0x17f; // encoding
189 class SMRDe <bits<5> op, bits<1> imm> : Enc32 {
194 let Inst{7-0} = offset;
196 let Inst{14-9} = sbase{6-1};
197 let Inst{21-15} = sdst;
198 let Inst{26-22} = op;
199 let Inst{31-27} = 0x18; //encoding
202 let SchedRW = [WriteSALU] in {
203 class SOP1 <dag outs, dag ins, string asm, list<dag> pattern> :
204 InstSI<outs, ins, asm, pattern> {
207 let hasSideEffects = 0;
212 class SOP2 <dag outs, dag ins, string asm, list<dag> pattern> :
213 InstSI <outs, ins, asm, pattern> {
217 let hasSideEffects = 0;
221 let UseNamedOperandTable = 1;
224 class SOPC <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
225 InstSI<outs, ins, asm, pattern>, SOPCe <op> {
227 let DisableEncoding = "$dst";
230 let hasSideEffects = 0;
234 let UseNamedOperandTable = 1;
237 class SOPK <dag outs, dag ins, string asm, list<dag> pattern> :
238 InstSI <outs, ins , asm, pattern> {
242 let hasSideEffects = 0;
246 let UseNamedOperandTable = 1;
249 class SOPP <bits<7> op, dag ins, string asm, list<dag> pattern = []> :
250 InstSI <(outs), ins, asm, pattern >, SOPPe <op> {
254 let hasSideEffects = 0;
258 let UseNamedOperandTable = 1;
261 } // let SchedRW = [WriteSALU]
263 class SMRD <dag outs, dag ins, string asm, list<dag> pattern> :
264 InstSI<outs, ins, asm, pattern> {
270 let hasSideEffects = 0;
271 let UseNamedOperandTable = 1;
272 let SchedRW = [WriteSMEM];
275 //===----------------------------------------------------------------------===//
276 // Vector ALU operations
277 //===----------------------------------------------------------------------===//
279 class VOP1e <bits<8> op> : Enc32 {
283 let Inst{8-0} = src0;
285 let Inst{24-17} = vdst;
286 let Inst{31-25} = 0x3f; //encoding
289 class VOP2e <bits<6> op> : Enc32 {
294 let Inst{8-0} = src0;
295 let Inst{16-9} = src1;
296 let Inst{24-17} = vdst;
297 let Inst{30-25} = op;
298 let Inst{31} = 0x0; //encoding
301 class VOP2_MADKe <bits<6> op> : Enc64 {
308 let Inst{8-0} = src0;
309 let Inst{16-9} = vsrc1;
310 let Inst{24-17} = vdst;
311 let Inst{30-25} = op;
312 let Inst{31} = 0x0; // encoding
313 let Inst{63-32} = src2;
316 class VOP3e <bits<9> op> : Enc64 {
318 bits<2> src0_modifiers;
320 bits<2> src1_modifiers;
322 bits<2> src2_modifiers;
327 let Inst{7-0} = vdst;
328 let Inst{8} = src0_modifiers{1};
329 let Inst{9} = src1_modifiers{1};
330 let Inst{10} = src2_modifiers{1};
331 let Inst{11} = clamp;
332 let Inst{25-17} = op;
333 let Inst{31-26} = 0x34; //encoding
334 let Inst{40-32} = src0;
335 let Inst{49-41} = src1;
336 let Inst{58-50} = src2;
337 let Inst{60-59} = omod;
338 let Inst{61} = src0_modifiers{0};
339 let Inst{62} = src1_modifiers{0};
340 let Inst{63} = src2_modifiers{0};
343 class VOP3be <bits<9> op> : Enc64 {
345 bits<2> src0_modifiers;
347 bits<2> src1_modifiers;
349 bits<2> src2_modifiers;
354 let Inst{7-0} = vdst;
355 let Inst{14-8} = sdst;
356 let Inst{25-17} = op;
357 let Inst{31-26} = 0x34; //encoding
358 let Inst{40-32} = src0;
359 let Inst{49-41} = src1;
360 let Inst{58-50} = src2;
361 let Inst{60-59} = omod;
362 let Inst{61} = src0_modifiers{0};
363 let Inst{62} = src1_modifiers{0};
364 let Inst{63} = src2_modifiers{0};
367 class VOPCe <bits<8> op> : Enc32 {
371 let Inst{8-0} = src0;
372 let Inst{16-9} = vsrc1;
373 let Inst{24-17} = op;
374 let Inst{31-25} = 0x3e;
377 class VINTRPe <bits<2> op> : Enc32 {
383 let Inst{7-0} = vsrc;
384 let Inst{9-8} = attrchan;
385 let Inst{15-10} = attr;
386 let Inst{17-16} = op;
387 let Inst{25-18} = vdst;
388 let Inst{31-26} = 0x32; // encoding
391 class DSe <bits<8> op> : Enc64 {
400 let Inst{7-0} = offset0;
401 let Inst{15-8} = offset1;
403 let Inst{25-18} = op;
404 let Inst{31-26} = 0x36; //encoding
405 let Inst{39-32} = addr;
406 let Inst{47-40} = data0;
407 let Inst{55-48} = data1;
408 let Inst{63-56} = vdst;
411 class MUBUFe <bits<7> op> : Enc64 {
425 let Inst{11-0} = offset;
426 let Inst{12} = offen;
427 let Inst{13} = idxen;
429 let Inst{15} = addr64;
431 let Inst{24-18} = op;
432 let Inst{31-26} = 0x38; //encoding
433 let Inst{39-32} = vaddr;
434 let Inst{47-40} = vdata;
435 let Inst{52-48} = srsrc{6-2};
438 let Inst{63-56} = soffset;
441 class MTBUFe <bits<3> op> : Enc64 {
456 let Inst{11-0} = offset;
457 let Inst{12} = offen;
458 let Inst{13} = idxen;
460 let Inst{15} = addr64;
461 let Inst{18-16} = op;
462 let Inst{22-19} = dfmt;
463 let Inst{25-23} = nfmt;
464 let Inst{31-26} = 0x3a; //encoding
465 let Inst{39-32} = vaddr;
466 let Inst{47-40} = vdata;
467 let Inst{52-48} = srsrc{6-2};
470 let Inst{63-56} = soffset;
473 class MIMGe <bits<7> op> : Enc64 {
487 let Inst{11-8} = dmask;
488 let Inst{12} = unorm;
494 let Inst{24-18} = op;
496 let Inst{31-26} = 0x3c;
497 let Inst{39-32} = vaddr;
498 let Inst{47-40} = vdata;
499 let Inst{52-48} = srsrc{6-2};
500 let Inst{57-53} = ssamp{6-2};
503 class FLATe<bits<7> op> : Enc64 {
514 let Inst{24-18} = op;
515 let Inst{31-26} = 0x37; // Encoding.
516 let Inst{39-32} = addr;
517 let Inst{47-40} = data;
518 // 54-48 is reserved.
520 let Inst{63-56} = vdst;
536 let Inst{10} = compr;
539 let Inst{31-26} = 0x3e;
540 let Inst{39-32} = vsrc0;
541 let Inst{47-40} = vsrc1;
542 let Inst{55-48} = vsrc2;
543 let Inst{63-56} = vsrc3;
546 let Uses = [EXEC] in {
548 class VOP1 <bits<8> op, dag outs, dag ins, string asm, list<dag> pattern> :
549 VOP1Common <outs, ins, asm, pattern>,
552 class VOP2 <bits<6> op, dag outs, dag ins, string asm, list<dag> pattern> :
553 VOP2Common <outs, ins, asm, pattern>, VOP2e<op>;
555 class VOPC <bits<8> op, dag ins, string asm, list<dag> pattern> :
556 VOPCCommon <ins, asm, pattern>, VOPCe <op>;
558 class VINTRPCommon <dag outs, dag ins, string asm, list<dag> pattern> :
559 InstSI <outs, ins, asm, pattern> {
562 let hasSideEffects = 0;
565 } // End Uses = [EXEC]
567 //===----------------------------------------------------------------------===//
568 // Vector I/O operations
569 //===----------------------------------------------------------------------===//
571 let Uses = [EXEC] in {
573 class DS <dag outs, dag ins, string asm, list<dag> pattern> :
574 InstSI <outs, ins, asm, pattern> {
578 let UseNamedOperandTable = 1;
579 let DisableEncoding = "$m0";
581 // Most instruction load and store data, so set this as the default.
585 let hasSideEffects = 0;
586 let SchedRW = [WriteLDS];
589 class MUBUF <dag outs, dag ins, string asm, list<dag> pattern> :
590 InstSI<outs, ins, asm, pattern> {
596 let hasSideEffects = 0;
597 let UseNamedOperandTable = 1;
598 let SchedRW = [WriteVMEM];
601 class MTBUF <dag outs, dag ins, string asm, list<dag> pattern> :
602 InstSI<outs, ins, asm, pattern> {
608 let hasSideEffects = 0;
609 let UseNamedOperandTable = 1;
610 let SchedRW = [WriteVMEM];
613 class FLAT <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
614 InstSI<outs, ins, asm, pattern>, FLATe <op> {
616 // Internally, FLAT instruction are executed as both an LDS and a
617 // Buffer instruction; so, they increment both VM_CNT and LGKM_CNT
618 // and are not considered done until both have been decremented.
622 let Uses = [EXEC, FLAT_SCR]; // M0
624 let UseNamedOperandTable = 1;
625 let hasSideEffects = 0;
628 class MIMG <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
629 InstSI <outs, ins, asm, pattern>, MIMGe <op> {
635 let hasSideEffects = 0; // XXX ????
639 } // End Uses = [EXEC]