[WebAssembly] Implement a new algorithm for placing BLOCK markers
[oota-llvm.git] / lib / Target / PowerPC / Makefile
index ef9fff7377b4ff9c9281f1b424b02da8ac1b1fe7..cf516f4e5ec93c0501ccc400c12b2fc3ab5decbf 100644 (file)
@@ -1,55 +1,24 @@
 ##===- lib/Target/PowerPC/Makefile -------------------------*- Makefile -*-===##
-# 
+#
 #                     The LLVM Compiler Infrastructure
 #
-# This file was developed by the LLVM research group and is distributed under
-# the University of Illinois Open Source License. See LICENSE.TXT for details.
-# 
+# This file is distributed under the University of Illinois Open Source
+# License. See LICENSE.TXT for details.
+#
 ##===----------------------------------------------------------------------===##
+
 LEVEL = ../../..
-LIBRARYNAME = powerpc
-include $(LEVEL)/Makefile.common
+LIBRARYNAME = LLVMPowerPCCodeGen
+TARGET = PPC
 
 # Make sure that tblgen is run, first thing.
-$(SourceDepend): PowerPCGenRegisterInfo.h.inc PowerPCGenRegisterNames.inc \
-                 PowerPCGenRegisterInfo.inc PowerPCGenInstrNames.inc \
-                 PowerPCGenInstrInfo.inc PowerPCGenInstrSelector.inc
-
-PowerPCGenRegisterNames.inc:: $(SourceDir)/PowerPC.td \
-                           $(SourceDir)/PowerPCReg.td \
-                           $(SourceDir)/../Target.td $(TBLGEN)
-       @echo "Building PowerPC.td register names with tblgen"
-       $(VERB) $(TBLGEN) -I $(BUILD_SRC_DIR) $< -gen-register-enums -o $@
+BUILT_SOURCES = PPCGenRegisterInfo.inc PPCGenAsmMatcher.inc \
+                PPCGenAsmWriter.inc  \
+                PPCGenInstrInfo.inc PPCGenDAGISel.inc \
+                PPCGenSubtargetInfo.inc PPCGenCallingConv.inc \
+                PPCGenMCCodeEmitter.inc PPCGenFastISel.inc \
+                PPCGenDisassemblerTables.inc
 
-PowerPCGenRegisterInfo.h.inc:: $(SourceDir)/PowerPC.td \
-                           $(SourceDir)/PowerPCReg.td \
-                           $(SourceDir)/../Target.td $(TBLGEN)
-       @echo "Building PowerPC.td register information header with tblgen"
-       $(VERB) $(TBLGEN) -I $(BUILD_SRC_DIR) $< -gen-register-desc-header -o $@
+DIRS = AsmParser Disassembler InstPrinter TargetInfo MCTargetDesc
 
-PowerPCGenRegisterInfo.inc:: $(SourceDir)/PowerPC.td \
-                         $(SourceDir)/PowerPCReg.td \
-                         $(SourceDir)/../Target.td $(TBLGEN)
-       @echo "Building PowerPC.td register information implementation with tblgen"
-       $(VERB) $(TBLGEN) -I $(BUILD_SRC_DIR) $< -gen-register-desc -o $@
-
-PowerPCGenInstrNames.inc:: $(SourceDir)/PowerPC.td \
-                       $(SourceDir)/PowerPCInstrs.td \
-                       $(SourceDir)/../Target.td $(TBLGEN)
-       @echo "Building PowerPC.td instruction names with tblgen"
-       $(VERB) $(TBLGEN) -I $(BUILD_SRC_DIR) $< -gen-instr-enums -o $@
-
-PowerPCGenInstrInfo.inc:: $(SourceDir)/PowerPC.td \
-                      $(SourceDir)/PowerPCInstrs.td \
-                      $(SourceDir)/../Target.td $(TBLGEN)
-       @echo "Building PowerPC.td instruction information with tblgen"
-       $(VERB) $(TBLGEN) -I $(BUILD_SRC_DIR) $< -gen-instr-desc -o $@
-
-PowerPCGenInstrSelector.inc:: $(SourceDir)/PowerPC.td \
-                          $(SourceDir)/PowerPCInstrs.td \
-                          $(SourceDir)/../Target.td $(TBLGEN)
-       @echo "Building PowerPC.td instruction selector with tblgen"
-       $(VERB) $(TBLGEN) -I $(BUILD_SRC_DIR) $< -gen-instr-selector -o $@
-
-clean::
-       $(VERB) rm -f *.inc
+include $(LEVEL)/Makefile.common