GMAC: modify CRU config for Rockchip RK3288 SoCs integrated GMAC
authorRoger Chen <roger.chen@rock-chips.com>
Mon, 29 Dec 2014 09:44:07 +0000 (17:44 +0800)
committerDavid S. Miller <davem@davemloft.net>
Thu, 1 Jan 2015 00:14:18 +0000 (19:14 -0500)
modify CRU config for GMAC driver

changes since v2:
1. remove SCLK_MAC_PLL

Signed-off-by: Roger Chen <roger.chen@rock-chips.com>
Signed-off-by: David S. Miller <davem@davemloft.net>
drivers/clk/rockchip/clk-rk3288.c

index ac6be7c0132d1e27cfad2f95169212b70f3d31d2..40d267f5dea322b7a1e1279f48f2660d174e28e6 100644 (file)
@@ -190,7 +190,7 @@ PNAME(mux_uart2_p)  = { "uart2_src", "uart2_frac", "xin24m" };
 PNAME(mux_uart3_p)     = { "uart3_src", "uart3_frac", "xin24m" };
 PNAME(mux_uart4_p)     = { "uart4_src", "uart4_frac", "xin24m" };
 PNAME(mux_cif_out_p)   = { "cif_src", "xin24m" };
-PNAME(mux_macref_p)    = { "mac_src", "ext_gmac" };
+PNAME(mux_mac_p)       = { "mac_pll_src", "ext_gmac" };
 PNAME(mux_hsadcout_p)  = { "hsadc_src", "ext_hsadc" };
 PNAME(mux_edp_24m_p)   = { "ext_edp_24m", "xin24m" };
 PNAME(mux_tspout_p)    = { "cpll", "gpll", "npll", "xin27m" };
@@ -575,18 +575,18 @@ static struct rockchip_clk_branch rk3288_clk_branches[] __initdata = {
        MUX(SCLK_UART4, "sclk_uart4", mux_uart4_p, 0,
                        RK3288_CLKSEL_CON(3), 8, 2, MFLAGS),
 
-       COMPOSITE(0, "mac_src", mux_pll_src_npll_cpll_gpll_p, 0,
+       COMPOSITE(0, "mac_pll_src", mux_pll_src_npll_cpll_gpll_p, 0,
                        RK3288_CLKSEL_CON(21), 0, 2, MFLAGS, 8, 5, DFLAGS,
                        RK3288_CLKGATE_CON(2), 5, GFLAGS),
-       MUX(0, "macref", mux_macref_p, 0,
+       MUX(SCLK_MAC, "mac_clk", mux_mac_p, 0,
                        RK3288_CLKSEL_CON(21), 4, 1, MFLAGS),
-       GATE(0, "sclk_macref_out", "macref", 0,
+       GATE(SCLK_MACREF_OUT, "sclk_macref_out", "mac_clk", 0,
                        RK3288_CLKGATE_CON(5), 3, GFLAGS),
-       GATE(SCLK_MACREF, "sclk_macref", "macref", 0,
+       GATE(SCLK_MACREF, "sclk_macref", "mac_clk", 0,
                        RK3288_CLKGATE_CON(5), 2, GFLAGS),
-       GATE(SCLK_MAC_RX, "sclk_mac_rx", "macref", 0,
+       GATE(SCLK_MAC_RX, "sclk_mac_rx", "mac_clk", 0,
                        RK3288_CLKGATE_CON(5), 0, GFLAGS),
-       GATE(SCLK_MAC_TX, "sclk_mac_tx", "macref", 0,
+       GATE(SCLK_MAC_TX, "sclk_mac_tx", "mac_clk", 0,
                        RK3288_CLKGATE_CON(5), 1, GFLAGS),
 
        COMPOSITE(0, "hsadc_src", mux_pll_src_cpll_gpll_p, 0,