ASoC: Add driver for codec cx2072x
authorzhangjun <zhangjun@rock-chips.com>
Thu, 8 Dec 2016 07:54:37 +0000 (15:54 +0800)
committerHuang, Tao <huangtao@rock-chips.com>
Wed, 21 Dec 2016 01:31:15 +0000 (09:31 +0800)
Change-Id: I9a0eb611a4e0d861b7d47d4944b93203f823738b
Signed-off-by: zhangjun <zhangjun@rock-chips.com>
sound/soc/codecs/Kconfig
sound/soc/codecs/Makefile
sound/soc/codecs/cx2072x.c [new file with mode: 0644]
sound/soc/codecs/cx2072x.h [new file with mode: 0644]

index ffaa25ed2277b0b4ccee1967054b1fcf92d745e0..ecad264fc2ad71437b4b7e4ac1abd564a62b3290 100644 (file)
@@ -56,6 +56,7 @@ config SND_SOC_ALL_CODECS
        select SND_SOC_CS42XX8_I2C if I2C
        select SND_SOC_CS4349 if I2C
        select SND_SOC_CX20442 if TTY
+       select SND_SOC_CX2072X if I2C
        select SND_SOC_DA7210 if SND_SOC_I2C_AND_SPI
        select SND_SOC_DA7213 if I2C
        select SND_SOC_DA7219 if I2C
@@ -430,6 +431,9 @@ config SND_SOC_CX20442
        tristate
        depends on TTY
 
+config SND_SOC_CX2072X
+       tristate "CX2072X CODEC"
+
 config SND_SOC_JZ4740_CODEC
        select REGMAP_MMIO
        tristate
index eb4dffb10d686ae0e45ccadb1d137aadd5a0e76d..fa9d942653c8ddf8b075d120b17e3e9076246145 100644 (file)
@@ -48,6 +48,7 @@ snd-soc-cs42xx8-objs := cs42xx8.o
 snd-soc-cs42xx8-i2c-objs := cs42xx8-i2c.o
 snd-soc-cs4349-objs := cs4349.o
 snd-soc-cx20442-objs := cx20442.o
+snd-soc-cx2072x-objs := cx2072x.o
 snd-soc-da7210-objs := da7210.o
 snd-soc-da7213-objs := da7213.o
 snd-soc-da7219-objs := da7219.o da7219-aad.o
@@ -248,6 +249,7 @@ obj-$(CONFIG_SND_SOC_CS42XX8)       += snd-soc-cs42xx8.o
 obj-$(CONFIG_SND_SOC_CS42XX8_I2C) += snd-soc-cs42xx8-i2c.o
 obj-$(CONFIG_SND_SOC_CS4349)   += snd-soc-cs4349.o
 obj-$(CONFIG_SND_SOC_CX20442)  += snd-soc-cx20442.o
+obj-$(CONFIG_SND_SOC_CX2072X)  += snd-soc-cx2072x.o
 obj-$(CONFIG_SND_SOC_DA7210)   += snd-soc-da7210.o
 obj-$(CONFIG_SND_SOC_DA7213)   += snd-soc-da7213.o
 obj-$(CONFIG_SND_SOC_DA7219)   += snd-soc-da7219.o
diff --git a/sound/soc/codecs/cx2072x.c b/sound/soc/codecs/cx2072x.c
new file mode 100644 (file)
index 0000000..35129f1
--- /dev/null
@@ -0,0 +1,2210 @@
+/*
+ * ALSA SoC CX20721/cx20723 Solana codec driver
+ * Copyright:   (C) 2016 Conexant Systems, Inc.
+ *
+ * This program is free software; you can redistribute it and/or modify
+ * it under the terms of the GNU General Public License version 2 as
+ * published by the Free Software Foundation.
+ *
+ *************************************************************************
+ *  Modified Date:  7/11/16
+ *  File Version:   4.4.20
+ *************************************************************************
+ */
+
+/* #define DEBUG */
+/* #define INTEL_MCLK_CONTROL */
+/* #define ENABLE_MIC_POP_WA */
+#include <linux/module.h>
+#include <linux/moduleparam.h>
+#include <linux/init.h>
+#include <linux/delay.h>
+#include <linux/pm.h>
+#include <linux/platform_device.h>
+#include <sound/core.h>
+#include <sound/pcm.h>
+#include <sound/pcm_params.h>
+#include <sound/soc.h>
+#include <sound/soc-dapm.h>
+#include <sound/initval.h>
+#include <sound/tlv.h>
+#include <linux/of_gpio.h>
+#include <linux/gpio.h>
+#include <sound/jack.h>
+#include <linux/slab.h>
+#include <linux/clk.h>
+#include <linux/i2c.h>
+#include <linux/firmware.h>
+#include <linux/regmap.h>
+#include <linux/proc_fs.h>
+#include <linux/interrupt.h>
+#include <linux/irq.h>
+#include <linux/acpi.h>
+#include <linux/version.h>
+#ifdef INTEL_MCLK_CONTROL
+#include <linux/vlv2_plat_clock.h>
+#endif
+#include "cx2072x.h"
+#define PLL_OUT_HZ_48 (1024 * 3 * 48000)
+#define SUPPORT_RKI2S_FORMAT
+#define CX2072X_REV_A2 0x00100002
+#define CXDBG_REG_DUMP
+
+#ifdef INTEL_MCLK_CONTROL
+#define VLV2_PLAT_CLK_AUDIO    3
+#define PLAT_CLK_FORCE_ON      1
+#define PLAT_CLK_FORCE_OFF     2
+#endif
+
+/* FIXME: need to move the EQ/DRC setting to device tree */
+static unsigned char cx2072x_eq_coeff_array[MAX_EQ_BAND][MAC_EQ_COEFF] = {
+       {0x77, 0x26, 0x13, 0xb3, 0x76, 0x26, 0x0a, 0x3d, 0xd4, 0xe2, 0x04},
+       {0x97, 0x3e, 0xb3, 0x86, 0xc2, 0x3b, 0x4d, 0x79, 0xa7, 0xc5, 0x03},
+       {0x0f, 0x39, 0x76, 0xa3, 0x1b, 0x2b, 0x89, 0x5c, 0xd7, 0xdb, 0x03},
+       {0x21, 0x46, 0xfe, 0xa6, 0xec, 0x24, 0x01, 0x59, 0xf4, 0xd4, 0x03},
+       {0xe9, 0x78, 0x9c, 0xb0, 0x8a, 0x56, 0x64, 0x4f, 0x8d, 0xb0, 0x02},
+       {0x60, 0x6e, 0x57, 0xee, 0xec, 0x18, 0xa8, 0x11, 0xb5, 0xf8, 0x02},
+       {0x5a, 0x14, 0x68, 0xe9, 0x1d, 0x06, 0xb9, 0x5f, 0x68, 0xdc, 0x03},
+};
+
+static unsigned char cx2072x_drc_array[MAX_DRC_REGS] = {
+       0x65, 0x55, 0x3C, 0x01, 0x05, 0x39, 0x76, 0x1A, 0x00
+};
+
+/* #define CXDBG_REG_DUMP */
+#ifdef CXDBG_REG_DUMP
+
+#define CX2072X_FORMATS (SNDRV_PCM_FMTBIT_S24_LE \
+       | SNDRV_PCM_FMTBIT_S16_LE)
+#define BITS_PER_SLOT 8
+
+#define _REG(_name_, _size_, _access_, _volatile_) { \
+        #_name_, _name_, (_size_) | (_access_) | (_volatile_)}
+
+struct CX2072X_REG_DEF {
+       const char  *name;
+       unsigned int addr;
+       unsigned int attr;
+};
+
+#define WO 0x0100
+#define RO 0x0200
+#define RW 0x0300
+#define VO 0x8000
+#define NV 0x0000
+#define REGISTER_SIZE_MASK 0x000F
+#define REGISTER_ASSCESS_MASK 0x0F00
+#define REGISTER_VOLATILE_MASK 0x8000
+#define UNAVAILABLE 0
+
+static const struct CX2072X_REG_DEF cx2072x_regs[] = {
+       _REG(CX2072X_VENDOR_ID,                      4, RO, VO),
+       _REG(CX2072X_REVISION_ID,                    4, RO, VO),
+       _REG(CX2072X_CURRENT_BCLK_FREQUENCY,         4, RO, VO),
+       _REG(CX2072X_AFG_POWER_STATE,                1, RW, NV),
+       _REG(CX2072X_UM_RESPONSE,                    1, RW, NV),
+       _REG(CX2072X_GPIO_DATA,                      1, RW, NV),
+       _REG(CX2072X_GPIO_ENABLE,                    1, RW, NV),
+       _REG(CX2072X_GPIO_DIRECTION,                 1, RW, NV),
+       _REG(CX2072X_GPIO_WAKE,                      1, RW, NV),
+       _REG(CX2072X_GPIO_UM_ENABLE,                 1, RW, NV),
+       _REG(CX2072X_GPIO_STICKY_MASK,               1, RW, NV),
+       _REG(CX2072X_AFG_FUNCTION_RESET,             1, WO, NV),
+       _REG(CX2072X_DAC1_CONVERTER_FORMAT,          2, RW, NV),
+       _REG(CX2072X_DAC1_AMP_GAIN_RIGHT,            1, RW, NV),
+       _REG(CX2072X_DAC1_AMP_GAIN_LEFT,             1, RW, NV),
+       _REG(CX2072X_DAC1_POWER_STATE,               1, RW, NV),
+       _REG(CX2072X_DAC1_CONVERTER_STREAM_CHANNEL,  1, RW, NV),
+       _REG(CX2072X_DAC1_EAPD_ENABLE,               1, RW, NV),
+       _REG(CX2072X_DAC2_CONVERTER_FORMAT,          2, RW, NV),
+       _REG(CX2072X_DAC2_AMP_GAIN_RIGHT,            1, RW, NV),
+       _REG(CX2072X_DAC2_AMP_GAIN_LEFT,             1, RW, NV),
+       _REG(CX2072X_DAC2_POWER_STATE,               1, RW, NV),
+       _REG(CX2072X_DAC2_CONVERTER_STREAM_CHANNEL,  1, RW, NV),
+       _REG(CX2072X_ADC1_CONVERTER_FORMAT,          2, RW, NV),
+       _REG(CX2072X_ADC1_AMP_GAIN_RIGHT_0,          1, RW, NV),
+       _REG(CX2072X_ADC1_AMP_GAIN_LEFT_0,           1, RW, NV),
+       _REG(CX2072X_ADC1_AMP_GAIN_RIGHT_1,          1, RW, NV),
+       _REG(CX2072X_ADC1_AMP_GAIN_LEFT_1,           1, RW, NV),
+       _REG(CX2072X_ADC1_AMP_GAIN_RIGHT_2,          1, RW, NV),
+       _REG(CX2072X_ADC1_AMP_GAIN_LEFT_2,           1, RW, NV),
+       _REG(CX2072X_ADC1_AMP_GAIN_RIGHT_3,          1, RW, NV),
+       _REG(CX2072X_ADC1_AMP_GAIN_LEFT_3,           1, RW, NV),
+       _REG(CX2072X_ADC1_AMP_GAIN_RIGHT_4,          1, RW, NV),
+       _REG(CX2072X_ADC1_AMP_GAIN_LEFT_4,           1, RW, NV),
+       _REG(CX2072X_ADC1_AMP_GAIN_RIGHT_5,          1, RW, NV),
+       _REG(CX2072X_ADC1_AMP_GAIN_LEFT_5,           1, RW, NV),
+       _REG(CX2072X_ADC1_AMP_GAIN_RIGHT_6,          1, RW, NV),
+       _REG(CX2072X_ADC1_AMP_GAIN_LEFT_6,           1, RW, NV),
+       _REG(CX2072X_ADC1_CONNECTION_SELECT_CONTROL, 1, RW, NV),
+       _REG(CX2072X_ADC1_POWER_STATE,               1, RW, NV),
+       _REG(CX2072X_ADC1_CONVERTER_STREAM_CHANNEL,  1, RW, NV),
+       _REG(CX2072X_ADC2_CONVERTER_FORMAT,          2, WO, NV),
+       _REG(CX2072X_ADC2_AMP_GAIN_RIGHT_0,          1, RW, NV),
+       _REG(CX2072X_ADC2_AMP_GAIN_LEFT_0,           1, RW, NV),
+       _REG(CX2072X_ADC2_AMP_GAIN_RIGHT_1,          1, RW, NV),
+       _REG(CX2072X_ADC2_AMP_GAIN_LEFT_1,           1, RW, NV),
+       _REG(CX2072X_ADC2_AMP_GAIN_RIGHT_2,          1, RW, NV),
+       _REG(CX2072X_ADC2_AMP_GAIN_LEFT_2,           1, RW, NV),
+       _REG(CX2072X_ADC2_CONNECTION_SELECT_CONTROL, 1, RW, NV),
+       _REG(CX2072X_ADC2_POWER_STATE,               1, RW, NV),
+       _REG(CX2072X_ADC2_CONVERTER_STREAM_CHANNEL,  1, RW, NV),
+       _REG(CX2072X_PORTA_CONNECTION_SELECT_CTRL,   1, RW, NV),
+       _REG(CX2072X_PORTA_POWER_STATE,              1, RW, NV),
+       _REG(CX2072X_PORTA_PIN_CTRL,                 1, RW, NV),
+       _REG(CX2072X_PORTA_UNSOLICITED_RESPONSE,     1, RW, NV),
+       _REG(CX2072X_PORTA_PIN_SENSE,                4, RO, VO),
+       _REG(CX2072X_PORTA_EAPD_BTL,                 1, RW, NV),
+       _REG(CX2072X_PORTB_POWER_STATE,              1, RW, NV),
+       _REG(CX2072X_PORTB_PIN_CTRL,                 1, RW, NV),
+       _REG(CX2072X_PORTB_UNSOLICITED_RESPONSE,     1, RW, NV),
+       _REG(CX2072X_PORTB_PIN_SENSE,                4, RO, VO),
+       _REG(CX2072X_PORTB_EAPD_BTL,                 1, RW, NV),
+       _REG(CX2072X_PORTB_GAIN_RIGHT,               1, RW, NV),
+       _REG(CX2072X_PORTB_GAIN_LEFT,                1, RW, NV),
+       _REG(CX2072X_PORTC_POWER_STATE,              1, RW, NV),
+       _REG(CX2072X_PORTC_PIN_CTRL,                 1, RW, NV),
+       _REG(CX2072X_PORTC_GAIN_RIGHT,               1, RW, NV),
+       _REG(CX2072X_PORTC_GAIN_LEFT,                1, RW, NV),
+       _REG(CX2072X_PORTD_POWER_STATE,              1, RW, NV),
+       _REG(CX2072X_PORTD_PIN_CTRL,                 1, RW, NV),
+       _REG(CX2072X_PORTD_UNSOLICITED_RESPONSE,     1, RW, NV),
+       _REG(CX2072X_PORTD_PIN_SENSE,                4, RO, VO),
+       _REG(CX2072X_PORTD_GAIN_RIGHT,               1, RW, NV),
+       _REG(CX2072X_PORTD_GAIN_LEFT,                1, RW, NV),
+       _REG(CX2072X_PORTE_CONNECTION_SELECT_CTRL,   1, RW, NV),
+       _REG(CX2072X_PORTE_POWER_STATE,              1, RW, NV),
+       _REG(CX2072X_PORTE_PIN_CTRL,                 1, RW, NV),
+       _REG(CX2072X_PORTE_UNSOLICITED_RESPONSE,     1, RW, NV),
+       _REG(CX2072X_PORTE_PIN_SENSE,                4, RO, VO),
+       _REG(CX2072X_PORTE_EAPD_BTL,                 1, RW, NV),
+       _REG(CX2072X_PORTE_GAIN_RIGHT,               1, RW, NV),
+       _REG(CX2072X_PORTE_GAIN_LEFT,                1, RW, NV),
+       _REG(CX2072X_PORTF_POWER_STATE,              1, RW, NV),
+       _REG(CX2072X_PORTF_PIN_CTRL,                 1, RW, NV),
+       _REG(CX2072X_PORTF_UNSOLICITED_RESPONSE,     1, RW, NV),
+       _REG(CX2072X_PORTF_PIN_SENSE,                4, RO, VO),
+       _REG(CX2072X_PORTF_GAIN_RIGHT,               1, RW, NV),
+       _REG(CX2072X_PORTF_GAIN_LEFT,                1, RW, NV),
+       _REG(CX2072X_PORTG_POWER_STATE,              1, RW, NV),
+       _REG(CX2072X_PORTG_PIN_CTRL,                 1, RW, NV),
+       _REG(CX2072X_PORTG_CONNECTION_SELECT_CTRL,   1, RW, NV),
+       _REG(CX2072X_PORTG_EAPD_BTL,                 1, RW, NV),
+       _REG(CX2072X_PORTM_POWER_STATE,              1, RW, NV),
+       _REG(CX2072X_PORTM_PIN_CTRL,                 1, RW, NV),
+       _REG(CX2072X_PORTM_CONNECTION_SELECT_CTRL,   1, RW, NV),
+       _REG(CX2072X_PORTM_EAPD_BTL,                 1, RW, NV),
+       _REG(CX2072X_MIXER_POWER_STATE,              1, RW, NV),
+       _REG(CX2072X_MIXER_GAIN_RIGHT_0,             1, RW, NV),
+       _REG(CX2072X_MIXER_GAIN_LEFT_0,              1, WO, NV),
+       _REG(CX2072X_MIXER_GAIN_RIGHT_1,             1, RW, NV),
+       _REG(CX2072X_MIXER_GAIN_LEFT_1,              1, RW, NV),
+       _REG(CX2072X_EQ_ENABLE_BYPASS,               2, RW, NV),
+       _REG(CX2072X_EQ_B0_COEFF,                    2, WO, VO),
+       _REG(CX2072X_EQ_B1_COEFF,                    2, WO, VO),
+       _REG(CX2072X_EQ_B2_COEFF,                    2, WO, VO),
+       _REG(CX2072X_EQ_A1_COEFF,                    2, WO, VO),
+       _REG(CX2072X_EQ_A2_COEFF,                    2, WO, VO),
+       _REG(CX2072X_EQ_G_COEFF,                     1, WO, VO),
+       _REG(CX2072X_EQ_BAND,                        1, WO, VO),
+       _REG(CX2072X_SPKR_DRC_ENABLE_STEP,           1, RW, NV),
+       _REG(CX2072X_SPKR_DRC_CONTROL,               4, RW, NV),
+       _REG(CX2072X_SPKR_DRC_TEST,                  4, RW, NV),
+       _REG(CX2072X_DIGITAL_BIOS_TEST0,             4, RW, NV),
+       _REG(CX2072X_DIGITAL_BIOS_TEST2,             4, RW, NV),
+       _REG(CX2072X_I2SPCM_CONTROL1,                4, RW, NV),
+       _REG(CX2072X_I2SPCM_CONTROL2,                4, RW, NV),
+       _REG(CX2072X_I2SPCM_CONTROL3,                4, RW, NV),
+       _REG(CX2072X_I2SPCM_CONTROL4,                4, RW, NV),
+       _REG(CX2072X_I2SPCM_CONTROL5,                4, RW, NV),
+       _REG(CX2072X_I2SPCM_CONTROL6,                4, RW, NV),
+       _REG(CX2072X_UM_INTERRUPT_CRTL_E,            4, RW, NV),
+       _REG(CX2072X_CODEC_TEST20,                   2, RW, NV),
+       _REG(CX2072X_CODEC_TEST26,                   2, RW, NV),
+       _REG(CX2072X_ANALOG_TEST4,                   2, RW, NV),
+       _REG(CX2072X_ANALOG_TEST5,                   2, RW, NV),
+       _REG(CX2072X_ANALOG_TEST6,                   2, WO, NV),
+       _REG(CX2072X_ANALOG_TEST7,                   2, RW, NV),
+       _REG(CX2072X_ANALOG_TEST8,                   2, RW, NV),
+       _REG(CX2072X_ANALOG_TEST9,                   2, RW, NV),
+       _REG(CX2072X_ANALOG_TEST10,                  2, RW, NV),
+       _REG(CX2072X_ANALOG_TEST11,                  2, RW, NV),
+       _REG(CX2072X_ANALOG_TEST12,                  2, RW, NV),
+       _REG(CX2072X_ANALOG_TEST13,                  2, RW, NV),
+       _REG(CX2072X_DIGITAL_TEST0,                  2, RW, NV),
+       _REG(CX2072X_DIGITAL_TEST1,                  2, RW, NV),
+       _REG(CX2072X_DIGITAL_TEST11,                 2, RW, NV),
+       _REG(CX2072X_DIGITAL_TEST12,                 2, RW, NV),
+       _REG(CX2072X_DIGITAL_TEST15,                 2, RW, NV),
+       _REG(CX2072X_DIGITAL_TEST16,                 2, RW, NV),
+       _REG(CX2072X_DIGITAL_TEST17,                 2, RW, NV),
+       _REG(CX2072X_DIGITAL_TEST18,                 2, RW, NV),
+       _REG(CX2072X_DIGITAL_TEST19,                 2, RW, NV),
+       _REG(CX2072X_DIGITAL_TEST20,                 2, RW, NV),
+};
+#endif
+
+/* codec private data */
+struct cx2072x_priv {
+       struct regmap *regmap;
+       unsigned int mclk;
+       struct device *dev;
+       struct snd_soc_codec *codec;
+       struct snd_soc_dai_driver *dai_drv;
+       int is_biason;
+       struct snd_soc_jack *jack;
+       bool jack_detecting;
+       bool jack_mic;
+       int jack_mode;
+       int jack_flips;
+       unsigned int jack_state;
+       int audsmt_enable;
+       /* lock for probe */
+       struct mutex lock;
+       unsigned int bclk_ratio;
+
+#ifdef ENABLE_MIC_POP_WA
+       struct delayed_work mic_pop_workq;
+#endif
+       bool plbk_dsp_en;
+       bool plbk_dsp_changed;
+       bool plbk_dsp_init;
+       bool pll_changed;
+       bool i2spcm_changed;
+       int sample_size; /* used for non-PCM mode */
+       int frame_size; /* used for non-PCM mode */
+       int sample_rate;
+       unsigned int dai_fmt;
+       int tdm_rx_mask;
+       int tdm_tx_mask;
+       int tdm_slot_width;
+       int tdm_slots;
+       u32 rev_id;
+       int spk_ctl_gpio;
+       int hp_det_gpio;
+       int spk_active_level;
+       struct clk *mclk_clock;
+};
+
+/*
+ * DAC/ADC Volume
+ *
+ * max : 74 : 0 dB
+ *       ( in 1 dB  step )
+ * min : 0 : -74 dB
+ */
+static const DECLARE_TLV_DB_SCALE(adc_tlv, -7400, 100, 0);
+static const DECLARE_TLV_DB_SCALE(dac_tlv, -7400, 100, 0);
+static const DECLARE_TLV_DB_SCALE(boost_tlv, 0, 1200, 0);
+
+#define get_cx2072x_priv(_codec_) \
+       ((struct cx2072x_priv *)snd_soc_codec_get_drvdata(_codec_))
+
+/* Lookup table for PRE_DIV */
+static struct {
+       unsigned int mclk;
+       unsigned int div;
+} MCLK_PRE_DIV[] = {
+       { 6144000, 1 },
+       { 12288000, 2 },
+       { 19200000, 3 },
+       { 26000000, 4 },
+       { 28224000, 5 },
+       { 36864000, 6 },
+       { 36864000, 7 },/* Don't use div 7 */
+       { 48000000, 8 },
+       { 49152000, 8 },
+};
+
+/*
+ * cx2072x register cache.
+ */
+static const struct reg_default cx2072x_reg_defaults[] = {
+       { 0x0414, 0x00000003 }, /* 2072X_AFG_POWER_STATE */
+       { 0x0420, 0x00000000 }, /* 2072X_UM_RESPONSE */
+       { 0x0454, 0x00000000 }, /* 2072X_GPIO_DATA */
+       { 0x0458, 0x00000000 }, /* 2072X_GPIO_ENABLE */
+       { 0x045c, 0x00000000 }, /* 2072X_GPIO_DIRECTION */
+       { 0x0460, 0x00000000 }, /* 2072X_GPIO_WAKE */
+       { 0x0464, 0x00000000 }, /* 2072X_GPIO_UM_ENABLE */
+       { 0x0468, 0x00000000 }, /* 2072X_GPIO_STICKY_MASK */
+       { 0x43c8, 0x00000031 }, /* 2072X_DAC1_CONVERTER_FORMAT */
+       { 0x41c0, 0x0000004a }, /* 2072X_DAC1_AMP_GAIN_RIGHT */
+       { 0x41e0, 0x0000004a }, /* 2072X_DAC1_AMP_GAIN_LEFT */
+       { 0x4014, 0x00000433 }, /* 2072X_DAC1_POWER_STATE */
+       { 0x4018, 0x00000000 }, /* 2072X_DAC1_CONVERTER_STREAM_CHANNEL */
+       { 0x4030, 0x00000000 }, /* 2072X_DAC1_EAPD_ENABLE */
+       { 0x47c8, 0x00000031 }, /* 2072X_DAC2_CONVERTER_FORMAT */
+       { 0x45c0, 0x0000004a }, /* 2072X_DAC2_AMP_GAIN_RIGHT */
+       { 0x45e0, 0x0000004a }, /* 2072X_DAC2_AMP_GAIN_LEFT */
+       { 0x4414, 0x00000433 }, /* 2072X_DAC2_POWER_STATE */
+       { 0x4418, 0x00000000 }, /* 2072X_DAC2_CONVERTER_STREAM_CHANNEL */
+       { 0x4fc8, 0x00000031 }, /* 2072X_ADC1_CONVERTER_FORMAT */
+       { 0x4d80, 0x0000004a }, /* 2072X_ADC1_AMP_GAIN_RIGHT_0 */
+       { 0x4da0, 0x0000004a }, /* 2072X_ADC1_AMP_GAIN_LEFT_0  */
+       { 0x4d84, 0x0000004a }, /* 2072X_ADC1_AMP_GAIN_RIGHT_1 */
+       { 0x4da4, 0x0000004a }, /* 2072X_ADC1_AMP_GAIN_LEFT_1 */
+       { 0x4d88, 0x0000004a }, /* 2072X_ADC1_AMP_GAIN_RIGHT_2  */
+       { 0x4da8, 0x0000004a }, /* 2072X_ADC1_AMP_GAIN_LEFT_2  */
+       { 0x4d8c, 0x0000004a }, /* 2072X_ADC1_AMP_GAIN_RIGHT_3  */
+       { 0x4dac, 0x0000004a }, /* 2072X_ADC1_AMP_GAIN_LEFT_3  */
+       { 0x4d90, 0x0000004a }, /* 2072X_ADC1_AMP_GAIN_RIGHT_4  */
+       { 0x4db0, 0x0000004a }, /* 2072X_ADC1_AMP_GAIN_LEFT_4  */
+       { 0x4d94, 0x0000004a }, /* 2072X_ADC1_AMP_GAIN_RIGHT_5  */
+       { 0x4db4, 0x0000004a }, /* 2072X_ADC1_AMP_GAIN_LEFT_5 */
+       { 0x4d98, 0x0000004a }, /* 2072X_ADC1_AMP_GAIN_RIGHT_6 */
+       { 0x4db8, 0x0000004a }, /* 2072X_ADC1_AMP_GAIN_LEFT_6 */
+       { 0x4c04, 0x00000000 }, /* 2072X_ADC1_CONNECTION_SELECT_CONTROL */
+       { 0x4c14, 0x00000433 }, /* 2072X_ADC1_POWER_STATE */
+       { 0x4c18, 0x00000000 }, /* 2072X_ADC1_CONVERTER_STREAM_CHANNEL */
+       { 0x53c8, 0x00000031 }, /* 2072X_ADC2_CONVERTER_FORMAT */
+       { 0x5180, 0x0000004a }, /* 2072X_ADC2_AMP_GAIN_RIGHT_0 */
+       { 0x51a0, 0x0000004a }, /* 2072X_ADC2_AMP_GAIN_LEFT_0 */
+       { 0x5184, 0x0000004a }, /* 2072X_ADC2_AMP_GAIN_RIGHT_1 */
+       { 0x51a4, 0x0000004a }, /* 2072X_ADC2_AMP_GAIN_LEFT_1 */
+       { 0x5188, 0x0000004a }, /* 2072X_ADC2_AMP_GAIN_RIGHT_2 */
+       { 0x51a8, 0x0000004a }, /* 2072X_ADC2_AMP_GAIN_LEFT_2 */
+       { 0x5004, 0x00000000 }, /* 2072X_ADC2_CONNECTION_SELECT_CONTROL */
+       { 0x5014, 0x00000433 }, /* 2072X_ADC2_POWER_STATE */
+       { 0x5018, 0x00000000 }, /* 2072X_ADC2_CONVERTER_STREAM_CHANNEL */
+       { 0x5804, 0x00000000 }, /* 2072X_PORTA_CONNECTION_SELECT_CTRL */
+       { 0x5814, 0x00000433 }, /* 2072X_PORTA_POWER_STATE */
+       { 0x581c, 0x000000c0 }, /* 2072X_PORTA_PIN_CTRL */
+       { 0x5820, 0x00000000 }, /* 2072X_PORTA_UNSOLICITED_RESPONSE */
+       { 0x5824, 0x00000000 }, /* 2072X_PORTA_PIN_SENSE */
+       { 0x5830, 0x00000002 }, /* 2072X_PORTA_EAPD_BTL */
+       { 0x6014, 0x00000433 }, /* 2072X_PORTB_POWER_STATE */
+       { 0x601c, 0x00000000 }, /* 2072X_PORTB_PIN_CTRL */
+       { 0x6020, 0x00000000 }, /* 2072X_PORTB_UNSOLICITED_RESPONSE */
+       { 0x6024, 0x00000000 }, /* 2072X_PORTB_PIN_SENSE */
+       { 0x6030, 0x00000002 }, /* 2072X_PORTB_EAPD_BTL */
+       { 0x6180, 0x00000000 }, /* 2072X_PORTB_GAIN_RIGHT */
+       { 0x61a0, 0x00000000 }, /* 2072X_PORTB_GAIN_LEFT */
+       { 0x6814, 0x00000433 }, /* 2072X_PORTC_POWER_STATE */
+       { 0x681c, 0x00000000 }, /* 2072X_PORTC_PIN_CTRL */
+       { 0x6980, 0x00000000 }, /* 2072X_PORTC_GAIN_RIGHT */
+       { 0x69a0, 0x00000000 }, /* 2072X_PORTC_GAIN_LEFT */
+       { 0x6414, 0x00000433 }, /* 2072X_PORTD_POWER_STATE */
+       { 0x641c, 0x00000020 }, /* 2072X_PORTD_PIN_CTRL */
+       { 0x6420, 0x00000000 }, /* 2072X_PORTD_UNSOLICITED_RESPONSE */
+       { 0x6424, 0x00000000 }, /* 2072X_PORTD_PIN_SENSE */
+       { 0x6580, 0x00000000 }, /* 2072X_PORTD_GAIN_RIGHT */
+       { 0x65a0, 0x00000000 }, /* 2072X_PORTD_GAIN_LEFT */
+       { 0x7404, 0x00000000 }, /* 2072X_PORTE_CONNECTION_SELECT_CTRL */
+       { 0x7414, 0x00000433 }, /* 2072X_PORTE_POWER_STATE */
+       { 0x741c, 0x00000040 }, /* 2072X_PORTE_PIN_CTRL */
+       { 0x7420, 0x00000000 }, /* 2072X_PORTE_UNSOLICITED_RESPONSE */
+       { 0x7424, 0x00000000 }, /* 2072X_PORTE_PIN_SENSE */
+       { 0x7430, 0x00000002 }, /* 2072X_PORTE_EAPD_BTL */
+       { 0x7580, 0x00000000 }, /* 2072X_PORTE_GAIN_RIGHT */
+       { 0x75a0, 0x00000000 }, /* 2072X_PORTE_GAIN_LEFT */
+       { 0x7814, 0x00000433 }, /* 2072X_PORTF_POWER_STATE */
+       { 0x781c, 0x00000000 }, /* 2072X_PORTF_PIN_CTRL */
+       { 0x7820, 0x00000000 }, /* 2072X_PORTF_UNSOLICITED_RESPONSE */
+       { 0x7824, 0x00000000 }, /* 2072X_PORTF_PIN_SENSE */
+       { 0x7980, 0x00000000 }, /* 2072X_PORTF_GAIN_RIGHT */
+       { 0x79a0, 0x00000000 }, /* 2072X_PORTF_GAIN_LEFT */
+       { 0x5c14, 0x00000433 }, /* 2072X_PORTG_POWER_STATE */
+       { 0x5c1c, 0x00000040 }, /* 2072X_PORTG_PIN_CTRL */
+       { 0x5c04, 0x00000000 }, /* 2072X_PORTG_CONNECTION_SELECT_CTRL */
+       { 0x5c30, 0x00000002 }, /* 2072X_PORTG_EAPD_BTL */
+       { 0x8814, 0x00000433 }, /* 2072X_PORTM_POWER_STATE */
+       { 0x881c, 0x00000000 }, /* 2072X_PORTM_PIN_CTRL */
+       { 0x8804, 0x00000000 }, /* 2072X_PORTM_CONNECTION_SELECT_CTRL */
+       { 0x8830, 0x00000002 }, /* 2072X_PORTM_EAPD_BTL */
+       { 0x5414, 0x00000433 }, /* 2072X_MIXER_POWER_STATE */
+       { 0x5580, 0x0000004a }, /* 2072X_MIXER_GAIN_RIGHT_0 */
+       { 0x55a0, 0x0000004a }, /* 2072X_MIXER_GAIN_LEFT_0 */
+       { 0x5584, 0x0000004a }, /* 2072X_MIXER_GAIN_RIGHT_1 */
+       { 0x55a4, 0x0000004a }, /* 2072X_MIXER_GAIN_LEFT_1 */
+       { 0x6d00, 0x0000720c }, /* 2072X_EQ_ENABLE_BYPASS */
+       { 0x6d10, 0x040065a4 }, /* 2072X_SPKR_DRC_ENABLE_STEP */
+       { 0x6d14, 0x007b0024 }, /* 2072X_SPKR_DRC_CONTROL */
+       { 0X6D18, 0x00000000 }, /* 2072X_SPKR_DRC_TEST */
+       { 0x6d80, 0x001f008a }, /* 2072X_DIGITAL_BIOS_TEST0 */
+       { 0x6d84, 0x00990026 }, /* 2072X_DIGITAL_BIOS_TEST2 */
+       { 0x6e00, 0x00010001 }, /* 2072X_I2SPCM_CONTROL1 */
+       { 0x6e04, 0x00000000 }, /* 2072X_I2SPCM_CONTROL2 */
+       { 0x6e08, 0x00000000 }, /* 2072X_I2SPCM_CONTROL3 */
+       { 0x6e0c, 0x00000000 }, /* 2072X_I2SPCM_CONTROL4 */
+       { 0x6e10, 0x00000000 }, /* 2072X_I2SPCM_CONTROL5 */
+       { 0x6e18, 0x00000000 }, /* 2072X_I2SPCM_CONTROL6 */
+       { 0x6e14, 0x00000000 }, /* 2072X_UM_INTERRUPT_CRTL_E */
+       { 0x7310, 0x00000600 }, /* 2072X_CODEC_TEST20 */
+       { 0x7328, 0x00000208 }, /* 2072X_CODEC_TEST26 */
+       { 0x7190, 0x00000000 }, /* 2072X_ANALOG_TEST4 */
+       { 0x7194, 0x00000000 }, /* 2072X_ANALOG_TEST5 */
+       { 0x7198, 0x0000059a }, /* 2072X_ANALOG_TEST6 */
+       { 0x719c, 0x000000a7 }, /* 2072X_ANALOG_TEST7 */
+       { 0x71a0, 0x00000017 }, /* 2072X_ANALOG_TEST8 */
+       { 0x71a4, 0x00000000 }, /* 2072X_ANALOG_TEST9 */
+       { 0x71a8, 0x00000285 }, /* 2072X_ANALOG_TEST10 */
+       { 0x71ac, 0x00000000 }, /* 2072X_ANALOG_TEST11 */
+       { 0x71b0, 0x00000000 }, /* 2072X_ANALOG_TEST12 */
+       { 0x71b4, 0x00000000 }, /* 2072X_ANALOG_TEST13 */
+       { 0x7204, 0x00000242 }, /* 2072X_DIGITAL_TEST1 */
+       { 0x7224, 0x00000000 }, /* 2072X_DIGITAL_TEST11 */
+       { 0x7230, 0x00000084 }, /* 2072X_DIGITAL_TEST12 */
+       { 0x723c, 0x00000077 }, /* 2072X_DIGITAL_TEST15 */
+       { 0x7080, 0x00000021 }, /* 2072X_DIGITAL_TEST16 */
+       { 0x7084, 0x00000018 }, /* 2072X_DIGITAL_TEST17 */
+       { 0x7088, 0x00000024 }, /* 2072X_DIGITAL_TEST18 */
+       { 0x708c, 0x00000001 }, /* 2072X_DIGITAL_TEST19 */
+       { 0x7090, 0x00000002 }, /* 2072X_DIGITAL_TEST20 */
+};
+
+/*
+ * cx2072x patch.
+ */
+#if (KERNEL_VERSION(4, 0, 0) <= LINUX_VERSION_CODE)
+static const struct reg_sequence cx2072x_patch[] = {
+#else
+static const struct reg_default cx2072x_patch[] = {
+#endif
+       { 0x71A4, 0x080 }, /* DC offset Calibration        */
+       { 0x71a8, 0x287 }, /* Set max spk power to 1.5 W   */
+       { 0x7328, 0xa8c }, /* Set average spk power to 1.5W*/
+       { 0x7310, 0xf01 }, /*                              */
+       { 0x7328, 0xa8f }, /*                              */
+       { 0x7124, 0x001 }, /* Enable 30 Hz High pass filter*/
+       { 0x718c, 0x300 }, /* Disable PCBEEP pad           */
+       { 0x731c, 0x100 }, /* Disable SnM mode             */
+       { 0x641c, 0x020 }, /* Enable PortD input           */
+       { 0x0458, 0x040 }, /* Enable GPIO7 pin for button  */
+       { 0x0464, 0x040 }, /* Enable UM for GPIO7          */
+       { 0x0420, 0x080 }, /* Enable button response       */
+       { 0x7230, 0x0c4 }, /* Enable headset button        */
+       { 0x7200, 0x415 }, /* Power down class-d during idle*/
+};
+
+/* return register size */
+static unsigned int cx2072x_register_size(struct device *dev,
+                                         unsigned int reg)
+{
+       switch (reg) {
+       case CX2072X_VENDOR_ID:
+       case CX2072X_REVISION_ID:
+       case CX2072X_PORTA_PIN_SENSE:
+       case CX2072X_PORTB_PIN_SENSE:
+       case CX2072X_PORTD_PIN_SENSE:
+       case CX2072X_PORTE_PIN_SENSE:
+       case CX2072X_PORTF_PIN_SENSE:
+       case CX2072X_I2SPCM_CONTROL1:
+       case CX2072X_I2SPCM_CONTROL2:
+       case CX2072X_I2SPCM_CONTROL3:
+       case CX2072X_I2SPCM_CONTROL4:
+       case CX2072X_I2SPCM_CONTROL5:
+       case CX2072X_I2SPCM_CONTROL6:
+       case CX2072X_UM_INTERRUPT_CRTL_E:
+       case CX2072X_EQ_G_COEFF:
+       /* case CX2072X_SPKR_DRC_ENABLE_STEP: */
+       case CX2072X_SPKR_DRC_CONTROL:
+       case CX2072X_SPKR_DRC_TEST:
+       case CX2072X_DIGITAL_BIOS_TEST0:
+       case CX2072X_DIGITAL_BIOS_TEST2:
+               return 4;
+       case CX2072X_EQ_ENABLE_BYPASS:
+       case CX2072X_EQ_B0_COEFF:
+       case CX2072X_EQ_B1_COEFF:
+       case CX2072X_EQ_B2_COEFF:
+       case CX2072X_EQ_A1_COEFF:
+       case CX2072X_EQ_A2_COEFF:
+       case CX2072X_DAC1_CONVERTER_FORMAT:
+       case CX2072X_DAC2_CONVERTER_FORMAT:
+       case CX2072X_ADC1_CONVERTER_FORMAT:
+       case CX2072X_ADC2_CONVERTER_FORMAT:
+       case CX2072X_CODEC_TEST20:
+       case CX2072X_CODEC_TEST26:
+       case CX2072X_ANALOG_TEST3:
+       case CX2072X_ANALOG_TEST4:
+       case CX2072X_ANALOG_TEST5:
+       case CX2072X_ANALOG_TEST6:
+       case CX2072X_ANALOG_TEST7:
+       case CX2072X_ANALOG_TEST8:
+       case CX2072X_ANALOG_TEST9:
+       case CX2072X_ANALOG_TEST10:
+       case CX2072X_ANALOG_TEST11:
+       case CX2072X_ANALOG_TEST12:
+       case CX2072X_ANALOG_TEST13:
+       case CX2072X_DIGITAL_TEST0:
+       case CX2072X_DIGITAL_TEST1:
+       case CX2072X_DIGITAL_TEST11:
+       case CX2072X_DIGITAL_TEST12:
+       case CX2072X_DIGITAL_TEST15:
+       case CX2072X_DIGITAL_TEST16:
+       case CX2072X_DIGITAL_TEST17:
+       case CX2072X_DIGITAL_TEST18:
+       case CX2072X_DIGITAL_TEST19:
+       case CX2072X_DIGITAL_TEST20:
+               return 2;
+       default:
+               return 1;
+       }
+}
+
+#ifdef CXDBG_REG_DUMP
+static const char *cx2072x_get_reg_name(struct device *dev, unsigned int reg)
+{
+       int i;
+
+       for (i = 0; i < ARRAY_SIZE(cx2072x_regs); i++)
+               if (cx2072x_regs[i].addr == reg)
+                       return cx2072x_regs[i].name;
+
+       dev_err(dev, "Unknown reg %08x\n", reg);
+
+       return "Unknown reg";
+}
+#endif
+
+static int cx2072x_reg_write(void *context, unsigned int reg,
+                            unsigned int value)
+{
+       struct i2c_client *client = context;
+       unsigned int i;
+       unsigned int size;
+       u8 buf[6];
+       int ret;
+       struct device *dev = &client->dev;
+
+       size = cx2072x_register_size(dev, reg);
+       if (size == 0)
+               return -EINVAL;
+#ifdef CXDBG_REG_DUMP
+       dev_dbg(dev, "I2C write address %40s,%d <= %08x\n",
+               cx2072x_get_reg_name(dev, reg), size, value);
+#endif
+
+       if (reg == CX2072X_UM_INTERRUPT_CRTL_E) {
+               /* workaround to update the MSB byte only */
+               reg += 3;
+               size = 1;
+               value >>= 24;
+       }
+
+       buf[0] = reg >> 8;
+       buf[1] = reg & 0xff;
+
+       for (i = 2; i < (size + 2); ++i) {
+               buf[i] = value;
+               value >>= 8;
+       }
+
+       ret = i2c_master_send(client, buf, size + 2);
+       if (ret == size + 2) {
+               ret =  0;
+       } else if (ret < 0) {
+               dev_err(dev,
+                       "I2C write address failed\n");
+       } else {
+               dev_err(dev,
+                       "I2C write failed\n");
+               ret =  -EIO;
+       }
+       return ret;
+}
+
+static int cx2072x_reg_bulk_write(struct snd_soc_codec *codec,
+                                 unsigned int reg, const void *val,
+                                 size_t val_count)
+{
+       /* fix me */
+       struct i2c_client *client = to_i2c_client(codec->dev);
+       u8 buf[2 + MAC_EQ_COEFF];
+       int ret;
+       struct device *dev = &client->dev;
+
+#ifdef CXDBG_REG_DUMP
+       dev_dbg(dev, "I2C bulk write address %40s,%ld\n",
+               cx2072x_get_reg_name(dev, reg), val_count);
+#endif
+
+       if (val_count > MAC_EQ_COEFF) {
+               dev_err(dev,
+                       "cx2072x_reg_bulk_write failed, writing count = %ld\n",
+                       val_count);
+               return -EINVAL;
+       }
+
+       buf[0] = reg >> 8;
+       buf[1] = reg & 0xff;
+
+       memcpy(&buf[2], val, val_count);
+
+       ret = i2c_master_send(client, buf, val_count + 2);
+       if (ret == val_count + 2) {
+               return 0;
+       } else if (ret < 0) {
+               dev_err(dev,
+                       "I2C bulk write address failed\n");
+       } else {
+               dev_err(dev,
+                       "I2C bulk write address failed\n");
+               ret = -EIO;
+       }
+       return ret;
+}
+
+/* get suggested pre_div valuce from mclk frequency */
+static unsigned int get_div_from_mclk(unsigned int mclk)
+{
+       unsigned int div = 8;
+       int i = 0;
+
+       for (i = 0; i < ARRAY_SIZE(MCLK_PRE_DIV); i++) {
+               if (mclk <= MCLK_PRE_DIV[i].mclk) {
+                       div = MCLK_PRE_DIV[i].div;
+                       break;
+               }
+       }
+       return div;
+}
+
+static int cx2072x_reg_read(void *context, unsigned int reg,
+                           unsigned int *value)
+{
+       int ret;
+       unsigned int size;
+       u8 send_buf[2];
+       unsigned int recv_buf = 0;
+       struct i2c_client *client = context;
+       struct i2c_msg msgs[2];
+       struct device *dev = &client->dev;
+
+       size = cx2072x_register_size(dev, reg);
+       if (size == 0)
+               return -EINVAL;
+
+       send_buf[0] = reg >> 8;
+       send_buf[1] = reg & 0xff;
+
+       msgs[0].addr = client->addr;
+       msgs[0].len = sizeof(send_buf);
+       msgs[0].buf = send_buf;
+       msgs[0].flags = 0;
+
+       msgs[1].addr = client->addr;
+       msgs[1].len = size;
+       msgs[1].buf = (uint8_t *)&recv_buf;
+       msgs[1].flags = I2C_M_RD;
+
+       ret = i2c_transfer(client->adapter, msgs, ARRAY_SIZE(msgs));
+       if (ret < 0) {
+               dev_err(dev,
+                       "Failed to register codec: %d\n", ret);
+               return ret;
+       } else if (ret != ARRAY_SIZE(msgs)) {
+               dev_err(dev,
+                       "Failed to register codec: %d\n", ret);
+               return -EIO;
+       }
+
+       *value = recv_buf;
+
+#ifdef CXDBG_REG_DUMP
+       dev_dbg(dev,
+               "I2C read address %40s,%d => %08x\n",
+               cx2072x_get_reg_name(dev, reg), size, *value);
+#endif
+       return 0;
+}
+
+static int cx2072x_config_headset_det(struct cx2072x_priv *cx2072x)
+{
+       const int interrupt_gpio_pin = 1;
+
+       dev_dbg(cx2072x->dev,
+               "Configure interrupt pin: %d\n", interrupt_gpio_pin);
+       /* No-sticky input type */
+       regmap_write(cx2072x->regmap, CX2072X_GPIO_STICKY_MASK, 0x1f);
+       /* Use GPOI0 as interrupt output pin */
+       regmap_write(cx2072x->regmap, CX2072X_UM_INTERRUPT_CRTL_E, 0x12 << 24);
+
+       /* Enables unsolitited message on PortA */
+       regmap_write(cx2072x->regmap, CX2072X_PORTA_UNSOLICITED_RESPONSE, 0x80);
+
+       /* support both nokia and apple headset set. Monitor time = 275 ms */
+       regmap_write(cx2072x->regmap, CX2072X_DIGITAL_TEST15, 0x73);
+
+       /* Disable TIP detection*/
+       regmap_write(cx2072x->regmap, CX2072X_ANALOG_TEST12, 0x300);
+
+       /* Switch MusicD3Live pin to GPIO */
+       regmap_write(cx2072x->regmap, CX2072X_DIGITAL_TEST1, 0);
+
+       /*
+        * invert JSENSE if necessary
+        * regmap_update_bits(cx2072x->regmap, CX2072X_DIGITAL_TEST12,
+        *                    0x200, 0x200);
+        */
+
+       return 0;
+}
+
+static int cx2072x_config_pll(struct cx2072x_priv *cx2072x)
+{
+       struct device *dev = cx2072x->dev;
+       unsigned int pre_div;
+       unsigned int pre_div_val;
+       unsigned int pll_input;
+       unsigned int pll_output;
+       unsigned int int_div;
+       unsigned int frac_div;
+       unsigned long int frac_num = 0;
+       unsigned int sample_rate = cx2072x->sample_rate;
+       int pt_sample_per_sync = 2;
+       int pt_clock_per_sample = 96;
+
+       switch (sample_rate) {
+       case 48000:
+       case 32000:
+       case 24000:
+       case 16000:
+               break;
+       case 96000:
+               pt_sample_per_sync = 1;
+               pt_clock_per_sample = 48;
+               break;
+       case 192000:
+               pt_sample_per_sync = 0;
+               pt_clock_per_sample = 24;
+               break;
+       default:
+               dev_err(dev, "Unsupported sample rate %d\n", sample_rate);
+               return -EINVAL;
+       }
+
+       /* Configure PLL settings */
+       pre_div = get_div_from_mclk(cx2072x->mclk);
+       pll_input = cx2072x->mclk / pre_div;
+       pll_output = sample_rate * 3072;
+       int_div = pll_output / pll_input;
+       frac_div = pll_output - (int_div * pll_input);
+
+       if (frac_div) {
+               frac_div *= 1000;
+               frac_div /= pll_input;
+               frac_num = ((4000 + frac_div) * ((1 << 20) - 4));
+               do_div(frac_num, 7);
+               frac_num = (frac_num + 499) / 1000;
+       }
+       pre_div_val = (pre_div - 1) * 2;
+
+       regmap_write(cx2072x->regmap, CX2072X_ANALOG_TEST4, 0X40 |
+                    (pre_div_val << 8));
+       if (frac_div == 0) {
+               /* Int mode */
+               regmap_write(cx2072x->regmap, CX2072X_ANALOG_TEST7, 0x100);
+       } else {
+               /* frac mode */
+               regmap_write(cx2072x->regmap, CX2072X_ANALOG_TEST6,
+                            frac_num & 0xfff);
+               regmap_write(cx2072x->regmap, CX2072X_ANALOG_TEST7,
+                            (unsigned char)(frac_num >> 12));
+       }
+       int_div--;
+       regmap_write(cx2072x->regmap, CX2072X_ANALOG_TEST8,
+                    (unsigned char)int_div & 0xffff);
+
+       /* configure PLL tracking */
+       if (frac_div == 0) {
+               /* disable PLL tracking */
+               regmap_write(cx2072x->regmap, CX2072X_DIGITAL_TEST16, 0x00);
+       } else {
+               /* configure and enable PLL tracking */
+               regmap_write(cx2072x->regmap, CX2072X_DIGITAL_TEST16,
+                            (pt_sample_per_sync << 4) & 0xf0);
+               regmap_write(cx2072x->regmap, CX2072X_DIGITAL_TEST17,
+                            pt_clock_per_sample);
+               regmap_write(cx2072x->regmap, CX2072X_DIGITAL_TEST18,
+                            pt_clock_per_sample * 3 / 2);
+               regmap_write(cx2072x->regmap, CX2072X_DIGITAL_TEST19, 0x01);
+               regmap_write(cx2072x->regmap, CX2072X_DIGITAL_TEST20, 0x02);
+               regmap_update_bits(cx2072x->regmap, CX2072X_DIGITAL_TEST16,
+                                  0X01, 0X01);
+       }
+       return 0;
+}
+
+static int cx2072x_config_i2spcm(struct cx2072x_priv *cx2072x)
+{
+       struct device *dev = cx2072x->dev;
+       unsigned int bclk_rate = 0;
+       int is_i2s = 0;
+       int has_one_bit_delay = 0;
+       int is_right_j = 0;
+       int is_frame_inv = 0;
+       int is_bclk_inv = 0;
+       int pulse_len = 1;
+       int frame_len = cx2072x->frame_size;
+       int sample_size = cx2072x->sample_size;
+       int i2s_right_slot;
+       int i2s_right_pause_interval = 0;
+       int i2s_right_pause_pos;
+       int is_big_endian = 1;
+       const int slots_per_channel = cx2072x->tdm_slot_width / BITS_PER_SLOT;
+       const unsigned int fmt = cx2072x->dai_fmt;
+       unsigned long int mod, div;
+       union REG_I2SPCM_CTRL_REG1 reg1;
+       union REG_I2SPCM_CTRL_REG2 reg2;
+       union REG_I2SPCM_CTRL_REG3 reg3;
+       union REG_I2SPCM_CTRL_REG4 reg4;
+       union REG_I2SPCM_CTRL_REG5 reg5;
+       union REG_I2SPCM_CTRL_REG6 reg6;
+       union REG_DIGITAL_BIOS_TEST2 regDBT2;
+
+       if (frame_len <= 0) {
+               dev_err(dev, "Incorrect frame len %d\n", frame_len);
+               return -EINVAL;
+       }
+
+       if (sample_size <= 0) {
+               dev_err(dev, "Incorrect sample size %d\n", sample_size);
+               return -EINVAL;
+       }
+
+       /* fix me */
+       regDBT2.ulval = 0xac;
+
+       /* set master/slave */
+       switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
+       case SND_SOC_DAIFMT_CBM_CFM:
+               reg2.r.tx_master = 1;
+               reg3.r.rx_master = 1;
+               break;
+       case SND_SOC_DAIFMT_CBS_CFS:
+               reg2.r.tx_master = 0;
+               reg3.r.rx_master = 0;
+               break;
+       default:
+               dev_err(dev, "Unsupported DAI master mode\n");
+               return -EINVAL;
+       }
+
+       /* set format */
+       switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
+       case SND_SOC_DAIFMT_I2S:
+               is_i2s = 1;
+               has_one_bit_delay = 1;
+               pulse_len = frame_len / 2;
+               break;
+       case SND_SOC_DAIFMT_RIGHT_J:
+               is_i2s = 1;
+               is_right_j = 1;
+               pulse_len = frame_len / 2;
+               break;
+       case SND_SOC_DAIFMT_LEFT_J:
+               is_i2s = 1;
+               pulse_len = frame_len / 2;
+               break;
+       case SND_SOC_DAIFMT_DSP_A:
+               has_one_bit_delay = 1;
+               break;
+       case SND_SOC_DAIFMT_DSP_B:
+               break;
+       default:
+               dev_err(dev, "Unsupported DAI format\n");
+               return -EINVAL;
+       }
+
+       /* clock inversion */
+       switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
+       case SND_SOC_DAIFMT_NB_NF:
+               is_frame_inv = is_i2s ? 1 : 0;
+               is_bclk_inv = is_i2s ? 1 : 0;
+               break;
+       case SND_SOC_DAIFMT_IB_IF:
+               is_frame_inv = is_i2s ? 0 : 1;
+               is_bclk_inv = is_i2s ? 0 : 1;
+               break;
+       case SND_SOC_DAIFMT_IB_NF:
+               is_frame_inv = is_i2s ? 1 : 0;
+               is_bclk_inv = is_i2s ? 0 : 1;
+               break;
+       case SND_SOC_DAIFMT_NB_IF:
+               is_frame_inv = is_i2s ? 0 : 1;
+               is_bclk_inv = is_i2s ? 1 : 0;
+               break;
+       default:
+               dev_err(dev, "Unsupported DAI clock inversion\n");
+               return -EINVAL;
+       }
+
+       cx2072x->dai_fmt = fmt;
+
+       reg1.r.rx_data_one_line = 1;
+       reg1.r.tx_data_one_line = 1;
+
+       if (is_i2s) {
+               i2s_right_slot = (frame_len / 2) / BITS_PER_SLOT;
+               i2s_right_pause_interval = (frame_len / 2) % BITS_PER_SLOT;
+               i2s_right_pause_pos = i2s_right_slot * BITS_PER_SLOT;
+       }
+
+       reg1.r.rx_ws_pol = is_frame_inv;
+       reg1.r.rx_ws_wid = pulse_len - 1;
+
+       reg1.r.rx_frm_len = frame_len / BITS_PER_SLOT - 1;
+       reg1.r.rx_sa_size = (sample_size / BITS_PER_SLOT) - 1;
+
+       reg1.r.tx_ws_pol = reg1.r.rx_ws_pol;
+       reg1.r.tx_ws_wid = pulse_len - 1;
+       reg1.r.tx_frm_len = reg1.r.rx_frm_len;
+       reg1.r.tx_sa_size = reg1.r.rx_sa_size;
+
+       reg2.r.tx_endian_sel = is_big_endian ? 0 : 1;
+       reg2.r.tx_dstart_dly = has_one_bit_delay;
+
+       reg3.r.rx_endian_sel = is_big_endian ? 0 : 1;
+       reg3.r.rx_dstart_dly = has_one_bit_delay;
+
+       if (is_i2s) {
+               reg2.r.tx_en_ch1 = 1;
+               reg2.r.tx_en_ch2 = 1;
+               reg2.r.tx_slot_1 = 0;
+               reg2.r.tx_slot_2 = i2s_right_slot;
+               reg3.r.rx_en_ch1 = 1;
+               reg3.r.rx_en_ch2 = 1;
+               reg3.r.rx_slot_1 = 0;
+               reg3.r.rx_slot_2 = i2s_right_slot;
+               reg6.r.rx_pause_start_pos = i2s_right_pause_pos;
+               reg6.r.rx_pause_cycles = i2s_right_pause_interval;
+               reg6.r.tx_pause_start_pos = i2s_right_pause_pos;
+               reg6.r.tx_pause_cycles = i2s_right_pause_interval;
+       } else {
+               reg2.r.tx_en_ch1 = cx2072x->tdm_tx_mask & 0x01 ? 1 : 0;
+               reg2.r.tx_en_ch2 = cx2072x->tdm_tx_mask & 0x02 ? 1 : 0;
+               reg2.r.tx_en_ch3 = cx2072x->tdm_tx_mask & 0x04 ? 1 : 0;
+               reg2.r.tx_en_ch4 = cx2072x->tdm_tx_mask & 0x08 ? 1 : 0;
+               reg2.r.tx_slot_1 = 0;
+               reg2.r.tx_slot_2 = slots_per_channel * 1;
+               reg2.r.tx_slot_3 = slots_per_channel * 2;
+               reg2.r.tx_slot_4 = slots_per_channel * 3;
+
+               reg3.r.rx_en_ch1 = cx2072x->tdm_rx_mask & 0x01 ? 1 : 0;
+               reg3.r.rx_en_ch2 = cx2072x->tdm_rx_mask & 0x02 ? 1 : 0;
+               reg3.r.rx_en_ch3 = cx2072x->tdm_rx_mask & 0x04 ? 1 : 0;
+               reg3.r.rx_en_ch4 = cx2072x->tdm_rx_mask & 0x08 ? 1 : 0;
+               reg3.r.rx_slot_1 = 0;
+               reg3.r.rx_slot_2 = slots_per_channel * 1;
+               reg3.r.rx_slot_3 = slots_per_channel * 2;
+               reg3.r.rx_slot_4 = slots_per_channel * 3;
+       }
+       regDBT2.r.i2s_bclk_invert = is_bclk_inv;
+
+       reg1.r.rx_data_one_line = 1;
+       reg1.r.tx_data_one_line = 1;
+
+#ifdef ENABLE_MIC_POP_WA
+       /* Mute I2S TX */
+       reg4.ulval |= 0x2;
+#endif
+       /* Configure the BCLK output */
+       bclk_rate = cx2072x->sample_rate * frame_len;
+       reg5.r.i2s_pcm_clk_div_chan_en = 0;
+       /* disable bclk output before setting new value */
+       regmap_write(cx2072x->regmap, CX2072X_I2SPCM_CONTROL5, 0);
+       if (reg2.r.tx_master == 1) {
+               /* Sets codec as Master mode */
+               div = PLL_OUT_HZ_48;
+               mod = do_div(div, bclk_rate);
+               if (mod) {
+                       dev_err(dev, "Unsupported BCLK %dHz\n", bclk_rate);
+                       return -EINVAL;
+               }
+               reg5.r.i2s_pcm_clk_div = div - 1;
+       }
+
+       regmap_write(cx2072x->regmap, CX2072X_I2SPCM_CONTROL1, reg1.ulval);
+       regmap_write(cx2072x->regmap, CX2072X_I2SPCM_CONTROL2, reg2.ulval);
+       regmap_write(cx2072x->regmap, CX2072X_I2SPCM_CONTROL3, reg3.ulval);
+       regmap_write(cx2072x->regmap, CX2072X_I2SPCM_CONTROL4, reg4.ulval);
+       regmap_write(cx2072x->regmap, CX2072X_I2SPCM_CONTROL6, reg6.ulval);
+       regmap_write(cx2072x->regmap, CX2072X_I2SPCM_CONTROL5, reg5.ulval);
+       /* enable bclk and EAPD input */
+       if (cx2072x->rev_id == CX2072X_REV_A2)
+               regmap_update_bits(cx2072x->regmap, CX2072X_DIGITAL_BIOS_TEST2,
+                                  0x84, 0xFF);
+       else
+               regmap_write(cx2072x->regmap, CX2072X_DIGITAL_BIOS_TEST2,
+                            regDBT2.ulval);
+
+       return 0;
+}
+
+static void cx2072x_dsp_init(struct snd_soc_codec *codec)
+{
+       struct cx2072x_priv *cx2072x = get_cx2072x_priv(codec);
+       int i, j, band;
+       unsigned char *pcoef = &cx2072x_eq_coeff_array[0][0];
+
+       regmap_write(cx2072x->regmap, CX2072X_EQ_ENABLE_BYPASS, 0x6e0f);
+
+       for (i = 0; i < MAX_EQ_BAND; i++) {
+               for (j = 0; j < 2; j++) {
+                       cx2072x_reg_bulk_write(codec, CX2072X_EQ_B0_COEFF,
+                                              pcoef + (MAC_EQ_COEFF * i),
+                                              MAC_EQ_COEFF);
+                       band = i + (j << 3) + (1 << 6);
+                       regmap_write(cx2072x->regmap, CX2072X_EQ_BAND, band);
+                       mdelay(5);
+               }
+       }
+
+       cx2072x_reg_bulk_write(codec, CX2072X_SPKR_DRC_ENABLE_STEP,
+                              cx2072x_drc_array, MAX_DRC_REGS);
+}
+
+static void cx2072x_update_dsp(struct snd_soc_codec *codec)
+{
+       unsigned int afg_reg;
+       struct cx2072x_priv *cx2072x = get_cx2072x_priv(codec);
+
+       regmap_read(cx2072x->regmap, CX2072X_AFG_POWER_STATE, &afg_reg);
+
+       if (!cx2072x->plbk_dsp_changed) {
+               /* nothing change */
+               return;
+       }
+
+       if ((afg_reg & 0xf) != 0) {
+               /* skip since device is on D3 mode */
+               return;
+       }
+
+       if (cx2072x->plbk_dsp_en && !cx2072x->plbk_dsp_init) {
+               cx2072x_dsp_init(codec);
+               cx2072x->plbk_dsp_init = true;
+       }
+
+       if (cx2072x->plbk_dsp_en) {
+               regmap_write(cx2072x->regmap, CX2072X_EQ_ENABLE_BYPASS,
+                            0x6203);
+               regmap_write(cx2072x->regmap, CX2072X_SPKR_DRC_ENABLE_STEP,
+                            0x65);
+       } else {
+               /* By pass DRC and EQ */
+               regmap_write(cx2072x->regmap, CX2072X_EQ_ENABLE_BYPASS,
+                            0x620c);
+               regmap_write(cx2072x->regmap, CX2072X_SPKR_DRC_ENABLE_STEP,
+                            0xa4);
+       }
+       cx2072x->plbk_dsp_changed = false;
+}
+
+static int afg_power_ev(struct snd_soc_dapm_widget *w,
+                       struct snd_kcontrol *kcontrol, int event)
+{
+#if (KERNEL_VERSION(4, 0, 0) <= LINUX_VERSION_CODE)
+       struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
+#else
+       struct snd_soc_codec *codec = w->codec;
+#endif
+       struct cx2072x_priv *cx2072x = get_cx2072x_priv(codec);
+
+       switch (event) {
+       case SND_SOC_DAPM_POST_PMU:
+               regmap_update_bits(cx2072x->regmap, CX2072X_DIGITAL_BIOS_TEST0,
+                                  0x00, 0x10);
+               break;
+
+       case SND_SOC_DAPM_PRE_PMD:
+               regmap_update_bits(cx2072x->regmap, CX2072X_DIGITAL_BIOS_TEST0,
+                                  0x10, 0x10);
+               break;
+       }
+       return 0;
+}
+
+#ifdef ENABLE_MIC_POP_WA
+/*
+ * This work will be called at ADC widget power on time.
+ * to reduce initial mic pop noise caused by hardware
+ */
+
+static void cx2072x_anit_mic_pop_work(struct work_struct *work)
+{
+       struct snd_soc_dapm_context *dapm =
+               container_of(work, struct snd_soc_dapm_context,
+                            delayed_work.work);
+#if (KERNEL_VERSION(4, 0, 0) <= LINUX_VERSION_CODE)
+       struct snd_soc_codec *codec = snd_soc_dapm_to_codec(dapm);
+#else
+       struct snd_soc_codec *codec = dapm->codec;
+#endif
+       struct cx2072x_priv *cx2072x = get_cx2072x_priv(codec);
+
+       dev_dbg(cx2072x->dev, "Unmute I2S TX\n");
+       /* Unmute I2S TX */
+
+       regmap_update_bits(cx2072x->regmap, CX2072X_I2SPCM_CONTROL4,
+                          0x2, 0x0);
+}
+#endif
+
+static int adc1_power_ev(struct snd_soc_dapm_widget *w,
+                        struct snd_kcontrol *kcontrol, int event)
+{
+#ifdef ENABLE_MIC_POP_WA
+#if (KERNEL_VERSION(4, 0, 0) <= LINUX_VERSION_CODE)
+       struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
+#else
+       struct snd_soc_codec *codec = w->codec;
+#endif
+       struct cx2072x_priv *cx2072x = get_cx2072x_priv(codec);
+
+       switch (event) {
+       case SND_SOC_DAPM_POST_PMU:
+               /*
+                * Umute I2S TX after 300 ms to get around the mic
+                * pop noise issue.
+                */
+               schedule_delayed_work(&codec->dapm.delayed_work,
+                                     msecs_to_jiffies(300));
+               break;
+
+       case SND_SOC_DAPM_POST_PMD:
+               /* Mute TX I2S */
+               regmap_update_bits(cx2072x->regmap, CX2072X_I2SPCM_CONTROL4,
+                                  0x2, 0x2);
+               break;
+       }
+#endif
+       return 0;
+}
+
+static int portg_power_ev(struct snd_soc_dapm_widget *w,
+                         struct snd_kcontrol *kcontrol, int event)
+{
+#if (KERNEL_VERSION(4, 0, 0) <= LINUX_VERSION_CODE)
+       struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
+#else
+       struct snd_soc_codec *codec = w->codec;
+#endif
+
+       switch (event) {
+       case SND_SOC_DAPM_POST_PMU:
+               cx2072x_update_dsp(codec);
+               break;
+       default:
+               break;
+       }
+       return 0;
+}
+
+static int cx2072x_plbk_dsp_info(struct snd_kcontrol *kcontrol,
+                                struct snd_ctl_elem_info *uinfo)
+{
+       uinfo->type = SNDRV_CTL_ELEM_TYPE_BOOLEAN;
+       uinfo->count = 1;
+       uinfo->value.integer.min = 0;
+       uinfo->value.integer.max = 1;
+       return 0;
+}
+
+static int cx2072x_plbk_dsp_get(struct snd_kcontrol *kcontrol,
+                               struct snd_ctl_elem_value *ucontrol)
+{
+#if (KERNEL_VERSION(4, 0, 0) <= LINUX_VERSION_CODE)
+       struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
+#else
+       struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
+#endif
+       struct cx2072x_priv *cx2072x = get_cx2072x_priv(codec);
+
+       ucontrol->value.integer.value[0] = cx2072x->plbk_dsp_en;
+
+       return 0;
+}
+
+static int cx2072x_plbk_dsp_put(struct snd_kcontrol *kcontrol,
+                               struct snd_ctl_elem_value *ucontrol)
+{
+#if (KERNEL_VERSION(4, 0, 0) <= LINUX_VERSION_CODE)
+       struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
+#else
+       struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
+#endif
+       struct cx2072x_priv *cx2072x = get_cx2072x_priv(codec);
+       const bool en_dsp = ucontrol->value.integer.value[0];
+
+       if (ucontrol->value.integer.value[0] > 1)
+               return -EINVAL;
+
+       if (cx2072x->plbk_dsp_en != en_dsp) {
+               cx2072x->plbk_dsp_en = en_dsp;
+               cx2072x->plbk_dsp_changed = true;
+               cx2072x_update_dsp(codec);
+       }
+       return 0;
+}
+
+#define CX2072X_PLBK_DSP_SWITCH(xname) {\
+       .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
+       .access = SNDRV_CTL_ELEM_ACCESS_READWRITE,\
+       .info = cx2072x_plbk_dsp_info, \
+       .get = cx2072x_plbk_dsp_get, .put = cx2072x_plbk_dsp_put}
+
+static const struct snd_kcontrol_new cx2072x_snd_controls[] = {
+       SOC_DOUBLE_R_TLV("PortD Boost", CX2072X_PORTD_GAIN_LEFT,
+                        CX2072X_PORTD_GAIN_RIGHT, 0, 3, 0, boost_tlv),
+       SOC_DOUBLE_R_TLV("PortC Boost", CX2072X_PORTC_GAIN_LEFT,
+                        CX2072X_PORTC_GAIN_RIGHT, 0, 3, 0, boost_tlv),
+       SOC_DOUBLE_R_TLV("PortB Boost", CX2072X_PORTB_GAIN_LEFT,
+                        CX2072X_PORTB_GAIN_RIGHT, 0, 3, 0, boost_tlv),
+
+       SOC_DOUBLE_R_TLV("PortD ADC1 Volume", CX2072X_ADC1_AMP_GAIN_LEFT_1,
+                        CX2072X_ADC1_AMP_GAIN_RIGHT_1, 0, 0x4a, 0, adc_tlv),
+       SOC_DOUBLE_R_TLV("PortC ADC1 Volume", CX2072X_ADC1_AMP_GAIN_LEFT_2,
+                        CX2072X_ADC1_AMP_GAIN_RIGHT_2, 0, 0x4a, 0, adc_tlv),
+       SOC_DOUBLE_R_TLV("PortB ADC1 Volume", CX2072X_ADC1_AMP_GAIN_LEFT_0,
+                        CX2072X_ADC1_AMP_GAIN_RIGHT_0, 0, 0x4a, 0, adc_tlv),
+
+       SOC_DOUBLE_R_TLV("DAC1 Volume", CX2072X_DAC1_AMP_GAIN_LEFT,
+                        CX2072X_DAC1_AMP_GAIN_RIGHT, 0, 0x4a, 0, dac_tlv),
+
+       SOC_DOUBLE_R("DAC1 Mute", CX2072X_DAC1_AMP_GAIN_LEFT,
+                    CX2072X_DAC1_AMP_GAIN_RIGHT, 7,  1, 0),
+
+       SOC_DOUBLE_R_TLV("DAC2 Volume", CX2072X_DAC2_AMP_GAIN_LEFT,
+                        CX2072X_DAC2_AMP_GAIN_RIGHT, 0, 0x4a, 0, dac_tlv),
+
+       CX2072X_PLBK_DSP_SWITCH("Playback DSP Switch"),
+};
+
+/*
+ * cx2072x_hs_jack_report: Report jack notification to upper layer
+ * @codec : pointer variable to codec having information related to codec
+ * @jack : Pointer variable to snd_soc_jack having information of codec
+ * and pin number$
+ * @report : Provides informaton of whether it is headphone or microphone
+ */
+int cx2072x_hs_jack_report(struct snd_soc_codec *codec)
+{
+       unsigned int jack;
+       unsigned int type = 0;
+       int  state = 0;
+       struct cx2072x_priv *cx2072x = get_cx2072x_priv(codec);
+
+       regcache_cache_bypass(cx2072x->regmap, true);
+       cx2072x->jack_state = CX_JACK_NONE;
+       regmap_read(cx2072x->regmap, CX2072X_PORTA_PIN_SENSE, &jack);
+       jack = jack >> 24;
+       regmap_read(cx2072x->regmap, CX2072X_DIGITAL_TEST11, &type);
+       regcache_cache_bypass(cx2072x->regmap, false);
+       if (jack == 0x80) {
+               type = type >> 8;
+
+               if (type & 0x8) {
+                       state |= SND_JACK_HEADSET;
+                       cx2072x->jack_state = CX_JACK_APPLE_HEADSET;
+                       if (type & 0x2)
+                               state |= SND_JACK_BTN_0;
+               } else if (type & 0x4) {
+                       state |= SND_JACK_HEADPHONE;
+                       cx2072x->jack_state = CX_JACK_NOKIE_HEADSET;
+               } else {
+                       state |= SND_JACK_HEADPHONE;
+                       cx2072x->jack_state = CX_JACK_HEADPHONE;
+               }
+       }
+       /* clear interrupt */
+       regmap_write(cx2072x->regmap, CX2072X_UM_INTERRUPT_CRTL_E, 0x12 << 24);
+
+       dev_err(codec->dev, "CX2072X_HSDETECT type=0x%X,Jack state = %x\n",
+               type, state);
+       return state;
+}
+EXPORT_SYMBOL_GPL(cx2072x_hs_jack_report);
+
+static int cx2072x_set_tdm_slot(struct snd_soc_dai *dai, unsigned int tx_mask,
+                               unsigned int rx_mask, int slots, int slot_width)
+{
+       struct snd_soc_codec *codec = dai->codec;
+       struct cx2072x_priv *cx2072x = snd_soc_codec_get_drvdata(codec);
+
+       if (slots == 0)
+               goto out;
+
+       switch (rx_mask) {
+       case 1 ... 0xf:
+               break;
+       default:
+               return -EINVAL;
+       }
+
+       switch (tx_mask) {
+       case 1 ... 0xf:
+               break;
+       default:
+               return -EINVAL;
+       }
+out:
+       cx2072x->tdm_rx_mask = rx_mask;
+       cx2072x->tdm_tx_mask = tx_mask;
+       cx2072x->tdm_slot_width = slot_width;
+       cx2072x->tdm_slots = slots;
+       return 0;
+}
+
+static int cx2072x_hw_params(struct snd_pcm_substream *substream,
+                            struct snd_pcm_hw_params *params,
+                            struct snd_soc_dai *dai)
+{
+       struct snd_soc_codec *codec = dai->codec;
+       struct cx2072x_priv *cx2072x = get_cx2072x_priv(codec);
+       struct device *dev = codec->dev;
+       const unsigned int sample_rate = params_rate(params);
+       int sample_size, frame_size;
+
+       /* Data sizes if not using TDM */
+       sample_size = params_width(params);
+
+       if (sample_size < 0)
+               return sample_size;
+
+       frame_size = snd_soc_params_to_frame_size(params);
+       if (frame_size < 0)
+               return frame_size;
+
+       if (cx2072x->bclk_ratio)
+               frame_size = cx2072x->bclk_ratio;
+
+       switch (sample_rate) {
+       case 48000:
+       case 32000:
+       case 24000:
+       case 16000:
+       case 96000:
+       case 192000:
+               break;
+       default:
+               dev_err(dev, "Unsupported sample rate %d\n", sample_rate);
+               return -EINVAL;
+       }
+
+       dev_dbg(dev, "Sample size %d bits, frame = %d bits, rate = %d Hz\n",
+               sample_size, frame_size, sample_rate);
+
+       cx2072x->frame_size = frame_size;
+       cx2072x->sample_size = sample_size;
+       cx2072x->sample_rate = sample_rate;
+
+       if (cx2072x->pll_changed) {
+               cx2072x_config_pll(cx2072x);
+               cx2072x->pll_changed = false;
+       }
+       if (cx2072x->i2spcm_changed) {
+               cx2072x_config_i2spcm(cx2072x);
+               cx2072x->i2spcm_changed = false;
+       }
+       return 0;
+}
+
+static int cx2072x_digital_mute(struct snd_soc_dai *dai, int mute)
+{
+       return 0;
+}
+
+static int cx2072x_set_dai_bclk_ratio(struct snd_soc_dai *dai,
+                                     unsigned int ratio)
+{
+       struct snd_soc_codec *codec = dai->codec;
+       struct cx2072x_priv *cx2072x = get_cx2072x_priv(codec);
+
+       cx2072x->bclk_ratio = ratio;
+       return 0;
+}
+
+static int cx2072x_set_dai_sysclk(struct snd_soc_dai *dai, int clk_id,
+                                 unsigned int freq, int dir)
+{
+       struct snd_soc_codec *codec = dai->codec;
+       struct cx2072x_priv *cx2072x = get_cx2072x_priv(codec);
+       struct device *dev = codec->dev;
+
+       if (freq == 0) {
+               dev_dbg(dev, "MCLK: Switch to internal OSC\n");
+               return 0;
+       }
+
+       cx2072x->mclk = freq;
+
+       switch (clk_id) {
+       case CX2072X_MCLK_EXTERNAL_PLL:
+               dev_dbg(dev, "MCLK: Switch to external PLL\n");
+               break;
+       case CX2072X_MCLK_INTERNAL_OSC:
+               dev_err(dev, "Unsupported DAI format\n");
+               break;
+       default:
+               dev_dbg(dev, "the MCLK is not configured\n");
+               break;
+       }
+
+       return 0;
+}
+
+static int cx2072x_set_dai_fmt(struct snd_soc_dai *dai,
+                              unsigned int fmt)
+{
+       struct snd_soc_codec *codec = dai->codec;
+       struct cx2072x_priv *cx2072x = get_cx2072x_priv(codec);
+       struct device *dev = codec->dev;
+
+       /* set master/slave */
+       switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
+       case SND_SOC_DAIFMT_CBM_CFM:
+       case SND_SOC_DAIFMT_CBS_CFS:
+               break;
+       default:
+               dev_err(dev, "Unsupported DAI master mode\n");
+               return -EINVAL;
+       }
+
+       /* set format */
+       switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
+       case SND_SOC_DAIFMT_I2S:
+       case SND_SOC_DAIFMT_RIGHT_J:
+       case SND_SOC_DAIFMT_LEFT_J:
+       case SND_SOC_DAIFMT_DSP_A:
+       case SND_SOC_DAIFMT_DSP_B:
+               break;
+       default:
+               dev_err(dev, "Unsupported DAI format\n");
+               return -EINVAL;
+       }
+
+       /* clock inversion */
+       switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
+       case SND_SOC_DAIFMT_NB_NF:
+       case SND_SOC_DAIFMT_IB_IF:
+       case SND_SOC_DAIFMT_IB_NF:
+       case SND_SOC_DAIFMT_NB_IF:
+               break;
+       default:
+               dev_err(dev, "Unsupported DAI clock inversion\n");
+               return -EINVAL;
+       }
+       cx2072x->dai_fmt = fmt;
+
+       return 0;
+}
+
+static const char * const dac_enum_text[] = {
+       "DAC1 Switch", "DAC2 Switch",
+};
+
+static const struct soc_enum porta_dac_enum =
+SOC_ENUM_SINGLE(CX2072X_PORTA_CONNECTION_SELECT_CTRL, 0, 2, dac_enum_text);
+
+static const struct snd_kcontrol_new porta_mux =
+SOC_DAPM_ENUM("PortA Mux", porta_dac_enum);
+
+static const struct soc_enum portg_dac_enum =
+SOC_ENUM_SINGLE(CX2072X_PORTG_CONNECTION_SELECT_CTRL, 0, 2, dac_enum_text);
+
+static const struct snd_kcontrol_new portg_mux =
+SOC_DAPM_ENUM("PortG Mux", portg_dac_enum);
+
+static const struct soc_enum porte_dac_enum =
+SOC_ENUM_SINGLE(CX2072X_PORTE_CONNECTION_SELECT_CTRL, 0, 2, dac_enum_text);
+
+static const struct snd_kcontrol_new porte_mux =
+SOC_DAPM_ENUM("PortE Mux", porte_dac_enum);
+
+static const char * const adc1in_sel_text[] = {
+       "PortB Switch", "PortD Switch", "PortC Switch", "Widget15 Switch",
+       "PortE Switch", "PortF Switch", "PortH Switch"
+};
+
+static const struct soc_enum adc1in_sel_enum =
+SOC_ENUM_SINGLE(CX2072X_ADC1_CONNECTION_SELECT_CONTROL, 0, 7, adc1in_sel_text);
+
+static const struct snd_kcontrol_new adc1_mux =
+SOC_DAPM_ENUM("ADC1 Mux", adc1in_sel_enum);
+
+#define CX2072X_DAPM_SUPPLY_S(wname, wsubseq, wreg, wshift, wmask,  won_val, \
+       woff_val, wevent, wflags) \
+       {.id = snd_soc_dapm_supply, .name = wname, .kcontrol_news = NULL, \
+       .num_kcontrols = 0, .reg = wreg, .shift = wshift, .mask = wmask, \
+       .on_val = won_val, .off_val = woff_val, \
+       .subseq = wsubseq, .event = wevent, .event_flags = wflags}
+
+#define CX2072X_DAPM_SWITCH(wname,  wreg, wshift, wmask,  won_val, woff_val, \
+       wevent, wflags) \
+       {.id = snd_soc_dapm_switch, .name = wname, .kcontrol_news = NULL, \
+       .num_kcontrols = 0, .reg = wreg, .shift = wshift, .mask = wmask, \
+       .on_val = won_val, .off_val = woff_val, \
+       .event = wevent, .event_flags = wflags}
+
+#define CX2072X_DAPM_SWITCH(wname,  wreg, wshift, wmask,  won_val, woff_val, \
+       wevent, wflags) \
+       {.id = snd_soc_dapm_switch, .name = wname, .kcontrol_news = NULL, \
+       .num_kcontrols = 0, .reg = wreg, .shift = wshift, .mask = wmask, \
+       .on_val = won_val, .off_val = woff_val, \
+       .event = wevent, .event_flags = wflags}
+
+#define CX2072X_DAPM_REG_E(wid, wname, wreg, wshift, wmask, won_val, woff_val, \
+                               wevent, wflags) \
+       {.id = wid, .name = wname, .kcontrol_news = NULL, .num_kcontrols = 0, \
+       .reg = wreg, .shift = wshift, .mask = wmask, \
+       .on_val = won_val, .off_val = woff_val, \
+       .event = wevent, .event_flags = wflags}
+
+static const struct snd_soc_dapm_widget cx2072x_dapm_widgets[] = {
+       /* Playback */
+       SND_SOC_DAPM_AIF_IN("In AIF", "Playback", 0, SND_SOC_NOPM, 0, 0),
+
+       SND_SOC_DAPM_REG(snd_soc_dapm_dac, "DAC1", CX2072X_DAC1_POWER_STATE,
+                        0, 0xFFF, 0x00, 0x03),
+
+       SND_SOC_DAPM_REG(snd_soc_dapm_dac, "DAC2", CX2072X_DAC2_POWER_STATE,
+                        0, 0xFFF, 0x00, 0x03),
+
+       SND_SOC_DAPM_MUX("PortA Mux", SND_SOC_NOPM, 0, 0, &porta_mux),
+       SND_SOC_DAPM_MUX("PortG Mux", SND_SOC_NOPM, 0, 0, &portg_mux),
+       SND_SOC_DAPM_MUX("PortE Mux", SND_SOC_NOPM, 0, 0, &porte_mux),
+
+       SND_SOC_DAPM_REG(snd_soc_dapm_switch, "PortA",
+                        CX2072X_PORTA_POWER_STATE, 0, 0xFFF, 0x00, 0x03),
+       SND_SOC_DAPM_REG(snd_soc_dapm_switch, "PortG",
+                        CX2072X_PORTG_POWER_STATE, 0, 0xFFF, 0x00, 0x03),
+       CX2072X_DAPM_SWITCH("PortG", CX2072X_PORTG_POWER_STATE, 0, 0xFF,
+                           0x00, 0x03, portg_power_ev, SND_SOC_DAPM_POST_PMU),
+
+       CX2072X_DAPM_SUPPLY_S("AFG Power", 0, CX2072X_AFG_POWER_STATE,
+                             0, 0xFFF, 0x00, 0x03, afg_power_ev,
+                             SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
+
+       SND_SOC_DAPM_OUTPUT("PORTA"),
+       SND_SOC_DAPM_OUTPUT("PORTG"),
+       SND_SOC_DAPM_OUTPUT("PORTE"),
+       SND_SOC_DAPM_OUTPUT("AEC REF"),
+
+       /* Capture */
+       SND_SOC_DAPM_AIF_OUT("Out AIF", "Capture", 0, SND_SOC_NOPM, 0, 0),
+
+       CX2072X_DAPM_REG_E(snd_soc_dapm_adc, "ADC1", CX2072X_ADC1_POWER_STATE,
+                          0, 0xFF, 0x00, 0x03, adc1_power_ev,
+                          SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
+
+       SND_SOC_DAPM_REG(snd_soc_dapm_adc, "ADC2", CX2072X_ADC2_POWER_STATE,
+                        0, 0xFF, 0x00, 0x03),
+
+       SND_SOC_DAPM_MUX("ADC1 Mux", SND_SOC_NOPM, 0, 0, &adc1_mux),
+
+       SND_SOC_DAPM_REG(snd_soc_dapm_switch, "PortB",
+                        CX2072X_PORTB_POWER_STATE, 0, 0xFFF, 0x00, 0x03),
+       SND_SOC_DAPM_REG(snd_soc_dapm_switch, "PortC",
+                        CX2072X_PORTC_POWER_STATE, 0, 0xFFF, 0x00, 0x03),
+       SND_SOC_DAPM_REG(snd_soc_dapm_switch, "PortD",
+                        CX2072X_PORTD_POWER_STATE, 0, 0xFFF, 0x00, 0x03),
+       SND_SOC_DAPM_REG(snd_soc_dapm_switch, "PortE",
+                        CX2072X_PORTE_POWER_STATE, 0, 0xFFF, 0x00, 0x03),
+       SND_SOC_DAPM_REG(snd_soc_dapm_switch, "Widget15",
+                        CX2072X_MIXER_POWER_STATE, 0, 0xFFF, 0x00, 0x03),
+
+       SND_SOC_DAPM_INPUT("PORTB"),
+       SND_SOC_DAPM_INPUT("PORTC"),
+       SND_SOC_DAPM_INPUT("PORTD"),
+
+       SND_SOC_DAPM_MICBIAS("Headset Bias", CX2072X_ANALOG_TEST11, 1, 0),
+       SND_SOC_DAPM_MICBIAS("PortD Mic Bias", CX2072X_PORTD_PIN_CTRL, 2, 0),
+       SND_SOC_DAPM_MICBIAS("PortB Mic Bias", CX2072X_PORTB_PIN_CTRL, 2, 0),
+};
+
+static const struct snd_soc_dapm_route cx2072x_intercon[] = {
+       /* Playback */
+       {"In AIF", NULL, "AFG Power"},
+       {"DAC1", NULL, "In AIF"},
+       {"DAC2", NULL, "In AIF"},
+       {"PortA Mux", "DAC1 Switch", "DAC1"},
+       {"PortA Mux", "DAC2 Switch", "DAC2"},
+       {"PortG Mux", "DAC1 Switch", "DAC1"},
+       {"PortG Mux", "DAC2 Switch", "DAC2"},
+       {"PortE Mux", "DAC1 Switch", "DAC1"},
+       {"PortE Mux", "DAC2 Switch", "DAC2"},
+       {"Widget15", NULL, "DAC1"},
+       {"Widget15", NULL, "DAC2"},
+       {"PortA", NULL, "PortA Mux"},
+       {"PortG", NULL, "PortG Mux"},
+       {"PortE", NULL, "PortE Mux"},
+       {"PORTA", NULL, "PortA"},
+       {"PORTG", NULL, "PortG"},
+       {"PORTE", NULL, "PortE"},
+
+       /* Capture */
+       {"PORTD", NULL, "PortD Mic Bias"},
+       {"PortD", NULL, "PORTD"},
+       {"PortC", NULL, "PORTC"},
+       {"PortB", NULL, "PORTB"},
+       {"ADC1 Mux", "PortD Switch", "PortD"},
+       {"ADC1 Mux", "PortC Switch", "PortC"},
+       {"ADC1 Mux", "PortB Switch", "PortB"},
+       {"ADC1 Mux", "Widget15 Switch", "Widget15"},
+       {"ADC1", NULL, "ADC1 Mux"},
+       {"Out AIF", NULL, "ADC1"},
+       {"Out AIF", NULL, "AFG Power"},
+       {"AEC REF", NULL, "ADC1"},
+};
+
+static void cx2072x_sw_reset(struct cx2072x_priv *cx2072x)
+{
+       regmap_write(cx2072x->regmap, CX2072X_AFG_FUNCTION_RESET, 0x01);
+       regmap_write(cx2072x->regmap, CX2072X_AFG_FUNCTION_RESET, 0x01);
+}
+
+static int cx2072x_init(struct snd_soc_codec *codec)
+{
+       struct cx2072x_priv *cx2072x = get_cx2072x_priv(codec);
+       int ret;
+
+       cx2072x_sw_reset(cx2072x);
+
+       cx2072x->plbk_dsp_changed = true;
+       cx2072x->plbk_dsp_init = false;
+
+       regmap_update_bits(cx2072x->regmap, CX2072X_DIGITAL_TEST15,
+                          0x00, 0x06);  /* reduce the monitor time */
+
+       cx2072x_config_headset_det(cx2072x);
+
+       regmap_update_bits(cx2072x->regmap, CX2072X_PORTC_PIN_CTRL,
+                          0x20, 0x20);  /* reduce the monitor time */
+
+       ret = regmap_register_patch(cx2072x->regmap, cx2072x_patch,
+                                   ARRAY_SIZE(cx2072x_patch));
+       if (ret)
+               return ret;
+
+       /* enable bclk and EAPD input */
+       if (cx2072x->rev_id == CX2072X_REV_A2)
+               regmap_update_bits(cx2072x->regmap, CX2072X_DIGITAL_BIOS_TEST2,
+                                  0x84, 0xFF);
+
+       return 0;
+}
+
+static int cx2072x_set_bias_level(struct snd_soc_codec *codec,
+                                 enum snd_soc_bias_level level)
+{
+       struct cx2072x_priv *cx2072x = get_cx2072x_priv(codec);
+#if (KERNEL_VERSION(4, 0, 0) <= LINUX_VERSION_CODE)
+       const enum snd_soc_bias_level old_level =
+                snd_soc_codec_get_bias_level(codec);
+#else
+       const enum snd_soc_bias_level old_level = codec->dapm.bias_level;
+#endif
+       switch (level) {
+       case SND_SOC_BIAS_ON:
+               dev_dbg(cx2072x->dev, "SND_SOC_BIAS_ON\n");
+               /* Enable Headset Mic Bias */
+               if (cx2072x->is_biason == 0)
+                       cx2072x->is_biason = 1;
+               break;
+       case SND_SOC_BIAS_PREPARE:
+               dev_dbg(cx2072x->dev, "SND_SOC_BIAS_PREPARE\n");
+               if (old_level == SND_SOC_BIAS_STANDBY) {
+                       dev_dbg(cx2072x->dev,
+                               "SND_SOC_BIAS_STANDBY = > SND_SOC_BIAS_PREPARE\n");
+               }
+               break;
+       case SND_SOC_BIAS_STANDBY:
+               dev_dbg(cx2072x->dev, "SND_SOC_BIAS_STANDBY\n");
+
+               if (old_level == SND_SOC_BIAS_OFF) {
+                       dev_dbg(codec->dev, "Initialize codec\n");
+
+                       cx2072x_init(codec);
+               }
+               break;
+       case SND_SOC_BIAS_OFF:
+               dev_dbg(cx2072x->dev, "SND_SOC_BIAS_OFF\n");
+               /* Gracefully shutdwon codec */
+
+               regmap_write(cx2072x->regmap, CX2072X_PORTA_POWER_STATE, 3);
+               regmap_write(cx2072x->regmap, CX2072X_PORTB_POWER_STATE, 3);
+               regmap_write(cx2072x->regmap, CX2072X_PORTC_POWER_STATE, 3);
+               regmap_write(cx2072x->regmap, CX2072X_PORTD_POWER_STATE, 3);
+               regmap_write(cx2072x->regmap, CX2072X_PORTG_POWER_STATE, 3);
+               regmap_write(cx2072x->regmap, CX2072X_ADC1_POWER_STATE, 3);
+               regmap_write(cx2072x->regmap, CX2072X_ADC2_POWER_STATE, 3);
+               regmap_write(cx2072x->regmap, CX2072X_DAC1_POWER_STATE, 3);
+               regmap_write(cx2072x->regmap, CX2072X_DAC2_POWER_STATE, 3);
+               regmap_write(cx2072x->regmap, CX2072X_AFG_POWER_STATE, 3);
+               regmap_update_bits(cx2072x->regmap, CX2072X_DIGITAL_BIOS_TEST0,
+                                  0x10, 0x10);
+               /* Shutdown codec completely */
+               cx2072x_sw_reset(cx2072x);
+               break;
+       }
+#if (KERNEL_VERSION(4, 0, 0) > LINUX_VERSION_CODE)
+       codec->dapm.bias_level = level;
+#endif
+       return 0;
+}
+
+static int cx2072x_probe(struct snd_soc_codec *codec)
+{
+       struct cx2072x_priv *cx2072x = get_cx2072x_priv(codec);
+       int ret = 0;
+       unsigned int ven_id;
+
+       cx2072x->codec = codec;
+       codec->control_data = cx2072x->regmap;
+
+       cx2072x->mclk_clock = devm_clk_get(codec->dev, "mclk");
+       if (PTR_ERR(cx2072x->mclk_clock) == -EPROBE_DEFER)
+               return -EPROBE_DEFER;
+
+       ret = clk_prepare_enable(cx2072x->mclk_clock);
+       if (ret)
+               dev_err(codec->dev, "clk_prepare_enable is fail!\n");
+
+       dev_dbg(codec->dev, "codec version: 4.4.20\n");
+       regmap_read(cx2072x->regmap, CX2072X_VENDOR_ID, &ven_id);
+       regmap_read(cx2072x->regmap, CX2072X_REVISION_ID, &cx2072x->rev_id);
+       dev_err(codec->dev, "codec version: %08x,%08x\n", ven_id,
+               cx2072x->rev_id);
+#ifdef ENABLE_MIC_POP_WA
+       INIT_DELAYED_WORK(&codec->dapm.delayed_work,
+                         cx2072x_anit_mic_pop_work);
+#endif
+
+#if (KERNEL_VERSION(4, 0, 0) <= LINUX_VERSION_CODE)
+#else
+#endif
+       /* power on device */
+       cx2072x_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
+
+       return ret;
+}
+
+static int cx2072x_remove(struct snd_soc_codec *codec)
+{
+       struct cx2072x_priv *cx2072x = get_cx2072x_priv(codec);
+       /* power off device */
+       cx2072x_set_bias_level(cx2072x->codec, SND_SOC_BIAS_OFF);
+       return 0;
+}
+
+#ifdef CONFIG_PM
+static int cx2072x_runtime_suspend(struct device *dev)
+{
+       struct cx2072x_priv *cx2072x = dev_get_drvdata(dev);
+
+       dev_dbg(cx2072x->codec->dev, "%s----%d\n", __func__, __LINE__);
+       cx2072x_set_bias_level(cx2072x->codec, SND_SOC_BIAS_OFF);
+
+       return 0;
+}
+
+static int cx2072x_runtime_resume(struct device *dev)
+{
+       struct cx2072x_priv *cx2072x = dev_get_drvdata(dev);
+
+       dev_dbg(cx2072x->codec->dev, "%s----%d\n", __func__, __LINE__);
+       cx2072x_set_bias_level(cx2072x->codec, SND_SOC_BIAS_STANDBY);
+       return 0;
+}
+#else
+#define cx2072x_suspend NULL
+#define cx2072x_resume NULL
+#endif
+
+static bool cx2072x_readable_register(struct device *dev, unsigned int reg)
+{
+       switch (reg) {
+       case CX2072X_VENDOR_ID:
+       case CX2072X_REVISION_ID:
+       case CX2072X_CURRENT_BCLK_FREQUENCY:
+       case CX2072X_AFG_POWER_STATE:
+       case CX2072X_UM_RESPONSE:
+       case CX2072X_GPIO_DATA:
+       case CX2072X_GPIO_ENABLE:
+       case CX2072X_GPIO_DIRECTION:
+       case CX2072X_GPIO_WAKE:
+       case CX2072X_GPIO_UM_ENABLE:
+       case CX2072X_GPIO_STICKY_MASK:
+       case CX2072X_DAC1_CONVERTER_FORMAT:
+       case CX2072X_DAC1_AMP_GAIN_RIGHT:
+       case CX2072X_DAC1_AMP_GAIN_LEFT:
+       case CX2072X_DAC1_POWER_STATE:
+       case CX2072X_DAC1_CONVERTER_STREAM_CHANNEL:
+       case CX2072X_DAC1_EAPD_ENABLE:
+       case CX2072X_DAC2_CONVERTER_FORMAT:
+       case CX2072X_DAC2_AMP_GAIN_RIGHT:
+       case CX2072X_DAC2_AMP_GAIN_LEFT:
+       case CX2072X_DAC2_POWER_STATE:
+       case CX2072X_DAC2_CONVERTER_STREAM_CHANNEL:
+       case CX2072X_ADC1_CONVERTER_FORMAT:
+       case CX2072X_ADC1_AMP_GAIN_RIGHT_0:
+       case CX2072X_ADC1_AMP_GAIN_LEFT_0:
+       case CX2072X_ADC1_AMP_GAIN_RIGHT_1:
+       case CX2072X_ADC1_AMP_GAIN_LEFT_1:
+       case CX2072X_ADC1_AMP_GAIN_RIGHT_2:
+       case CX2072X_ADC1_AMP_GAIN_LEFT_2:
+       case CX2072X_ADC1_AMP_GAIN_RIGHT_3:
+       case CX2072X_ADC1_AMP_GAIN_LEFT_3:
+       case CX2072X_ADC1_AMP_GAIN_RIGHT_4:
+       case CX2072X_ADC1_AMP_GAIN_LEFT_4:
+       case CX2072X_ADC1_AMP_GAIN_RIGHT_5:
+       case CX2072X_ADC1_AMP_GAIN_LEFT_5:
+       case CX2072X_ADC1_AMP_GAIN_RIGHT_6:
+       case CX2072X_ADC1_AMP_GAIN_LEFT_6:
+       case CX2072X_ADC1_CONNECTION_SELECT_CONTROL:
+       case CX2072X_ADC1_POWER_STATE:
+       case CX2072X_ADC1_CONVERTER_STREAM_CHANNEL:
+       case CX2072X_ADC2_CONVERTER_FORMAT:
+       case CX2072X_ADC2_AMP_GAIN_RIGHT_0:
+       case CX2072X_ADC2_AMP_GAIN_LEFT_0:
+       case CX2072X_ADC2_AMP_GAIN_RIGHT_1:
+       case CX2072X_ADC2_AMP_GAIN_LEFT_1:
+       case CX2072X_ADC2_AMP_GAIN_RIGHT_2:
+       case CX2072X_ADC2_AMP_GAIN_LEFT_2:
+       case CX2072X_ADC2_CONNECTION_SELECT_CONTROL:
+       case CX2072X_ADC2_POWER_STATE:
+       case CX2072X_ADC2_CONVERTER_STREAM_CHANNEL:
+       case CX2072X_PORTA_CONNECTION_SELECT_CTRL:
+       case CX2072X_PORTA_POWER_STATE:
+       case CX2072X_PORTA_PIN_CTRL:
+       case CX2072X_PORTA_UNSOLICITED_RESPONSE:
+       case CX2072X_PORTA_PIN_SENSE:
+       case CX2072X_PORTA_EAPD_BTL:
+       case CX2072X_PORTB_POWER_STATE:
+       case CX2072X_PORTB_PIN_CTRL:
+       case CX2072X_PORTB_UNSOLICITED_RESPONSE:
+       case CX2072X_PORTB_PIN_SENSE:
+       case CX2072X_PORTB_EAPD_BTL:
+       case CX2072X_PORTB_GAIN_RIGHT:
+       case CX2072X_PORTB_GAIN_LEFT:
+       case CX2072X_PORTC_POWER_STATE:
+       case CX2072X_PORTC_PIN_CTRL:
+       case CX2072X_PORTC_GAIN_RIGHT:
+       case CX2072X_PORTC_GAIN_LEFT:
+       case CX2072X_PORTD_POWER_STATE:
+       case CX2072X_PORTD_PIN_CTRL:
+       case CX2072X_PORTD_UNSOLICITED_RESPONSE:
+       case CX2072X_PORTD_PIN_SENSE:
+       case CX2072X_PORTD_GAIN_RIGHT:
+       case CX2072X_PORTD_GAIN_LEFT:
+       case CX2072X_PORTE_CONNECTION_SELECT_CTRL:
+       case CX2072X_PORTE_POWER_STATE:
+       case CX2072X_PORTE_PIN_CTRL:
+       case CX2072X_PORTE_UNSOLICITED_RESPONSE:
+       case CX2072X_PORTE_PIN_SENSE:
+       case CX2072X_PORTE_EAPD_BTL:
+       case CX2072X_PORTE_GAIN_RIGHT:
+       case CX2072X_PORTE_GAIN_LEFT:
+       case CX2072X_PORTF_POWER_STATE:
+       case CX2072X_PORTF_PIN_CTRL:
+       case CX2072X_PORTF_UNSOLICITED_RESPONSE:
+       case CX2072X_PORTF_PIN_SENSE:
+       case CX2072X_PORTF_GAIN_RIGHT:
+       case CX2072X_PORTF_GAIN_LEFT:
+       case CX2072X_PORTG_POWER_STATE:
+       case CX2072X_PORTG_PIN_CTRL:
+       case CX2072X_PORTG_CONNECTION_SELECT_CTRL:
+       case CX2072X_PORTG_EAPD_BTL:
+       case CX2072X_PORTM_POWER_STATE:
+       case CX2072X_PORTM_PIN_CTRL:
+       case CX2072X_PORTM_CONNECTION_SELECT_CTRL:
+       case CX2072X_PORTM_EAPD_BTL:
+       case CX2072X_MIXER_POWER_STATE:
+       case CX2072X_MIXER_GAIN_RIGHT_0:
+       case CX2072X_MIXER_GAIN_LEFT_0:
+       case CX2072X_MIXER_GAIN_RIGHT_1:
+       case CX2072X_MIXER_GAIN_LEFT_1:
+       case CX2072X_EQ_ENABLE_BYPASS:
+       case CX2072X_EQ_B0_COEFF:
+       case CX2072X_EQ_B1_COEFF:
+       case CX2072X_EQ_B2_COEFF:
+       case CX2072X_EQ_A1_COEFF:
+       case CX2072X_EQ_A2_COEFF:
+       case CX2072X_EQ_G_COEFF:
+       case CX2072X_SPKR_DRC_ENABLE_STEP:
+       case CX2072X_SPKR_DRC_CONTROL:
+       case CX2072X_SPKR_DRC_TEST:
+       case CX2072X_DIGITAL_BIOS_TEST0:
+       case CX2072X_DIGITAL_BIOS_TEST2:
+       case CX2072X_I2SPCM_CONTROL1:
+       case CX2072X_I2SPCM_CONTROL2:
+       case CX2072X_I2SPCM_CONTROL3:
+       case CX2072X_I2SPCM_CONTROL4:
+       case CX2072X_I2SPCM_CONTROL5:
+       case CX2072X_I2SPCM_CONTROL6:
+       case CX2072X_UM_INTERRUPT_CRTL_E:
+       case CX2072X_CODEC_TEST2:
+       case CX2072X_CODEC_TEST20:
+       case CX2072X_CODEC_TEST26:
+       case CX2072X_ANALOG_TEST4:
+       case CX2072X_ANALOG_TEST5:
+       case CX2072X_ANALOG_TEST6:
+       case CX2072X_ANALOG_TEST7:
+       case CX2072X_ANALOG_TEST8:
+       case CX2072X_ANALOG_TEST9:
+       case CX2072X_ANALOG_TEST10:
+       case CX2072X_ANALOG_TEST11:
+       case CX2072X_ANALOG_TEST12:
+       case CX2072X_ANALOG_TEST13:
+       case CX2072X_DIGITAL_TEST0:
+       case CX2072X_DIGITAL_TEST1:
+       case CX2072X_DIGITAL_TEST11:
+       case CX2072X_DIGITAL_TEST12:
+       case CX2072X_DIGITAL_TEST15:
+       case CX2072X_DIGITAL_TEST16:
+       case CX2072X_DIGITAL_TEST17:
+       case CX2072X_DIGITAL_TEST18:
+       case CX2072X_DIGITAL_TEST19:
+       case CX2072X_DIGITAL_TEST20:
+               return true;
+       default:
+               return false;
+       }
+}
+
+static bool cx2072x_volatile_register(struct device *dev, unsigned int reg)
+{
+       switch (reg) {
+       case CX2072X_VENDOR_ID:
+       case CX2072X_REVISION_ID:
+       case CX2072X_UM_INTERRUPT_CRTL_E:
+       case CX2072X_DIGITAL_TEST11:
+       case CX2072X_PORTA_PIN_SENSE:
+       case CX2072X_PORTB_PIN_SENSE:
+       case CX2072X_PORTD_PIN_SENSE:
+       case CX2072X_PORTE_PIN_SENSE:
+       case CX2072X_PORTF_PIN_SENSE:
+       case CX2072X_EQ_G_COEFF:
+       case CX2072X_EQ_BAND:
+               return true;
+       default:
+               return false;
+       }
+}
+
+static struct snd_soc_codec_driver soc_codec_driver_cx2072x = {
+       .probe = cx2072x_probe,
+       .remove = cx2072x_remove,
+       .set_bias_level = cx2072x_set_bias_level,
+#if (KERNEL_VERSION(4, 9, 0) <= LINUX_VERSION_CODE)
+       .component_driver = {
+               .controls = cx2072x_snd_controls,
+               .num_controls = ARRAY_SIZE(cx2072x_snd_controls),
+               .dapm_widgets = cx2072x_dapm_widgets,
+               .num_dapm_widgets = ARRAY_SIZE(cx2072x_dapm_widgets),
+               .dapm_routes = cx2072x_intercon,
+               .num_dapm_routes = ARRAY_SIZE(cx2072x_intercon),
+       },
+#else
+       .controls = cx2072x_snd_controls,
+       .num_controls = ARRAY_SIZE(cx2072x_snd_controls),
+       .dapm_widgets = cx2072x_dapm_widgets,
+       .num_dapm_widgets = ARRAY_SIZE(cx2072x_dapm_widgets),
+       .dapm_routes = cx2072x_intercon,
+       .num_dapm_routes = ARRAY_SIZE(cx2072x_intercon),
+#endif
+};
+
+/*
+ * DAI ops
+ */
+static struct snd_soc_dai_ops cx2072x_dai_ops = {
+       .set_sysclk = cx2072x_set_dai_sysclk,
+       .set_fmt = cx2072x_set_dai_fmt,
+       .set_tdm_slot = cx2072x_set_tdm_slot,
+       .hw_params = cx2072x_hw_params,
+       .digital_mute = cx2072x_digital_mute,
+       .set_bclk_ratio = cx2072x_set_dai_bclk_ratio,
+};
+
+/*
+ * DAI driver
+ */
+static struct snd_soc_dai_driver soc_codec_cx2072x_dai[] = {
+       { /* playback and capture */
+               .name = "cx2072x-hifi",
+               .id     = CX2072X_DAI_HIFI,
+               .playback = {
+                       .stream_name = "Playback",
+                       .channels_min = 1,
+                       .channels_max = 2,
+                       .rates = CX2072X_RATES_DSP, /* CX2072X_RATES */
+                       .formats = CX2072X_FORMATS,
+               },
+               .capture = {
+                       .stream_name = "Capture",
+                       .channels_min = 1,
+                       .channels_max = 2,
+                       .rates = CX2072X_RATES_DSP,
+                       .formats = CX2072X_FORMATS,
+               },
+               .ops = &cx2072x_dai_ops,
+               .symmetric_rates = 1,
+       },
+       { /* plabayck only, return echo reference through I2S TX */
+               .name = "cx2072x-dsp",
+               .id = CX2072X_DAI_DSP,
+               .playback = {
+                       .stream_name = "Playback",
+                       .channels_min = 2,
+                       .channels_max = 2,
+                       .rates = CX2072X_RATES_DSP,
+                       .formats = CX2072X_FORMATS,
+               },
+               .ops = &cx2072x_dai_ops,
+       },
+};
+EXPORT_SYMBOL_GPL(soc_codec_cx2072x_dai);
+
+static const struct regmap_config cx2072x_regmap = {
+       .reg_bits = 16,
+       .val_bits = 32,
+       .max_register = CX2072X_REG_MAX,
+       .reg_defaults = cx2072x_reg_defaults,
+       .num_reg_defaults = ARRAY_SIZE(cx2072x_reg_defaults),
+       .cache_type = REGCACHE_RBTREE,
+       .readable_reg = cx2072x_readable_register,
+       .volatile_reg = cx2072x_volatile_register,
+       .reg_read = cx2072x_reg_read,
+       .reg_write = cx2072x_reg_write,
+};
+
+static void cx2072x_enable_spk(struct cx2072x_priv *cx2072x, bool enable)
+{
+       bool level;
+
+       level = enable ? cx2072x->spk_active_level : !cx2072x->spk_active_level;
+       gpio_set_value(cx2072x->spk_ctl_gpio, level);
+}
+
+static int cx2072x_i2c_probe(struct i2c_client *i2c,
+                            const struct i2c_device_id *id)
+{
+       int ret = -1;
+       struct cx2072x_priv *cx2072x;
+       enum of_gpio_flags flags;
+       struct device_node *np = i2c->dev.of_node;
+
+       dev_dbg(&i2c->dev, "CX2072X codec driver i2c probe() is called\n");
+       cx2072x = (struct cx2072x_priv *)devm_kzalloc(
+               &i2c->dev, sizeof(struct cx2072x_priv), GFP_KERNEL);
+       if (!cx2072x) {
+               dev_err(&i2c->dev, "Out of memory!\n");
+               return -ENOMEM;
+       }
+
+       mutex_init(&cx2072x->lock);
+
+       cx2072x->regmap = devm_regmap_init(&i2c->dev, NULL, i2c,
+               &cx2072x_regmap);
+       if (IS_ERR(&cx2072x->regmap)) {
+               ret = PTR_ERR(cx2072x->regmap);
+               dev_err(&i2c->dev, "Failed to init regmap: %d\n", ret);
+               return ret;
+       }
+       i2c_set_clientdata(i2c, cx2072x);
+
+       cx2072x->spk_ctl_gpio = of_get_named_gpio_flags(np, "spk-con-gpio",
+                                                       0, &flags);
+
+       if (cx2072x->spk_ctl_gpio < 0) {
+               dev_info(&i2c->dev, "Can not read property spk_ctl_gpio\n");
+               cx2072x->spk_ctl_gpio = INVALID_GPIO;
+       } else {
+               cx2072x->spk_active_level = !(flags & OF_GPIO_ACTIVE_LOW);
+               ret = devm_gpio_request_one(&i2c->dev, cx2072x->spk_ctl_gpio,
+                                           GPIOF_DIR_OUT, NULL);
+               if (ret) {
+                       dev_err(&i2c->dev, "Failed to request spk_ctl_gpio\n");
+                       return ret;
+               }
+               cx2072x_enable_spk(cx2072x, true);
+       }
+
+       cx2072x->dev = &i2c->dev;
+       cx2072x->pll_changed = true;
+       cx2072x->i2spcm_changed = true;
+
+       /*
+        * sets the frame size to
+        * Frame size = number of channel * sample width
+        */
+       cx2072x->bclk_ratio = 0;
+
+       ret = snd_soc_register_codec(cx2072x->dev,
+                                    &soc_codec_driver_cx2072x,
+                                    soc_codec_cx2072x_dai,
+                                    ARRAY_SIZE(soc_codec_cx2072x_dai));
+       if (ret < 0)
+               dev_err(cx2072x->dev, "Failed to register codec: %d\n", ret);
+       else
+               dev_dbg(cx2072x->dev, "%s: Register codec.\n", __func__);
+
+       return ret;
+}
+
+static int cx2072x_i2c_remove(struct i2c_client *client)
+{
+       snd_soc_unregister_codec(&client->dev);
+       return 0;
+}
+
+static void cx2072x_i2c_shutdown(struct i2c_client *client)
+{
+       struct cx2072x_priv *cx2072x = i2c_get_clientdata(client);
+
+       cx2072x_set_bias_level(cx2072x->codec, SND_SOC_BIAS_OFF);
+}
+
+const struct dev_pm_ops cx2072x_pm_ops = {
+       SET_RUNTIME_PM_OPS(cx2072x_runtime_suspend, cx2072x_runtime_resume,
+                          NULL)
+};
+
+static const struct i2c_device_id cx2072x_i2c_id[] = {
+       { "cx20721", 0 },
+       { "cx20722", 0 },
+       { "14F10720", 0 },
+       {}
+};
+MODULE_DEVICE_TABLE(i2c, cx2072x_i2c_id);
+
+static const struct of_device_id cx2072x_of_match[] = {
+       { .compatible = "cnxt,cx20721", },
+       { .compatible = "cnxt,cx20723", },
+       { .compatible = "cnxt,cx7601", },
+       {}
+};
+MODULE_DEVICE_TABLE(of, cx2072x_of_match);
+#ifdef CONFIG_ACPI
+static struct acpi_device_id cx2072x_acpi_match[] = {
+       { "14F10720", 0 },
+       {},
+};
+MODULE_DEVICE_TABLE(acpi, cx2072x_acpi_match);
+#endif
+
+static struct i2c_driver cx2072x_i2c_driver = {
+       .probe = cx2072x_i2c_probe,
+       .remove = cx2072x_i2c_remove,
+       .shutdown = cx2072x_i2c_shutdown,
+       .id_table = cx2072x_i2c_id,
+       .driver = {
+               .name = "cx2072x",
+               .owner = THIS_MODULE,
+               .of_match_table = cx2072x_of_match,
+#ifdef CONFIG_ACPI
+               .acpi_match_table = ACPI_PTR(cx2072x_acpi_match),
+#endif
+               .pm = &cx2072x_pm_ops,
+       },
+};
+
+module_i2c_driver(cx2072x_i2c_driver);
+
+MODULE_DESCRIPTION("ASoC cx2072x Codec Driver");
+MODULE_AUTHOR("Simon Ho <simon.ho@conexant.com>");
+MODULE_LICENSE("GPL");
+
diff --git a/sound/soc/codecs/cx2072x.h b/sound/soc/codecs/cx2072x.h
new file mode 100644 (file)
index 0000000..8dcea85
--- /dev/null
@@ -0,0 +1,320 @@
+/*
+ * ALSA SoC CX2072x Solana codec driver
+ *
+ * Copyright:   (C) 2016 Conexant Systems, Inc.
+ *
+ * This program is free software; you can redistribute it and/or modify
+ * it under the terms of the GNU General Public License version 2 as
+ * published by the Free Software Foundation.
+ *************************************************************************
+ *  Modified Date:  7/11/16
+ *  File Version:   4.4.20
+ ************************************************************************/
+
+#define NUM_OF_DAI 1
+#define CX2072X_MCLK_PLL 1
+#define CX2072X_MCLK_EXTERNAL_PLL 1
+#define CX2072X_MCLK_INTERNAL_OSC 2
+
+#define CX2072X_RATES          SNDRV_PCM_RATE_8000_192000
+#define CX2072X_RATES_DSP      SNDRV_PCM_RATE_48000
+
+#define CX2072X_REG_MAX 0x8a3c
+#define AUDDRV_VERSION(major0, major1, minor, build) \
+               ((major0) << 24 | (major1) << 16 | (minor) << 8 | (build))
+
+#define CX2072X_VENDOR_ID                                0x0200
+#define CX2072X_REVISION_ID                              0x0208
+#define CX2072X_CURRENT_BCLK_FREQUENCY                   0x00dc
+#define CX2072X_AFG_POWER_STATE                          0x0414
+#define CX2072X_UM_RESPONSE                              0x0420
+#define CX2072X_GPIO_DATA                                0x0454
+#define CX2072X_GPIO_ENABLE                              0x0458
+#define CX2072X_GPIO_DIRECTION                           0x045c
+#define CX2072X_GPIO_WAKE                                0x0460
+#define CX2072X_GPIO_UM_ENABLE                           0x0464
+#define CX2072X_GPIO_STICKY_MASK                         0x0468
+#define CX2072X_AFG_FUNCTION_RESET                       0x07FC
+#define CX2072X_DAC1_CONVERTER_FORMAT                    0x43c8
+#define CX2072X_DAC1_AMP_GAIN_RIGHT                      0x41c0
+#define CX2072X_DAC1_AMP_GAIN_LEFT                       0x41e0
+#define CX2072X_DAC1_POWER_STATE                         0x4014
+#define CX2072X_DAC1_CONVERTER_STREAM_CHANNEL            0x4018
+#define CX2072X_DAC1_EAPD_ENABLE                         0x4030
+#define CX2072X_DAC2_CONVERTER_FORMAT                    0x47c8
+#define CX2072X_DAC2_AMP_GAIN_RIGHT                      0x45c0
+#define CX2072X_DAC2_AMP_GAIN_LEFT                       0x45e0
+#define CX2072X_DAC2_POWER_STATE                         0x4414
+#define CX2072X_DAC2_CONVERTER_STREAM_CHANNEL            0x4418
+#define CX2072X_ADC1_CONVERTER_FORMAT                    0x4fc8
+#define CX2072X_ADC1_AMP_GAIN_RIGHT_0                    0x4d80
+#define CX2072X_ADC1_AMP_GAIN_LEFT_0                     0x4da0
+#define CX2072X_ADC1_AMP_GAIN_RIGHT_1                    0x4d84
+#define CX2072X_ADC1_AMP_GAIN_LEFT_1                     0x4da4
+#define CX2072X_ADC1_AMP_GAIN_RIGHT_2                    0x4d88
+#define CX2072X_ADC1_AMP_GAIN_LEFT_2                     0x4da8
+#define CX2072X_ADC1_AMP_GAIN_RIGHT_3                    0x4d8c
+#define CX2072X_ADC1_AMP_GAIN_LEFT_3                     0x4dac
+#define CX2072X_ADC1_AMP_GAIN_RIGHT_4                    0x4d90
+#define CX2072X_ADC1_AMP_GAIN_LEFT_4                     0x4db0
+#define CX2072X_ADC1_AMP_GAIN_RIGHT_5                    0x4d94
+#define CX2072X_ADC1_AMP_GAIN_LEFT_5                     0x4db4
+#define CX2072X_ADC1_AMP_GAIN_RIGHT_6                    0x4d98
+#define CX2072X_ADC1_AMP_GAIN_LEFT_6                     0x4db8
+#define CX2072X_ADC1_CONNECTION_SELECT_CONTROL           0x4c04
+#define CX2072X_ADC1_POWER_STATE                         0x4c14
+#define CX2072X_ADC1_CONVERTER_STREAM_CHANNEL            0x4c18
+#define CX2072X_ADC2_CONVERTER_FORMAT                    0x53c8
+#define CX2072X_ADC2_AMP_GAIN_RIGHT_0                    0x5180
+#define CX2072X_ADC2_AMP_GAIN_LEFT_0                     0x51a0
+#define CX2072X_ADC2_AMP_GAIN_RIGHT_1                    0x5184
+#define CX2072X_ADC2_AMP_GAIN_LEFT_1                     0x51a4
+#define CX2072X_ADC2_AMP_GAIN_RIGHT_2                    0x5188
+#define CX2072X_ADC2_AMP_GAIN_LEFT_2                     0x51a8
+#define CX2072X_ADC2_CONNECTION_SELECT_CONTROL           0x5004
+#define CX2072X_ADC2_POWER_STATE                         0x5014
+#define CX2072X_ADC2_CONVERTER_STREAM_CHANNEL            0x5018
+#define CX2072X_PORTA_CONNECTION_SELECT_CTRL             0x5804
+#define CX2072X_PORTA_POWER_STATE                        0x5814
+#define CX2072X_PORTA_PIN_CTRL                           0x581c
+#define CX2072X_PORTA_UNSOLICITED_RESPONSE               0x5820
+#define CX2072X_PORTA_PIN_SENSE                          0x5824
+#define CX2072X_PORTA_EAPD_BTL                           0x5830
+#define CX2072X_PORTB_POWER_STATE                        0x6014
+#define CX2072X_PORTB_PIN_CTRL                           0x601c
+#define CX2072X_PORTB_UNSOLICITED_RESPONSE               0x6020
+#define CX2072X_PORTB_PIN_SENSE                          0x6024
+#define CX2072X_PORTB_EAPD_BTL                           0x6030
+#define CX2072X_PORTB_GAIN_RIGHT                         0x6180
+#define CX2072X_PORTB_GAIN_LEFT                          0x61a0
+#define CX2072X_PORTC_POWER_STATE                        0x6814
+#define CX2072X_PORTC_PIN_CTRL                           0x681c
+#define CX2072X_PORTC_GAIN_RIGHT                         0x6980
+#define CX2072X_PORTC_GAIN_LEFT                          0x69a0
+#define CX2072X_PORTD_POWER_STATE                        0x6414
+#define CX2072X_PORTD_PIN_CTRL                           0x641c
+#define CX2072X_PORTD_UNSOLICITED_RESPONSE               0x6420
+#define CX2072X_PORTD_PIN_SENSE                          0x6424
+#define CX2072X_PORTD_GAIN_RIGHT                         0x6580
+#define CX2072X_PORTD_GAIN_LEFT                          0x65a0
+#define CX2072X_PORTE_CONNECTION_SELECT_CTRL             0x7404
+#define CX2072X_PORTE_POWER_STATE                        0x7414
+#define CX2072X_PORTE_PIN_CTRL                           0x741c
+#define CX2072X_PORTE_UNSOLICITED_RESPONSE               0x7420
+#define CX2072X_PORTE_PIN_SENSE                          0x7424
+#define CX2072X_PORTE_EAPD_BTL                           0x7430
+#define CX2072X_PORTE_GAIN_RIGHT                         0x7580
+#define CX2072X_PORTE_GAIN_LEFT                          0x75a0
+#define CX2072X_PORTF_POWER_STATE                        0x7814
+#define CX2072X_PORTF_PIN_CTRL                           0x781c
+#define CX2072X_PORTF_UNSOLICITED_RESPONSE               0x7820
+#define CX2072X_PORTF_PIN_SENSE                          0x7824
+#define CX2072X_PORTF_GAIN_RIGHT                         0x7980
+#define CX2072X_PORTF_GAIN_LEFT                          0x79a0
+#define CX2072X_PORTG_POWER_STATE                        0x5c14
+#define CX2072X_PORTG_PIN_CTRL                           0x5c1c
+#define CX2072X_PORTG_CONNECTION_SELECT_CTRL             0x5c04
+#define CX2072X_PORTG_EAPD_BTL                           0x5c30
+#define CX2072X_PORTM_POWER_STATE                        0x8814
+#define CX2072X_PORTM_PIN_CTRL                           0x881c
+#define CX2072X_PORTM_CONNECTION_SELECT_CTRL             0x8804
+#define CX2072X_PORTM_EAPD_BTL                           0x8830
+#define CX2072X_MIXER_POWER_STATE                        0x5414
+#define CX2072X_MIXER_GAIN_RIGHT_0                       0x5580
+#define CX2072X_MIXER_GAIN_LEFT_0                        0x55a0
+#define CX2072X_MIXER_GAIN_RIGHT_1                       0x5584
+#define CX2072X_MIXER_GAIN_LEFT_1                        0x55a4
+#define CX2072X_EQ_ENABLE_BYPASS                         0x6d00
+#define CX2072X_EQ_B0_COEFF                              0x6d02
+#define CX2072X_EQ_B1_COEFF                              0x6d04
+#define CX2072X_EQ_B2_COEFF                              0x6d06
+#define CX2072X_EQ_A1_COEFF                              0x6d08
+#define CX2072X_EQ_A2_COEFF                              0x6d0a
+#define CX2072X_EQ_G_COEFF                               0x6d0c
+#define CX2072X_EQ_BAND                                  0x6d0d
+#define CX2072X_SPKR_DRC_ENABLE_STEP                     0x6d10
+#define CX2072X_SPKR_DRC_CONTROL                         0x6d14
+#define CX2072X_SPKR_DRC_TEST                            0X6D18
+#define CX2072X_DIGITAL_BIOS_TEST0                       0x6d80
+#define CX2072X_DIGITAL_BIOS_TEST2                       0x6d84
+#define CX2072X_I2SPCM_CONTROL1                          0x6e00
+#define CX2072X_I2SPCM_CONTROL2                          0x6e04
+#define CX2072X_I2SPCM_CONTROL3                          0x6e08
+#define CX2072X_I2SPCM_CONTROL4                          0x6e0c
+#define CX2072X_I2SPCM_CONTROL5                          0x6e10
+#define CX2072X_I2SPCM_CONTROL6                          0x6e18
+#define CX2072X_UM_INTERRUPT_CRTL_E                      0x6e14
+#define CX2072X_CODEC_TEST2                              0x7108
+#define CX2072X_CODEC_TEST20                             0x7310
+#define CX2072X_CODEC_TEST26                             0x7328
+#define CX2072X_ANALOG_TEST3                             0x718c
+#define CX2072X_ANALOG_TEST4                             0x7190
+#define CX2072X_ANALOG_TEST5                             0x7194
+#define CX2072X_ANALOG_TEST6                             0x7198
+#define CX2072X_ANALOG_TEST7                             0x719c
+#define CX2072X_ANALOG_TEST8                             0x71a0
+#define CX2072X_ANALOG_TEST9                             0x71a4
+#define CX2072X_ANALOG_TEST10                            0x71a8
+#define CX2072X_ANALOG_TEST11                            0x71ac
+#define CX2072X_ANALOG_TEST12                            0x71b0
+#define CX2072X_ANALOG_TEST13                            0x71b4
+#define CX2072X_DIGITAL_TEST0                            0x7200
+#define CX2072X_DIGITAL_TEST1                            0x7204
+#define CX2072X_DIGITAL_TEST11                           0x722c
+#define CX2072X_DIGITAL_TEST12                           0x7230
+#define CX2072X_DIGITAL_TEST15                           0x723c
+#define CX2072X_DIGITAL_TEST16                           0x7080
+#define CX2072X_DIGITAL_TEST17                           0x7084
+#define CX2072X_DIGITAL_TEST18                           0x7088
+#define CX2072X_DIGITAL_TEST19                           0x708c
+#define CX2072X_DIGITAL_TEST20                           0x7090
+
+#define INVALID_GPIO -1
+#define MAX_EQ_BAND 7
+#define MAC_EQ_COEFF 11
+#define MAX_DRC_REGS 9
+#define MIC_EQ_COEFF 10
+/* DAI interfae type*/
+
+#define CX2072X_DAI_HIFI 1
+#define CX2072X_DAI_DSP  2
+/*4 ch, including mic and aec*/
+#define CX2072X_DAI_DSP_PWM 3
+
+enum cx2072x_jack_types {
+       CX_JACK_NONE = 0x0000,
+       CX_JACK_HEADPHONE = 0x0001,
+       CX_JACK_APPLE_HEADSET = 0x0002,
+       CX_JACK_NOKIE_HEADSET = 0x0003,
+};
+
+int cx2072x_hs_jack_report(struct snd_soc_codec *codec);
+
+enum REG_SAMPLE_SIZE {
+       SAMPLE_SIZE_8_BITS = 0,
+       SAMPLE_SIZE_16_BITS = 1,
+       SAMPLE_SIZE_24_BITS = 2,
+       SAMPLE_SIZE_RESERVED = 3,
+};
+
+union REG_I2SPCM_CTRL_REG1 {
+       struct {
+               u32 rx_data_one_line :1;
+               u32 rx_ws_pol        :1;
+               u32 rx_ws_wid       :7;
+               u32 rx_frm_len      :5;
+               u32 rx_sa_size     :2;
+               u32 tx_data_one_line :1;
+               u32 tx_ws_pol        :1;
+               u32 tx_ws_wid       :7;
+               u32 tx_frm_len      :5;
+               u32 tx_sa_size     :2;
+       } r;
+       u32 ulval;
+};
+
+union REG_I2SPCM_CTRL_REG2 {
+       struct {
+               u32 tx_en_ch1           :1;
+               u32 tx_en_ch2           :1;
+               u32 tx_en_ch3           :1;
+               u32 tx_en_ch4           :1;
+               u32 tx_en_ch5           :1;
+               u32 tx_en_ch6           :1;
+               u32 tx_slot_1         :5;
+               u32 tx_slot_2         :5;
+               u32 tx_slot_3         :5;
+               u32 tx_slot_4         :5;
+               u32  res               :1;
+               u32  tx_data_neg_bclk  :1;
+               u32  tx_master         :1;
+               u32  tx_tri_n          :1;
+               u32  tx_endian_sel     :1;
+               u32  tx_dstart_dly     :1;
+       } r;
+       u32 ulval;
+};
+
+union REG_I2SPCM_CTRL_REG3 {
+       struct {
+               u32 rx_en_ch1           :1;
+               u32 rx_en_ch2           :1;
+               u32 rx_en_ch3           :1;
+               u32 rx_en_ch4           :1;
+               u32 rx_en_ch5           :1;
+               u32 rx_en_ch6           :1;
+               u32 rx_slot_1         :5;
+               u32 rx_slot_2         :5;
+               u32 rx_slot_3         :5;
+               u32 rx_slot_4         :5;
+               u32  res               :1;
+               u32  rx_data_neg_bclk  :1;
+               u32  rx_master         :1;
+               u32  rx_tri_n          :1;
+               u32  rx_endian_sel     :1;
+               u32  rx_dstart_dly     :1;
+       } r;
+       u32 ulval;
+};
+
+union REG_I2SPCM_CTRL_REG4 {
+       struct {
+               u32 rx_mute             :1;
+               u32 tx_mute             :1;
+               u32 reserved            :1;
+               u32 dac_34_independent  :1;
+               u32 dac_bclk_lrck_share:1;
+               u32 bclk_lrck_share_en :1;
+               u32 reserved2          :2;
+               u32 rx_last_dac_ch_en  :1;
+               u32 rx_last_dac_ch     :3;
+               u32 tx_last_adc_ch_en  :1;
+               u32 tx_last_adc_ch     :3;
+               u32 rx_slot_5         :5;
+               u32 rx_slot_6           :5;
+               u32 reserved3           :6;
+       } r;
+       u32 ulval;
+};
+
+union REG_I2SPCM_CTRL_REG5 {
+       struct {
+               u32 tx_slot_5         :5;
+               u32 reserved          :3;
+               u32 tx_slot_6         :5;
+               u32 reserved2         :3;
+               u32 reserved3         :8;
+               u32 i2s_pcm_clk_div   :7;
+               u32 i2s_pcm_clk_div_chan_en :1;
+       } r;
+       u32 ulval;
+};
+
+union REG_I2SPCM_CTRL_REG6 {
+       struct {
+               u32 reserved            :5;
+               u32 rx_pause_cycles     :3;
+               u32 rx_pause_start_pos  :8;
+               u32 reserved2           :5;
+               u32 tx_pause_cycles     :3;
+               u32 tx_pause_start_pos  :8;
+       } r;
+       u32 ulval;
+};
+
+union REG_DIGITAL_BIOS_TEST2 {
+       struct {
+               u32 pull_down_eapd :2;
+               u32  input_en_eapd_pad :1;
+               u32  push_pull_mode    :1;
+               u32 eapd_pad_output_driver :2;
+               u32  pll_source        :1;
+               u32  i2s_bclk_en       :1;
+               u32  i2s_bclk_invert   :1;
+               u32  pll_ref_clock     :1;
+               u32  class_d_shield_clk:1;
+               u32  audio_pll_bypass_mode:1;
+               u32  reserved          :4;
+       } r;
+       u32 ulval;
+};