usb: ehci: add rockchip relinquishing port quirk support
[firefly-linux-kernel-4.4.55.git] / drivers / usb / host / xhci-mem.c
1 /*
2  * xHCI host controller driver
3  *
4  * Copyright (C) 2008 Intel Corp.
5  *
6  * Author: Sarah Sharp
7  * Some code borrowed from the Linux EHCI driver.
8  *
9  * This program is free software; you can redistribute it and/or modify
10  * it under the terms of the GNU General Public License version 2 as
11  * published by the Free Software Foundation.
12  *
13  * This program is distributed in the hope that it will be useful, but
14  * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15  * or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
16  * for more details.
17  *
18  * You should have received a copy of the GNU General Public License
19  * along with this program; if not, write to the Free Software Foundation,
20  * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21  */
22
23 #include <linux/usb.h>
24 #include <linux/pci.h>
25 #include <linux/slab.h>
26 #include <linux/dmapool.h>
27 #include <linux/dma-mapping.h>
28
29 #include "xhci.h"
30 #include "xhci-trace.h"
31
32 /*
33  * Allocates a generic ring segment from the ring pool, sets the dma address,
34  * initializes the segment to zero, and sets the private next pointer to NULL.
35  *
36  * Section 4.11.1.1:
37  * "All components of all Command and Transfer TRBs shall be initialized to '0'"
38  */
39 static struct xhci_segment *xhci_segment_alloc(struct xhci_hcd *xhci,
40                                         unsigned int cycle_state, gfp_t flags)
41 {
42         struct xhci_segment *seg;
43         dma_addr_t      dma;
44         int             i;
45
46         seg = kzalloc(sizeof *seg, flags);
47         if (!seg)
48                 return NULL;
49
50         seg->trbs = dma_pool_alloc(xhci->segment_pool, flags, &dma);
51         if (!seg->trbs) {
52                 kfree(seg);
53                 return NULL;
54         }
55
56         memset(seg->trbs, 0, TRB_SEGMENT_SIZE);
57         /* If the cycle state is 0, set the cycle bit to 1 for all the TRBs */
58         if (cycle_state == 0) {
59                 for (i = 0; i < TRBS_PER_SEGMENT; i++)
60                         seg->trbs[i].link.control |= cpu_to_le32(TRB_CYCLE);
61         }
62         seg->dma = dma;
63         seg->next = NULL;
64
65         return seg;
66 }
67
68 static void xhci_segment_free(struct xhci_hcd *xhci, struct xhci_segment *seg)
69 {
70         if (seg->trbs) {
71                 dma_pool_free(xhci->segment_pool, seg->trbs, seg->dma);
72                 seg->trbs = NULL;
73         }
74         kfree(seg);
75 }
76
77 static void xhci_free_segments_for_ring(struct xhci_hcd *xhci,
78                                 struct xhci_segment *first)
79 {
80         struct xhci_segment *seg;
81
82         seg = first->next;
83         while (seg != first) {
84                 struct xhci_segment *next = seg->next;
85                 xhci_segment_free(xhci, seg);
86                 seg = next;
87         }
88         xhci_segment_free(xhci, first);
89 }
90
91 /*
92  * Make the prev segment point to the next segment.
93  *
94  * Change the last TRB in the prev segment to be a Link TRB which points to the
95  * DMA address of the next segment.  The caller needs to set any Link TRB
96  * related flags, such as End TRB, Toggle Cycle, and no snoop.
97  */
98 static void xhci_link_segments(struct xhci_hcd *xhci, struct xhci_segment *prev,
99                 struct xhci_segment *next, enum xhci_ring_type type)
100 {
101         u32 val;
102
103         if (!prev || !next)
104                 return;
105         prev->next = next;
106         if (type != TYPE_EVENT) {
107                 prev->trbs[TRBS_PER_SEGMENT-1].link.segment_ptr =
108                         cpu_to_le64(next->dma);
109
110                 /* Set the last TRB in the segment to have a TRB type ID of Link TRB */
111                 val = le32_to_cpu(prev->trbs[TRBS_PER_SEGMENT-1].link.control);
112                 val &= ~TRB_TYPE_BITMASK;
113                 val |= TRB_TYPE(TRB_LINK);
114                 /* Always set the chain bit with 0.95 hardware */
115                 /* Set chain bit for isoc rings on AMD 0.96 host */
116                 if (xhci_link_trb_quirk(xhci) ||
117                                 (type == TYPE_ISOC &&
118                                  (xhci->quirks & XHCI_AMD_0x96_HOST)))
119                         val |= TRB_CHAIN;
120                 prev->trbs[TRBS_PER_SEGMENT-1].link.control = cpu_to_le32(val);
121         }
122 }
123
124 /*
125  * Link the ring to the new segments.
126  * Set Toggle Cycle for the new ring if needed.
127  */
128 static void xhci_link_rings(struct xhci_hcd *xhci, struct xhci_ring *ring,
129                 struct xhci_segment *first, struct xhci_segment *last,
130                 unsigned int num_segs)
131 {
132         struct xhci_segment *next;
133
134         if (!ring || !first || !last)
135                 return;
136
137         next = ring->enq_seg->next;
138         xhci_link_segments(xhci, ring->enq_seg, first, ring->type);
139         xhci_link_segments(xhci, last, next, ring->type);
140         ring->num_segs += num_segs;
141         ring->num_trbs_free += (TRBS_PER_SEGMENT - 1) * num_segs;
142
143         if (ring->type != TYPE_EVENT && ring->enq_seg == ring->last_seg) {
144                 ring->last_seg->trbs[TRBS_PER_SEGMENT-1].link.control
145                         &= ~cpu_to_le32(LINK_TOGGLE);
146                 last->trbs[TRBS_PER_SEGMENT-1].link.control
147                         |= cpu_to_le32(LINK_TOGGLE);
148                 ring->last_seg = last;
149         }
150 }
151
152 /*
153  * We need a radix tree for mapping physical addresses of TRBs to which stream
154  * ID they belong to.  We need to do this because the host controller won't tell
155  * us which stream ring the TRB came from.  We could store the stream ID in an
156  * event data TRB, but that doesn't help us for the cancellation case, since the
157  * endpoint may stop before it reaches that event data TRB.
158  *
159  * The radix tree maps the upper portion of the TRB DMA address to a ring
160  * segment that has the same upper portion of DMA addresses.  For example, say I
161  * have segments of size 1KB, that are always 1KB aligned.  A segment may
162  * start at 0x10c91000 and end at 0x10c913f0.  If I use the upper 10 bits, the
163  * key to the stream ID is 0x43244.  I can use the DMA address of the TRB to
164  * pass the radix tree a key to get the right stream ID:
165  *
166  *      0x10c90fff >> 10 = 0x43243
167  *      0x10c912c0 >> 10 = 0x43244
168  *      0x10c91400 >> 10 = 0x43245
169  *
170  * Obviously, only those TRBs with DMA addresses that are within the segment
171  * will make the radix tree return the stream ID for that ring.
172  *
173  * Caveats for the radix tree:
174  *
175  * The radix tree uses an unsigned long as a key pair.  On 32-bit systems, an
176  * unsigned long will be 32-bits; on a 64-bit system an unsigned long will be
177  * 64-bits.  Since we only request 32-bit DMA addresses, we can use that as the
178  * key on 32-bit or 64-bit systems (it would also be fine if we asked for 64-bit
179  * PCI DMA addresses on a 64-bit system).  There might be a problem on 32-bit
180  * extended systems (where the DMA address can be bigger than 32-bits),
181  * if we allow the PCI dma mask to be bigger than 32-bits.  So don't do that.
182  */
183 static int xhci_insert_segment_mapping(struct radix_tree_root *trb_address_map,
184                 struct xhci_ring *ring,
185                 struct xhci_segment *seg,
186                 gfp_t mem_flags)
187 {
188         unsigned long key;
189         int ret;
190
191         key = (unsigned long)(seg->dma >> TRB_SEGMENT_SHIFT);
192         /* Skip any segments that were already added. */
193         if (radix_tree_lookup(trb_address_map, key))
194                 return 0;
195
196         ret = radix_tree_maybe_preload(mem_flags);
197         if (ret)
198                 return ret;
199         ret = radix_tree_insert(trb_address_map,
200                         key, ring);
201         radix_tree_preload_end();
202         return ret;
203 }
204
205 static void xhci_remove_segment_mapping(struct radix_tree_root *trb_address_map,
206                 struct xhci_segment *seg)
207 {
208         unsigned long key;
209
210         key = (unsigned long)(seg->dma >> TRB_SEGMENT_SHIFT);
211         if (radix_tree_lookup(trb_address_map, key))
212                 radix_tree_delete(trb_address_map, key);
213 }
214
215 static int xhci_update_stream_segment_mapping(
216                 struct radix_tree_root *trb_address_map,
217                 struct xhci_ring *ring,
218                 struct xhci_segment *first_seg,
219                 struct xhci_segment *last_seg,
220                 gfp_t mem_flags)
221 {
222         struct xhci_segment *seg;
223         struct xhci_segment *failed_seg;
224         int ret;
225
226         if (WARN_ON_ONCE(trb_address_map == NULL))
227                 return 0;
228
229         seg = first_seg;
230         do {
231                 ret = xhci_insert_segment_mapping(trb_address_map,
232                                 ring, seg, mem_flags);
233                 if (ret)
234                         goto remove_streams;
235                 if (seg == last_seg)
236                         return 0;
237                 seg = seg->next;
238         } while (seg != first_seg);
239
240         return 0;
241
242 remove_streams:
243         failed_seg = seg;
244         seg = first_seg;
245         do {
246                 xhci_remove_segment_mapping(trb_address_map, seg);
247                 if (seg == failed_seg)
248                         return ret;
249                 seg = seg->next;
250         } while (seg != first_seg);
251
252         return ret;
253 }
254
255 static void xhci_remove_stream_mapping(struct xhci_ring *ring)
256 {
257         struct xhci_segment *seg;
258
259         if (WARN_ON_ONCE(ring->trb_address_map == NULL))
260                 return;
261
262         seg = ring->first_seg;
263         do {
264                 xhci_remove_segment_mapping(ring->trb_address_map, seg);
265                 seg = seg->next;
266         } while (seg != ring->first_seg);
267 }
268
269 static int xhci_update_stream_mapping(struct xhci_ring *ring, gfp_t mem_flags)
270 {
271         return xhci_update_stream_segment_mapping(ring->trb_address_map, ring,
272                         ring->first_seg, ring->last_seg, mem_flags);
273 }
274
275 /* XXX: Do we need the hcd structure in all these functions? */
276 void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring)
277 {
278         if (!ring)
279                 return;
280
281         if (ring->first_seg) {
282                 if (ring->type == TYPE_STREAM)
283                         xhci_remove_stream_mapping(ring);
284                 xhci_free_segments_for_ring(xhci, ring->first_seg);
285         }
286
287         kfree(ring);
288 }
289
290 static void xhci_initialize_ring_info(struct xhci_ring *ring,
291                                         unsigned int cycle_state)
292 {
293         /* The ring is empty, so the enqueue pointer == dequeue pointer */
294         ring->enqueue = ring->first_seg->trbs;
295         ring->enq_seg = ring->first_seg;
296         ring->dequeue = ring->enqueue;
297         ring->deq_seg = ring->first_seg;
298         /* The ring is initialized to 0. The producer must write 1 to the cycle
299          * bit to handover ownership of the TRB, so PCS = 1.  The consumer must
300          * compare CCS to the cycle bit to check ownership, so CCS = 1.
301          *
302          * New rings are initialized with cycle state equal to 1; if we are
303          * handling ring expansion, set the cycle state equal to the old ring.
304          */
305         ring->cycle_state = cycle_state;
306         /* Not necessary for new rings, but needed for re-initialized rings */
307         ring->enq_updates = 0;
308         ring->deq_updates = 0;
309
310         /*
311          * Each segment has a link TRB, and leave an extra TRB for SW
312          * accounting purpose
313          */
314         ring->num_trbs_free = ring->num_segs * (TRBS_PER_SEGMENT - 1) - 1;
315 }
316
317 /* Allocate segments and link them for a ring */
318 static int xhci_alloc_segments_for_ring(struct xhci_hcd *xhci,
319                 struct xhci_segment **first, struct xhci_segment **last,
320                 unsigned int num_segs, unsigned int cycle_state,
321                 enum xhci_ring_type type, gfp_t flags)
322 {
323         struct xhci_segment *prev;
324
325         prev = xhci_segment_alloc(xhci, cycle_state, flags);
326         if (!prev)
327                 return -ENOMEM;
328         num_segs--;
329
330         *first = prev;
331         while (num_segs > 0) {
332                 struct xhci_segment     *next;
333
334                 next = xhci_segment_alloc(xhci, cycle_state, flags);
335                 if (!next) {
336                         prev = *first;
337                         while (prev) {
338                                 next = prev->next;
339                                 xhci_segment_free(xhci, prev);
340                                 prev = next;
341                         }
342                         return -ENOMEM;
343                 }
344                 xhci_link_segments(xhci, prev, next, type);
345
346                 prev = next;
347                 num_segs--;
348         }
349         xhci_link_segments(xhci, prev, *first, type);
350         *last = prev;
351
352         return 0;
353 }
354
355 /**
356  * Create a new ring with zero or more segments.
357  *
358  * Link each segment together into a ring.
359  * Set the end flag and the cycle toggle bit on the last segment.
360  * See section 4.9.1 and figures 15 and 16.
361  */
362 static struct xhci_ring *xhci_ring_alloc(struct xhci_hcd *xhci,
363                 unsigned int num_segs, unsigned int cycle_state,
364                 enum xhci_ring_type type, gfp_t flags)
365 {
366         struct xhci_ring        *ring;
367         int ret;
368
369         ring = kzalloc(sizeof *(ring), flags);
370         if (!ring)
371                 return NULL;
372
373         ring->num_segs = num_segs;
374         INIT_LIST_HEAD(&ring->td_list);
375         ring->type = type;
376         if (num_segs == 0)
377                 return ring;
378
379         ret = xhci_alloc_segments_for_ring(xhci, &ring->first_seg,
380                         &ring->last_seg, num_segs, cycle_state, type, flags);
381         if (ret)
382                 goto fail;
383
384         /* Only event ring does not use link TRB */
385         if (type != TYPE_EVENT) {
386                 /* See section 4.9.2.1 and 6.4.4.1 */
387                 ring->last_seg->trbs[TRBS_PER_SEGMENT - 1].link.control |=
388                         cpu_to_le32(LINK_TOGGLE);
389         }
390         xhci_initialize_ring_info(ring, cycle_state);
391         return ring;
392
393 fail:
394         kfree(ring);
395         return NULL;
396 }
397
398 void xhci_free_or_cache_endpoint_ring(struct xhci_hcd *xhci,
399                 struct xhci_virt_device *virt_dev,
400                 unsigned int ep_index)
401 {
402         int rings_cached;
403
404         rings_cached = virt_dev->num_rings_cached;
405         if (rings_cached < XHCI_MAX_RINGS_CACHED) {
406                 virt_dev->ring_cache[rings_cached] =
407                         virt_dev->eps[ep_index].ring;
408                 virt_dev->num_rings_cached++;
409                 xhci_dbg(xhci, "Cached old ring, "
410                                 "%d ring%s cached\n",
411                                 virt_dev->num_rings_cached,
412                                 (virt_dev->num_rings_cached > 1) ? "s" : "");
413         } else {
414                 xhci_ring_free(xhci, virt_dev->eps[ep_index].ring);
415                 xhci_dbg(xhci, "Ring cache full (%d rings), "
416                                 "freeing ring\n",
417                                 virt_dev->num_rings_cached);
418         }
419         virt_dev->eps[ep_index].ring = NULL;
420 }
421
422 /* Zero an endpoint ring (except for link TRBs) and move the enqueue and dequeue
423  * pointers to the beginning of the ring.
424  */
425 static void xhci_reinit_cached_ring(struct xhci_hcd *xhci,
426                         struct xhci_ring *ring, unsigned int cycle_state,
427                         enum xhci_ring_type type)
428 {
429         struct xhci_segment     *seg = ring->first_seg;
430         int i;
431
432         do {
433                 memset(seg->trbs, 0,
434                                 sizeof(union xhci_trb)*TRBS_PER_SEGMENT);
435                 if (cycle_state == 0) {
436                         for (i = 0; i < TRBS_PER_SEGMENT; i++)
437                                 seg->trbs[i].link.control |=
438                                         cpu_to_le32(TRB_CYCLE);
439                 }
440                 /* All endpoint rings have link TRBs */
441                 xhci_link_segments(xhci, seg, seg->next, type);
442                 seg = seg->next;
443         } while (seg != ring->first_seg);
444         ring->type = type;
445         xhci_initialize_ring_info(ring, cycle_state);
446         /* td list should be empty since all URBs have been cancelled,
447          * but just in case...
448          */
449         INIT_LIST_HEAD(&ring->td_list);
450 }
451
452 /*
453  * Expand an existing ring.
454  * Look for a cached ring or allocate a new ring which has same segment numbers
455  * and link the two rings.
456  */
457 int xhci_ring_expansion(struct xhci_hcd *xhci, struct xhci_ring *ring,
458                                 unsigned int num_trbs, gfp_t flags)
459 {
460         struct xhci_segment     *first;
461         struct xhci_segment     *last;
462         unsigned int            num_segs;
463         unsigned int            num_segs_needed;
464         int                     ret;
465
466         num_segs_needed = (num_trbs + (TRBS_PER_SEGMENT - 1) - 1) /
467                                 (TRBS_PER_SEGMENT - 1);
468
469         /* Allocate number of segments we needed, or double the ring size */
470         num_segs = ring->num_segs > num_segs_needed ?
471                         ring->num_segs : num_segs_needed;
472
473         ret = xhci_alloc_segments_for_ring(xhci, &first, &last,
474                         num_segs, ring->cycle_state, ring->type, flags);
475         if (ret)
476                 return -ENOMEM;
477
478         if (ring->type == TYPE_STREAM)
479                 ret = xhci_update_stream_segment_mapping(ring->trb_address_map,
480                                                 ring, first, last, flags);
481         if (ret) {
482                 struct xhci_segment *next;
483                 do {
484                         next = first->next;
485                         xhci_segment_free(xhci, first);
486                         if (first == last)
487                                 break;
488                         first = next;
489                 } while (true);
490                 return ret;
491         }
492
493         xhci_link_rings(xhci, ring, first, last, num_segs);
494         xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
495                         "ring expansion succeed, now has %d segments",
496                         ring->num_segs);
497
498         return 0;
499 }
500
501 #define CTX_SIZE(_hcc) (HCC_64BYTE_CONTEXT(_hcc) ? 64 : 32)
502
503 static struct xhci_container_ctx *xhci_alloc_container_ctx(struct xhci_hcd *xhci,
504                                                     int type, gfp_t flags)
505 {
506         struct xhci_container_ctx *ctx;
507
508         if ((type != XHCI_CTX_TYPE_DEVICE) && (type != XHCI_CTX_TYPE_INPUT))
509                 return NULL;
510
511         ctx = kzalloc(sizeof(*ctx), flags);
512         if (!ctx)
513                 return NULL;
514
515         ctx->type = type;
516         ctx->size = HCC_64BYTE_CONTEXT(xhci->hcc_params) ? 2048 : 1024;
517         if (type == XHCI_CTX_TYPE_INPUT)
518                 ctx->size += CTX_SIZE(xhci->hcc_params);
519
520         ctx->bytes = dma_pool_alloc(xhci->device_pool, flags, &ctx->dma);
521         if (!ctx->bytes) {
522                 kfree(ctx);
523                 return NULL;
524         }
525         memset(ctx->bytes, 0, ctx->size);
526         return ctx;
527 }
528
529 static void xhci_free_container_ctx(struct xhci_hcd *xhci,
530                              struct xhci_container_ctx *ctx)
531 {
532         if (!ctx)
533                 return;
534         dma_pool_free(xhci->device_pool, ctx->bytes, ctx->dma);
535         kfree(ctx);
536 }
537
538 struct xhci_input_control_ctx *xhci_get_input_control_ctx(
539                                               struct xhci_container_ctx *ctx)
540 {
541         if (ctx->type != XHCI_CTX_TYPE_INPUT)
542                 return NULL;
543
544         return (struct xhci_input_control_ctx *)ctx->bytes;
545 }
546
547 struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci,
548                                         struct xhci_container_ctx *ctx)
549 {
550         if (ctx->type == XHCI_CTX_TYPE_DEVICE)
551                 return (struct xhci_slot_ctx *)ctx->bytes;
552
553         return (struct xhci_slot_ctx *)
554                 (ctx->bytes + CTX_SIZE(xhci->hcc_params));
555 }
556
557 struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci,
558                                     struct xhci_container_ctx *ctx,
559                                     unsigned int ep_index)
560 {
561         /* increment ep index by offset of start of ep ctx array */
562         ep_index++;
563         if (ctx->type == XHCI_CTX_TYPE_INPUT)
564                 ep_index++;
565
566         return (struct xhci_ep_ctx *)
567                 (ctx->bytes + (ep_index * CTX_SIZE(xhci->hcc_params)));
568 }
569
570
571 /***************** Streams structures manipulation *************************/
572
573 static void xhci_free_stream_ctx(struct xhci_hcd *xhci,
574                 unsigned int num_stream_ctxs,
575                 struct xhci_stream_ctx *stream_ctx, dma_addr_t dma)
576 {
577         struct device *dev = xhci_to_hcd(xhci)->self.controller;
578         size_t size = sizeof(struct xhci_stream_ctx) * num_stream_ctxs;
579
580         if (size > MEDIUM_STREAM_ARRAY_SIZE)
581                 dma_free_coherent(dev, size,
582                                 stream_ctx, dma);
583         else if (size <= SMALL_STREAM_ARRAY_SIZE)
584                 return dma_pool_free(xhci->small_streams_pool,
585                                 stream_ctx, dma);
586         else
587                 return dma_pool_free(xhci->medium_streams_pool,
588                                 stream_ctx, dma);
589 }
590
591 /*
592  * The stream context array for each endpoint with bulk streams enabled can
593  * vary in size, based on:
594  *  - how many streams the endpoint supports,
595  *  - the maximum primary stream array size the host controller supports,
596  *  - and how many streams the device driver asks for.
597  *
598  * The stream context array must be a power of 2, and can be as small as
599  * 64 bytes or as large as 1MB.
600  */
601 static struct xhci_stream_ctx *xhci_alloc_stream_ctx(struct xhci_hcd *xhci,
602                 unsigned int num_stream_ctxs, dma_addr_t *dma,
603                 gfp_t mem_flags)
604 {
605         struct device *dev = xhci_to_hcd(xhci)->self.controller;
606         size_t size = sizeof(struct xhci_stream_ctx) * num_stream_ctxs;
607
608         if (size > MEDIUM_STREAM_ARRAY_SIZE)
609                 return dma_alloc_coherent(dev, size,
610                                 dma, mem_flags);
611         else if (size <= SMALL_STREAM_ARRAY_SIZE)
612                 return dma_pool_alloc(xhci->small_streams_pool,
613                                 mem_flags, dma);
614         else
615                 return dma_pool_alloc(xhci->medium_streams_pool,
616                                 mem_flags, dma);
617 }
618
619 struct xhci_ring *xhci_dma_to_transfer_ring(
620                 struct xhci_virt_ep *ep,
621                 u64 address)
622 {
623         if (ep->ep_state & EP_HAS_STREAMS)
624                 return radix_tree_lookup(&ep->stream_info->trb_address_map,
625                                 address >> TRB_SEGMENT_SHIFT);
626         return ep->ring;
627 }
628
629 struct xhci_ring *xhci_stream_id_to_ring(
630                 struct xhci_virt_device *dev,
631                 unsigned int ep_index,
632                 unsigned int stream_id)
633 {
634         struct xhci_virt_ep *ep = &dev->eps[ep_index];
635
636         if (stream_id == 0)
637                 return ep->ring;
638         if (!ep->stream_info)
639                 return NULL;
640
641         if (stream_id > ep->stream_info->num_streams)
642                 return NULL;
643         return ep->stream_info->stream_rings[stream_id];
644 }
645
646 /*
647  * Change an endpoint's internal structure so it supports stream IDs.  The
648  * number of requested streams includes stream 0, which cannot be used by device
649  * drivers.
650  *
651  * The number of stream contexts in the stream context array may be bigger than
652  * the number of streams the driver wants to use.  This is because the number of
653  * stream context array entries must be a power of two.
654  */
655 struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
656                 unsigned int num_stream_ctxs,
657                 unsigned int num_streams, gfp_t mem_flags)
658 {
659         struct xhci_stream_info *stream_info;
660         u32 cur_stream;
661         struct xhci_ring *cur_ring;
662         u64 addr;
663         int ret;
664
665         xhci_dbg(xhci, "Allocating %u streams and %u "
666                         "stream context array entries.\n",
667                         num_streams, num_stream_ctxs);
668         if (xhci->cmd_ring_reserved_trbs == MAX_RSVD_CMD_TRBS) {
669                 xhci_dbg(xhci, "Command ring has no reserved TRBs available\n");
670                 return NULL;
671         }
672         xhci->cmd_ring_reserved_trbs++;
673
674         stream_info = kzalloc(sizeof(struct xhci_stream_info), mem_flags);
675         if (!stream_info)
676                 goto cleanup_trbs;
677
678         stream_info->num_streams = num_streams;
679         stream_info->num_stream_ctxs = num_stream_ctxs;
680
681         /* Initialize the array of virtual pointers to stream rings. */
682         stream_info->stream_rings = kzalloc(
683                         sizeof(struct xhci_ring *)*num_streams,
684                         mem_flags);
685         if (!stream_info->stream_rings)
686                 goto cleanup_info;
687
688         /* Initialize the array of DMA addresses for stream rings for the HW. */
689         stream_info->stream_ctx_array = xhci_alloc_stream_ctx(xhci,
690                         num_stream_ctxs, &stream_info->ctx_array_dma,
691                         mem_flags);
692         if (!stream_info->stream_ctx_array)
693                 goto cleanup_ctx;
694         memset(stream_info->stream_ctx_array, 0,
695                         sizeof(struct xhci_stream_ctx)*num_stream_ctxs);
696
697         /* Allocate everything needed to free the stream rings later */
698         stream_info->free_streams_command =
699                 xhci_alloc_command(xhci, true, true, mem_flags);
700         if (!stream_info->free_streams_command)
701                 goto cleanup_ctx;
702
703         INIT_RADIX_TREE(&stream_info->trb_address_map, GFP_ATOMIC);
704
705         /* Allocate rings for all the streams that the driver will use,
706          * and add their segment DMA addresses to the radix tree.
707          * Stream 0 is reserved.
708          */
709         for (cur_stream = 1; cur_stream < num_streams; cur_stream++) {
710                 stream_info->stream_rings[cur_stream] =
711                         xhci_ring_alloc(xhci, 2, 1, TYPE_STREAM, mem_flags);
712                 cur_ring = stream_info->stream_rings[cur_stream];
713                 if (!cur_ring)
714                         goto cleanup_rings;
715                 cur_ring->stream_id = cur_stream;
716                 cur_ring->trb_address_map = &stream_info->trb_address_map;
717                 /* Set deq ptr, cycle bit, and stream context type */
718                 addr = cur_ring->first_seg->dma |
719                         SCT_FOR_CTX(SCT_PRI_TR) |
720                         cur_ring->cycle_state;
721                 stream_info->stream_ctx_array[cur_stream].stream_ring =
722                         cpu_to_le64(addr);
723                 xhci_dbg(xhci, "Setting stream %d ring ptr to 0x%08llx\n",
724                                 cur_stream, (unsigned long long) addr);
725
726                 ret = xhci_update_stream_mapping(cur_ring, mem_flags);
727                 if (ret) {
728                         xhci_ring_free(xhci, cur_ring);
729                         stream_info->stream_rings[cur_stream] = NULL;
730                         goto cleanup_rings;
731                 }
732         }
733         /* Leave the other unused stream ring pointers in the stream context
734          * array initialized to zero.  This will cause the xHC to give us an
735          * error if the device asks for a stream ID we don't have setup (if it
736          * was any other way, the host controller would assume the ring is
737          * "empty" and wait forever for data to be queued to that stream ID).
738          */
739
740         return stream_info;
741
742 cleanup_rings:
743         for (cur_stream = 1; cur_stream < num_streams; cur_stream++) {
744                 cur_ring = stream_info->stream_rings[cur_stream];
745                 if (cur_ring) {
746                         xhci_ring_free(xhci, cur_ring);
747                         stream_info->stream_rings[cur_stream] = NULL;
748                 }
749         }
750         xhci_free_command(xhci, stream_info->free_streams_command);
751 cleanup_ctx:
752         kfree(stream_info->stream_rings);
753 cleanup_info:
754         kfree(stream_info);
755 cleanup_trbs:
756         xhci->cmd_ring_reserved_trbs--;
757         return NULL;
758 }
759 /*
760  * Sets the MaxPStreams field and the Linear Stream Array field.
761  * Sets the dequeue pointer to the stream context array.
762  */
763 void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
764                 struct xhci_ep_ctx *ep_ctx,
765                 struct xhci_stream_info *stream_info)
766 {
767         u32 max_primary_streams;
768         /* MaxPStreams is the number of stream context array entries, not the
769          * number we're actually using.  Must be in 2^(MaxPstreams + 1) format.
770          * fls(0) = 0, fls(0x1) = 1, fls(0x10) = 2, fls(0x100) = 3, etc.
771          */
772         max_primary_streams = fls(stream_info->num_stream_ctxs) - 2;
773         xhci_dbg_trace(xhci,  trace_xhci_dbg_context_change,
774                         "Setting number of stream ctx array entries to %u",
775                         1 << (max_primary_streams + 1));
776         ep_ctx->ep_info &= cpu_to_le32(~EP_MAXPSTREAMS_MASK);
777         ep_ctx->ep_info |= cpu_to_le32(EP_MAXPSTREAMS(max_primary_streams)
778                                        | EP_HAS_LSA);
779         ep_ctx->deq  = cpu_to_le64(stream_info->ctx_array_dma);
780 }
781
782 /*
783  * Sets the MaxPStreams field and the Linear Stream Array field to 0.
784  * Reinstalls the "normal" endpoint ring (at its previous dequeue mark,
785  * not at the beginning of the ring).
786  */
787 void xhci_setup_no_streams_ep_input_ctx(struct xhci_ep_ctx *ep_ctx,
788                 struct xhci_virt_ep *ep)
789 {
790         dma_addr_t addr;
791         ep_ctx->ep_info &= cpu_to_le32(~(EP_MAXPSTREAMS_MASK | EP_HAS_LSA));
792         addr = xhci_trb_virt_to_dma(ep->ring->deq_seg, ep->ring->dequeue);
793         ep_ctx->deq  = cpu_to_le64(addr | ep->ring->cycle_state);
794 }
795
796 /* Frees all stream contexts associated with the endpoint,
797  *
798  * Caller should fix the endpoint context streams fields.
799  */
800 void xhci_free_stream_info(struct xhci_hcd *xhci,
801                 struct xhci_stream_info *stream_info)
802 {
803         int cur_stream;
804         struct xhci_ring *cur_ring;
805
806         if (!stream_info)
807                 return;
808
809         for (cur_stream = 1; cur_stream < stream_info->num_streams;
810                         cur_stream++) {
811                 cur_ring = stream_info->stream_rings[cur_stream];
812                 if (cur_ring) {
813                         xhci_ring_free(xhci, cur_ring);
814                         stream_info->stream_rings[cur_stream] = NULL;
815                 }
816         }
817         xhci_free_command(xhci, stream_info->free_streams_command);
818         xhci->cmd_ring_reserved_trbs--;
819         if (stream_info->stream_ctx_array)
820                 xhci_free_stream_ctx(xhci,
821                                 stream_info->num_stream_ctxs,
822                                 stream_info->stream_ctx_array,
823                                 stream_info->ctx_array_dma);
824
825         kfree(stream_info->stream_rings);
826         kfree(stream_info);
827 }
828
829
830 /***************** Device context manipulation *************************/
831
832 static void xhci_init_endpoint_timer(struct xhci_hcd *xhci,
833                 struct xhci_virt_ep *ep)
834 {
835         setup_timer(&ep->stop_cmd_timer, xhci_stop_endpoint_command_watchdog,
836                     (unsigned long)ep);
837         ep->xhci = xhci;
838 }
839
840 static void xhci_free_tt_info(struct xhci_hcd *xhci,
841                 struct xhci_virt_device *virt_dev,
842                 int slot_id)
843 {
844         struct list_head *tt_list_head;
845         struct xhci_tt_bw_info *tt_info, *next;
846         bool slot_found = false;
847
848         /* If the device never made it past the Set Address stage,
849          * it may not have the real_port set correctly.
850          */
851         if (virt_dev->real_port == 0 ||
852                         virt_dev->real_port > HCS_MAX_PORTS(xhci->hcs_params1)) {
853                 xhci_dbg(xhci, "Bad real port.\n");
854                 return;
855         }
856
857         tt_list_head = &(xhci->rh_bw[virt_dev->real_port - 1].tts);
858         list_for_each_entry_safe(tt_info, next, tt_list_head, tt_list) {
859                 /* Multi-TT hubs will have more than one entry */
860                 if (tt_info->slot_id == slot_id) {
861                         slot_found = true;
862                         list_del(&tt_info->tt_list);
863                         kfree(tt_info);
864                 } else if (slot_found) {
865                         break;
866                 }
867         }
868 }
869
870 int xhci_alloc_tt_info(struct xhci_hcd *xhci,
871                 struct xhci_virt_device *virt_dev,
872                 struct usb_device *hdev,
873                 struct usb_tt *tt, gfp_t mem_flags)
874 {
875         struct xhci_tt_bw_info          *tt_info;
876         unsigned int                    num_ports;
877         int                             i, j;
878
879         if (!tt->multi)
880                 num_ports = 1;
881         else
882                 num_ports = hdev->maxchild;
883
884         for (i = 0; i < num_ports; i++, tt_info++) {
885                 struct xhci_interval_bw_table *bw_table;
886
887                 tt_info = kzalloc(sizeof(*tt_info), mem_flags);
888                 if (!tt_info)
889                         goto free_tts;
890                 INIT_LIST_HEAD(&tt_info->tt_list);
891                 list_add(&tt_info->tt_list,
892                                 &xhci->rh_bw[virt_dev->real_port - 1].tts);
893                 tt_info->slot_id = virt_dev->udev->slot_id;
894                 if (tt->multi)
895                         tt_info->ttport = i+1;
896                 bw_table = &tt_info->bw_table;
897                 for (j = 0; j < XHCI_MAX_INTERVAL; j++)
898                         INIT_LIST_HEAD(&bw_table->interval_bw[j].endpoints);
899         }
900         return 0;
901
902 free_tts:
903         xhci_free_tt_info(xhci, virt_dev, virt_dev->udev->slot_id);
904         return -ENOMEM;
905 }
906
907
908 /* All the xhci_tds in the ring's TD list should be freed at this point.
909  * Should be called with xhci->lock held if there is any chance the TT lists
910  * will be manipulated by the configure endpoint, allocate device, or update
911  * hub functions while this function is removing the TT entries from the list.
912  */
913 void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id)
914 {
915         struct xhci_virt_device *dev;
916         int i;
917         int old_active_eps = 0;
918
919         /* Slot ID 0 is reserved */
920         if (slot_id == 0 || !xhci->devs[slot_id])
921                 return;
922
923         dev = xhci->devs[slot_id];
924         xhci->dcbaa->dev_context_ptrs[slot_id] = 0;
925         if (!dev)
926                 return;
927
928         if (dev->tt_info)
929                 old_active_eps = dev->tt_info->active_eps;
930
931         for (i = 0; i < 31; ++i) {
932                 if (dev->eps[i].ring)
933                         xhci_ring_free(xhci, dev->eps[i].ring);
934                 if (dev->eps[i].stream_info)
935                         xhci_free_stream_info(xhci,
936                                         dev->eps[i].stream_info);
937                 /* Endpoints on the TT/root port lists should have been removed
938                  * when usb_disable_device() was called for the device.
939                  * We can't drop them anyway, because the udev might have gone
940                  * away by this point, and we can't tell what speed it was.
941                  */
942                 if (!list_empty(&dev->eps[i].bw_endpoint_list))
943                         xhci_warn(xhci, "Slot %u endpoint %u "
944                                         "not removed from BW list!\n",
945                                         slot_id, i);
946         }
947         /* If this is a hub, free the TT(s) from the TT list */
948         xhci_free_tt_info(xhci, dev, slot_id);
949         /* If necessary, update the number of active TTs on this root port */
950         xhci_update_tt_active_eps(xhci, dev, old_active_eps);
951
952         if (dev->ring_cache) {
953                 for (i = 0; i < dev->num_rings_cached; i++)
954                         xhci_ring_free(xhci, dev->ring_cache[i]);
955                 kfree(dev->ring_cache);
956         }
957
958         if (dev->in_ctx)
959                 xhci_free_container_ctx(xhci, dev->in_ctx);
960         if (dev->out_ctx)
961                 xhci_free_container_ctx(xhci, dev->out_ctx);
962
963         kfree(xhci->devs[slot_id]);
964         xhci->devs[slot_id] = NULL;
965 }
966
967 /*
968  * Free a virt_device structure.
969  * If the virt_device added a tt_info (a hub) and has children pointing to
970  * that tt_info, then free the child first. Recursive.
971  * We can't rely on udev at this point to find child-parent relationships.
972  */
973 void xhci_free_virt_devices_depth_first(struct xhci_hcd *xhci, int slot_id)
974 {
975         struct xhci_virt_device *vdev;
976         struct list_head *tt_list_head;
977         struct xhci_tt_bw_info *tt_info, *next;
978         int i;
979
980         vdev = xhci->devs[slot_id];
981         if (!vdev)
982                 return;
983
984         tt_list_head = &(xhci->rh_bw[vdev->real_port - 1].tts);
985         list_for_each_entry_safe(tt_info, next, tt_list_head, tt_list) {
986                 /* is this a hub device that added a tt_info to the tts list */
987                 if (tt_info->slot_id == slot_id) {
988                         /* are any devices using this tt_info? */
989                         for (i = 1; i < HCS_MAX_SLOTS(xhci->hcs_params1); i++) {
990                                 vdev = xhci->devs[i];
991                                 if (vdev && (vdev->tt_info == tt_info))
992                                         xhci_free_virt_devices_depth_first(
993                                                 xhci, i);
994                         }
995                 }
996         }
997         /* we are now at a leaf device */
998         xhci_free_virt_device(xhci, slot_id);
999 }
1000
1001 int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id,
1002                 struct usb_device *udev, gfp_t flags)
1003 {
1004         struct xhci_virt_device *dev;
1005         int i;
1006
1007         /* Slot ID 0 is reserved */
1008         if (slot_id == 0 || xhci->devs[slot_id]) {
1009                 xhci_warn(xhci, "Bad Slot ID %d\n", slot_id);
1010                 return 0;
1011         }
1012
1013         xhci->devs[slot_id] = kzalloc(sizeof(*xhci->devs[slot_id]), flags);
1014         if (!xhci->devs[slot_id])
1015                 return 0;
1016         dev = xhci->devs[slot_id];
1017
1018         /* Allocate the (output) device context that will be used in the HC. */
1019         dev->out_ctx = xhci_alloc_container_ctx(xhci, XHCI_CTX_TYPE_DEVICE, flags);
1020         if (!dev->out_ctx)
1021                 goto fail;
1022
1023         xhci_dbg(xhci, "Slot %d output ctx = 0x%llx (dma)\n", slot_id,
1024                         (unsigned long long)dev->out_ctx->dma);
1025
1026         /* Allocate the (input) device context for address device command */
1027         dev->in_ctx = xhci_alloc_container_ctx(xhci, XHCI_CTX_TYPE_INPUT, flags);
1028         if (!dev->in_ctx)
1029                 goto fail;
1030
1031         xhci_dbg(xhci, "Slot %d input ctx = 0x%llx (dma)\n", slot_id,
1032                         (unsigned long long)dev->in_ctx->dma);
1033
1034         /* Initialize the cancellation list and watchdog timers for each ep */
1035         for (i = 0; i < 31; i++) {
1036                 xhci_init_endpoint_timer(xhci, &dev->eps[i]);
1037                 INIT_LIST_HEAD(&dev->eps[i].cancelled_td_list);
1038                 INIT_LIST_HEAD(&dev->eps[i].bw_endpoint_list);
1039         }
1040
1041         /* Allocate endpoint 0 ring */
1042         dev->eps[0].ring = xhci_ring_alloc(xhci, 2, 1, TYPE_CTRL, flags);
1043         if (!dev->eps[0].ring)
1044                 goto fail;
1045
1046         /* Allocate pointers to the ring cache */
1047         dev->ring_cache = kzalloc(
1048                         sizeof(struct xhci_ring *)*XHCI_MAX_RINGS_CACHED,
1049                         flags);
1050         if (!dev->ring_cache)
1051                 goto fail;
1052         dev->num_rings_cached = 0;
1053
1054         init_completion(&dev->cmd_completion);
1055         dev->udev = udev;
1056
1057         /* Point to output device context in dcbaa. */
1058         xhci->dcbaa->dev_context_ptrs[slot_id] = cpu_to_le64(dev->out_ctx->dma);
1059         xhci_dbg(xhci, "Set slot id %d dcbaa entry %p to 0x%llx\n",
1060                  slot_id,
1061                  &xhci->dcbaa->dev_context_ptrs[slot_id],
1062                  le64_to_cpu(xhci->dcbaa->dev_context_ptrs[slot_id]));
1063
1064         return 1;
1065 fail:
1066         xhci_free_virt_device(xhci, slot_id);
1067         return 0;
1068 }
1069
1070 void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci,
1071                 struct usb_device *udev)
1072 {
1073         struct xhci_virt_device *virt_dev;
1074         struct xhci_ep_ctx      *ep0_ctx;
1075         struct xhci_ring        *ep_ring;
1076
1077         virt_dev = xhci->devs[udev->slot_id];
1078         ep0_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, 0);
1079         ep_ring = virt_dev->eps[0].ring;
1080         /*
1081          * FIXME we don't keep track of the dequeue pointer very well after a
1082          * Set TR dequeue pointer, so we're setting the dequeue pointer of the
1083          * host to our enqueue pointer.  This should only be called after a
1084          * configured device has reset, so all control transfers should have
1085          * been completed or cancelled before the reset.
1086          */
1087         ep0_ctx->deq = cpu_to_le64(xhci_trb_virt_to_dma(ep_ring->enq_seg,
1088                                                         ep_ring->enqueue)
1089                                    | ep_ring->cycle_state);
1090 }
1091
1092 /*
1093  * The xHCI roothub may have ports of differing speeds in any order in the port
1094  * status registers.  xhci->port_array provides an array of the port speed for
1095  * each offset into the port status registers.
1096  *
1097  * The xHCI hardware wants to know the roothub port number that the USB device
1098  * is attached to (or the roothub port its ancestor hub is attached to).  All we
1099  * know is the index of that port under either the USB 2.0 or the USB 3.0
1100  * roothub, but that doesn't give us the real index into the HW port status
1101  * registers. Call xhci_find_raw_port_number() to get real index.
1102  */
1103 static u32 xhci_find_real_port_number(struct xhci_hcd *xhci,
1104                 struct usb_device *udev)
1105 {
1106         struct usb_device *top_dev;
1107         struct usb_hcd *hcd;
1108
1109         if (udev->speed >= USB_SPEED_SUPER)
1110                 hcd = xhci->shared_hcd;
1111         else
1112                 hcd = xhci->main_hcd;
1113
1114         for (top_dev = udev; top_dev->parent && top_dev->parent->parent;
1115                         top_dev = top_dev->parent)
1116                 /* Found device below root hub */;
1117
1118         return  xhci_find_raw_port_number(hcd, top_dev->portnum);
1119 }
1120
1121 /* Setup an xHCI virtual device for a Set Address command */
1122 int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev)
1123 {
1124         struct xhci_virt_device *dev;
1125         struct xhci_ep_ctx      *ep0_ctx;
1126         struct xhci_slot_ctx    *slot_ctx;
1127         u32                     port_num;
1128         u32                     max_packets;
1129         struct usb_device *top_dev;
1130
1131         dev = xhci->devs[udev->slot_id];
1132         /* Slot ID 0 is reserved */
1133         if (udev->slot_id == 0 || !dev) {
1134                 xhci_warn(xhci, "Slot ID %d is not assigned to this device\n",
1135                                 udev->slot_id);
1136                 return -EINVAL;
1137         }
1138         ep0_ctx = xhci_get_ep_ctx(xhci, dev->in_ctx, 0);
1139         slot_ctx = xhci_get_slot_ctx(xhci, dev->in_ctx);
1140
1141         /* 3) Only the control endpoint is valid - one endpoint context */
1142         slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(1) | udev->route);
1143         switch (udev->speed) {
1144         case USB_SPEED_SUPER_PLUS:
1145         case USB_SPEED_SUPER:
1146                 slot_ctx->dev_info |= cpu_to_le32(SLOT_SPEED_SS);
1147                 max_packets = MAX_PACKET(512);
1148                 break;
1149         case USB_SPEED_HIGH:
1150                 slot_ctx->dev_info |= cpu_to_le32(SLOT_SPEED_HS);
1151                 max_packets = MAX_PACKET(64);
1152                 break;
1153         /* USB core guesses at a 64-byte max packet first for FS devices */
1154         case USB_SPEED_FULL:
1155                 slot_ctx->dev_info |= cpu_to_le32(SLOT_SPEED_FS);
1156                 max_packets = MAX_PACKET(64);
1157                 break;
1158         case USB_SPEED_LOW:
1159                 slot_ctx->dev_info |= cpu_to_le32(SLOT_SPEED_LS);
1160                 max_packets = MAX_PACKET(8);
1161                 break;
1162         case USB_SPEED_WIRELESS:
1163                 xhci_dbg(xhci, "FIXME xHCI doesn't support wireless speeds\n");
1164                 return -EINVAL;
1165                 break;
1166         default:
1167                 /* Speed was set earlier, this shouldn't happen. */
1168                 return -EINVAL;
1169         }
1170         /* Find the root hub port this device is under */
1171         port_num = xhci_find_real_port_number(xhci, udev);
1172         if (!port_num)
1173                 return -EINVAL;
1174         slot_ctx->dev_info2 |= cpu_to_le32(ROOT_HUB_PORT(port_num));
1175         /* Set the port number in the virtual_device to the faked port number */
1176         for (top_dev = udev; top_dev->parent && top_dev->parent->parent;
1177                         top_dev = top_dev->parent)
1178                 /* Found device below root hub */;
1179         dev->fake_port = top_dev->portnum;
1180         dev->real_port = port_num;
1181         xhci_dbg(xhci, "Set root hub portnum to %d\n", port_num);
1182         xhci_dbg(xhci, "Set fake root hub portnum to %d\n", dev->fake_port);
1183
1184         /* Find the right bandwidth table that this device will be a part of.
1185          * If this is a full speed device attached directly to a root port (or a
1186          * decendent of one), it counts as a primary bandwidth domain, not a
1187          * secondary bandwidth domain under a TT.  An xhci_tt_info structure
1188          * will never be created for the HS root hub.
1189          */
1190         if (!udev->tt || !udev->tt->hub->parent) {
1191                 dev->bw_table = &xhci->rh_bw[port_num - 1].bw_table;
1192         } else {
1193                 struct xhci_root_port_bw_info *rh_bw;
1194                 struct xhci_tt_bw_info *tt_bw;
1195
1196                 rh_bw = &xhci->rh_bw[port_num - 1];
1197                 /* Find the right TT. */
1198                 list_for_each_entry(tt_bw, &rh_bw->tts, tt_list) {
1199                         if (tt_bw->slot_id != udev->tt->hub->slot_id)
1200                                 continue;
1201
1202                         if (!dev->udev->tt->multi ||
1203                                         (udev->tt->multi &&
1204                                          tt_bw->ttport == dev->udev->ttport)) {
1205                                 dev->bw_table = &tt_bw->bw_table;
1206                                 dev->tt_info = tt_bw;
1207                                 break;
1208                         }
1209                 }
1210                 if (!dev->tt_info)
1211                         xhci_warn(xhci, "WARN: Didn't find a matching TT\n");
1212         }
1213
1214         /* Is this a LS/FS device under an external HS hub? */
1215         if (udev->tt && udev->tt->hub->parent) {
1216                 slot_ctx->tt_info = cpu_to_le32(udev->tt->hub->slot_id |
1217                                                 (udev->ttport << 8));
1218                 if (udev->tt->multi)
1219                         slot_ctx->dev_info |= cpu_to_le32(DEV_MTT);
1220         }
1221         xhci_dbg(xhci, "udev->tt = %p\n", udev->tt);
1222         xhci_dbg(xhci, "udev->ttport = 0x%x\n", udev->ttport);
1223
1224         /* Step 4 - ring already allocated */
1225         /* Step 5 */
1226         ep0_ctx->ep_info2 = cpu_to_le32(EP_TYPE(CTRL_EP));
1227
1228         /* EP 0 can handle "burst" sizes of 1, so Max Burst Size field is 0 */
1229         ep0_ctx->ep_info2 |= cpu_to_le32(MAX_BURST(0) | ERROR_COUNT(3) |
1230                                          max_packets);
1231
1232         ep0_ctx->deq = cpu_to_le64(dev->eps[0].ring->first_seg->dma |
1233                                    dev->eps[0].ring->cycle_state);
1234
1235         /* Steps 7 and 8 were done in xhci_alloc_virt_device() */
1236
1237         return 0;
1238 }
1239
1240 /*
1241  * Convert interval expressed as 2^(bInterval - 1) == interval into
1242  * straight exponent value 2^n == interval.
1243  *
1244  */
1245 static unsigned int xhci_parse_exponent_interval(struct usb_device *udev,
1246                 struct usb_host_endpoint *ep)
1247 {
1248         unsigned int interval;
1249
1250         interval = clamp_val(ep->desc.bInterval, 1, 16) - 1;
1251         if (interval != ep->desc.bInterval - 1)
1252                 dev_warn(&udev->dev,
1253                          "ep %#x - rounding interval to %d %sframes\n",
1254                          ep->desc.bEndpointAddress,
1255                          1 << interval,
1256                          udev->speed == USB_SPEED_FULL ? "" : "micro");
1257
1258         if (udev->speed == USB_SPEED_FULL) {
1259                 /*
1260                  * Full speed isoc endpoints specify interval in frames,
1261                  * not microframes. We are using microframes everywhere,
1262                  * so adjust accordingly.
1263                  */
1264                 interval += 3;  /* 1 frame = 2^3 uframes */
1265         }
1266
1267         return interval;
1268 }
1269
1270 /*
1271  * Convert bInterval expressed in microframes (in 1-255 range) to exponent of
1272  * microframes, rounded down to nearest power of 2.
1273  */
1274 static unsigned int xhci_microframes_to_exponent(struct usb_device *udev,
1275                 struct usb_host_endpoint *ep, unsigned int desc_interval,
1276                 unsigned int min_exponent, unsigned int max_exponent)
1277 {
1278         unsigned int interval;
1279
1280         interval = fls(desc_interval) - 1;
1281         interval = clamp_val(interval, min_exponent, max_exponent);
1282         if ((1 << interval) != desc_interval)
1283                 dev_warn(&udev->dev,
1284                          "ep %#x - rounding interval to %d microframes, ep desc says %d microframes\n",
1285                          ep->desc.bEndpointAddress,
1286                          1 << interval,
1287                          desc_interval);
1288
1289         return interval;
1290 }
1291
1292 static unsigned int xhci_parse_microframe_interval(struct usb_device *udev,
1293                 struct usb_host_endpoint *ep)
1294 {
1295         if (ep->desc.bInterval == 0)
1296                 return 0;
1297         return xhci_microframes_to_exponent(udev, ep,
1298                         ep->desc.bInterval, 0, 15);
1299 }
1300
1301
1302 static unsigned int xhci_parse_frame_interval(struct usb_device *udev,
1303                 struct usb_host_endpoint *ep)
1304 {
1305         return xhci_microframes_to_exponent(udev, ep,
1306                         ep->desc.bInterval * 8, 3, 10);
1307 }
1308
1309 /* Return the polling or NAK interval.
1310  *
1311  * The polling interval is expressed in "microframes".  If xHCI's Interval field
1312  * is set to N, it will service the endpoint every 2^(Interval)*125us.
1313  *
1314  * The NAK interval is one NAK per 1 to 255 microframes, or no NAKs if interval
1315  * is set to 0.
1316  */
1317 static unsigned int xhci_get_endpoint_interval(struct usb_device *udev,
1318                 struct usb_host_endpoint *ep)
1319 {
1320         unsigned int interval = 0;
1321
1322         switch (udev->speed) {
1323         case USB_SPEED_HIGH:
1324                 /* Max NAK rate */
1325                 if (usb_endpoint_xfer_control(&ep->desc) ||
1326                     usb_endpoint_xfer_bulk(&ep->desc)) {
1327                         interval = xhci_parse_microframe_interval(udev, ep);
1328                         break;
1329                 }
1330                 /* Fall through - SS and HS isoc/int have same decoding */
1331
1332         case USB_SPEED_SUPER_PLUS:
1333         case USB_SPEED_SUPER:
1334                 if (usb_endpoint_xfer_int(&ep->desc) ||
1335                     usb_endpoint_xfer_isoc(&ep->desc)) {
1336                         interval = xhci_parse_exponent_interval(udev, ep);
1337                 }
1338                 break;
1339
1340         case USB_SPEED_FULL:
1341                 if (usb_endpoint_xfer_isoc(&ep->desc)) {
1342                         interval = xhci_parse_exponent_interval(udev, ep);
1343                         break;
1344                 }
1345                 /*
1346                  * Fall through for interrupt endpoint interval decoding
1347                  * since it uses the same rules as low speed interrupt
1348                  * endpoints.
1349                  */
1350
1351         case USB_SPEED_LOW:
1352                 if (usb_endpoint_xfer_int(&ep->desc) ||
1353                     usb_endpoint_xfer_isoc(&ep->desc)) {
1354
1355                         interval = xhci_parse_frame_interval(udev, ep);
1356                 }
1357                 break;
1358
1359         default:
1360                 BUG();
1361         }
1362         return EP_INTERVAL(interval);
1363 }
1364
1365 /* The "Mult" field in the endpoint context is only set for SuperSpeed isoc eps.
1366  * High speed endpoint descriptors can define "the number of additional
1367  * transaction opportunities per microframe", but that goes in the Max Burst
1368  * endpoint context field.
1369  */
1370 static u32 xhci_get_endpoint_mult(struct usb_device *udev,
1371                 struct usb_host_endpoint *ep)
1372 {
1373         if (udev->speed < USB_SPEED_SUPER ||
1374                         !usb_endpoint_xfer_isoc(&ep->desc))
1375                 return 0;
1376         return ep->ss_ep_comp.bmAttributes;
1377 }
1378
1379 static u32 xhci_get_endpoint_type(struct usb_host_endpoint *ep)
1380 {
1381         int in;
1382         u32 type;
1383
1384         in = usb_endpoint_dir_in(&ep->desc);
1385         if (usb_endpoint_xfer_control(&ep->desc)) {
1386                 type = EP_TYPE(CTRL_EP);
1387         } else if (usb_endpoint_xfer_bulk(&ep->desc)) {
1388                 if (in)
1389                         type = EP_TYPE(BULK_IN_EP);
1390                 else
1391                         type = EP_TYPE(BULK_OUT_EP);
1392         } else if (usb_endpoint_xfer_isoc(&ep->desc)) {
1393                 if (in)
1394                         type = EP_TYPE(ISOC_IN_EP);
1395                 else
1396                         type = EP_TYPE(ISOC_OUT_EP);
1397         } else if (usb_endpoint_xfer_int(&ep->desc)) {
1398                 if (in)
1399                         type = EP_TYPE(INT_IN_EP);
1400                 else
1401                         type = EP_TYPE(INT_OUT_EP);
1402         } else {
1403                 type = 0;
1404         }
1405         return type;
1406 }
1407
1408 /* Return the maximum endpoint service interval time (ESIT) payload.
1409  * Basically, this is the maxpacket size, multiplied by the burst size
1410  * and mult size.
1411  */
1412 static u32 xhci_get_max_esit_payload(struct usb_device *udev,
1413                 struct usb_host_endpoint *ep)
1414 {
1415         int max_burst;
1416         int max_packet;
1417
1418         /* Only applies for interrupt or isochronous endpoints */
1419         if (usb_endpoint_xfer_control(&ep->desc) ||
1420                         usb_endpoint_xfer_bulk(&ep->desc))
1421                 return 0;
1422
1423         if (udev->speed >= USB_SPEED_SUPER)
1424                 return le16_to_cpu(ep->ss_ep_comp.wBytesPerInterval);
1425
1426         max_packet = GET_MAX_PACKET(usb_endpoint_maxp(&ep->desc));
1427         max_burst = (usb_endpoint_maxp(&ep->desc) & 0x1800) >> 11;
1428         /* A 0 in max burst means 1 transfer per ESIT */
1429         return max_packet * (max_burst + 1);
1430 }
1431
1432 /* Set up an endpoint with one ring segment.  Do not allocate stream rings.
1433  * Drivers will have to call usb_alloc_streams() to do that.
1434  */
1435 int xhci_endpoint_init(struct xhci_hcd *xhci,
1436                 struct xhci_virt_device *virt_dev,
1437                 struct usb_device *udev,
1438                 struct usb_host_endpoint *ep,
1439                 gfp_t mem_flags)
1440 {
1441         unsigned int ep_index;
1442         struct xhci_ep_ctx *ep_ctx;
1443         struct xhci_ring *ep_ring;
1444         unsigned int max_packet;
1445         unsigned int max_burst;
1446         enum xhci_ring_type type;
1447         u32 max_esit_payload;
1448         u32 endpoint_type;
1449
1450         ep_index = xhci_get_endpoint_index(&ep->desc);
1451         ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, ep_index);
1452
1453         endpoint_type = xhci_get_endpoint_type(ep);
1454         if (!endpoint_type)
1455                 return -EINVAL;
1456         ep_ctx->ep_info2 = cpu_to_le32(endpoint_type);
1457
1458         type = usb_endpoint_type(&ep->desc);
1459         /* Set up the endpoint ring */
1460         virt_dev->eps[ep_index].new_ring =
1461                 xhci_ring_alloc(xhci, 2, 1, type, mem_flags);
1462         if (!virt_dev->eps[ep_index].new_ring) {
1463                 /* Attempt to use the ring cache */
1464                 if (virt_dev->num_rings_cached == 0)
1465                         return -ENOMEM;
1466                 virt_dev->num_rings_cached--;
1467                 virt_dev->eps[ep_index].new_ring =
1468                         virt_dev->ring_cache[virt_dev->num_rings_cached];
1469                 virt_dev->ring_cache[virt_dev->num_rings_cached] = NULL;
1470                 xhci_reinit_cached_ring(xhci, virt_dev->eps[ep_index].new_ring,
1471                                         1, type);
1472         }
1473         virt_dev->eps[ep_index].skip = false;
1474         ep_ring = virt_dev->eps[ep_index].new_ring;
1475         ep_ctx->deq = cpu_to_le64(ep_ring->first_seg->dma | ep_ring->cycle_state);
1476
1477         ep_ctx->ep_info = cpu_to_le32(xhci_get_endpoint_interval(udev, ep)
1478                                       | EP_MULT(xhci_get_endpoint_mult(udev, ep)));
1479
1480         /* FIXME dig Mult and streams info out of ep companion desc */
1481
1482         /* Allow 3 retries for everything but isoc;
1483          * CErr shall be set to 0 for Isoch endpoints.
1484          */
1485         if (!usb_endpoint_xfer_isoc(&ep->desc))
1486                 ep_ctx->ep_info2 |= cpu_to_le32(ERROR_COUNT(3));
1487         else
1488                 ep_ctx->ep_info2 |= cpu_to_le32(ERROR_COUNT(0));
1489
1490         /* Set the max packet size and max burst */
1491         max_packet = GET_MAX_PACKET(usb_endpoint_maxp(&ep->desc));
1492         max_burst = 0;
1493         switch (udev->speed) {
1494         case USB_SPEED_SUPER_PLUS:
1495         case USB_SPEED_SUPER:
1496                 /* dig out max burst from ep companion desc */
1497                 max_burst = ep->ss_ep_comp.bMaxBurst;
1498                 break;
1499         case USB_SPEED_HIGH:
1500                 /* Some devices get this wrong */
1501                 if (usb_endpoint_xfer_bulk(&ep->desc))
1502                         max_packet = 512;
1503                 /* bits 11:12 specify the number of additional transaction
1504                  * opportunities per microframe (USB 2.0, section 9.6.6)
1505                  */
1506                 if (usb_endpoint_xfer_isoc(&ep->desc) ||
1507                                 usb_endpoint_xfer_int(&ep->desc)) {
1508                         max_burst = (usb_endpoint_maxp(&ep->desc)
1509                                      & 0x1800) >> 11;
1510                 }
1511                 break;
1512         case USB_SPEED_FULL:
1513         case USB_SPEED_LOW:
1514                 break;
1515         default:
1516                 BUG();
1517         }
1518         ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet) |
1519                         MAX_BURST(max_burst));
1520         max_esit_payload = xhci_get_max_esit_payload(udev, ep);
1521         ep_ctx->tx_info = cpu_to_le32(MAX_ESIT_PAYLOAD_FOR_EP(max_esit_payload));
1522
1523         /*
1524          * XXX no idea how to calculate the average TRB buffer length for bulk
1525          * endpoints, as the driver gives us no clue how big each scatter gather
1526          * list entry (or buffer) is going to be.
1527          *
1528          * For isochronous and interrupt endpoints, we set it to the max
1529          * available, until we have new API in the USB core to allow drivers to
1530          * declare how much bandwidth they actually need.
1531          *
1532          * Normally, it would be calculated by taking the total of the buffer
1533          * lengths in the TD and then dividing by the number of TRBs in a TD,
1534          * including link TRBs, No-op TRBs, and Event data TRBs.  Since we don't
1535          * use Event Data TRBs, and we don't chain in a link TRB on short
1536          * transfers, we're basically dividing by 1.
1537          *
1538          * xHCI 1.0 and 1.1 specification indicates that the Average TRB Length
1539          * should be set to 8 for control endpoints.
1540          */
1541         if (usb_endpoint_xfer_control(&ep->desc) && xhci->hci_version >= 0x100)
1542                 ep_ctx->tx_info |= cpu_to_le32(AVG_TRB_LENGTH_FOR_EP(8));
1543         else
1544                 ep_ctx->tx_info |=
1545                          cpu_to_le32(AVG_TRB_LENGTH_FOR_EP(max_esit_payload));
1546
1547         /* FIXME Debug endpoint context */
1548         return 0;
1549 }
1550
1551 void xhci_endpoint_zero(struct xhci_hcd *xhci,
1552                 struct xhci_virt_device *virt_dev,
1553                 struct usb_host_endpoint *ep)
1554 {
1555         unsigned int ep_index;
1556         struct xhci_ep_ctx *ep_ctx;
1557
1558         ep_index = xhci_get_endpoint_index(&ep->desc);
1559         ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, ep_index);
1560
1561         ep_ctx->ep_info = 0;
1562         ep_ctx->ep_info2 = 0;
1563         ep_ctx->deq = 0;
1564         ep_ctx->tx_info = 0;
1565         /* Don't free the endpoint ring until the set interface or configuration
1566          * request succeeds.
1567          */
1568 }
1569
1570 void xhci_clear_endpoint_bw_info(struct xhci_bw_info *bw_info)
1571 {
1572         bw_info->ep_interval = 0;
1573         bw_info->mult = 0;
1574         bw_info->num_packets = 0;
1575         bw_info->max_packet_size = 0;
1576         bw_info->type = 0;
1577         bw_info->max_esit_payload = 0;
1578 }
1579
1580 void xhci_update_bw_info(struct xhci_hcd *xhci,
1581                 struct xhci_container_ctx *in_ctx,
1582                 struct xhci_input_control_ctx *ctrl_ctx,
1583                 struct xhci_virt_device *virt_dev)
1584 {
1585         struct xhci_bw_info *bw_info;
1586         struct xhci_ep_ctx *ep_ctx;
1587         unsigned int ep_type;
1588         int i;
1589
1590         for (i = 1; i < 31; ++i) {
1591                 bw_info = &virt_dev->eps[i].bw_info;
1592
1593                 /* We can't tell what endpoint type is being dropped, but
1594                  * unconditionally clearing the bandwidth info for non-periodic
1595                  * endpoints should be harmless because the info will never be
1596                  * set in the first place.
1597                  */
1598                 if (!EP_IS_ADDED(ctrl_ctx, i) && EP_IS_DROPPED(ctrl_ctx, i)) {
1599                         /* Dropped endpoint */
1600                         xhci_clear_endpoint_bw_info(bw_info);
1601                         continue;
1602                 }
1603
1604                 if (EP_IS_ADDED(ctrl_ctx, i)) {
1605                         ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, i);
1606                         ep_type = CTX_TO_EP_TYPE(le32_to_cpu(ep_ctx->ep_info2));
1607
1608                         /* Ignore non-periodic endpoints */
1609                         if (ep_type != ISOC_OUT_EP && ep_type != INT_OUT_EP &&
1610                                         ep_type != ISOC_IN_EP &&
1611                                         ep_type != INT_IN_EP)
1612                                 continue;
1613
1614                         /* Added or changed endpoint */
1615                         bw_info->ep_interval = CTX_TO_EP_INTERVAL(
1616                                         le32_to_cpu(ep_ctx->ep_info));
1617                         /* Number of packets and mult are zero-based in the
1618                          * input context, but we want one-based for the
1619                          * interval table.
1620                          */
1621                         bw_info->mult = CTX_TO_EP_MULT(
1622                                         le32_to_cpu(ep_ctx->ep_info)) + 1;
1623                         bw_info->num_packets = CTX_TO_MAX_BURST(
1624                                         le32_to_cpu(ep_ctx->ep_info2)) + 1;
1625                         bw_info->max_packet_size = MAX_PACKET_DECODED(
1626                                         le32_to_cpu(ep_ctx->ep_info2));
1627                         bw_info->type = ep_type;
1628                         bw_info->max_esit_payload = CTX_TO_MAX_ESIT_PAYLOAD(
1629                                         le32_to_cpu(ep_ctx->tx_info));
1630                 }
1631         }
1632 }
1633
1634 /* Copy output xhci_ep_ctx to the input xhci_ep_ctx copy.
1635  * Useful when you want to change one particular aspect of the endpoint and then
1636  * issue a configure endpoint command.
1637  */
1638 void xhci_endpoint_copy(struct xhci_hcd *xhci,
1639                 struct xhci_container_ctx *in_ctx,
1640                 struct xhci_container_ctx *out_ctx,
1641                 unsigned int ep_index)
1642 {
1643         struct xhci_ep_ctx *out_ep_ctx;
1644         struct xhci_ep_ctx *in_ep_ctx;
1645
1646         out_ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
1647         in_ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
1648
1649         in_ep_ctx->ep_info = out_ep_ctx->ep_info;
1650         in_ep_ctx->ep_info2 = out_ep_ctx->ep_info2;
1651         in_ep_ctx->deq = out_ep_ctx->deq;
1652         in_ep_ctx->tx_info = out_ep_ctx->tx_info;
1653 }
1654
1655 /* Copy output xhci_slot_ctx to the input xhci_slot_ctx.
1656  * Useful when you want to change one particular aspect of the endpoint and then
1657  * issue a configure endpoint command.  Only the context entries field matters,
1658  * but we'll copy the whole thing anyway.
1659  */
1660 void xhci_slot_copy(struct xhci_hcd *xhci,
1661                 struct xhci_container_ctx *in_ctx,
1662                 struct xhci_container_ctx *out_ctx)
1663 {
1664         struct xhci_slot_ctx *in_slot_ctx;
1665         struct xhci_slot_ctx *out_slot_ctx;
1666
1667         in_slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
1668         out_slot_ctx = xhci_get_slot_ctx(xhci, out_ctx);
1669
1670         in_slot_ctx->dev_info = out_slot_ctx->dev_info;
1671         in_slot_ctx->dev_info2 = out_slot_ctx->dev_info2;
1672         in_slot_ctx->tt_info = out_slot_ctx->tt_info;
1673         in_slot_ctx->dev_state = out_slot_ctx->dev_state;
1674 }
1675
1676 /* Set up the scratchpad buffer array and scratchpad buffers, if needed. */
1677 static int scratchpad_alloc(struct xhci_hcd *xhci, gfp_t flags)
1678 {
1679         int i;
1680         struct device *dev = xhci_to_hcd(xhci)->self.controller;
1681         int num_sp = HCS_MAX_SCRATCHPAD(xhci->hcs_params2);
1682
1683         xhci_dbg_trace(xhci, trace_xhci_dbg_init,
1684                         "Allocating %d scratchpad buffers", num_sp);
1685
1686         if (!num_sp)
1687                 return 0;
1688
1689         xhci->scratchpad = kzalloc(sizeof(*xhci->scratchpad), flags);
1690         if (!xhci->scratchpad)
1691                 goto fail_sp;
1692
1693         xhci->scratchpad->sp_array = dma_alloc_coherent(dev,
1694                                      num_sp * sizeof(u64),
1695                                      &xhci->scratchpad->sp_dma, flags);
1696         if (!xhci->scratchpad->sp_array)
1697                 goto fail_sp2;
1698
1699         xhci->scratchpad->sp_buffers = kzalloc(sizeof(void *) * num_sp, flags);
1700         if (!xhci->scratchpad->sp_buffers)
1701                 goto fail_sp3;
1702
1703         xhci->scratchpad->sp_dma_buffers =
1704                 kzalloc(sizeof(dma_addr_t) * num_sp, flags);
1705
1706         if (!xhci->scratchpad->sp_dma_buffers)
1707                 goto fail_sp4;
1708
1709         xhci->dcbaa->dev_context_ptrs[0] = cpu_to_le64(xhci->scratchpad->sp_dma);
1710         for (i = 0; i < num_sp; i++) {
1711                 dma_addr_t dma;
1712                 void *buf = dma_alloc_coherent(dev, xhci->page_size, &dma,
1713                                 flags);
1714                 if (!buf)
1715                         goto fail_sp5;
1716
1717                 xhci->scratchpad->sp_array[i] = dma;
1718                 xhci->scratchpad->sp_buffers[i] = buf;
1719                 xhci->scratchpad->sp_dma_buffers[i] = dma;
1720         }
1721
1722         return 0;
1723
1724  fail_sp5:
1725         for (i = i - 1; i >= 0; i--) {
1726                 dma_free_coherent(dev, xhci->page_size,
1727                                     xhci->scratchpad->sp_buffers[i],
1728                                     xhci->scratchpad->sp_dma_buffers[i]);
1729         }
1730         kfree(xhci->scratchpad->sp_dma_buffers);
1731
1732  fail_sp4:
1733         kfree(xhci->scratchpad->sp_buffers);
1734
1735  fail_sp3:
1736         dma_free_coherent(dev, num_sp * sizeof(u64),
1737                             xhci->scratchpad->sp_array,
1738                             xhci->scratchpad->sp_dma);
1739
1740  fail_sp2:
1741         kfree(xhci->scratchpad);
1742         xhci->scratchpad = NULL;
1743
1744  fail_sp:
1745         return -ENOMEM;
1746 }
1747
1748 static void scratchpad_free(struct xhci_hcd *xhci)
1749 {
1750         int num_sp;
1751         int i;
1752         struct device *dev = xhci_to_hcd(xhci)->self.controller;
1753
1754         if (!xhci->scratchpad)
1755                 return;
1756
1757         num_sp = HCS_MAX_SCRATCHPAD(xhci->hcs_params2);
1758
1759         for (i = 0; i < num_sp; i++) {
1760                 dma_free_coherent(dev, xhci->page_size,
1761                                     xhci->scratchpad->sp_buffers[i],
1762                                     xhci->scratchpad->sp_dma_buffers[i]);
1763         }
1764         kfree(xhci->scratchpad->sp_dma_buffers);
1765         kfree(xhci->scratchpad->sp_buffers);
1766         dma_free_coherent(dev, num_sp * sizeof(u64),
1767                             xhci->scratchpad->sp_array,
1768                             xhci->scratchpad->sp_dma);
1769         kfree(xhci->scratchpad);
1770         xhci->scratchpad = NULL;
1771 }
1772
1773 struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
1774                 bool allocate_in_ctx, bool allocate_completion,
1775                 gfp_t mem_flags)
1776 {
1777         struct xhci_command *command;
1778
1779         command = kzalloc(sizeof(*command), mem_flags);
1780         if (!command)
1781                 return NULL;
1782
1783         if (allocate_in_ctx) {
1784                 command->in_ctx =
1785                         xhci_alloc_container_ctx(xhci, XHCI_CTX_TYPE_INPUT,
1786                                         mem_flags);
1787                 if (!command->in_ctx) {
1788                         kfree(command);
1789                         return NULL;
1790                 }
1791         }
1792
1793         if (allocate_completion) {
1794                 command->completion =
1795                         kzalloc(sizeof(struct completion), mem_flags);
1796                 if (!command->completion) {
1797                         xhci_free_container_ctx(xhci, command->in_ctx);
1798                         kfree(command);
1799                         return NULL;
1800                 }
1801                 init_completion(command->completion);
1802         }
1803
1804         command->status = 0;
1805         INIT_LIST_HEAD(&command->cmd_list);
1806         return command;
1807 }
1808
1809 void xhci_urb_free_priv(struct urb_priv *urb_priv)
1810 {
1811         if (urb_priv) {
1812                 kfree(urb_priv->td[0]);
1813                 kfree(urb_priv);
1814         }
1815 }
1816
1817 void xhci_free_command(struct xhci_hcd *xhci,
1818                 struct xhci_command *command)
1819 {
1820         xhci_free_container_ctx(xhci,
1821                         command->in_ctx);
1822         kfree(command->completion);
1823         kfree(command);
1824 }
1825
1826 void xhci_mem_cleanup(struct xhci_hcd *xhci)
1827 {
1828         struct device   *dev = xhci_to_hcd(xhci)->self.controller;
1829         int size;
1830         int i, j, num_ports;
1831
1832         cancel_delayed_work_sync(&xhci->cmd_timer);
1833
1834         /* Free the Event Ring Segment Table and the actual Event Ring */
1835         size = sizeof(struct xhci_erst_entry)*(xhci->erst.num_entries);
1836         if (xhci->erst.entries)
1837                 dma_free_coherent(dev, size,
1838                                 xhci->erst.entries, xhci->erst.erst_dma_addr);
1839         xhci->erst.entries = NULL;
1840         xhci_dbg_trace(xhci, trace_xhci_dbg_init, "Freed ERST");
1841         if (xhci->event_ring)
1842                 xhci_ring_free(xhci, xhci->event_ring);
1843         xhci->event_ring = NULL;
1844         xhci_dbg_trace(xhci, trace_xhci_dbg_init, "Freed event ring");
1845
1846         if (xhci->lpm_command)
1847                 xhci_free_command(xhci, xhci->lpm_command);
1848         xhci->lpm_command = NULL;
1849         if (xhci->cmd_ring)
1850                 xhci_ring_free(xhci, xhci->cmd_ring);
1851         xhci->cmd_ring = NULL;
1852         xhci_dbg_trace(xhci, trace_xhci_dbg_init, "Freed command ring");
1853         xhci_cleanup_command_queue(xhci);
1854
1855         num_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1856         for (i = 0; i < num_ports && xhci->rh_bw; i++) {
1857                 struct xhci_interval_bw_table *bwt = &xhci->rh_bw[i].bw_table;
1858                 for (j = 0; j < XHCI_MAX_INTERVAL; j++) {
1859                         struct list_head *ep = &bwt->interval_bw[j].endpoints;
1860                         while (!list_empty(ep))
1861                                 list_del_init(ep->next);
1862                 }
1863         }
1864
1865         for (i = HCS_MAX_SLOTS(xhci->hcs_params1); i > 0; i--)
1866                 xhci_free_virt_devices_depth_first(xhci, i);
1867
1868         dma_pool_destroy(xhci->segment_pool);
1869         xhci->segment_pool = NULL;
1870         xhci_dbg_trace(xhci, trace_xhci_dbg_init, "Freed segment pool");
1871
1872         dma_pool_destroy(xhci->device_pool);
1873         xhci->device_pool = NULL;
1874         xhci_dbg_trace(xhci, trace_xhci_dbg_init, "Freed device context pool");
1875
1876         dma_pool_destroy(xhci->small_streams_pool);
1877         xhci->small_streams_pool = NULL;
1878         xhci_dbg_trace(xhci, trace_xhci_dbg_init,
1879                         "Freed small stream array pool");
1880
1881         dma_pool_destroy(xhci->medium_streams_pool);
1882         xhci->medium_streams_pool = NULL;
1883         xhci_dbg_trace(xhci, trace_xhci_dbg_init,
1884                         "Freed medium stream array pool");
1885
1886         if (xhci->dcbaa)
1887                 dma_free_coherent(dev, sizeof(*xhci->dcbaa),
1888                                 xhci->dcbaa, xhci->dcbaa->dma);
1889         xhci->dcbaa = NULL;
1890
1891         scratchpad_free(xhci);
1892
1893         if (!xhci->rh_bw)
1894                 goto no_bw;
1895
1896         for (i = 0; i < num_ports; i++) {
1897                 struct xhci_tt_bw_info *tt, *n;
1898                 list_for_each_entry_safe(tt, n, &xhci->rh_bw[i].tts, tt_list) {
1899                         list_del(&tt->tt_list);
1900                         kfree(tt);
1901                 }
1902         }
1903
1904 no_bw:
1905         xhci->cmd_ring_reserved_trbs = 0;
1906         xhci->num_usb2_ports = 0;
1907         xhci->num_usb3_ports = 0;
1908         xhci->num_active_eps = 0;
1909         kfree(xhci->usb2_ports);
1910         kfree(xhci->usb3_ports);
1911         kfree(xhci->port_array);
1912         kfree(xhci->rh_bw);
1913         kfree(xhci->ext_caps);
1914
1915         xhci->usb2_ports = NULL;
1916         xhci->usb3_ports = NULL;
1917         xhci->port_array = NULL;
1918         xhci->rh_bw = NULL;
1919         xhci->ext_caps = NULL;
1920
1921         xhci->page_size = 0;
1922         xhci->page_shift = 0;
1923         xhci->bus_state[0].bus_suspended = 0;
1924         xhci->bus_state[1].bus_suspended = 0;
1925 }
1926
1927 static int xhci_test_trb_in_td(struct xhci_hcd *xhci,
1928                 struct xhci_segment *input_seg,
1929                 union xhci_trb *start_trb,
1930                 union xhci_trb *end_trb,
1931                 dma_addr_t input_dma,
1932                 struct xhci_segment *result_seg,
1933                 char *test_name, int test_number)
1934 {
1935         unsigned long long start_dma;
1936         unsigned long long end_dma;
1937         struct xhci_segment *seg;
1938
1939         start_dma = xhci_trb_virt_to_dma(input_seg, start_trb);
1940         end_dma = xhci_trb_virt_to_dma(input_seg, end_trb);
1941
1942         seg = trb_in_td(xhci, input_seg, start_trb, end_trb, input_dma, false);
1943         if (seg != result_seg) {
1944                 xhci_warn(xhci, "WARN: %s TRB math test %d failed!\n",
1945                                 test_name, test_number);
1946                 xhci_warn(xhci, "Tested TRB math w/ seg %p and "
1947                                 "input DMA 0x%llx\n",
1948                                 input_seg,
1949                                 (unsigned long long) input_dma);
1950                 xhci_warn(xhci, "starting TRB %p (0x%llx DMA), "
1951                                 "ending TRB %p (0x%llx DMA)\n",
1952                                 start_trb, start_dma,
1953                                 end_trb, end_dma);
1954                 xhci_warn(xhci, "Expected seg %p, got seg %p\n",
1955                                 result_seg, seg);
1956                 trb_in_td(xhci, input_seg, start_trb, end_trb, input_dma,
1957                           true);
1958                 return -1;
1959         }
1960         return 0;
1961 }
1962
1963 /* TRB math checks for xhci_trb_in_td(), using the command and event rings. */
1964 static int xhci_check_trb_in_td_math(struct xhci_hcd *xhci)
1965 {
1966         struct {
1967                 dma_addr_t              input_dma;
1968                 struct xhci_segment     *result_seg;
1969         } simple_test_vector [] = {
1970                 /* A zeroed DMA field should fail */
1971                 { 0, NULL },
1972                 /* One TRB before the ring start should fail */
1973                 { xhci->event_ring->first_seg->dma - 16, NULL },
1974                 /* One byte before the ring start should fail */
1975                 { xhci->event_ring->first_seg->dma - 1, NULL },
1976                 /* Starting TRB should succeed */
1977                 { xhci->event_ring->first_seg->dma, xhci->event_ring->first_seg },
1978                 /* Ending TRB should succeed */
1979                 { xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT - 1)*16,
1980                         xhci->event_ring->first_seg },
1981                 /* One byte after the ring end should fail */
1982                 { xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT - 1)*16 + 1, NULL },
1983                 /* One TRB after the ring end should fail */
1984                 { xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT)*16, NULL },
1985                 /* An address of all ones should fail */
1986                 { (dma_addr_t) (~0), NULL },
1987         };
1988         struct {
1989                 struct xhci_segment     *input_seg;
1990                 union xhci_trb          *start_trb;
1991                 union xhci_trb          *end_trb;
1992                 dma_addr_t              input_dma;
1993                 struct xhci_segment     *result_seg;
1994         } complex_test_vector [] = {
1995                 /* Test feeding a valid DMA address from a different ring */
1996                 {       .input_seg = xhci->event_ring->first_seg,
1997                         .start_trb = xhci->event_ring->first_seg->trbs,
1998                         .end_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
1999                         .input_dma = xhci->cmd_ring->first_seg->dma,
2000                         .result_seg = NULL,
2001                 },
2002                 /* Test feeding a valid end TRB from a different ring */
2003                 {       .input_seg = xhci->event_ring->first_seg,
2004                         .start_trb = xhci->event_ring->first_seg->trbs,
2005                         .end_trb = &xhci->cmd_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
2006                         .input_dma = xhci->cmd_ring->first_seg->dma,
2007                         .result_seg = NULL,
2008                 },
2009                 /* Test feeding a valid start and end TRB from a different ring */
2010                 {       .input_seg = xhci->event_ring->first_seg,
2011                         .start_trb = xhci->cmd_ring->first_seg->trbs,
2012                         .end_trb = &xhci->cmd_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
2013                         .input_dma = xhci->cmd_ring->first_seg->dma,
2014                         .result_seg = NULL,
2015                 },
2016                 /* TRB in this ring, but after this TD */
2017                 {       .input_seg = xhci->event_ring->first_seg,
2018                         .start_trb = &xhci->event_ring->first_seg->trbs[0],
2019                         .end_trb = &xhci->event_ring->first_seg->trbs[3],
2020                         .input_dma = xhci->event_ring->first_seg->dma + 4*16,
2021                         .result_seg = NULL,
2022                 },
2023                 /* TRB in this ring, but before this TD */
2024                 {       .input_seg = xhci->event_ring->first_seg,
2025                         .start_trb = &xhci->event_ring->first_seg->trbs[3],
2026                         .end_trb = &xhci->event_ring->first_seg->trbs[6],
2027                         .input_dma = xhci->event_ring->first_seg->dma + 2*16,
2028                         .result_seg = NULL,
2029                 },
2030                 /* TRB in this ring, but after this wrapped TD */
2031                 {       .input_seg = xhci->event_ring->first_seg,
2032                         .start_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 3],
2033                         .end_trb = &xhci->event_ring->first_seg->trbs[1],
2034                         .input_dma = xhci->event_ring->first_seg->dma + 2*16,
2035                         .result_seg = NULL,
2036                 },
2037                 /* TRB in this ring, but before this wrapped TD */
2038                 {       .input_seg = xhci->event_ring->first_seg,
2039                         .start_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 3],
2040                         .end_trb = &xhci->event_ring->first_seg->trbs[1],
2041                         .input_dma = xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT - 4)*16,
2042                         .result_seg = NULL,
2043                 },
2044                 /* TRB not in this ring, and we have a wrapped TD */
2045                 {       .input_seg = xhci->event_ring->first_seg,
2046                         .start_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 3],
2047                         .end_trb = &xhci->event_ring->first_seg->trbs[1],
2048                         .input_dma = xhci->cmd_ring->first_seg->dma + 2*16,
2049                         .result_seg = NULL,
2050                 },
2051         };
2052
2053         unsigned int num_tests;
2054         int i, ret;
2055
2056         num_tests = ARRAY_SIZE(simple_test_vector);
2057         for (i = 0; i < num_tests; i++) {
2058                 ret = xhci_test_trb_in_td(xhci,
2059                                 xhci->event_ring->first_seg,
2060                                 xhci->event_ring->first_seg->trbs,
2061                                 &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
2062                                 simple_test_vector[i].input_dma,
2063                                 simple_test_vector[i].result_seg,
2064                                 "Simple", i);
2065                 if (ret < 0)
2066                         return ret;
2067         }
2068
2069         num_tests = ARRAY_SIZE(complex_test_vector);
2070         for (i = 0; i < num_tests; i++) {
2071                 ret = xhci_test_trb_in_td(xhci,
2072                                 complex_test_vector[i].input_seg,
2073                                 complex_test_vector[i].start_trb,
2074                                 complex_test_vector[i].end_trb,
2075                                 complex_test_vector[i].input_dma,
2076                                 complex_test_vector[i].result_seg,
2077                                 "Complex", i);
2078                 if (ret < 0)
2079                         return ret;
2080         }
2081         xhci_dbg(xhci, "TRB math tests passed.\n");
2082         return 0;
2083 }
2084
2085 static void xhci_set_hc_event_deq(struct xhci_hcd *xhci)
2086 {
2087         u64 temp;
2088         dma_addr_t deq;
2089
2090         deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2091                         xhci->event_ring->dequeue);
2092         if (deq == 0 && !in_interrupt())
2093                 xhci_warn(xhci, "WARN something wrong with SW event ring "
2094                                 "dequeue ptr.\n");
2095         /* Update HC event ring dequeue pointer */
2096         temp = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2097         temp &= ERST_PTR_MASK;
2098         /* Don't clear the EHB bit (which is RW1C) because
2099          * there might be more events to service.
2100          */
2101         temp &= ~ERST_EHB;
2102         xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2103                         "// Write event ring dequeue pointer, "
2104                         "preserving EHB bit");
2105         xhci_write_64(xhci, ((u64) deq & (u64) ~ERST_PTR_MASK) | temp,
2106                         &xhci->ir_set->erst_dequeue);
2107 }
2108
2109 static void xhci_add_in_port(struct xhci_hcd *xhci, unsigned int num_ports,
2110                 __le32 __iomem *addr, u8 major_revision, int max_caps)
2111 {
2112         u32 temp, port_offset, port_count;
2113         int i;
2114         struct xhci_hub *rhub;
2115
2116         temp = readl(addr);
2117
2118         if (XHCI_EXT_PORT_MAJOR(temp) == 0x03) {
2119                 rhub = &xhci->usb3_rhub;
2120         } else if (XHCI_EXT_PORT_MAJOR(temp) <= 0x02) {
2121                 rhub = &xhci->usb2_rhub;
2122         } else {
2123                 xhci_warn(xhci, "Ignoring unknown port speed, "
2124                                 "Ext Cap %p, revision = 0x%x\n",
2125                                 addr, major_revision);
2126                 /* Ignoring port protocol we can't understand. FIXME */
2127                 return;
2128         }
2129         rhub->maj_rev = XHCI_EXT_PORT_MAJOR(temp);
2130         rhub->min_rev = XHCI_EXT_PORT_MINOR(temp);
2131
2132         /* Port offset and count in the third dword, see section 7.2 */
2133         temp = readl(addr + 2);
2134         port_offset = XHCI_EXT_PORT_OFF(temp);
2135         port_count = XHCI_EXT_PORT_COUNT(temp);
2136         xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2137                         "Ext Cap %p, port offset = %u, "
2138                         "count = %u, revision = 0x%x",
2139                         addr, port_offset, port_count, major_revision);
2140         /* Port count includes the current port offset */
2141         if (port_offset == 0 || (port_offset + port_count - 1) > num_ports)
2142                 /* WTF? "Valid values are â€˜1’ to MaxPorts" */
2143                 return;
2144
2145         rhub->psi_count = XHCI_EXT_PORT_PSIC(temp);
2146         if (rhub->psi_count) {
2147                 rhub->psi = kcalloc(rhub->psi_count, sizeof(*rhub->psi),
2148                                     GFP_KERNEL);
2149                 if (!rhub->psi)
2150                         rhub->psi_count = 0;
2151
2152                 rhub->psi_uid_count++;
2153                 for (i = 0; i < rhub->psi_count; i++) {
2154                         rhub->psi[i] = readl(addr + 4 + i);
2155
2156                         /* count unique ID values, two consecutive entries can
2157                          * have the same ID if link is assymetric
2158                          */
2159                         if (i && (XHCI_EXT_PORT_PSIV(rhub->psi[i]) !=
2160                                   XHCI_EXT_PORT_PSIV(rhub->psi[i - 1])))
2161                                 rhub->psi_uid_count++;
2162
2163                         xhci_dbg(xhci, "PSIV:%d PSIE:%d PLT:%d PFD:%d LP:%d PSIM:%d\n",
2164                                   XHCI_EXT_PORT_PSIV(rhub->psi[i]),
2165                                   XHCI_EXT_PORT_PSIE(rhub->psi[i]),
2166                                   XHCI_EXT_PORT_PLT(rhub->psi[i]),
2167                                   XHCI_EXT_PORT_PFD(rhub->psi[i]),
2168                                   XHCI_EXT_PORT_LP(rhub->psi[i]),
2169                                   XHCI_EXT_PORT_PSIM(rhub->psi[i]));
2170                 }
2171         }
2172         /* cache usb2 port capabilities */
2173         if (major_revision < 0x03 && xhci->num_ext_caps < max_caps)
2174                 xhci->ext_caps[xhci->num_ext_caps++] = temp;
2175
2176         /* Check the host's USB2 LPM capability */
2177         if ((xhci->hci_version == 0x96) && (major_revision != 0x03) &&
2178                         (temp & XHCI_L1C)) {
2179                 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2180                                 "xHCI 0.96: support USB2 software lpm");
2181                 xhci->sw_lpm_support = 1;
2182         }
2183
2184         if ((xhci->hci_version >= 0x100) && (major_revision != 0x03)) {
2185                 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2186                                 "xHCI 1.0: support USB2 software lpm");
2187                 xhci->sw_lpm_support = 1;
2188                 if (temp & XHCI_HLC) {
2189                         xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2190                                         "xHCI 1.0: support USB2 hardware lpm");
2191                         xhci->hw_lpm_support = 1;
2192                 }
2193         }
2194
2195         port_offset--;
2196         for (i = port_offset; i < (port_offset + port_count); i++) {
2197                 /* Duplicate entry.  Ignore the port if the revisions differ. */
2198                 if (xhci->port_array[i] != 0) {
2199                         xhci_warn(xhci, "Duplicate port entry, Ext Cap %p,"
2200                                         " port %u\n", addr, i);
2201                         xhci_warn(xhci, "Port was marked as USB %u, "
2202                                         "duplicated as USB %u\n",
2203                                         xhci->port_array[i], major_revision);
2204                         /* Only adjust the roothub port counts if we haven't
2205                          * found a similar duplicate.
2206                          */
2207                         if (xhci->port_array[i] != major_revision &&
2208                                 xhci->port_array[i] != DUPLICATE_ENTRY) {
2209                                 if (xhci->port_array[i] == 0x03)
2210                                         xhci->num_usb3_ports--;
2211                                 else
2212                                         xhci->num_usb2_ports--;
2213                                 xhci->port_array[i] = DUPLICATE_ENTRY;
2214                         }
2215                         /* FIXME: Should we disable the port? */
2216                         continue;
2217                 }
2218                 xhci->port_array[i] = major_revision;
2219                 if (major_revision == 0x03)
2220                         xhci->num_usb3_ports++;
2221                 else
2222                         xhci->num_usb2_ports++;
2223         }
2224         /* FIXME: Should we disable ports not in the Extended Capabilities? */
2225 }
2226
2227 /*
2228  * Scan the Extended Capabilities for the "Supported Protocol Capabilities" that
2229  * specify what speeds each port is supposed to be.  We can't count on the port
2230  * speed bits in the PORTSC register being correct until a device is connected,
2231  * but we need to set up the two fake roothubs with the correct number of USB
2232  * 3.0 and USB 2.0 ports at host controller initialization time.
2233  */
2234 static int xhci_setup_port_arrays(struct xhci_hcd *xhci, gfp_t flags)
2235 {
2236         __le32 __iomem *addr, *tmp_addr;
2237         u32 offset, tmp_offset;
2238         unsigned int num_ports;
2239         int i, j, port_index;
2240         int cap_count = 0;
2241
2242         addr = &xhci->cap_regs->hcc_params;
2243         offset = XHCI_HCC_EXT_CAPS(readl(addr));
2244         if (offset == 0) {
2245                 xhci_err(xhci, "No Extended Capability registers, "
2246                                 "unable to set up roothub.\n");
2247                 return -ENODEV;
2248         }
2249
2250         num_ports = HCS_MAX_PORTS(xhci->hcs_params1);
2251         xhci->port_array = kzalloc(sizeof(*xhci->port_array)*num_ports, flags);
2252         if (!xhci->port_array)
2253                 return -ENOMEM;
2254
2255         xhci->rh_bw = kzalloc(sizeof(*xhci->rh_bw)*num_ports, flags);
2256         if (!xhci->rh_bw)
2257                 return -ENOMEM;
2258         for (i = 0; i < num_ports; i++) {
2259                 struct xhci_interval_bw_table *bw_table;
2260
2261                 INIT_LIST_HEAD(&xhci->rh_bw[i].tts);
2262                 bw_table = &xhci->rh_bw[i].bw_table;
2263                 for (j = 0; j < XHCI_MAX_INTERVAL; j++)
2264                         INIT_LIST_HEAD(&bw_table->interval_bw[j].endpoints);
2265         }
2266
2267         /*
2268          * For whatever reason, the first capability offset is from the
2269          * capability register base, not from the HCCPARAMS register.
2270          * See section 5.3.6 for offset calculation.
2271          */
2272         addr = &xhci->cap_regs->hc_capbase + offset;
2273
2274         tmp_addr = addr;
2275         tmp_offset = offset;
2276
2277         /* count extended protocol capability entries for later caching */
2278         do {
2279                 u32 cap_id;
2280                 cap_id = readl(tmp_addr);
2281                 if (XHCI_EXT_CAPS_ID(cap_id) == XHCI_EXT_CAPS_PROTOCOL)
2282                         cap_count++;
2283                 tmp_offset = XHCI_EXT_CAPS_NEXT(cap_id);
2284                 tmp_addr += tmp_offset;
2285         } while (tmp_offset);
2286
2287         xhci->ext_caps = kzalloc(sizeof(*xhci->ext_caps) * cap_count, flags);
2288         if (!xhci->ext_caps)
2289                 return -ENOMEM;
2290
2291         while (1) {
2292                 u32 cap_id;
2293
2294                 cap_id = readl(addr);
2295                 if (XHCI_EXT_CAPS_ID(cap_id) == XHCI_EXT_CAPS_PROTOCOL)
2296                         xhci_add_in_port(xhci, num_ports, addr,
2297                                         (u8) XHCI_EXT_PORT_MAJOR(cap_id),
2298                                         cap_count);
2299                 offset = XHCI_EXT_CAPS_NEXT(cap_id);
2300                 if (!offset || (xhci->num_usb2_ports + xhci->num_usb3_ports)
2301                                 == num_ports)
2302                         break;
2303                 /*
2304                  * Once you're into the Extended Capabilities, the offset is
2305                  * always relative to the register holding the offset.
2306                  */
2307                 addr += offset;
2308         }
2309
2310         if (xhci->num_usb2_ports == 0 && xhci->num_usb3_ports == 0) {
2311                 xhci_warn(xhci, "No ports on the roothubs?\n");
2312                 return -ENODEV;
2313         }
2314         xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2315                         "Found %u USB 2.0 ports and %u USB 3.0 ports.",
2316                         xhci->num_usb2_ports, xhci->num_usb3_ports);
2317
2318         /* Place limits on the number of roothub ports so that the hub
2319          * descriptors aren't longer than the USB core will allocate.
2320          */
2321         if (xhci->num_usb3_ports > 15) {
2322                 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2323                                 "Limiting USB 3.0 roothub ports to 15.");
2324                 xhci->num_usb3_ports = 15;
2325         }
2326         if (xhci->num_usb2_ports > USB_MAXCHILDREN) {
2327                 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2328                                 "Limiting USB 2.0 roothub ports to %u.",
2329                                 USB_MAXCHILDREN);
2330                 xhci->num_usb2_ports = USB_MAXCHILDREN;
2331         }
2332
2333         /*
2334          * Note we could have all USB 3.0 ports, or all USB 2.0 ports.
2335          * Not sure how the USB core will handle a hub with no ports...
2336          */
2337         if (xhci->num_usb2_ports) {
2338                 xhci->usb2_ports = kmalloc(sizeof(*xhci->usb2_ports)*
2339                                 xhci->num_usb2_ports, flags);
2340                 if (!xhci->usb2_ports)
2341                         return -ENOMEM;
2342
2343                 port_index = 0;
2344                 for (i = 0; i < num_ports; i++) {
2345                         if (xhci->port_array[i] == 0x03 ||
2346                                         xhci->port_array[i] == 0 ||
2347                                         xhci->port_array[i] == DUPLICATE_ENTRY)
2348                                 continue;
2349
2350                         xhci->usb2_ports[port_index] =
2351                                 &xhci->op_regs->port_status_base +
2352                                 NUM_PORT_REGS*i;
2353                         xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2354                                         "USB 2.0 port at index %u, "
2355                                         "addr = %p", i,
2356                                         xhci->usb2_ports[port_index]);
2357                         port_index++;
2358                         if (port_index == xhci->num_usb2_ports)
2359                                 break;
2360                 }
2361         }
2362         if (xhci->num_usb3_ports) {
2363                 xhci->usb3_ports = kmalloc(sizeof(*xhci->usb3_ports)*
2364                                 xhci->num_usb3_ports, flags);
2365                 if (!xhci->usb3_ports)
2366                         return -ENOMEM;
2367
2368                 port_index = 0;
2369                 for (i = 0; i < num_ports; i++)
2370                         if (xhci->port_array[i] == 0x03) {
2371                                 xhci->usb3_ports[port_index] =
2372                                         &xhci->op_regs->port_status_base +
2373                                         NUM_PORT_REGS*i;
2374                                 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2375                                                 "USB 3.0 port at index %u, "
2376                                                 "addr = %p", i,
2377                                                 xhci->usb3_ports[port_index]);
2378                                 port_index++;
2379                                 if (port_index == xhci->num_usb3_ports)
2380                                         break;
2381                         }
2382         }
2383         return 0;
2384 }
2385
2386 int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags)
2387 {
2388         dma_addr_t      dma;
2389         struct device   *dev = xhci_to_hcd(xhci)->self.controller;
2390         unsigned int    val, val2;
2391         u64             val_64;
2392         struct xhci_segment     *seg;
2393         u32 page_size, temp;
2394         int i;
2395
2396         INIT_LIST_HEAD(&xhci->cmd_list);
2397
2398         /* init command timeout work */
2399         INIT_DELAYED_WORK(&xhci->cmd_timer, xhci_handle_command_timeout);
2400         init_completion(&xhci->cmd_ring_stop_completion);
2401
2402         page_size = readl(&xhci->op_regs->page_size);
2403         xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2404                         "Supported page size register = 0x%x", page_size);
2405         for (i = 0; i < 16; i++) {
2406                 if ((0x1 & page_size) != 0)
2407                         break;
2408                 page_size = page_size >> 1;
2409         }
2410         if (i < 16)
2411                 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2412                         "Supported page size of %iK", (1 << (i+12)) / 1024);
2413         else
2414                 xhci_warn(xhci, "WARN: no supported page size\n");
2415         /* Use 4K pages, since that's common and the minimum the HC supports */
2416         xhci->page_shift = 12;
2417         xhci->page_size = 1 << xhci->page_shift;
2418         xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2419                         "HCD page size set to %iK", xhci->page_size / 1024);
2420
2421         /*
2422          * Program the Number of Device Slots Enabled field in the CONFIG
2423          * register with the max value of slots the HC can handle.
2424          */
2425         val = HCS_MAX_SLOTS(readl(&xhci->cap_regs->hcs_params1));
2426         xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2427                         "// xHC can handle at most %d device slots.", val);
2428         val2 = readl(&xhci->op_regs->config_reg);
2429         val |= (val2 & ~HCS_SLOTS_MASK);
2430         xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2431                         "// Setting Max device slots reg = 0x%x.", val);
2432         writel(val, &xhci->op_regs->config_reg);
2433
2434         /*
2435          * Section 5.4.8 - doorbell array must be
2436          * "physically contiguous and 64-byte (cache line) aligned".
2437          */
2438         xhci->dcbaa = dma_alloc_coherent(dev, sizeof(*xhci->dcbaa), &dma,
2439                         flags);
2440         if (!xhci->dcbaa)
2441                 goto fail;
2442         memset(xhci->dcbaa, 0, sizeof *(xhci->dcbaa));
2443         xhci->dcbaa->dma = dma;
2444         xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2445                         "// Device context base array address = 0x%llx (DMA), %p (virt)",
2446                         (unsigned long long)xhci->dcbaa->dma, xhci->dcbaa);
2447         xhci_write_64(xhci, dma, &xhci->op_regs->dcbaa_ptr);
2448
2449         /*
2450          * Initialize the ring segment pool.  The ring must be a contiguous
2451          * structure comprised of TRBs.  The TRBs must be 16 byte aligned,
2452          * however, the command ring segment needs 64-byte aligned segments
2453          * and our use of dma addresses in the trb_address_map radix tree needs
2454          * TRB_SEGMENT_SIZE alignment, so we pick the greater alignment need.
2455          */
2456         xhci->segment_pool = dma_pool_create("xHCI ring segments", dev,
2457                         TRB_SEGMENT_SIZE, TRB_SEGMENT_SIZE, xhci->page_size);
2458
2459         /* See Table 46 and Note on Figure 55 */
2460         xhci->device_pool = dma_pool_create("xHCI input/output contexts", dev,
2461                         2112, 64, xhci->page_size);
2462         if (!xhci->segment_pool || !xhci->device_pool)
2463                 goto fail;
2464
2465         /* Linear stream context arrays don't have any boundary restrictions,
2466          * and only need to be 16-byte aligned.
2467          */
2468         xhci->small_streams_pool =
2469                 dma_pool_create("xHCI 256 byte stream ctx arrays",
2470                         dev, SMALL_STREAM_ARRAY_SIZE, 16, 0);
2471         xhci->medium_streams_pool =
2472                 dma_pool_create("xHCI 1KB stream ctx arrays",
2473                         dev, MEDIUM_STREAM_ARRAY_SIZE, 16, 0);
2474         /* Any stream context array bigger than MEDIUM_STREAM_ARRAY_SIZE
2475          * will be allocated with dma_alloc_coherent()
2476          */
2477
2478         if (!xhci->small_streams_pool || !xhci->medium_streams_pool)
2479                 goto fail;
2480
2481         /* Set up the command ring to have one segments for now. */
2482         xhci->cmd_ring = xhci_ring_alloc(xhci, 1, 1, TYPE_COMMAND, flags);
2483         if (!xhci->cmd_ring)
2484                 goto fail;
2485         xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2486                         "Allocated command ring at %p", xhci->cmd_ring);
2487         xhci_dbg_trace(xhci, trace_xhci_dbg_init, "First segment DMA is 0x%llx",
2488                         (unsigned long long)xhci->cmd_ring->first_seg->dma);
2489
2490         /* Set the address in the Command Ring Control register */
2491         val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
2492         val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
2493                 (xhci->cmd_ring->first_seg->dma & (u64) ~CMD_RING_RSVD_BITS) |
2494                 xhci->cmd_ring->cycle_state;
2495         xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2496                         "// Setting command ring address to 0x%x", val);
2497         xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
2498         xhci_dbg_cmd_ptrs(xhci);
2499
2500         xhci->lpm_command = xhci_alloc_command(xhci, true, true, flags);
2501         if (!xhci->lpm_command)
2502                 goto fail;
2503
2504         /* Reserve one command ring TRB for disabling LPM.
2505          * Since the USB core grabs the shared usb_bus bandwidth mutex before
2506          * disabling LPM, we only need to reserve one TRB for all devices.
2507          */
2508         xhci->cmd_ring_reserved_trbs++;
2509
2510         val = readl(&xhci->cap_regs->db_off);
2511         val &= DBOFF_MASK;
2512         xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2513                         "// Doorbell array is located at offset 0x%x"
2514                         " from cap regs base addr", val);
2515         xhci->dba = (void __iomem *) xhci->cap_regs + val;
2516         xhci_dbg_regs(xhci);
2517         xhci_print_run_regs(xhci);
2518         /* Set ir_set to interrupt register set 0 */
2519         xhci->ir_set = &xhci->run_regs->ir_set[0];
2520
2521         /*
2522          * Event ring setup: Allocate a normal ring, but also setup
2523          * the event ring segment table (ERST).  Section 4.9.3.
2524          */
2525         xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Allocating event ring");
2526         xhci->event_ring = xhci_ring_alloc(xhci, ERST_NUM_SEGS, 1, TYPE_EVENT,
2527                                                 flags);
2528         if (!xhci->event_ring)
2529                 goto fail;
2530         if (xhci_check_trb_in_td_math(xhci) < 0)
2531                 goto fail;
2532
2533         xhci->erst.entries = dma_alloc_coherent(dev,
2534                         sizeof(struct xhci_erst_entry) * ERST_NUM_SEGS, &dma,
2535                         flags);
2536         if (!xhci->erst.entries)
2537                 goto fail;
2538         xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2539                         "// Allocated event ring segment table at 0x%llx",
2540                         (unsigned long long)dma);
2541
2542         memset(xhci->erst.entries, 0, sizeof(struct xhci_erst_entry)*ERST_NUM_SEGS);
2543         xhci->erst.num_entries = ERST_NUM_SEGS;
2544         xhci->erst.erst_dma_addr = dma;
2545         xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2546                         "Set ERST to 0; private num segs = %i, virt addr = %p, dma addr = 0x%llx",
2547                         xhci->erst.num_entries,
2548                         xhci->erst.entries,
2549                         (unsigned long long)xhci->erst.erst_dma_addr);
2550
2551         /* set ring base address and size for each segment table entry */
2552         for (val = 0, seg = xhci->event_ring->first_seg; val < ERST_NUM_SEGS; val++) {
2553                 struct xhci_erst_entry *entry = &xhci->erst.entries[val];
2554                 entry->seg_addr = cpu_to_le64(seg->dma);
2555                 entry->seg_size = cpu_to_le32(TRBS_PER_SEGMENT);
2556                 entry->rsvd = 0;
2557                 seg = seg->next;
2558         }
2559
2560         /* set ERST count with the number of entries in the segment table */
2561         val = readl(&xhci->ir_set->erst_size);
2562         val &= ERST_SIZE_MASK;
2563         val |= ERST_NUM_SEGS;
2564         xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2565                         "// Write ERST size = %i to ir_set 0 (some bits preserved)",
2566                         val);
2567         writel(val, &xhci->ir_set->erst_size);
2568
2569         xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2570                         "// Set ERST entries to point to event ring.");
2571         /* set the segment table base address */
2572         xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2573                         "// Set ERST base address for ir_set 0 = 0x%llx",
2574                         (unsigned long long)xhci->erst.erst_dma_addr);
2575         val_64 = xhci_read_64(xhci, &xhci->ir_set->erst_base);
2576         val_64 &= ERST_PTR_MASK;
2577         val_64 |= (xhci->erst.erst_dma_addr & (u64) ~ERST_PTR_MASK);
2578         xhci_write_64(xhci, val_64, &xhci->ir_set->erst_base);
2579
2580         /* Set the event ring dequeue address */
2581         xhci_set_hc_event_deq(xhci);
2582         xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2583                         "Wrote ERST address to ir_set 0.");
2584         xhci_print_ir_set(xhci, 0);
2585
2586         /*
2587          * XXX: Might need to set the Interrupter Moderation Register to
2588          * something other than the default (~1ms minimum between interrupts).
2589          * See section 5.5.1.2.
2590          */
2591         init_completion(&xhci->addr_dev);
2592         for (i = 0; i < MAX_HC_SLOTS; ++i)
2593                 xhci->devs[i] = NULL;
2594         for (i = 0; i < USB_MAXCHILDREN; ++i) {
2595                 xhci->bus_state[0].resume_done[i] = 0;
2596                 xhci->bus_state[1].resume_done[i] = 0;
2597                 /* Only the USB 2.0 completions will ever be used. */
2598                 init_completion(&xhci->bus_state[1].rexit_done[i]);
2599         }
2600
2601         if (scratchpad_alloc(xhci, flags))
2602                 goto fail;
2603         if (xhci_setup_port_arrays(xhci, flags))
2604                 goto fail;
2605
2606         /* Enable USB 3.0 device notifications for function remote wake, which
2607          * is necessary for allowing USB 3.0 devices to do remote wakeup from
2608          * U3 (device suspend).
2609          */
2610         temp = readl(&xhci->op_regs->dev_notification);
2611         temp &= ~DEV_NOTE_MASK;
2612         temp |= DEV_NOTE_FWAKE;
2613         writel(temp, &xhci->op_regs->dev_notification);
2614
2615         return 0;
2616
2617 fail:
2618         xhci_warn(xhci, "Couldn't initialize memory\n");
2619         xhci_halt(xhci);
2620         xhci_reset(xhci);
2621         xhci_mem_cleanup(xhci);
2622         return -ENOMEM;
2623 }