drm/rockchip: vop: add x/ymirror support
[firefly-linux-kernel-4.4.55.git] / drivers / gpu / drm / rockchip / rockchip_vop_reg.c
1 /*
2  * Copyright (C) Fuzhou Rockchip Electronics Co.Ltd
3  * Author:Mark Yao <mark.yao@rock-chips.com>
4  *
5  * This software is licensed under the terms of the GNU General Public
6  * License version 2, as published by the Free Software Foundation, and
7  * may be copied, distributed, and modified under those terms.
8  *
9  * This program is distributed in the hope that it will be useful,
10  * but WITHOUT ANY WARRANTY; without even the implied warranty of
11  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
12  * GNU General Public License for more details.
13  */
14
15 #include <drm/drmP.h>
16
17 #include <linux/kernel.h>
18 #include <linux/component.h>
19
20 #include "rockchip_drm_vop.h"
21 #include "rockchip_vop_reg.h"
22
23 #define VOP_REG(off, _mask, s) \
24                 {.offset = off, \
25                  .mask = _mask, \
26                  .shift = s, \
27                  .write_mask = false,}
28
29 #define VOP_REG_MASK(off, _mask, s) \
30                 {.offset = off, \
31                  .mask = _mask, \
32                  .shift = s, \
33                  .write_mask = true,}
34
35 static const uint32_t formats_win_full[] = {
36         DRM_FORMAT_XRGB8888,
37         DRM_FORMAT_ARGB8888,
38         DRM_FORMAT_XBGR8888,
39         DRM_FORMAT_ABGR8888,
40         DRM_FORMAT_RGB888,
41         DRM_FORMAT_BGR888,
42         DRM_FORMAT_RGB565,
43         DRM_FORMAT_BGR565,
44         DRM_FORMAT_NV12,
45         DRM_FORMAT_NV16,
46         DRM_FORMAT_NV24,
47 };
48
49 static const uint32_t formats_win_lite[] = {
50         DRM_FORMAT_XRGB8888,
51         DRM_FORMAT_ARGB8888,
52         DRM_FORMAT_XBGR8888,
53         DRM_FORMAT_ABGR8888,
54         DRM_FORMAT_RGB888,
55         DRM_FORMAT_BGR888,
56         DRM_FORMAT_RGB565,
57         DRM_FORMAT_BGR565,
58 };
59
60 static const struct vop_scl_extension rk3288_win_full_scl_ext = {
61         .cbcr_vsd_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 31),
62         .cbcr_vsu_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 30),
63         .cbcr_hsd_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x3, 28),
64         .cbcr_ver_scl_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x3, 26),
65         .cbcr_hor_scl_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x3, 24),
66         .yrgb_vsd_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 23),
67         .yrgb_vsu_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 22),
68         .yrgb_hsd_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x3, 20),
69         .yrgb_ver_scl_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x3, 18),
70         .yrgb_hor_scl_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x3, 16),
71         .line_load_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 15),
72         .cbcr_axi_gather_num = VOP_REG(RK3288_WIN0_CTRL1, 0x7, 12),
73         .yrgb_axi_gather_num = VOP_REG(RK3288_WIN0_CTRL1, 0xf, 8),
74         .vsd_cbcr_gt2 = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 7),
75         .vsd_cbcr_gt4 = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 6),
76         .vsd_yrgb_gt2 = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 5),
77         .vsd_yrgb_gt4 = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 4),
78         .bic_coe_sel = VOP_REG(RK3288_WIN0_CTRL1, 0x3, 2),
79         .cbcr_axi_gather_en = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 1),
80         .yrgb_axi_gather_en = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 0),
81         .lb_mode = VOP_REG(RK3288_WIN0_CTRL0, 0x7, 5),
82 };
83
84 static const struct vop_scl_regs rk3288_win_full_scl = {
85         .ext = &rk3288_win_full_scl_ext,
86         .scale_yrgb_x = VOP_REG(RK3288_WIN0_SCL_FACTOR_YRGB, 0xffff, 0x0),
87         .scale_yrgb_y = VOP_REG(RK3288_WIN0_SCL_FACTOR_YRGB, 0xffff, 16),
88         .scale_cbcr_x = VOP_REG(RK3288_WIN0_SCL_FACTOR_CBR, 0xffff, 0x0),
89         .scale_cbcr_y = VOP_REG(RK3288_WIN0_SCL_FACTOR_CBR, 0xffff, 16),
90 };
91
92 static const struct vop_win_phy rk3288_win01_data = {
93         .scl = &rk3288_win_full_scl,
94         .data_formats = formats_win_full,
95         .nformats = ARRAY_SIZE(formats_win_full),
96         .enable = VOP_REG(RK3288_WIN0_CTRL0, 0x1, 0),
97         .format = VOP_REG(RK3288_WIN0_CTRL0, 0x7, 1),
98         .rb_swap = VOP_REG(RK3288_WIN0_CTRL0, 0x1, 12),
99         .act_info = VOP_REG(RK3288_WIN0_ACT_INFO, 0x1fff1fff, 0),
100         .dsp_info = VOP_REG(RK3288_WIN0_DSP_INFO, 0x0fff0fff, 0),
101         .dsp_st = VOP_REG(RK3288_WIN0_DSP_ST, 0x1fff1fff, 0),
102         .yrgb_mst = VOP_REG(RK3288_WIN0_YRGB_MST, 0xffffffff, 0),
103         .uv_mst = VOP_REG(RK3288_WIN0_CBR_MST, 0xffffffff, 0),
104         .yrgb_vir = VOP_REG(RK3288_WIN0_VIR, 0x3fff, 0),
105         .uv_vir = VOP_REG(RK3288_WIN0_VIR, 0x3fff, 16),
106         .src_alpha_ctl = VOP_REG(RK3288_WIN0_SRC_ALPHA_CTRL, 0xff, 0),
107         .dst_alpha_ctl = VOP_REG(RK3288_WIN0_DST_ALPHA_CTRL, 0xff, 0),
108 };
109
110 static const struct vop_win_phy rk3288_win23_data = {
111         .data_formats = formats_win_lite,
112         .nformats = ARRAY_SIZE(formats_win_lite),
113         .enable = VOP_REG(RK3288_WIN2_CTRL0, 0x1, 4),
114         .format = VOP_REG(RK3288_WIN2_CTRL0, 0x7, 1),
115         .rb_swap = VOP_REG(RK3288_WIN2_CTRL0, 0x1, 12),
116         .dsp_info = VOP_REG(RK3288_WIN2_DSP_INFO0, 0x0fff0fff, 0),
117         .dsp_st = VOP_REG(RK3288_WIN2_DSP_ST0, 0x1fff1fff, 0),
118         .yrgb_mst = VOP_REG(RK3288_WIN2_MST0, 0xffffffff, 0),
119         .yrgb_vir = VOP_REG(RK3288_WIN2_VIR0_1, 0x1fff, 0),
120         .src_alpha_ctl = VOP_REG(RK3288_WIN2_SRC_ALPHA_CTRL, 0xff, 0),
121         .dst_alpha_ctl = VOP_REG(RK3288_WIN2_DST_ALPHA_CTRL, 0xff, 0),
122 };
123
124 static const struct vop_win_phy rk3288_area1_data = {
125         .enable = VOP_REG(RK3288_WIN2_CTRL0, 0x1, 5),
126         .dsp_info = VOP_REG(RK3288_WIN2_DSP_INFO1, 0x0fff0fff, 0),
127         .dsp_st = VOP_REG(RK3288_WIN2_DSP_ST1, 0x1fff1fff, 0),
128         .yrgb_mst = VOP_REG(RK3288_WIN2_MST1, 0xffffffff, 0),
129         .yrgb_vir = VOP_REG(RK3288_WIN2_VIR0_1, 0x1fff, 16),
130 };
131
132 static const struct vop_win_phy rk3288_area2_data = {
133         .enable = VOP_REG(RK3288_WIN2_CTRL0, 0x1, 6),
134         .dsp_info = VOP_REG(RK3288_WIN2_DSP_INFO2, 0x0fff0fff, 0),
135         .dsp_st = VOP_REG(RK3288_WIN2_DSP_ST2, 0x1fff1fff, 0),
136         .yrgb_mst = VOP_REG(RK3288_WIN2_MST2, 0xffffffff, 0),
137         .yrgb_vir = VOP_REG(RK3288_WIN2_VIR2_3, 0x1fff, 0),
138 };
139
140 static const struct vop_win_phy rk3288_area3_data = {
141         .enable = VOP_REG(RK3288_WIN2_CTRL0, 0x1, 7),
142         .dsp_info = VOP_REG(RK3288_WIN2_DSP_INFO3, 0x0fff0fff, 0),
143         .dsp_st = VOP_REG(RK3288_WIN2_DSP_ST3, 0x1fff1fff, 0),
144         .yrgb_mst = VOP_REG(RK3288_WIN2_MST3, 0xffffffff, 0),
145         .yrgb_vir = VOP_REG(RK3288_WIN2_VIR2_3, 0x1fff, 16),
146 };
147
148 static const struct vop_win_phy *rk3288_area_data[] = {
149         &rk3288_area1_data,
150         &rk3288_area2_data,
151         &rk3288_area3_data
152 };
153
154 static const struct vop_ctrl rk3288_ctrl_data = {
155         .standby = VOP_REG(RK3288_SYS_CTRL, 0x1, 22),
156         .dsp_layer_sel = VOP_REG(RK3288_DSP_CTRL1, 0xff, 8),
157         .gate_en = VOP_REG(RK3288_SYS_CTRL, 0x1, 23),
158         .mmu_en = VOP_REG(RK3288_SYS_CTRL, 0x1, 20),
159         .rgb_en = VOP_REG(RK3288_SYS_CTRL, 0x1, 12),
160         .hdmi_en = VOP_REG(RK3288_SYS_CTRL, 0x1, 13),
161         .edp_en = VOP_REG(RK3288_SYS_CTRL, 0x1, 14),
162         .mipi_en = VOP_REG(RK3288_SYS_CTRL, 0x1, 15),
163         .dither_down = VOP_REG(RK3288_DSP_CTRL1, 0xf, 1),
164         .dither_up = VOP_REG(RK3288_DSP_CTRL1, 0x1, 6),
165         .data_blank = VOP_REG(RK3288_DSP_CTRL0, 0x1, 19),
166         .out_mode = VOP_REG(RK3288_DSP_CTRL0, 0xf, 0),
167         .pin_pol = VOP_REG(RK3288_DSP_CTRL0, 0xf, 4),
168         .htotal_pw = VOP_REG(RK3288_DSP_HTOTAL_HS_END, 0x1fff1fff, 0),
169         .hact_st_end = VOP_REG(RK3288_DSP_HACT_ST_END, 0x1fff1fff, 0),
170         .vtotal_pw = VOP_REG(RK3288_DSP_VTOTAL_VS_END, 0x1fff1fff, 0),
171         .vact_st_end = VOP_REG(RK3288_DSP_VACT_ST_END, 0x1fff1fff, 0),
172         .hpost_st_end = VOP_REG(RK3288_POST_DSP_HACT_INFO, 0x1fff1fff, 0),
173         .vpost_st_end = VOP_REG(RK3288_POST_DSP_VACT_INFO, 0x1fff1fff, 0),
174         .cfg_done = VOP_REG(RK3288_REG_CFG_DONE, 0x1, 0),
175 };
176
177 static const struct vop_reg_data rk3288_init_reg_table[] = {
178         {RK3288_SYS_CTRL, 0x00c00000},
179         {RK3288_DSP_CTRL0, 0x00000000},
180         {RK3288_WIN0_CTRL0, 0x00000080},
181         {RK3288_WIN1_CTRL0, 0x00000080},
182         /*
183          * Bit[0] is win2/3 gate en bit, there is no power consume with this
184          * bit enable. the bit's function similar with area plane enable bit,
185          * So default enable this bit, then We can control win2/3 area plane
186          * with its enable bit.
187          */
188         {RK3288_WIN2_CTRL0, 0x00000001},
189         {RK3288_WIN3_CTRL0, 0x00000001},
190 };
191
192 /*
193  * Note: rk3288 has a dedicated 'cursor' window, however, that window requires
194  * special support to get alpha blending working.  For now, just use overlay
195  * window 3 for the drm cursor.
196  *
197  */
198 static const struct vop_win_data rk3288_vop_win_data[] = {
199         { .base = 0x00, .phy = &rk3288_win01_data,
200           .type = DRM_PLANE_TYPE_PRIMARY },
201         { .base = 0x40, .phy = &rk3288_win01_data,
202           .type = DRM_PLANE_TYPE_OVERLAY },
203         { .base = 0x00, .phy = &rk3288_win23_data,
204           .type = DRM_PLANE_TYPE_OVERLAY,
205           .area = rk3288_area_data,
206           .area_size = ARRAY_SIZE(rk3288_area_data), },
207         { .base = 0x50, .phy = &rk3288_win23_data,
208           .type = DRM_PLANE_TYPE_CURSOR,
209           .area = rk3288_area_data,
210           .area_size = ARRAY_SIZE(rk3288_area_data), },
211 };
212
213 static const int rk3288_vop_intrs[] = {
214         DSP_HOLD_VALID_INTR,
215         FS_INTR,
216         LINE_FLAG_INTR,
217         BUS_ERROR_INTR,
218 };
219
220 static const struct vop_intr rk3288_vop_intr = {
221         .intrs = rk3288_vop_intrs,
222         .nintrs = ARRAY_SIZE(rk3288_vop_intrs),
223         .status = VOP_REG(RK3288_INTR_CTRL0, 0xf, 0),
224         .enable = VOP_REG(RK3288_INTR_CTRL0, 0xf, 4),
225         .clear = VOP_REG(RK3288_INTR_CTRL0, 0xf, 8),
226 };
227
228 static const struct vop_data rk3288_vop = {
229         .feature = VOP_FEATURE_OUTPUT_10BIT,
230         .init_table = rk3288_init_reg_table,
231         .table_size = ARRAY_SIZE(rk3288_init_reg_table),
232         .intr = &rk3288_vop_intr,
233         .ctrl = &rk3288_ctrl_data,
234         .win = rk3288_vop_win_data,
235         .win_size = ARRAY_SIZE(rk3288_vop_win_data),
236 };
237
238 static const struct vop_ctrl rk3399_ctrl_data = {
239         .standby = VOP_REG(RK3399_SYS_CTRL, 0x1, 22),
240         .gate_en = VOP_REG(RK3399_SYS_CTRL, 0x1, 23),
241         .rgb_en = VOP_REG(RK3399_SYS_CTRL, 0x1, 12),
242         .hdmi_en = VOP_REG(RK3399_SYS_CTRL, 0x1, 13),
243         .edp_en = VOP_REG(RK3399_SYS_CTRL, 0x1, 14),
244         .mipi_en = VOP_REG(RK3399_SYS_CTRL, 0x1, 15),
245         .dsp_layer_sel = VOP_REG(RK3399_DSP_CTRL1, 0xff, 8),
246         .dither_down = VOP_REG(RK3399_DSP_CTRL1, 0xf, 1),
247         .dither_up = VOP_REG(RK3399_DSP_CTRL1, 0x1, 6),
248         .data_blank = VOP_REG(RK3399_DSP_CTRL0, 0x1, 19),
249         .out_mode = VOP_REG(RK3399_DSP_CTRL0, 0xf, 0),
250         .rgb_pin_pol = VOP_REG(RK3399_DSP_CTRL1, 0xf, 16),
251         .hdmi_pin_pol = VOP_REG(RK3399_DSP_CTRL1, 0xf, 20),
252         .edp_pin_pol = VOP_REG(RK3399_DSP_CTRL1, 0xf, 24),
253         .mipi_pin_pol = VOP_REG(RK3399_DSP_CTRL1, 0xf, 28),
254         .htotal_pw = VOP_REG(RK3399_DSP_HTOTAL_HS_END, 0x1fff1fff, 0),
255         .hact_st_end = VOP_REG(RK3399_DSP_HACT_ST_END, 0x1fff1fff, 0),
256         .vtotal_pw = VOP_REG(RK3399_DSP_VTOTAL_VS_END, 0x1fff1fff, 0),
257         .vact_st_end = VOP_REG(RK3399_DSP_VACT_ST_END, 0x1fff1fff, 0),
258         .hpost_st_end = VOP_REG(RK3399_POST_DSP_HACT_INFO, 0x1fff1fff, 0),
259         .vpost_st_end = VOP_REG(RK3399_POST_DSP_VACT_INFO, 0x1fff1fff, 0),
260         .cfg_done = VOP_REG_MASK(RK3399_REG_CFG_DONE, 0x1, 0),
261 };
262
263 static const int rk3399_vop_intrs[] = {
264         FS_INTR,
265         0, 0,
266         LINE_FLAG_INTR,
267         0,
268         BUS_ERROR_INTR,
269         0, 0, 0, 0, 0, 0, 0,
270         DSP_HOLD_VALID_INTR,
271 };
272
273 static const struct vop_intr rk3399_vop_intr = {
274         .intrs = rk3399_vop_intrs,
275         .nintrs = ARRAY_SIZE(rk3399_vop_intrs),
276         .status = VOP_REG_MASK(RK3399_INTR_STATUS0, 0xffff, 0),
277         .enable = VOP_REG_MASK(RK3399_INTR_EN0, 0xffff, 0),
278         .clear = VOP_REG_MASK(RK3399_INTR_CLEAR0, 0xffff, 0),
279 };
280
281 static const struct vop_reg_data rk3399_init_reg_table[] = {
282         {RK3399_SYS_CTRL, 0x2000f800},
283         {RK3399_DSP_CTRL0, 0x00000000},
284         {RK3399_WIN0_CTRL0, 0x00000080},
285         {RK3399_WIN1_CTRL0, 0x00000080},
286         /*
287          * Bit[0] is win2/3 gate en bit, there is no power consume with this
288          * bit enable. the bit's function similar with area plane enable bit,
289          * So default enable this bit, then We can control win2/3 area plane
290          * with its enable bit.
291          */
292         {RK3399_WIN2_CTRL0, 0x00000001},
293         {RK3399_WIN3_CTRL0, 0x00000001},
294 };
295
296 static const struct vop_win_phy rk3399_win01_data = {
297         .scl = &rk3288_win_full_scl,
298         .data_formats = formats_win_full,
299         .nformats = ARRAY_SIZE(formats_win_full),
300         .enable = VOP_REG(RK3399_WIN0_CTRL0, 0x1, 0),
301         .format = VOP_REG(RK3399_WIN0_CTRL0, 0x7, 1),
302         .xmirror = VOP_REG(RK3399_WIN0_CTRL0, 0x1, 21),
303         .ymirror = VOP_REG(RK3399_WIN0_CTRL0, 0x1, 22),
304         .rb_swap = VOP_REG(RK3399_WIN0_CTRL0, 0x1, 12),
305         .act_info = VOP_REG(RK3399_WIN0_ACT_INFO, 0x1fff1fff, 0),
306         .dsp_info = VOP_REG(RK3399_WIN0_DSP_INFO, 0x0fff0fff, 0),
307         .dsp_st = VOP_REG(RK3399_WIN0_DSP_ST, 0x1fff1fff, 0),
308         .yrgb_mst = VOP_REG(RK3399_WIN0_YRGB_MST, 0xffffffff, 0),
309         .uv_mst = VOP_REG(RK3399_WIN0_CBR_MST, 0xffffffff, 0),
310         .yrgb_vir = VOP_REG(RK3399_WIN0_VIR, 0x3fff, 0),
311         .uv_vir = VOP_REG(RK3399_WIN0_VIR, 0x3fff, 16),
312         .src_alpha_ctl = VOP_REG(RK3399_WIN0_SRC_ALPHA_CTRL, 0xff, 0),
313         .dst_alpha_ctl = VOP_REG(RK3399_WIN0_DST_ALPHA_CTRL, 0xff, 0),
314 };
315
316 static const struct vop_win_phy rk3399_win23_data = {
317         .data_formats = formats_win_lite,
318         .nformats = ARRAY_SIZE(formats_win_lite),
319         .enable = VOP_REG(RK3399_WIN2_CTRL0, 0x1, 4),
320         .format = VOP_REG(RK3399_WIN2_CTRL0, 0x3, 5),
321         .ymirror = VOP_REG(RK3399_WIN2_CTRL1, 0x1, 15),
322         .rb_swap = VOP_REG(RK3399_WIN2_CTRL0, 0x1, 20),
323         .dsp_info = VOP_REG(RK3399_WIN2_DSP_INFO0, 0x0fff0fff, 0),
324         .dsp_st = VOP_REG(RK3399_WIN2_DSP_ST0, 0x1fff1fff, 0),
325         .yrgb_mst = VOP_REG(RK3399_WIN2_MST0, 0xffffffff, 0),
326         .yrgb_vir = VOP_REG(RK3399_WIN2_VIR0_1, 0x1fff, 0),
327         .src_alpha_ctl = VOP_REG(RK3399_WIN2_SRC_ALPHA_CTRL, 0xff, 0),
328         .dst_alpha_ctl = VOP_REG(RK3399_WIN2_DST_ALPHA_CTRL, 0xff, 0),
329 };
330
331 static const struct vop_win_phy rk3399_area1_data = {
332         .enable = VOP_REG(RK3399_WIN2_CTRL0, 0x1, 8),
333         .format = VOP_REG(RK3399_WIN2_CTRL0, 0x3, 9),
334         .rb_swap = VOP_REG(RK3399_WIN2_CTRL0, 0x1, 23),
335         .dsp_info = VOP_REG(RK3399_WIN2_DSP_INFO1, 0x0fff0fff, 0),
336         .dsp_st = VOP_REG(RK3399_WIN2_DSP_ST1, 0x1fff1fff, 0),
337         .yrgb_mst = VOP_REG(RK3399_WIN2_MST1, 0xffffffff, 0),
338         .yrgb_vir = VOP_REG(RK3399_WIN2_VIR0_1, 0x1fff, 16),
339 };
340
341 static const struct vop_win_phy rk3399_area2_data = {
342         .enable = VOP_REG(RK3399_WIN2_CTRL0, 0x1, 12),
343         .format = VOP_REG(RK3399_WIN2_CTRL0, 0x3, 13),
344         .rb_swap = VOP_REG(RK3399_WIN2_CTRL0, 0x1, 26),
345         .dsp_info = VOP_REG(RK3399_WIN2_DSP_INFO2, 0x0fff0fff, 0),
346         .dsp_st = VOP_REG(RK3399_WIN2_DSP_ST2, 0x1fff1fff, 0),
347         .yrgb_mst = VOP_REG(RK3399_WIN2_MST2, 0xffffffff, 0),
348         .yrgb_vir = VOP_REG(RK3399_WIN2_VIR2_3, 0x1fff, 0),
349 };
350
351 static const struct vop_win_phy rk3399_area3_data = {
352         .enable = VOP_REG(RK3399_WIN2_CTRL0, 0x1, 16),
353         .format = VOP_REG(RK3399_WIN2_CTRL0, 0x3, 17),
354         .rb_swap = VOP_REG(RK3399_WIN2_CTRL0, 0x1, 29),
355         .dsp_info = VOP_REG(RK3399_WIN2_DSP_INFO3, 0x0fff0fff, 0),
356         .dsp_st = VOP_REG(RK3399_WIN2_DSP_ST3, 0x1fff1fff, 0),
357         .yrgb_mst = VOP_REG(RK3399_WIN2_MST3, 0xffffffff, 0),
358         .yrgb_vir = VOP_REG(RK3399_WIN2_VIR2_3, 0x1fff, 16),
359 };
360
361 static const struct vop_win_phy *rk3399_area_data[] = {
362         &rk3399_area1_data,
363         &rk3399_area2_data,
364         &rk3399_area3_data
365 };
366
367 static const struct vop_win_data rk3399_vop_win_data[] = {
368         { .base = 0x00, .phy = &rk3399_win01_data,
369           .type = DRM_PLANE_TYPE_PRIMARY },
370         { .base = 0x40, .phy = &rk3399_win01_data,
371           .type = DRM_PLANE_TYPE_OVERLAY },
372         { .base = 0x00, .phy = &rk3399_win23_data,
373           .type = DRM_PLANE_TYPE_OVERLAY,
374           .area = rk3399_area_data,
375           .area_size = ARRAY_SIZE(rk3399_area_data), },
376         { .base = 0x50, .phy = &rk3399_win23_data,
377           .type = DRM_PLANE_TYPE_CURSOR,
378           .area = rk3399_area_data,
379           .area_size = ARRAY_SIZE(rk3399_area_data), },
380 };
381
382 static const struct vop_data rk3399_vop_big = {
383         .feature = VOP_FEATURE_OUTPUT_10BIT,
384         .init_table = rk3399_init_reg_table,
385         .table_size = ARRAY_SIZE(rk3399_init_reg_table),
386         .intr = &rk3399_vop_intr,
387         .ctrl = &rk3399_ctrl_data,
388         /*
389          * rk3399 vop big windows register layout is same as rk3288.
390          */
391         .win = rk3399_vop_win_data,
392         .win_size = ARRAY_SIZE(rk3399_vop_win_data),
393 };
394
395 static const struct vop_win_data rk3399_vop_lit_win_data[] = {
396         { .base = 0x00, .phy = &rk3399_win01_data,
397           .type = DRM_PLANE_TYPE_PRIMARY },
398         { .phy = NULL },
399         { .base = 0x00, .phy = &rk3288_win23_data,
400           .type = DRM_PLANE_TYPE_CURSOR},
401         { .phy = NULL },
402 };
403
404
405 static const struct vop_data rk3399_vop_lit = {
406         .init_table = rk3399_init_reg_table,
407         .table_size = ARRAY_SIZE(rk3399_init_reg_table),
408         .intr = &rk3399_vop_intr,
409         .ctrl = &rk3399_ctrl_data,
410         /*
411          * rk3399 vop lit windows register layout is same as rk3288,
412          * but cut off the win1 and win3 windows.
413          */
414         .win = rk3399_vop_lit_win_data,
415         .win_size = ARRAY_SIZE(rk3399_vop_lit_win_data),
416 };
417
418 static const struct vop_scl_regs rk3066_win_scl = {
419         .scale_yrgb_x = VOP_REG(RK3036_WIN0_SCL_FACTOR_YRGB, 0xffff, 0x0),
420         .scale_yrgb_y = VOP_REG(RK3036_WIN0_SCL_FACTOR_YRGB, 0xffff, 16),
421         .scale_cbcr_x = VOP_REG(RK3036_WIN0_SCL_FACTOR_CBR, 0xffff, 0x0),
422         .scale_cbcr_y = VOP_REG(RK3036_WIN0_SCL_FACTOR_CBR, 0xffff, 16),
423 };
424
425 static const struct vop_win_phy rk3036_win0_data = {
426         .scl = &rk3066_win_scl,
427         .data_formats = formats_win_full,
428         .nformats = ARRAY_SIZE(formats_win_full),
429         .enable = VOP_REG(RK3036_SYS_CTRL, 0x1, 0),
430         .format = VOP_REG(RK3036_SYS_CTRL, 0x7, 3),
431         .rb_swap = VOP_REG(RK3036_SYS_CTRL, 0x1, 15),
432         .act_info = VOP_REG(RK3036_WIN0_ACT_INFO, 0x1fff1fff, 0),
433         .dsp_info = VOP_REG(RK3036_WIN0_DSP_INFO, 0x0fff0fff, 0),
434         .dsp_st = VOP_REG(RK3036_WIN0_DSP_ST, 0x1fff1fff, 0),
435         .yrgb_mst = VOP_REG(RK3036_WIN0_YRGB_MST, 0xffffffff, 0),
436         .uv_mst = VOP_REG(RK3036_WIN0_CBR_MST, 0xffffffff, 0),
437         .yrgb_vir = VOP_REG(RK3036_WIN0_VIR, 0xffff, 0),
438         .uv_vir = VOP_REG(RK3036_WIN0_VIR, 0x1fff, 16),
439 };
440
441 static const struct vop_win_phy rk3036_win1_data = {
442         .data_formats = formats_win_lite,
443         .nformats = ARRAY_SIZE(formats_win_lite),
444         .enable = VOP_REG(RK3036_SYS_CTRL, 0x1, 1),
445         .format = VOP_REG(RK3036_SYS_CTRL, 0x7, 6),
446         .rb_swap = VOP_REG(RK3036_SYS_CTRL, 0x1, 19),
447         .act_info = VOP_REG(RK3036_WIN1_ACT_INFO, 0x1fff1fff, 0),
448         .dsp_info = VOP_REG(RK3036_WIN1_DSP_INFO, 0x0fff0fff, 0),
449         .dsp_st = VOP_REG(RK3036_WIN1_DSP_ST, 0x1fff1fff, 0),
450         .yrgb_mst = VOP_REG(RK3036_WIN1_MST, 0xffffffff, 0),
451         .yrgb_vir = VOP_REG(RK3036_WIN1_VIR, 0xffff, 0),
452 };
453
454 static const struct vop_win_data rk3036_vop_win_data[] = {
455         { .base = 0x00, .phy = &rk3036_win0_data,
456           .type = DRM_PLANE_TYPE_PRIMARY },
457         { .base = 0x00, .phy = &rk3036_win1_data,
458           .type = DRM_PLANE_TYPE_CURSOR },
459 };
460
461 static const int rk3036_vop_intrs[] = {
462         DSP_HOLD_VALID_INTR,
463         FS_INTR,
464         LINE_FLAG_INTR,
465         BUS_ERROR_INTR,
466 };
467
468 static const struct vop_intr rk3036_intr = {
469         .intrs = rk3036_vop_intrs,
470         .nintrs = ARRAY_SIZE(rk3036_vop_intrs),
471         .status = VOP_REG(RK3036_INT_STATUS, 0xf, 0),
472         .enable = VOP_REG(RK3036_INT_STATUS, 0xf, 4),
473         .clear = VOP_REG(RK3036_INT_STATUS, 0xf, 8),
474 };
475
476 static const struct vop_ctrl rk3036_ctrl_data = {
477         .standby = VOP_REG(RK3036_SYS_CTRL, 0x1, 30),
478         .out_mode = VOP_REG(RK3036_DSP_CTRL0, 0xf, 0),
479         .pin_pol = VOP_REG(RK3036_DSP_CTRL0, 0xf, 4),
480         .dsp_layer_sel = VOP_REG(RK3036_DSP_CTRL0, 0x1, 8),
481         .htotal_pw = VOP_REG(RK3036_DSP_HTOTAL_HS_END, 0x1fff1fff, 0),
482         .hact_st_end = VOP_REG(RK3036_DSP_HACT_ST_END, 0x1fff1fff, 0),
483         .vtotal_pw = VOP_REG(RK3036_DSP_VTOTAL_VS_END, 0x1fff1fff, 0),
484         .vact_st_end = VOP_REG(RK3036_DSP_VACT_ST_END, 0x1fff1fff, 0),
485         .cfg_done = VOP_REG(RK3036_REG_CFG_DONE, 0x1, 0),
486 };
487
488 static const struct vop_reg_data rk3036_vop_init_reg_table[] = {
489         {RK3036_DSP_CTRL1, 0x00000000},
490 };
491
492 static const struct vop_data rk3036_vop = {
493         .init_table = rk3036_vop_init_reg_table,
494         .table_size = ARRAY_SIZE(rk3036_vop_init_reg_table),
495         .ctrl = &rk3036_ctrl_data,
496         .intr = &rk3036_intr,
497         .win = rk3036_vop_win_data,
498         .win_size = ARRAY_SIZE(rk3036_vop_win_data),
499 };
500
501 static const struct of_device_id vop_driver_dt_match[] = {
502         { .compatible = "rockchip,rk3288-vop",
503           .data = &rk3288_vop },
504         { .compatible = "rockchip,rk3036-vop",
505           .data = &rk3036_vop },
506         { .compatible = "rockchip,rk3399-vop-big",
507           .data = &rk3399_vop_big },
508         { .compatible = "rockchip,rk3399-vop-lit",
509           .data = &rk3399_vop_lit },
510         {},
511 };
512 MODULE_DEVICE_TABLE(of, vop_driver_dt_match);
513
514 static int vop_probe(struct platform_device *pdev)
515 {
516         struct device *dev = &pdev->dev;
517
518         if (!dev->of_node) {
519                 dev_err(dev, "can't find vop devices\n");
520                 return -ENODEV;
521         }
522
523         return component_add(dev, &vop_component_ops);
524 }
525
526 static int vop_remove(struct platform_device *pdev)
527 {
528         component_del(&pdev->dev, &vop_component_ops);
529
530         return 0;
531 }
532
533 struct platform_driver vop_platform_driver = {
534         .probe = vop_probe,
535         .remove = vop_remove,
536         .driver = {
537                 .name = "rockchip-vop",
538                 .owner = THIS_MODULE,
539                 .of_match_table = of_match_ptr(vop_driver_dt_match),
540         },
541 };
542
543 module_platform_driver(vop_platform_driver);
544
545 MODULE_AUTHOR("Mark Yao <mark.yao@rock-chips.com>");
546 MODULE_DESCRIPTION("ROCKCHIP VOP Driver");
547 MODULE_LICENSE("GPL v2");