Merge remote-tracking branch 'lsk/v3.10/topic/gator' into linux-linaro-lsk
[firefly-linux-kernel-4.4.55.git] / drivers / gpu / drm / radeon / sid.h
1 /*
2  * Copyright 2011 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * Authors: Alex Deucher
23  */
24 #ifndef SI_H
25 #define SI_H
26
27 #define TAHITI_RB_BITMAP_WIDTH_PER_SH  2
28
29 #define TAHITI_GB_ADDR_CONFIG_GOLDEN        0x12011003
30 #define VERDE_GB_ADDR_CONFIG_GOLDEN         0x12010002
31 #define HAINAN_GB_ADDR_CONFIG_GOLDEN        0x02010001
32
33 /* discrete uvd clocks */
34 #define CG_UPLL_FUNC_CNTL                               0x634
35 #       define UPLL_RESET_MASK                          0x00000001
36 #       define UPLL_SLEEP_MASK                          0x00000002
37 #       define UPLL_BYPASS_EN_MASK                      0x00000004
38 #       define UPLL_CTLREQ_MASK                         0x00000008
39 #       define UPLL_VCO_MODE_MASK                       0x00000600
40 #       define UPLL_REF_DIV_MASK                        0x003F0000
41 #       define UPLL_CTLACK_MASK                         0x40000000
42 #       define UPLL_CTLACK2_MASK                        0x80000000
43 #define CG_UPLL_FUNC_CNTL_2                             0x638
44 #       define UPLL_PDIV_A(x)                           ((x) << 0)
45 #       define UPLL_PDIV_A_MASK                         0x0000007F
46 #       define UPLL_PDIV_B(x)                           ((x) << 8)
47 #       define UPLL_PDIV_B_MASK                         0x00007F00
48 #       define VCLK_SRC_SEL(x)                          ((x) << 20)
49 #       define VCLK_SRC_SEL_MASK                        0x01F00000
50 #       define DCLK_SRC_SEL(x)                          ((x) << 25)
51 #       define DCLK_SRC_SEL_MASK                        0x3E000000
52 #define CG_UPLL_FUNC_CNTL_3                             0x63C
53 #       define UPLL_FB_DIV(x)                           ((x) << 0)
54 #       define UPLL_FB_DIV_MASK                         0x01FFFFFF
55 #define CG_UPLL_FUNC_CNTL_4                             0x644
56 #       define UPLL_SPARE_ISPARE9                       0x00020000
57 #define CG_UPLL_FUNC_CNTL_5                             0x648
58 #       define RESET_ANTI_MUX_MASK                      0x00000200
59 #define CG_UPLL_SPREAD_SPECTRUM                         0x650
60 #       define SSEN_MASK                                0x00000001
61
62 #define CG_MULT_THERMAL_STATUS                                  0x714
63 #define         ASIC_MAX_TEMP(x)                                ((x) << 0)
64 #define         ASIC_MAX_TEMP_MASK                              0x000001ff
65 #define         ASIC_MAX_TEMP_SHIFT                             0
66 #define         CTF_TEMP(x)                                     ((x) << 9)
67 #define         CTF_TEMP_MASK                                   0x0003fe00
68 #define         CTF_TEMP_SHIFT                                  9
69
70 #define SI_MAX_SH_GPRS           256
71 #define SI_MAX_TEMP_GPRS         16
72 #define SI_MAX_SH_THREADS        256
73 #define SI_MAX_SH_STACK_ENTRIES  4096
74 #define SI_MAX_FRC_EOV_CNT       16384
75 #define SI_MAX_BACKENDS          8
76 #define SI_MAX_BACKENDS_MASK     0xFF
77 #define SI_MAX_BACKENDS_PER_SE_MASK     0x0F
78 #define SI_MAX_SIMDS             12
79 #define SI_MAX_SIMDS_MASK        0x0FFF
80 #define SI_MAX_SIMDS_PER_SE_MASK        0x00FF
81 #define SI_MAX_PIPES             8
82 #define SI_MAX_PIPES_MASK        0xFF
83 #define SI_MAX_PIPES_PER_SIMD_MASK      0x3F
84 #define SI_MAX_LDS_NUM           0xFFFF
85 #define SI_MAX_TCC               16
86 #define SI_MAX_TCC_MASK          0xFFFF
87
88 #define VGA_HDP_CONTROL                                 0x328
89 #define         VGA_MEMORY_DISABLE                              (1 << 4)
90
91 #define CG_CLKPIN_CNTL                                    0x660
92 #       define XTALIN_DIVIDE                              (1 << 1)
93 #define CG_CLKPIN_CNTL_2                                  0x664
94 #       define MUX_TCLK_TO_XCLK                           (1 << 8)
95
96 #define DMIF_ADDR_CONFIG                                0xBD4
97
98 #define DMIF_ADDR_CALC                                  0xC00
99
100 #define PIPE0_DMIF_BUFFER_CONTROL                         0x0ca0
101 #       define DMIF_BUFFERS_ALLOCATED(x)                  ((x) << 0)
102 #       define DMIF_BUFFERS_ALLOCATED_COMPLETED           (1 << 4)
103
104 #define SRBM_STATUS                                     0xE50
105 #define         GRBM_RQ_PENDING                         (1 << 5)
106 #define         VMC_BUSY                                (1 << 8)
107 #define         MCB_BUSY                                (1 << 9)
108 #define         MCB_NON_DISPLAY_BUSY                    (1 << 10)
109 #define         MCC_BUSY                                (1 << 11)
110 #define         MCD_BUSY                                (1 << 12)
111 #define         SEM_BUSY                                (1 << 14)
112 #define         IH_BUSY                                 (1 << 17)
113
114 #define SRBM_SOFT_RESET                                 0x0E60
115 #define         SOFT_RESET_BIF                          (1 << 1)
116 #define         SOFT_RESET_DC                           (1 << 5)
117 #define         SOFT_RESET_DMA1                         (1 << 6)
118 #define         SOFT_RESET_GRBM                         (1 << 8)
119 #define         SOFT_RESET_HDP                          (1 << 9)
120 #define         SOFT_RESET_IH                           (1 << 10)
121 #define         SOFT_RESET_MC                           (1 << 11)
122 #define         SOFT_RESET_ROM                          (1 << 14)
123 #define         SOFT_RESET_SEM                          (1 << 15)
124 #define         SOFT_RESET_VMC                          (1 << 17)
125 #define         SOFT_RESET_DMA                          (1 << 20)
126 #define         SOFT_RESET_TST                          (1 << 21)
127 #define         SOFT_RESET_REGBB                        (1 << 22)
128 #define         SOFT_RESET_ORB                          (1 << 23)
129
130 #define CC_SYS_RB_BACKEND_DISABLE                       0xe80
131 #define GC_USER_SYS_RB_BACKEND_DISABLE                  0xe84
132
133 #define SRBM_STATUS2                                    0x0EC4
134 #define         DMA_BUSY                                (1 << 5)
135 #define         DMA1_BUSY                               (1 << 6)
136
137 #define VM_L2_CNTL                                      0x1400
138 #define         ENABLE_L2_CACHE                                 (1 << 0)
139 #define         ENABLE_L2_FRAGMENT_PROCESSING                   (1 << 1)
140 #define         L2_CACHE_PTE_ENDIAN_SWAP_MODE(x)                ((x) << 2)
141 #define         L2_CACHE_PDE_ENDIAN_SWAP_MODE(x)                ((x) << 4)
142 #define         ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE         (1 << 9)
143 #define         ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE        (1 << 10)
144 #define         EFFECTIVE_L2_QUEUE_SIZE(x)                      (((x) & 7) << 15)
145 #define         CONTEXT1_IDENTITY_ACCESS_MODE(x)                (((x) & 3) << 19)
146 #define VM_L2_CNTL2                                     0x1404
147 #define         INVALIDATE_ALL_L1_TLBS                          (1 << 0)
148 #define         INVALIDATE_L2_CACHE                             (1 << 1)
149 #define         INVALIDATE_CACHE_MODE(x)                        ((x) << 26)
150 #define                 INVALIDATE_PTE_AND_PDE_CACHES           0
151 #define                 INVALIDATE_ONLY_PTE_CACHES              1
152 #define                 INVALIDATE_ONLY_PDE_CACHES              2
153 #define VM_L2_CNTL3                                     0x1408
154 #define         BANK_SELECT(x)                                  ((x) << 0)
155 #define         L2_CACHE_UPDATE_MODE(x)                         ((x) << 6)
156 #define         L2_CACHE_BIGK_FRAGMENT_SIZE(x)                  ((x) << 15)
157 #define         L2_CACHE_BIGK_ASSOCIATIVITY                     (1 << 20)
158 #define VM_L2_STATUS                                    0x140C
159 #define         L2_BUSY                                         (1 << 0)
160 #define VM_CONTEXT0_CNTL                                0x1410
161 #define         ENABLE_CONTEXT                                  (1 << 0)
162 #define         PAGE_TABLE_DEPTH(x)                             (((x) & 3) << 1)
163 #define         RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT         (1 << 3)
164 #define         RANGE_PROTECTION_FAULT_ENABLE_DEFAULT           (1 << 4)
165 #define         DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT    (1 << 6)
166 #define         DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT      (1 << 7)
167 #define         PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT          (1 << 9)
168 #define         PDE0_PROTECTION_FAULT_ENABLE_DEFAULT            (1 << 10)
169 #define         VALID_PROTECTION_FAULT_ENABLE_INTERRUPT         (1 << 12)
170 #define         VALID_PROTECTION_FAULT_ENABLE_DEFAULT           (1 << 13)
171 #define         READ_PROTECTION_FAULT_ENABLE_INTERRUPT          (1 << 15)
172 #define         READ_PROTECTION_FAULT_ENABLE_DEFAULT            (1 << 16)
173 #define         WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT         (1 << 18)
174 #define         WRITE_PROTECTION_FAULT_ENABLE_DEFAULT           (1 << 19)
175 #define VM_CONTEXT1_CNTL                                0x1414
176 #define VM_CONTEXT0_CNTL2                               0x1430
177 #define VM_CONTEXT1_CNTL2                               0x1434
178 #define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR                0x1438
179 #define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR                0x143c
180 #define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR               0x1440
181 #define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR               0x1444
182 #define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR               0x1448
183 #define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR               0x144c
184 #define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR               0x1450
185 #define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR               0x1454
186
187 #define VM_CONTEXT1_PROTECTION_FAULT_ADDR               0x14FC
188 #define VM_CONTEXT1_PROTECTION_FAULT_STATUS             0x14DC
189
190 #define VM_INVALIDATE_REQUEST                           0x1478
191 #define VM_INVALIDATE_RESPONSE                          0x147c
192
193 #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR       0x1518
194 #define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR       0x151c
195
196 #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR                0x153c
197 #define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR                0x1540
198 #define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR                0x1544
199 #define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR                0x1548
200 #define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR                0x154c
201 #define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR                0x1550
202 #define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR                0x1554
203 #define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR                0x1558
204 #define VM_CONTEXT0_PAGE_TABLE_START_ADDR               0x155c
205 #define VM_CONTEXT1_PAGE_TABLE_START_ADDR               0x1560
206
207 #define VM_CONTEXT0_PAGE_TABLE_END_ADDR                 0x157C
208 #define VM_CONTEXT1_PAGE_TABLE_END_ADDR                 0x1580
209
210 #define MC_SHARED_CHMAP                                         0x2004
211 #define         NOOFCHAN_SHIFT                                  12
212 #define         NOOFCHAN_MASK                                   0x0000f000
213 #define MC_SHARED_CHREMAP                                       0x2008
214
215 #define MC_VM_FB_LOCATION                               0x2024
216 #define MC_VM_AGP_TOP                                   0x2028
217 #define MC_VM_AGP_BOT                                   0x202C
218 #define MC_VM_AGP_BASE                                  0x2030
219 #define MC_VM_SYSTEM_APERTURE_LOW_ADDR                  0x2034
220 #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR                 0x2038
221 #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR              0x203C
222
223 #define MC_VM_MX_L1_TLB_CNTL                            0x2064
224 #define         ENABLE_L1_TLB                                   (1 << 0)
225 #define         ENABLE_L1_FRAGMENT_PROCESSING                   (1 << 1)
226 #define         SYSTEM_ACCESS_MODE_PA_ONLY                      (0 << 3)
227 #define         SYSTEM_ACCESS_MODE_USE_SYS_MAP                  (1 << 3)
228 #define         SYSTEM_ACCESS_MODE_IN_SYS                       (2 << 3)
229 #define         SYSTEM_ACCESS_MODE_NOT_IN_SYS                   (3 << 3)
230 #define         SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU       (0 << 5)
231 #define         ENABLE_ADVANCED_DRIVER_MODEL                    (1 << 6)
232
233 #define MC_SHARED_BLACKOUT_CNTL                         0x20ac
234
235 #define MC_ARB_RAMCFG                                   0x2760
236 #define         NOOFBANK_SHIFT                                  0
237 #define         NOOFBANK_MASK                                   0x00000003
238 #define         NOOFRANK_SHIFT                                  2
239 #define         NOOFRANK_MASK                                   0x00000004
240 #define         NOOFROWS_SHIFT                                  3
241 #define         NOOFROWS_MASK                                   0x00000038
242 #define         NOOFCOLS_SHIFT                                  6
243 #define         NOOFCOLS_MASK                                   0x000000C0
244 #define         CHANSIZE_SHIFT                                  8
245 #define         CHANSIZE_MASK                                   0x00000100
246 #define         CHANSIZE_OVERRIDE                               (1 << 11)
247 #define         NOOFGROUPS_SHIFT                                12
248 #define         NOOFGROUPS_MASK                                 0x00001000
249
250 #define MC_SEQ_TRAIN_WAKEUP_CNTL                        0x28e8
251 #define         TRAIN_DONE_D0                           (1 << 30)
252 #define         TRAIN_DONE_D1                           (1 << 31)
253
254 #define MC_SEQ_SUP_CNTL                                 0x28c8
255 #define         RUN_MASK                                (1 << 0)
256 #define MC_SEQ_SUP_PGM                                  0x28cc
257
258 #define MC_IO_PAD_CNTL_D0                               0x29d0
259 #define         MEM_FALL_OUT_CMD                        (1 << 8)
260
261 #define MC_SEQ_IO_DEBUG_INDEX                           0x2a44
262 #define MC_SEQ_IO_DEBUG_DATA                            0x2a48
263
264 #define HDP_HOST_PATH_CNTL                              0x2C00
265 #define HDP_NONSURFACE_BASE                             0x2C04
266 #define HDP_NONSURFACE_INFO                             0x2C08
267 #define HDP_NONSURFACE_SIZE                             0x2C0C
268
269 #define HDP_ADDR_CONFIG                                 0x2F48
270 #define HDP_MISC_CNTL                                   0x2F4C
271 #define         HDP_FLUSH_INVALIDATE_CACHE                      (1 << 0)
272
273 #define IH_RB_CNTL                                        0x3e00
274 #       define IH_RB_ENABLE                               (1 << 0)
275 #       define IH_IB_SIZE(x)                              ((x) << 1) /* log2 */
276 #       define IH_RB_FULL_DRAIN_ENABLE                    (1 << 6)
277 #       define IH_WPTR_WRITEBACK_ENABLE                   (1 << 8)
278 #       define IH_WPTR_WRITEBACK_TIMER(x)                 ((x) << 9) /* log2 */
279 #       define IH_WPTR_OVERFLOW_ENABLE                    (1 << 16)
280 #       define IH_WPTR_OVERFLOW_CLEAR                     (1 << 31)
281 #define IH_RB_BASE                                        0x3e04
282 #define IH_RB_RPTR                                        0x3e08
283 #define IH_RB_WPTR                                        0x3e0c
284 #       define RB_OVERFLOW                                (1 << 0)
285 #       define WPTR_OFFSET_MASK                           0x3fffc
286 #define IH_RB_WPTR_ADDR_HI                                0x3e10
287 #define IH_RB_WPTR_ADDR_LO                                0x3e14
288 #define IH_CNTL                                           0x3e18
289 #       define ENABLE_INTR                                (1 << 0)
290 #       define IH_MC_SWAP(x)                              ((x) << 1)
291 #       define IH_MC_SWAP_NONE                            0
292 #       define IH_MC_SWAP_16BIT                           1
293 #       define IH_MC_SWAP_32BIT                           2
294 #       define IH_MC_SWAP_64BIT                           3
295 #       define RPTR_REARM                                 (1 << 4)
296 #       define MC_WRREQ_CREDIT(x)                         ((x) << 15)
297 #       define MC_WR_CLEAN_CNT(x)                         ((x) << 20)
298 #       define MC_VMID(x)                                 ((x) << 25)
299
300 #define CONFIG_MEMSIZE                                  0x5428
301
302 #define INTERRUPT_CNTL                                    0x5468
303 #       define IH_DUMMY_RD_OVERRIDE                       (1 << 0)
304 #       define IH_DUMMY_RD_EN                             (1 << 1)
305 #       define IH_REQ_NONSNOOP_EN                         (1 << 3)
306 #       define GEN_IH_INT_EN                              (1 << 8)
307 #define INTERRUPT_CNTL2                                   0x546c
308
309 #define HDP_MEM_COHERENCY_FLUSH_CNTL                    0x5480
310
311 #define BIF_FB_EN                                               0x5490
312 #define         FB_READ_EN                                      (1 << 0)
313 #define         FB_WRITE_EN                                     (1 << 1)
314
315 #define HDP_REG_COHERENCY_FLUSH_CNTL                    0x54A0
316
317 #define DC_LB_MEMORY_SPLIT                                      0x6b0c
318 #define         DC_LB_MEMORY_CONFIG(x)                          ((x) << 20)
319
320 #define PRIORITY_A_CNT                                          0x6b18
321 #define         PRIORITY_MARK_MASK                              0x7fff
322 #define         PRIORITY_OFF                                    (1 << 16)
323 #define         PRIORITY_ALWAYS_ON                              (1 << 20)
324 #define PRIORITY_B_CNT                                          0x6b1c
325
326 #define DPG_PIPE_ARBITRATION_CONTROL3                           0x6cc8
327 #       define LATENCY_WATERMARK_MASK(x)                        ((x) << 16)
328 #define DPG_PIPE_LATENCY_CONTROL                                0x6ccc
329 #       define LATENCY_LOW_WATERMARK(x)                         ((x) << 0)
330 #       define LATENCY_HIGH_WATERMARK(x)                        ((x) << 16)
331
332 /* 0x6bb8, 0x77b8, 0x103b8, 0x10fb8, 0x11bb8, 0x127b8 */
333 #define VLINE_STATUS                                    0x6bb8
334 #       define VLINE_OCCURRED                           (1 << 0)
335 #       define VLINE_ACK                                (1 << 4)
336 #       define VLINE_STAT                               (1 << 12)
337 #       define VLINE_INTERRUPT                          (1 << 16)
338 #       define VLINE_INTERRUPT_TYPE                     (1 << 17)
339 /* 0x6bbc, 0x77bc, 0x103bc, 0x10fbc, 0x11bbc, 0x127bc */
340 #define VBLANK_STATUS                                   0x6bbc
341 #       define VBLANK_OCCURRED                          (1 << 0)
342 #       define VBLANK_ACK                               (1 << 4)
343 #       define VBLANK_STAT                              (1 << 12)
344 #       define VBLANK_INTERRUPT                         (1 << 16)
345 #       define VBLANK_INTERRUPT_TYPE                    (1 << 17)
346
347 /* 0x6b40, 0x7740, 0x10340, 0x10f40, 0x11b40, 0x12740 */
348 #define INT_MASK                                        0x6b40
349 #       define VBLANK_INT_MASK                          (1 << 0)
350 #       define VLINE_INT_MASK                           (1 << 4)
351
352 #define DISP_INTERRUPT_STATUS                           0x60f4
353 #       define LB_D1_VLINE_INTERRUPT                    (1 << 2)
354 #       define LB_D1_VBLANK_INTERRUPT                   (1 << 3)
355 #       define DC_HPD1_INTERRUPT                        (1 << 17)
356 #       define DC_HPD1_RX_INTERRUPT                     (1 << 18)
357 #       define DACA_AUTODETECT_INTERRUPT                (1 << 22)
358 #       define DACB_AUTODETECT_INTERRUPT                (1 << 23)
359 #       define DC_I2C_SW_DONE_INTERRUPT                 (1 << 24)
360 #       define DC_I2C_HW_DONE_INTERRUPT                 (1 << 25)
361 #define DISP_INTERRUPT_STATUS_CONTINUE                  0x60f8
362 #       define LB_D2_VLINE_INTERRUPT                    (1 << 2)
363 #       define LB_D2_VBLANK_INTERRUPT                   (1 << 3)
364 #       define DC_HPD2_INTERRUPT                        (1 << 17)
365 #       define DC_HPD2_RX_INTERRUPT                     (1 << 18)
366 #       define DISP_TIMER_INTERRUPT                     (1 << 24)
367 #define DISP_INTERRUPT_STATUS_CONTINUE2                 0x60fc
368 #       define LB_D3_VLINE_INTERRUPT                    (1 << 2)
369 #       define LB_D3_VBLANK_INTERRUPT                   (1 << 3)
370 #       define DC_HPD3_INTERRUPT                        (1 << 17)
371 #       define DC_HPD3_RX_INTERRUPT                     (1 << 18)
372 #define DISP_INTERRUPT_STATUS_CONTINUE3                 0x6100
373 #       define LB_D4_VLINE_INTERRUPT                    (1 << 2)
374 #       define LB_D4_VBLANK_INTERRUPT                   (1 << 3)
375 #       define DC_HPD4_INTERRUPT                        (1 << 17)
376 #       define DC_HPD4_RX_INTERRUPT                     (1 << 18)
377 #define DISP_INTERRUPT_STATUS_CONTINUE4                 0x614c
378 #       define LB_D5_VLINE_INTERRUPT                    (1 << 2)
379 #       define LB_D5_VBLANK_INTERRUPT                   (1 << 3)
380 #       define DC_HPD5_INTERRUPT                        (1 << 17)
381 #       define DC_HPD5_RX_INTERRUPT                     (1 << 18)
382 #define DISP_INTERRUPT_STATUS_CONTINUE5                 0x6150
383 #       define LB_D6_VLINE_INTERRUPT                    (1 << 2)
384 #       define LB_D6_VBLANK_INTERRUPT                   (1 << 3)
385 #       define DC_HPD6_INTERRUPT                        (1 << 17)
386 #       define DC_HPD6_RX_INTERRUPT                     (1 << 18)
387
388 /* 0x6858, 0x7458, 0x10058, 0x10c58, 0x11858, 0x12458 */
389 #define GRPH_INT_STATUS                                 0x6858
390 #       define GRPH_PFLIP_INT_OCCURRED                  (1 << 0)
391 #       define GRPH_PFLIP_INT_CLEAR                     (1 << 8)
392 /* 0x685c, 0x745c, 0x1005c, 0x10c5c, 0x1185c, 0x1245c */
393 #define GRPH_INT_CONTROL                                0x685c
394 #       define GRPH_PFLIP_INT_MASK                      (1 << 0)
395 #       define GRPH_PFLIP_INT_TYPE                      (1 << 8)
396
397 #define DAC_AUTODETECT_INT_CONTROL                      0x67c8
398
399 #define DC_HPD1_INT_STATUS                              0x601c
400 #define DC_HPD2_INT_STATUS                              0x6028
401 #define DC_HPD3_INT_STATUS                              0x6034
402 #define DC_HPD4_INT_STATUS                              0x6040
403 #define DC_HPD5_INT_STATUS                              0x604c
404 #define DC_HPD6_INT_STATUS                              0x6058
405 #       define DC_HPDx_INT_STATUS                       (1 << 0)
406 #       define DC_HPDx_SENSE                            (1 << 1)
407 #       define DC_HPDx_RX_INT_STATUS                    (1 << 8)
408
409 #define DC_HPD1_INT_CONTROL                             0x6020
410 #define DC_HPD2_INT_CONTROL                             0x602c
411 #define DC_HPD3_INT_CONTROL                             0x6038
412 #define DC_HPD4_INT_CONTROL                             0x6044
413 #define DC_HPD5_INT_CONTROL                             0x6050
414 #define DC_HPD6_INT_CONTROL                             0x605c
415 #       define DC_HPDx_INT_ACK                          (1 << 0)
416 #       define DC_HPDx_INT_POLARITY                     (1 << 8)
417 #       define DC_HPDx_INT_EN                           (1 << 16)
418 #       define DC_HPDx_RX_INT_ACK                       (1 << 20)
419 #       define DC_HPDx_RX_INT_EN                        (1 << 24)
420
421 #define DC_HPD1_CONTROL                                   0x6024
422 #define DC_HPD2_CONTROL                                   0x6030
423 #define DC_HPD3_CONTROL                                   0x603c
424 #define DC_HPD4_CONTROL                                   0x6048
425 #define DC_HPD5_CONTROL                                   0x6054
426 #define DC_HPD6_CONTROL                                   0x6060
427 #       define DC_HPDx_CONNECTION_TIMER(x)                ((x) << 0)
428 #       define DC_HPDx_RX_INT_TIMER(x)                    ((x) << 16)
429 #       define DC_HPDx_EN                                 (1 << 28)
430
431 /* 0x6e98, 0x7a98, 0x10698, 0x11298, 0x11e98, 0x12a98 */
432 #define CRTC_STATUS_FRAME_COUNT                         0x6e98
433
434 #define GRBM_CNTL                                       0x8000
435 #define         GRBM_READ_TIMEOUT(x)                            ((x) << 0)
436
437 #define GRBM_STATUS2                                    0x8008
438 #define         RLC_RQ_PENDING                                  (1 << 0)
439 #define         RLC_BUSY                                        (1 << 8)
440 #define         TC_BUSY                                         (1 << 9)
441
442 #define GRBM_STATUS                                     0x8010
443 #define         CMDFIFO_AVAIL_MASK                              0x0000000F
444 #define         RING2_RQ_PENDING                                (1 << 4)
445 #define         SRBM_RQ_PENDING                                 (1 << 5)
446 #define         RING1_RQ_PENDING                                (1 << 6)
447 #define         CF_RQ_PENDING                                   (1 << 7)
448 #define         PF_RQ_PENDING                                   (1 << 8)
449 #define         GDS_DMA_RQ_PENDING                              (1 << 9)
450 #define         GRBM_EE_BUSY                                    (1 << 10)
451 #define         DB_CLEAN                                        (1 << 12)
452 #define         CB_CLEAN                                        (1 << 13)
453 #define         TA_BUSY                                         (1 << 14)
454 #define         GDS_BUSY                                        (1 << 15)
455 #define         VGT_BUSY                                        (1 << 17)
456 #define         IA_BUSY_NO_DMA                                  (1 << 18)
457 #define         IA_BUSY                                         (1 << 19)
458 #define         SX_BUSY                                         (1 << 20)
459 #define         SPI_BUSY                                        (1 << 22)
460 #define         BCI_BUSY                                        (1 << 23)
461 #define         SC_BUSY                                         (1 << 24)
462 #define         PA_BUSY                                         (1 << 25)
463 #define         DB_BUSY                                         (1 << 26)
464 #define         CP_COHERENCY_BUSY                               (1 << 28)
465 #define         CP_BUSY                                         (1 << 29)
466 #define         CB_BUSY                                         (1 << 30)
467 #define         GUI_ACTIVE                                      (1 << 31)
468 #define GRBM_STATUS_SE0                                 0x8014
469 #define GRBM_STATUS_SE1                                 0x8018
470 #define         SE_DB_CLEAN                                     (1 << 1)
471 #define         SE_CB_CLEAN                                     (1 << 2)
472 #define         SE_BCI_BUSY                                     (1 << 22)
473 #define         SE_VGT_BUSY                                     (1 << 23)
474 #define         SE_PA_BUSY                                      (1 << 24)
475 #define         SE_TA_BUSY                                      (1 << 25)
476 #define         SE_SX_BUSY                                      (1 << 26)
477 #define         SE_SPI_BUSY                                     (1 << 27)
478 #define         SE_SC_BUSY                                      (1 << 29)
479 #define         SE_DB_BUSY                                      (1 << 30)
480 #define         SE_CB_BUSY                                      (1 << 31)
481
482 #define GRBM_SOFT_RESET                                 0x8020
483 #define         SOFT_RESET_CP                                   (1 << 0)
484 #define         SOFT_RESET_CB                                   (1 << 1)
485 #define         SOFT_RESET_RLC                                  (1 << 2)
486 #define         SOFT_RESET_DB                                   (1 << 3)
487 #define         SOFT_RESET_GDS                                  (1 << 4)
488 #define         SOFT_RESET_PA                                   (1 << 5)
489 #define         SOFT_RESET_SC                                   (1 << 6)
490 #define         SOFT_RESET_BCI                                  (1 << 7)
491 #define         SOFT_RESET_SPI                                  (1 << 8)
492 #define         SOFT_RESET_SX                                   (1 << 10)
493 #define         SOFT_RESET_TC                                   (1 << 11)
494 #define         SOFT_RESET_TA                                   (1 << 12)
495 #define         SOFT_RESET_VGT                                  (1 << 14)
496 #define         SOFT_RESET_IA                                   (1 << 15)
497
498 #define GRBM_GFX_INDEX                                  0x802C
499 #define         INSTANCE_INDEX(x)                       ((x) << 0)
500 #define         SH_INDEX(x)                             ((x) << 8)
501 #define         SE_INDEX(x)                             ((x) << 16)
502 #define         SH_BROADCAST_WRITES                     (1 << 29)
503 #define         INSTANCE_BROADCAST_WRITES               (1 << 30)
504 #define         SE_BROADCAST_WRITES                     (1 << 31)
505
506 #define GRBM_INT_CNTL                                   0x8060
507 #       define RDERR_INT_ENABLE                         (1 << 0)
508 #       define GUI_IDLE_INT_ENABLE                      (1 << 19)
509
510 #define CP_STRMOUT_CNTL                                 0x84FC
511 #define SCRATCH_REG0                                    0x8500
512 #define SCRATCH_REG1                                    0x8504
513 #define SCRATCH_REG2                                    0x8508
514 #define SCRATCH_REG3                                    0x850C
515 #define SCRATCH_REG4                                    0x8510
516 #define SCRATCH_REG5                                    0x8514
517 #define SCRATCH_REG6                                    0x8518
518 #define SCRATCH_REG7                                    0x851C
519
520 #define SCRATCH_UMSK                                    0x8540
521 #define SCRATCH_ADDR                                    0x8544
522
523 #define CP_SEM_WAIT_TIMER                               0x85BC
524
525 #define CP_SEM_INCOMPLETE_TIMER_CNTL                    0x85C8
526
527 #define CP_ME_CNTL                                      0x86D8
528 #define         CP_CE_HALT                                      (1 << 24)
529 #define         CP_PFP_HALT                                     (1 << 26)
530 #define         CP_ME_HALT                                      (1 << 28)
531
532 #define CP_COHER_CNTL2                                  0x85E8
533
534 #define CP_RB2_RPTR                                     0x86f8
535 #define CP_RB1_RPTR                                     0x86fc
536 #define CP_RB0_RPTR                                     0x8700
537 #define CP_RB_WPTR_DELAY                                0x8704
538
539 #define CP_QUEUE_THRESHOLDS                             0x8760
540 #define         ROQ_IB1_START(x)                                ((x) << 0)
541 #define         ROQ_IB2_START(x)                                ((x) << 8)
542 #define CP_MEQ_THRESHOLDS                               0x8764
543 #define         MEQ1_START(x)                           ((x) << 0)
544 #define         MEQ2_START(x)                           ((x) << 8)
545
546 #define CP_PERFMON_CNTL                                 0x87FC
547
548 #define VGT_VTX_VECT_EJECT_REG                          0x88B0
549
550 #define VGT_CACHE_INVALIDATION                          0x88C4
551 #define         CACHE_INVALIDATION(x)                           ((x) << 0)
552 #define                 VC_ONLY                                         0
553 #define                 TC_ONLY                                         1
554 #define                 VC_AND_TC                                       2
555 #define         AUTO_INVLD_EN(x)                                ((x) << 6)
556 #define                 NO_AUTO                                         0
557 #define                 ES_AUTO                                         1
558 #define                 GS_AUTO                                         2
559 #define                 ES_AND_GS_AUTO                                  3
560 #define VGT_ESGS_RING_SIZE                              0x88C8
561 #define VGT_GSVS_RING_SIZE                              0x88CC
562
563 #define VGT_GS_VERTEX_REUSE                             0x88D4
564
565 #define VGT_PRIMITIVE_TYPE                              0x8958
566 #define VGT_INDEX_TYPE                                  0x895C
567
568 #define VGT_NUM_INDICES                                 0x8970
569 #define VGT_NUM_INSTANCES                               0x8974
570
571 #define VGT_TF_RING_SIZE                                0x8988
572
573 #define VGT_HS_OFFCHIP_PARAM                            0x89B0
574
575 #define VGT_TF_MEMORY_BASE                              0x89B8
576
577 #define CC_GC_SHADER_ARRAY_CONFIG                       0x89bc
578 #define         INACTIVE_CUS_MASK                       0xFFFF0000
579 #define         INACTIVE_CUS_SHIFT                      16
580 #define GC_USER_SHADER_ARRAY_CONFIG                     0x89c0
581
582 #define PA_CL_ENHANCE                                   0x8A14
583 #define         CLIP_VTX_REORDER_ENA                            (1 << 0)
584 #define         NUM_CLIP_SEQ(x)                                 ((x) << 1)
585
586 #define PA_SU_LINE_STIPPLE_VALUE                        0x8A60
587
588 #define PA_SC_LINE_STIPPLE_STATE                        0x8B10
589
590 #define PA_SC_FORCE_EOV_MAX_CNTS                        0x8B24
591 #define         FORCE_EOV_MAX_CLK_CNT(x)                        ((x) << 0)
592 #define         FORCE_EOV_MAX_REZ_CNT(x)                        ((x) << 16)
593
594 #define PA_SC_FIFO_SIZE                                 0x8BCC
595 #define         SC_FRONTEND_PRIM_FIFO_SIZE(x)                   ((x) << 0)
596 #define         SC_BACKEND_PRIM_FIFO_SIZE(x)                    ((x) << 6)
597 #define         SC_HIZ_TILE_FIFO_SIZE(x)                        ((x) << 15)
598 #define         SC_EARLYZ_TILE_FIFO_SIZE(x)                     ((x) << 23)
599
600 #define PA_SC_ENHANCE                                   0x8BF0
601
602 #define SQ_CONFIG                                       0x8C00
603
604 #define SQC_CACHES                                      0x8C08
605
606 #define SX_DEBUG_1                                      0x9060
607
608 #define SPI_STATIC_THREAD_MGMT_1                        0x90E0
609 #define SPI_STATIC_THREAD_MGMT_2                        0x90E4
610 #define SPI_STATIC_THREAD_MGMT_3                        0x90E8
611 #define SPI_PS_MAX_WAVE_ID                              0x90EC
612
613 #define SPI_CONFIG_CNTL                                 0x9100
614
615 #define SPI_CONFIG_CNTL_1                               0x913C
616 #define         VTX_DONE_DELAY(x)                               ((x) << 0)
617 #define         INTERP_ONE_PRIM_PER_ROW                         (1 << 4)
618
619 #define CGTS_TCC_DISABLE                                0x9148
620 #define CGTS_USER_TCC_DISABLE                           0x914C
621 #define         TCC_DISABLE_MASK                                0xFFFF0000
622 #define         TCC_DISABLE_SHIFT                               16
623
624 #define TA_CNTL_AUX                                     0x9508
625
626 #define CC_RB_BACKEND_DISABLE                           0x98F4
627 #define         BACKEND_DISABLE(x)                      ((x) << 16)
628 #define GB_ADDR_CONFIG                                  0x98F8
629 #define         NUM_PIPES(x)                            ((x) << 0)
630 #define         NUM_PIPES_MASK                          0x00000007
631 #define         NUM_PIPES_SHIFT                         0
632 #define         PIPE_INTERLEAVE_SIZE(x)                 ((x) << 4)
633 #define         PIPE_INTERLEAVE_SIZE_MASK               0x00000070
634 #define         PIPE_INTERLEAVE_SIZE_SHIFT              4
635 #define         NUM_SHADER_ENGINES(x)                   ((x) << 12)
636 #define         NUM_SHADER_ENGINES_MASK                 0x00003000
637 #define         NUM_SHADER_ENGINES_SHIFT                12
638 #define         SHADER_ENGINE_TILE_SIZE(x)              ((x) << 16)
639 #define         SHADER_ENGINE_TILE_SIZE_MASK            0x00070000
640 #define         SHADER_ENGINE_TILE_SIZE_SHIFT           16
641 #define         NUM_GPUS(x)                             ((x) << 20)
642 #define         NUM_GPUS_MASK                           0x00700000
643 #define         NUM_GPUS_SHIFT                          20
644 #define         MULTI_GPU_TILE_SIZE(x)                  ((x) << 24)
645 #define         MULTI_GPU_TILE_SIZE_MASK                0x03000000
646 #define         MULTI_GPU_TILE_SIZE_SHIFT               24
647 #define         ROW_SIZE(x)                             ((x) << 28)
648 #define         ROW_SIZE_MASK                           0x30000000
649 #define         ROW_SIZE_SHIFT                          28
650
651 #define GB_TILE_MODE0                                   0x9910
652 #       define MICRO_TILE_MODE(x)                               ((x) << 0)
653 #              define   ADDR_SURF_DISPLAY_MICRO_TILING          0
654 #              define   ADDR_SURF_THIN_MICRO_TILING             1
655 #              define   ADDR_SURF_DEPTH_MICRO_TILING            2
656 #       define ARRAY_MODE(x)                                    ((x) << 2)
657 #              define   ARRAY_LINEAR_GENERAL                    0
658 #              define   ARRAY_LINEAR_ALIGNED                    1
659 #              define   ARRAY_1D_TILED_THIN1                    2
660 #              define   ARRAY_2D_TILED_THIN1                    4
661 #       define PIPE_CONFIG(x)                                   ((x) << 6)
662 #              define   ADDR_SURF_P2                            0
663 #              define   ADDR_SURF_P4_8x16                       4
664 #              define   ADDR_SURF_P4_16x16                      5
665 #              define   ADDR_SURF_P4_16x32                      6
666 #              define   ADDR_SURF_P4_32x32                      7
667 #              define   ADDR_SURF_P8_16x16_8x16                 8
668 #              define   ADDR_SURF_P8_16x32_8x16                 9
669 #              define   ADDR_SURF_P8_32x32_8x16                 10
670 #              define   ADDR_SURF_P8_16x32_16x16                11
671 #              define   ADDR_SURF_P8_32x32_16x16                12
672 #              define   ADDR_SURF_P8_32x32_16x32                13
673 #              define   ADDR_SURF_P8_32x64_32x32                14
674 #       define TILE_SPLIT(x)                                    ((x) << 11)
675 #              define   ADDR_SURF_TILE_SPLIT_64B                0
676 #              define   ADDR_SURF_TILE_SPLIT_128B               1
677 #              define   ADDR_SURF_TILE_SPLIT_256B               2
678 #              define   ADDR_SURF_TILE_SPLIT_512B               3
679 #              define   ADDR_SURF_TILE_SPLIT_1KB                4
680 #              define   ADDR_SURF_TILE_SPLIT_2KB                5
681 #              define   ADDR_SURF_TILE_SPLIT_4KB                6
682 #       define BANK_WIDTH(x)                                    ((x) << 14)
683 #              define   ADDR_SURF_BANK_WIDTH_1                  0
684 #              define   ADDR_SURF_BANK_WIDTH_2                  1
685 #              define   ADDR_SURF_BANK_WIDTH_4                  2
686 #              define   ADDR_SURF_BANK_WIDTH_8                  3
687 #       define BANK_HEIGHT(x)                                   ((x) << 16)
688 #              define   ADDR_SURF_BANK_HEIGHT_1                 0
689 #              define   ADDR_SURF_BANK_HEIGHT_2                 1
690 #              define   ADDR_SURF_BANK_HEIGHT_4                 2
691 #              define   ADDR_SURF_BANK_HEIGHT_8                 3
692 #       define MACRO_TILE_ASPECT(x)                             ((x) << 18)
693 #              define   ADDR_SURF_MACRO_ASPECT_1                0
694 #              define   ADDR_SURF_MACRO_ASPECT_2                1
695 #              define   ADDR_SURF_MACRO_ASPECT_4                2
696 #              define   ADDR_SURF_MACRO_ASPECT_8                3
697 #       define NUM_BANKS(x)                                     ((x) << 20)
698 #              define   ADDR_SURF_2_BANK                        0
699 #              define   ADDR_SURF_4_BANK                        1
700 #              define   ADDR_SURF_8_BANK                        2
701 #              define   ADDR_SURF_16_BANK                       3
702
703 #define CB_PERFCOUNTER0_SELECT0                         0x9a20
704 #define CB_PERFCOUNTER0_SELECT1                         0x9a24
705 #define CB_PERFCOUNTER1_SELECT0                         0x9a28
706 #define CB_PERFCOUNTER1_SELECT1                         0x9a2c
707 #define CB_PERFCOUNTER2_SELECT0                         0x9a30
708 #define CB_PERFCOUNTER2_SELECT1                         0x9a34
709 #define CB_PERFCOUNTER3_SELECT0                         0x9a38
710 #define CB_PERFCOUNTER3_SELECT1                         0x9a3c
711
712 #define GC_USER_RB_BACKEND_DISABLE                      0x9B7C
713 #define         BACKEND_DISABLE_MASK                    0x00FF0000
714 #define         BACKEND_DISABLE_SHIFT                   16
715
716 #define TCP_CHAN_STEER_LO                               0xac0c
717 #define TCP_CHAN_STEER_HI                               0xac10
718
719 #define CP_RB0_BASE                                     0xC100
720 #define CP_RB0_CNTL                                     0xC104
721 #define         RB_BUFSZ(x)                                     ((x) << 0)
722 #define         RB_BLKSZ(x)                                     ((x) << 8)
723 #define         BUF_SWAP_32BIT                                  (2 << 16)
724 #define         RB_NO_UPDATE                                    (1 << 27)
725 #define         RB_RPTR_WR_ENA                                  (1 << 31)
726
727 #define CP_RB0_RPTR_ADDR                                0xC10C
728 #define CP_RB0_RPTR_ADDR_HI                             0xC110
729 #define CP_RB0_WPTR                                     0xC114
730
731 #define CP_PFP_UCODE_ADDR                               0xC150
732 #define CP_PFP_UCODE_DATA                               0xC154
733 #define CP_ME_RAM_RADDR                                 0xC158
734 #define CP_ME_RAM_WADDR                                 0xC15C
735 #define CP_ME_RAM_DATA                                  0xC160
736
737 #define CP_CE_UCODE_ADDR                                0xC168
738 #define CP_CE_UCODE_DATA                                0xC16C
739
740 #define CP_RB1_BASE                                     0xC180
741 #define CP_RB1_CNTL                                     0xC184
742 #define CP_RB1_RPTR_ADDR                                0xC188
743 #define CP_RB1_RPTR_ADDR_HI                             0xC18C
744 #define CP_RB1_WPTR                                     0xC190
745 #define CP_RB2_BASE                                     0xC194
746 #define CP_RB2_CNTL                                     0xC198
747 #define CP_RB2_RPTR_ADDR                                0xC19C
748 #define CP_RB2_RPTR_ADDR_HI                             0xC1A0
749 #define CP_RB2_WPTR                                     0xC1A4
750 #define CP_INT_CNTL_RING0                               0xC1A8
751 #define CP_INT_CNTL_RING1                               0xC1AC
752 #define CP_INT_CNTL_RING2                               0xC1B0
753 #       define CNTX_BUSY_INT_ENABLE                     (1 << 19)
754 #       define CNTX_EMPTY_INT_ENABLE                    (1 << 20)
755 #       define WAIT_MEM_SEM_INT_ENABLE                  (1 << 21)
756 #       define TIME_STAMP_INT_ENABLE                    (1 << 26)
757 #       define CP_RINGID2_INT_ENABLE                    (1 << 29)
758 #       define CP_RINGID1_INT_ENABLE                    (1 << 30)
759 #       define CP_RINGID0_INT_ENABLE                    (1 << 31)
760 #define CP_INT_STATUS_RING0                             0xC1B4
761 #define CP_INT_STATUS_RING1                             0xC1B8
762 #define CP_INT_STATUS_RING2                             0xC1BC
763 #       define WAIT_MEM_SEM_INT_STAT                    (1 << 21)
764 #       define TIME_STAMP_INT_STAT                      (1 << 26)
765 #       define CP_RINGID2_INT_STAT                      (1 << 29)
766 #       define CP_RINGID1_INT_STAT                      (1 << 30)
767 #       define CP_RINGID0_INT_STAT                      (1 << 31)
768
769 #define CP_DEBUG                                        0xC1FC
770
771 #define RLC_CNTL                                          0xC300
772 #       define RLC_ENABLE                                 (1 << 0)
773 #define RLC_RL_BASE                                       0xC304
774 #define RLC_RL_SIZE                                       0xC308
775 #define RLC_LB_CNTL                                       0xC30C
776 #define RLC_SAVE_AND_RESTORE_BASE                         0xC310
777 #define RLC_LB_CNTR_MAX                                   0xC314
778 #define RLC_LB_CNTR_INIT                                  0xC318
779
780 #define RLC_CLEAR_STATE_RESTORE_BASE                      0xC320
781
782 #define RLC_UCODE_ADDR                                    0xC32C
783 #define RLC_UCODE_DATA                                    0xC330
784
785 #define RLC_GPU_CLOCK_COUNT_LSB                           0xC338
786 #define RLC_GPU_CLOCK_COUNT_MSB                           0xC33C
787 #define RLC_CAPTURE_GPU_CLOCK_COUNT                       0xC340
788 #define RLC_MC_CNTL                                       0xC344
789 #define RLC_UCODE_CNTL                                    0xC348
790
791 #define PA_SC_RASTER_CONFIG                             0x28350
792 #       define RASTER_CONFIG_RB_MAP_0                   0
793 #       define RASTER_CONFIG_RB_MAP_1                   1
794 #       define RASTER_CONFIG_RB_MAP_2                   2
795 #       define RASTER_CONFIG_RB_MAP_3                   3
796
797 #define VGT_EVENT_INITIATOR                             0x28a90
798 #       define SAMPLE_STREAMOUTSTATS1                   (1 << 0)
799 #       define SAMPLE_STREAMOUTSTATS2                   (2 << 0)
800 #       define SAMPLE_STREAMOUTSTATS3                   (3 << 0)
801 #       define CACHE_FLUSH_TS                           (4 << 0)
802 #       define CACHE_FLUSH                              (6 << 0)
803 #       define CS_PARTIAL_FLUSH                         (7 << 0)
804 #       define VGT_STREAMOUT_RESET                      (10 << 0)
805 #       define END_OF_PIPE_INCR_DE                      (11 << 0)
806 #       define END_OF_PIPE_IB_END                       (12 << 0)
807 #       define RST_PIX_CNT                              (13 << 0)
808 #       define VS_PARTIAL_FLUSH                         (15 << 0)
809 #       define PS_PARTIAL_FLUSH                         (16 << 0)
810 #       define CACHE_FLUSH_AND_INV_TS_EVENT             (20 << 0)
811 #       define ZPASS_DONE                               (21 << 0)
812 #       define CACHE_FLUSH_AND_INV_EVENT                (22 << 0)
813 #       define PERFCOUNTER_START                        (23 << 0)
814 #       define PERFCOUNTER_STOP                         (24 << 0)
815 #       define PIPELINESTAT_START                       (25 << 0)
816 #       define PIPELINESTAT_STOP                        (26 << 0)
817 #       define PERFCOUNTER_SAMPLE                       (27 << 0)
818 #       define SAMPLE_PIPELINESTAT                      (30 << 0)
819 #       define SAMPLE_STREAMOUTSTATS                    (32 << 0)
820 #       define RESET_VTX_CNT                            (33 << 0)
821 #       define VGT_FLUSH                                (36 << 0)
822 #       define BOTTOM_OF_PIPE_TS                        (40 << 0)
823 #       define DB_CACHE_FLUSH_AND_INV                   (42 << 0)
824 #       define FLUSH_AND_INV_DB_DATA_TS                 (43 << 0)
825 #       define FLUSH_AND_INV_DB_META                    (44 << 0)
826 #       define FLUSH_AND_INV_CB_DATA_TS                 (45 << 0)
827 #       define FLUSH_AND_INV_CB_META                    (46 << 0)
828 #       define CS_DONE                                  (47 << 0)
829 #       define PS_DONE                                  (48 << 0)
830 #       define FLUSH_AND_INV_CB_PIXEL_DATA              (49 << 0)
831 #       define THREAD_TRACE_START                       (51 << 0)
832 #       define THREAD_TRACE_STOP                        (52 << 0)
833 #       define THREAD_TRACE_FLUSH                       (54 << 0)
834 #       define THREAD_TRACE_FINISH                      (55 << 0)
835
836 /*
837  * UVD
838  */
839 #define UVD_UDEC_ADDR_CONFIG                            0xEF4C
840 #define UVD_UDEC_DB_ADDR_CONFIG                         0xEF50
841 #define UVD_UDEC_DBW_ADDR_CONFIG                        0xEF54
842 #define UVD_RBC_RB_RPTR                                 0xF690
843 #define UVD_RBC_RB_WPTR                                 0xF694
844
845 /*
846  * PM4
847  */
848 #define PACKET0(reg, n) ((RADEON_PACKET_TYPE0 << 30) |                  \
849                          (((reg) >> 2) & 0xFFFF) |                      \
850                          ((n) & 0x3FFF) << 16)
851 #define CP_PACKET2                      0x80000000
852 #define         PACKET2_PAD_SHIFT               0
853 #define         PACKET2_PAD_MASK                (0x3fffffff << 0)
854
855 #define PACKET2(v)      (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
856
857 #define PACKET3(op, n)  ((RADEON_PACKET_TYPE3 << 30) |                  \
858                          (((op) & 0xFF) << 8) |                         \
859                          ((n) & 0x3FFF) << 16)
860
861 #define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1)
862
863 /* Packet 3 types */
864 #define PACKET3_NOP                                     0x10
865 #define PACKET3_SET_BASE                                0x11
866 #define         PACKET3_BASE_INDEX(x)                  ((x) << 0)
867 #define                 GDS_PARTITION_BASE              2
868 #define                 CE_PARTITION_BASE               3
869 #define PACKET3_CLEAR_STATE                             0x12
870 #define PACKET3_INDEX_BUFFER_SIZE                       0x13
871 #define PACKET3_DISPATCH_DIRECT                         0x15
872 #define PACKET3_DISPATCH_INDIRECT                       0x16
873 #define PACKET3_ALLOC_GDS                               0x1B
874 #define PACKET3_WRITE_GDS_RAM                           0x1C
875 #define PACKET3_ATOMIC_GDS                              0x1D
876 #define PACKET3_ATOMIC                                  0x1E
877 #define PACKET3_OCCLUSION_QUERY                         0x1F
878 #define PACKET3_SET_PREDICATION                         0x20
879 #define PACKET3_REG_RMW                                 0x21
880 #define PACKET3_COND_EXEC                               0x22
881 #define PACKET3_PRED_EXEC                               0x23
882 #define PACKET3_DRAW_INDIRECT                           0x24
883 #define PACKET3_DRAW_INDEX_INDIRECT                     0x25
884 #define PACKET3_INDEX_BASE                              0x26
885 #define PACKET3_DRAW_INDEX_2                            0x27
886 #define PACKET3_CONTEXT_CONTROL                         0x28
887 #define PACKET3_INDEX_TYPE                              0x2A
888 #define PACKET3_DRAW_INDIRECT_MULTI                     0x2C
889 #define PACKET3_DRAW_INDEX_AUTO                         0x2D
890 #define PACKET3_DRAW_INDEX_IMMD                         0x2E
891 #define PACKET3_NUM_INSTANCES                           0x2F
892 #define PACKET3_DRAW_INDEX_MULTI_AUTO                   0x30
893 #define PACKET3_INDIRECT_BUFFER_CONST                   0x31
894 #define PACKET3_INDIRECT_BUFFER                         0x32
895 #define PACKET3_STRMOUT_BUFFER_UPDATE                   0x34
896 #define PACKET3_DRAW_INDEX_OFFSET_2                     0x35
897 #define PACKET3_DRAW_INDEX_MULTI_ELEMENT                0x36
898 #define PACKET3_WRITE_DATA                              0x37
899 #define         WRITE_DATA_DST_SEL(x)                   ((x) << 8)
900                 /* 0 - register
901                  * 1 - memory (sync - via GRBM)
902                  * 2 - tc/l2
903                  * 3 - gds
904                  * 4 - reserved
905                  * 5 - memory (async - direct)
906                  */
907 #define         WR_ONE_ADDR                             (1 << 16)
908 #define         WR_CONFIRM                              (1 << 20)
909 #define         WRITE_DATA_ENGINE_SEL(x)                ((x) << 30)
910                 /* 0 - me
911                  * 1 - pfp
912                  * 2 - ce
913                  */
914 #define PACKET3_DRAW_INDEX_INDIRECT_MULTI               0x38
915 #define PACKET3_MEM_SEMAPHORE                           0x39
916 #define PACKET3_MPEG_INDEX                              0x3A
917 #define PACKET3_COPY_DW                                 0x3B
918 #define PACKET3_WAIT_REG_MEM                            0x3C
919 #define PACKET3_MEM_WRITE                               0x3D
920 #define PACKET3_COPY_DATA                               0x40
921 #define PACKET3_CP_DMA                                  0x41
922 /* 1. header
923  * 2. SRC_ADDR_LO or DATA [31:0]
924  * 3. CP_SYNC [31] | SRC_SEL [30:29] | ENGINE [27] | DST_SEL [21:20] |
925  *    SRC_ADDR_HI [7:0]
926  * 4. DST_ADDR_LO [31:0]
927  * 5. DST_ADDR_HI [7:0]
928  * 6. COMMAND [30:21] | BYTE_COUNT [20:0]
929  */
930 #              define PACKET3_CP_DMA_DST_SEL(x)    ((x) << 20)
931                 /* 0 - DST_ADDR
932                  * 1 - GDS
933                  */
934 #              define PACKET3_CP_DMA_ENGINE(x)     ((x) << 27)
935                 /* 0 - ME
936                  * 1 - PFP
937                  */
938 #              define PACKET3_CP_DMA_SRC_SEL(x)    ((x) << 29)
939                 /* 0 - SRC_ADDR
940                  * 1 - GDS
941                  * 2 - DATA
942                  */
943 #              define PACKET3_CP_DMA_CP_SYNC       (1 << 31)
944 /* COMMAND */
945 #              define PACKET3_CP_DMA_DIS_WC        (1 << 21)
946 #              define PACKET3_CP_DMA_CMD_SRC_SWAP(x) ((x) << 22)
947                 /* 0 - none
948                  * 1 - 8 in 16
949                  * 2 - 8 in 32
950                  * 3 - 8 in 64
951                  */
952 #              define PACKET3_CP_DMA_CMD_DST_SWAP(x) ((x) << 24)
953                 /* 0 - none
954                  * 1 - 8 in 16
955                  * 2 - 8 in 32
956                  * 3 - 8 in 64
957                  */
958 #              define PACKET3_CP_DMA_CMD_SAS       (1 << 26)
959                 /* 0 - memory
960                  * 1 - register
961                  */
962 #              define PACKET3_CP_DMA_CMD_DAS       (1 << 27)
963                 /* 0 - memory
964                  * 1 - register
965                  */
966 #              define PACKET3_CP_DMA_CMD_SAIC      (1 << 28)
967 #              define PACKET3_CP_DMA_CMD_DAIC      (1 << 29)
968 #              define PACKET3_CP_DMA_CMD_RAW_WAIT  (1 << 30)
969 #define PACKET3_PFP_SYNC_ME                             0x42
970 #define PACKET3_SURFACE_SYNC                            0x43
971 #              define PACKET3_DEST_BASE_0_ENA      (1 << 0)
972 #              define PACKET3_DEST_BASE_1_ENA      (1 << 1)
973 #              define PACKET3_CB0_DEST_BASE_ENA    (1 << 6)
974 #              define PACKET3_CB1_DEST_BASE_ENA    (1 << 7)
975 #              define PACKET3_CB2_DEST_BASE_ENA    (1 << 8)
976 #              define PACKET3_CB3_DEST_BASE_ENA    (1 << 9)
977 #              define PACKET3_CB4_DEST_BASE_ENA    (1 << 10)
978 #              define PACKET3_CB5_DEST_BASE_ENA    (1 << 11)
979 #              define PACKET3_CB6_DEST_BASE_ENA    (1 << 12)
980 #              define PACKET3_CB7_DEST_BASE_ENA    (1 << 13)
981 #              define PACKET3_DB_DEST_BASE_ENA     (1 << 14)
982 #              define PACKET3_DEST_BASE_2_ENA      (1 << 19)
983 #              define PACKET3_DEST_BASE_3_ENA      (1 << 21)
984 #              define PACKET3_TCL1_ACTION_ENA      (1 << 22)
985 #              define PACKET3_TC_ACTION_ENA        (1 << 23)
986 #              define PACKET3_CB_ACTION_ENA        (1 << 25)
987 #              define PACKET3_DB_ACTION_ENA        (1 << 26)
988 #              define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27)
989 #              define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29)
990 #define PACKET3_ME_INITIALIZE                           0x44
991 #define         PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
992 #define PACKET3_COND_WRITE                              0x45
993 #define PACKET3_EVENT_WRITE                             0x46
994 #define         EVENT_TYPE(x)                           ((x) << 0)
995 #define         EVENT_INDEX(x)                          ((x) << 8)
996                 /* 0 - any non-TS event
997                  * 1 - ZPASS_DONE
998                  * 2 - SAMPLE_PIPELINESTAT
999                  * 3 - SAMPLE_STREAMOUTSTAT*
1000                  * 4 - *S_PARTIAL_FLUSH
1001                  * 5 - EOP events
1002                  * 6 - EOS events
1003                  * 7 - CACHE_FLUSH, CACHE_FLUSH_AND_INV_EVENT
1004                  */
1005 #define         INV_L2                                  (1 << 20)
1006                 /* INV TC L2 cache when EVENT_INDEX = 7 */
1007 #define PACKET3_EVENT_WRITE_EOP                         0x47
1008 #define         DATA_SEL(x)                             ((x) << 29)
1009                 /* 0 - discard
1010                  * 1 - send low 32bit data
1011                  * 2 - send 64bit data
1012                  * 3 - send 64bit counter value
1013                  */
1014 #define         INT_SEL(x)                              ((x) << 24)
1015                 /* 0 - none
1016                  * 1 - interrupt only (DATA_SEL = 0)
1017                  * 2 - interrupt when data write is confirmed
1018                  */
1019 #define PACKET3_EVENT_WRITE_EOS                         0x48
1020 #define PACKET3_PREAMBLE_CNTL                           0x4A
1021 #              define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE     (2 << 28)
1022 #              define PACKET3_PREAMBLE_END_CLEAR_STATE       (3 << 28)
1023 #define PACKET3_ONE_REG_WRITE                           0x57
1024 #define PACKET3_LOAD_CONFIG_REG                         0x5F
1025 #define PACKET3_LOAD_CONTEXT_REG                        0x60
1026 #define PACKET3_LOAD_SH_REG                             0x61
1027 #define PACKET3_SET_CONFIG_REG                          0x68
1028 #define         PACKET3_SET_CONFIG_REG_START                    0x00008000
1029 #define         PACKET3_SET_CONFIG_REG_END                      0x0000b000
1030 #define PACKET3_SET_CONTEXT_REG                         0x69
1031 #define         PACKET3_SET_CONTEXT_REG_START                   0x00028000
1032 #define         PACKET3_SET_CONTEXT_REG_END                     0x00029000
1033 #define PACKET3_SET_CONTEXT_REG_INDIRECT                0x73
1034 #define PACKET3_SET_RESOURCE_INDIRECT                   0x74
1035 #define PACKET3_SET_SH_REG                              0x76
1036 #define         PACKET3_SET_SH_REG_START                        0x0000b000
1037 #define         PACKET3_SET_SH_REG_END                          0x0000c000
1038 #define PACKET3_SET_SH_REG_OFFSET                       0x77
1039 #define PACKET3_ME_WRITE                                0x7A
1040 #define PACKET3_SCRATCH_RAM_WRITE                       0x7D
1041 #define PACKET3_SCRATCH_RAM_READ                        0x7E
1042 #define PACKET3_CE_WRITE                                0x7F
1043 #define PACKET3_LOAD_CONST_RAM                          0x80
1044 #define PACKET3_WRITE_CONST_RAM                         0x81
1045 #define PACKET3_WRITE_CONST_RAM_OFFSET                  0x82
1046 #define PACKET3_DUMP_CONST_RAM                          0x83
1047 #define PACKET3_INCREMENT_CE_COUNTER                    0x84
1048 #define PACKET3_INCREMENT_DE_COUNTER                    0x85
1049 #define PACKET3_WAIT_ON_CE_COUNTER                      0x86
1050 #define PACKET3_WAIT_ON_DE_COUNTER                      0x87
1051 #define PACKET3_WAIT_ON_DE_COUNTER_DIFF                 0x88
1052 #define PACKET3_SET_CE_DE_COUNTERS                      0x89
1053 #define PACKET3_WAIT_ON_AVAIL_BUFFER                    0x8A
1054 #define PACKET3_SWITCH_BUFFER                           0x8B
1055
1056 /* ASYNC DMA - first instance at 0xd000, second at 0xd800 */
1057 #define DMA0_REGISTER_OFFSET                              0x0 /* not a register */
1058 #define DMA1_REGISTER_OFFSET                              0x800 /* not a register */
1059
1060 #define DMA_RB_CNTL                                       0xd000
1061 #       define DMA_RB_ENABLE                              (1 << 0)
1062 #       define DMA_RB_SIZE(x)                             ((x) << 1) /* log2 */
1063 #       define DMA_RB_SWAP_ENABLE                         (1 << 9) /* 8IN32 */
1064 #       define DMA_RPTR_WRITEBACK_ENABLE                  (1 << 12)
1065 #       define DMA_RPTR_WRITEBACK_SWAP_ENABLE             (1 << 13)  /* 8IN32 */
1066 #       define DMA_RPTR_WRITEBACK_TIMER(x)                ((x) << 16) /* log2 */
1067 #define DMA_RB_BASE                                       0xd004
1068 #define DMA_RB_RPTR                                       0xd008
1069 #define DMA_RB_WPTR                                       0xd00c
1070
1071 #define DMA_RB_RPTR_ADDR_HI                               0xd01c
1072 #define DMA_RB_RPTR_ADDR_LO                               0xd020
1073
1074 #define DMA_IB_CNTL                                       0xd024
1075 #       define DMA_IB_ENABLE                              (1 << 0)
1076 #       define DMA_IB_SWAP_ENABLE                         (1 << 4)
1077 #define DMA_IB_RPTR                                       0xd028
1078 #define DMA_CNTL                                          0xd02c
1079 #       define TRAP_ENABLE                                (1 << 0)
1080 #       define SEM_INCOMPLETE_INT_ENABLE                  (1 << 1)
1081 #       define SEM_WAIT_INT_ENABLE                        (1 << 2)
1082 #       define DATA_SWAP_ENABLE                           (1 << 3)
1083 #       define FENCE_SWAP_ENABLE                          (1 << 4)
1084 #       define CTXEMPTY_INT_ENABLE                        (1 << 28)
1085 #define DMA_STATUS_REG                                    0xd034
1086 #       define DMA_IDLE                                   (1 << 0)
1087 #define DMA_TILING_CONFIG                                 0xd0b8
1088
1089 #define DMA_PACKET(cmd, b, t, s, n)     ((((cmd) & 0xF) << 28) |        \
1090                                          (((b) & 0x1) << 26) |          \
1091                                          (((t) & 0x1) << 23) |          \
1092                                          (((s) & 0x1) << 22) |          \
1093                                          (((n) & 0xFFFFF) << 0))
1094
1095 #define DMA_IB_PACKET(cmd, vmid, n)     ((((cmd) & 0xF) << 28) |        \
1096                                          (((vmid) & 0xF) << 20) |       \
1097                                          (((n) & 0xFFFFF) << 0))
1098
1099 #define DMA_PTE_PDE_PACKET(n)           ((2 << 28) |                    \
1100                                          (1 << 26) |                    \
1101                                          (1 << 21) |                    \
1102                                          (((n) & 0xFFFFF) << 0))
1103
1104 /* async DMA Packet types */
1105 #define DMA_PACKET_WRITE                                  0x2
1106 #define DMA_PACKET_COPY                                   0x3
1107 #define DMA_PACKET_INDIRECT_BUFFER                        0x4
1108 #define DMA_PACKET_SEMAPHORE                              0x5
1109 #define DMA_PACKET_FENCE                                  0x6
1110 #define DMA_PACKET_TRAP                                   0x7
1111 #define DMA_PACKET_SRBM_WRITE                             0x9
1112 #define DMA_PACKET_CONSTANT_FILL                          0xd
1113 #define DMA_PACKET_NOP                                    0xf
1114
1115 #endif