UPSTREAM: drm: Pass 'name' to drm_universal_plane_init()
[firefly-linux-kernel-4.4.55.git] / drivers / gpu / drm / i915 / i915_drv.c
1 /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2  */
3 /*
4  *
5  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6  * All Rights Reserved.
7  *
8  * Permission is hereby granted, free of charge, to any person obtaining a
9  * copy of this software and associated documentation files (the
10  * "Software"), to deal in the Software without restriction, including
11  * without limitation the rights to use, copy, modify, merge, publish,
12  * distribute, sub license, and/or sell copies of the Software, and to
13  * permit persons to whom the Software is furnished to do so, subject to
14  * the following conditions:
15  *
16  * The above copyright notice and this permission notice (including the
17  * next paragraph) shall be included in all copies or substantial portions
18  * of the Software.
19  *
20  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27  *
28  */
29
30 #include <linux/device.h>
31 #include <linux/acpi.h>
32 #include <drm/drmP.h>
33 #include <drm/i915_drm.h>
34 #include "i915_drv.h"
35 #include "i915_trace.h"
36 #include "intel_drv.h"
37
38 #include <linux/console.h>
39 #include <linux/module.h>
40 #include <linux/pm_runtime.h>
41 #include <drm/drm_crtc_helper.h>
42
43 static struct drm_driver driver;
44
45 #define GEN_DEFAULT_PIPEOFFSETS \
46         .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
47                           PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
48         .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
49                            TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
50         .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
51
52 #define GEN_CHV_PIPEOFFSETS \
53         .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
54                           CHV_PIPE_C_OFFSET }, \
55         .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
56                            CHV_TRANSCODER_C_OFFSET, }, \
57         .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
58                              CHV_PALETTE_C_OFFSET }
59
60 #define CURSOR_OFFSETS \
61         .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
62
63 #define IVB_CURSOR_OFFSETS \
64         .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
65
66 static const struct intel_device_info intel_i830_info = {
67         .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
68         .has_overlay = 1, .overlay_needs_physical = 1,
69         .ring_mask = RENDER_RING,
70         GEN_DEFAULT_PIPEOFFSETS,
71         CURSOR_OFFSETS,
72 };
73
74 static const struct intel_device_info intel_845g_info = {
75         .gen = 2, .num_pipes = 1,
76         .has_overlay = 1, .overlay_needs_physical = 1,
77         .ring_mask = RENDER_RING,
78         GEN_DEFAULT_PIPEOFFSETS,
79         CURSOR_OFFSETS,
80 };
81
82 static const struct intel_device_info intel_i85x_info = {
83         .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
84         .cursor_needs_physical = 1,
85         .has_overlay = 1, .overlay_needs_physical = 1,
86         .has_fbc = 1,
87         .ring_mask = RENDER_RING,
88         GEN_DEFAULT_PIPEOFFSETS,
89         CURSOR_OFFSETS,
90 };
91
92 static const struct intel_device_info intel_i865g_info = {
93         .gen = 2, .num_pipes = 1,
94         .has_overlay = 1, .overlay_needs_physical = 1,
95         .ring_mask = RENDER_RING,
96         GEN_DEFAULT_PIPEOFFSETS,
97         CURSOR_OFFSETS,
98 };
99
100 static const struct intel_device_info intel_i915g_info = {
101         .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
102         .has_overlay = 1, .overlay_needs_physical = 1,
103         .ring_mask = RENDER_RING,
104         GEN_DEFAULT_PIPEOFFSETS,
105         CURSOR_OFFSETS,
106 };
107 static const struct intel_device_info intel_i915gm_info = {
108         .gen = 3, .is_mobile = 1, .num_pipes = 2,
109         .cursor_needs_physical = 1,
110         .has_overlay = 1, .overlay_needs_physical = 1,
111         .supports_tv = 1,
112         .has_fbc = 1,
113         .ring_mask = RENDER_RING,
114         GEN_DEFAULT_PIPEOFFSETS,
115         CURSOR_OFFSETS,
116 };
117 static const struct intel_device_info intel_i945g_info = {
118         .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
119         .has_overlay = 1, .overlay_needs_physical = 1,
120         .ring_mask = RENDER_RING,
121         GEN_DEFAULT_PIPEOFFSETS,
122         CURSOR_OFFSETS,
123 };
124 static const struct intel_device_info intel_i945gm_info = {
125         .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
126         .has_hotplug = 1, .cursor_needs_physical = 1,
127         .has_overlay = 1, .overlay_needs_physical = 1,
128         .supports_tv = 1,
129         .has_fbc = 1,
130         .ring_mask = RENDER_RING,
131         GEN_DEFAULT_PIPEOFFSETS,
132         CURSOR_OFFSETS,
133 };
134
135 static const struct intel_device_info intel_i965g_info = {
136         .gen = 4, .is_broadwater = 1, .num_pipes = 2,
137         .has_hotplug = 1,
138         .has_overlay = 1,
139         .ring_mask = RENDER_RING,
140         GEN_DEFAULT_PIPEOFFSETS,
141         CURSOR_OFFSETS,
142 };
143
144 static const struct intel_device_info intel_i965gm_info = {
145         .gen = 4, .is_crestline = 1, .num_pipes = 2,
146         .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
147         .has_overlay = 1,
148         .supports_tv = 1,
149         .ring_mask = RENDER_RING,
150         GEN_DEFAULT_PIPEOFFSETS,
151         CURSOR_OFFSETS,
152 };
153
154 static const struct intel_device_info intel_g33_info = {
155         .gen = 3, .is_g33 = 1, .num_pipes = 2,
156         .need_gfx_hws = 1, .has_hotplug = 1,
157         .has_overlay = 1,
158         .ring_mask = RENDER_RING,
159         GEN_DEFAULT_PIPEOFFSETS,
160         CURSOR_OFFSETS,
161 };
162
163 static const struct intel_device_info intel_g45_info = {
164         .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
165         .has_pipe_cxsr = 1, .has_hotplug = 1,
166         .ring_mask = RENDER_RING | BSD_RING,
167         GEN_DEFAULT_PIPEOFFSETS,
168         CURSOR_OFFSETS,
169 };
170
171 static const struct intel_device_info intel_gm45_info = {
172         .gen = 4, .is_g4x = 1, .num_pipes = 2,
173         .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
174         .has_pipe_cxsr = 1, .has_hotplug = 1,
175         .supports_tv = 1,
176         .ring_mask = RENDER_RING | BSD_RING,
177         GEN_DEFAULT_PIPEOFFSETS,
178         CURSOR_OFFSETS,
179 };
180
181 static const struct intel_device_info intel_pineview_info = {
182         .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
183         .need_gfx_hws = 1, .has_hotplug = 1,
184         .has_overlay = 1,
185         GEN_DEFAULT_PIPEOFFSETS,
186         CURSOR_OFFSETS,
187 };
188
189 static const struct intel_device_info intel_ironlake_d_info = {
190         .gen = 5, .num_pipes = 2,
191         .need_gfx_hws = 1, .has_hotplug = 1,
192         .ring_mask = RENDER_RING | BSD_RING,
193         GEN_DEFAULT_PIPEOFFSETS,
194         CURSOR_OFFSETS,
195 };
196
197 static const struct intel_device_info intel_ironlake_m_info = {
198         .gen = 5, .is_mobile = 1, .num_pipes = 2,
199         .need_gfx_hws = 1, .has_hotplug = 1,
200         .has_fbc = 1,
201         .ring_mask = RENDER_RING | BSD_RING,
202         GEN_DEFAULT_PIPEOFFSETS,
203         CURSOR_OFFSETS,
204 };
205
206 static const struct intel_device_info intel_sandybridge_d_info = {
207         .gen = 6, .num_pipes = 2,
208         .need_gfx_hws = 1, .has_hotplug = 1,
209         .has_fbc = 1,
210         .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
211         .has_llc = 1,
212         GEN_DEFAULT_PIPEOFFSETS,
213         CURSOR_OFFSETS,
214 };
215
216 static const struct intel_device_info intel_sandybridge_m_info = {
217         .gen = 6, .is_mobile = 1, .num_pipes = 2,
218         .need_gfx_hws = 1, .has_hotplug = 1,
219         .has_fbc = 1,
220         .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
221         .has_llc = 1,
222         GEN_DEFAULT_PIPEOFFSETS,
223         CURSOR_OFFSETS,
224 };
225
226 #define GEN7_FEATURES  \
227         .gen = 7, .num_pipes = 3, \
228         .need_gfx_hws = 1, .has_hotplug = 1, \
229         .has_fbc = 1, \
230         .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
231         .has_llc = 1
232
233 static const struct intel_device_info intel_ivybridge_d_info = {
234         GEN7_FEATURES,
235         .is_ivybridge = 1,
236         GEN_DEFAULT_PIPEOFFSETS,
237         IVB_CURSOR_OFFSETS,
238 };
239
240 static const struct intel_device_info intel_ivybridge_m_info = {
241         GEN7_FEATURES,
242         .is_ivybridge = 1,
243         .is_mobile = 1,
244         GEN_DEFAULT_PIPEOFFSETS,
245         IVB_CURSOR_OFFSETS,
246 };
247
248 static const struct intel_device_info intel_ivybridge_q_info = {
249         GEN7_FEATURES,
250         .is_ivybridge = 1,
251         .num_pipes = 0, /* legal, last one wins */
252         GEN_DEFAULT_PIPEOFFSETS,
253         IVB_CURSOR_OFFSETS,
254 };
255
256 static const struct intel_device_info intel_valleyview_m_info = {
257         GEN7_FEATURES,
258         .is_mobile = 1,
259         .num_pipes = 2,
260         .is_valleyview = 1,
261         .display_mmio_offset = VLV_DISPLAY_BASE,
262         .has_fbc = 0, /* legal, last one wins */
263         .has_llc = 0, /* legal, last one wins */
264         GEN_DEFAULT_PIPEOFFSETS,
265         CURSOR_OFFSETS,
266 };
267
268 static const struct intel_device_info intel_valleyview_d_info = {
269         GEN7_FEATURES,
270         .num_pipes = 2,
271         .is_valleyview = 1,
272         .display_mmio_offset = VLV_DISPLAY_BASE,
273         .has_fbc = 0, /* legal, last one wins */
274         .has_llc = 0, /* legal, last one wins */
275         GEN_DEFAULT_PIPEOFFSETS,
276         CURSOR_OFFSETS,
277 };
278
279 static const struct intel_device_info intel_haswell_d_info = {
280         GEN7_FEATURES,
281         .is_haswell = 1,
282         .has_ddi = 1,
283         .has_fpga_dbg = 1,
284         .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
285         GEN_DEFAULT_PIPEOFFSETS,
286         IVB_CURSOR_OFFSETS,
287 };
288
289 static const struct intel_device_info intel_haswell_m_info = {
290         GEN7_FEATURES,
291         .is_haswell = 1,
292         .is_mobile = 1,
293         .has_ddi = 1,
294         .has_fpga_dbg = 1,
295         .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
296         GEN_DEFAULT_PIPEOFFSETS,
297         IVB_CURSOR_OFFSETS,
298 };
299
300 static const struct intel_device_info intel_broadwell_d_info = {
301         .gen = 8, .num_pipes = 3,
302         .need_gfx_hws = 1, .has_hotplug = 1,
303         .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
304         .has_llc = 1,
305         .has_ddi = 1,
306         .has_fpga_dbg = 1,
307         .has_fbc = 1,
308         GEN_DEFAULT_PIPEOFFSETS,
309         IVB_CURSOR_OFFSETS,
310 };
311
312 static const struct intel_device_info intel_broadwell_m_info = {
313         .gen = 8, .is_mobile = 1, .num_pipes = 3,
314         .need_gfx_hws = 1, .has_hotplug = 1,
315         .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
316         .has_llc = 1,
317         .has_ddi = 1,
318         .has_fpga_dbg = 1,
319         .has_fbc = 1,
320         GEN_DEFAULT_PIPEOFFSETS,
321         IVB_CURSOR_OFFSETS,
322 };
323
324 static const struct intel_device_info intel_broadwell_gt3d_info = {
325         .gen = 8, .num_pipes = 3,
326         .need_gfx_hws = 1, .has_hotplug = 1,
327         .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
328         .has_llc = 1,
329         .has_ddi = 1,
330         .has_fpga_dbg = 1,
331         .has_fbc = 1,
332         GEN_DEFAULT_PIPEOFFSETS,
333         IVB_CURSOR_OFFSETS,
334 };
335
336 static const struct intel_device_info intel_broadwell_gt3m_info = {
337         .gen = 8, .is_mobile = 1, .num_pipes = 3,
338         .need_gfx_hws = 1, .has_hotplug = 1,
339         .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
340         .has_llc = 1,
341         .has_ddi = 1,
342         .has_fpga_dbg = 1,
343         .has_fbc = 1,
344         GEN_DEFAULT_PIPEOFFSETS,
345         IVB_CURSOR_OFFSETS,
346 };
347
348 static const struct intel_device_info intel_cherryview_info = {
349         .gen = 8, .num_pipes = 3,
350         .need_gfx_hws = 1, .has_hotplug = 1,
351         .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
352         .is_valleyview = 1,
353         .display_mmio_offset = VLV_DISPLAY_BASE,
354         GEN_CHV_PIPEOFFSETS,
355         CURSOR_OFFSETS,
356 };
357
358 static const struct intel_device_info intel_skylake_info = {
359         .is_skylake = 1,
360         .gen = 9, .num_pipes = 3,
361         .need_gfx_hws = 1, .has_hotplug = 1,
362         .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
363         .has_llc = 1,
364         .has_ddi = 1,
365         .has_fpga_dbg = 1,
366         .has_fbc = 1,
367         GEN_DEFAULT_PIPEOFFSETS,
368         IVB_CURSOR_OFFSETS,
369 };
370
371 static const struct intel_device_info intel_skylake_gt3_info = {
372         .is_skylake = 1,
373         .gen = 9, .num_pipes = 3,
374         .need_gfx_hws = 1, .has_hotplug = 1,
375         .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
376         .has_llc = 1,
377         .has_ddi = 1,
378         .has_fpga_dbg = 1,
379         .has_fbc = 1,
380         GEN_DEFAULT_PIPEOFFSETS,
381         IVB_CURSOR_OFFSETS,
382 };
383
384 static const struct intel_device_info intel_broxton_info = {
385         .is_preliminary = 1,
386         .gen = 9,
387         .need_gfx_hws = 1, .has_hotplug = 1,
388         .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
389         .num_pipes = 3,
390         .has_ddi = 1,
391         .has_fpga_dbg = 1,
392         .has_fbc = 1,
393         GEN_DEFAULT_PIPEOFFSETS,
394         IVB_CURSOR_OFFSETS,
395 };
396
397 /*
398  * Make sure any device matches here are from most specific to most
399  * general.  For example, since the Quanta match is based on the subsystem
400  * and subvendor IDs, we need it to come before the more general IVB
401  * PCI ID matches, otherwise we'll use the wrong info struct above.
402  */
403 #define INTEL_PCI_IDS \
404         INTEL_I830_IDS(&intel_i830_info),       \
405         INTEL_I845G_IDS(&intel_845g_info),      \
406         INTEL_I85X_IDS(&intel_i85x_info),       \
407         INTEL_I865G_IDS(&intel_i865g_info),     \
408         INTEL_I915G_IDS(&intel_i915g_info),     \
409         INTEL_I915GM_IDS(&intel_i915gm_info),   \
410         INTEL_I945G_IDS(&intel_i945g_info),     \
411         INTEL_I945GM_IDS(&intel_i945gm_info),   \
412         INTEL_I965G_IDS(&intel_i965g_info),     \
413         INTEL_G33_IDS(&intel_g33_info),         \
414         INTEL_I965GM_IDS(&intel_i965gm_info),   \
415         INTEL_GM45_IDS(&intel_gm45_info),       \
416         INTEL_G45_IDS(&intel_g45_info),         \
417         INTEL_PINEVIEW_IDS(&intel_pineview_info),       \
418         INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info),   \
419         INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info),   \
420         INTEL_SNB_D_IDS(&intel_sandybridge_d_info),     \
421         INTEL_SNB_M_IDS(&intel_sandybridge_m_info),     \
422         INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \
423         INTEL_IVB_M_IDS(&intel_ivybridge_m_info),       \
424         INTEL_IVB_D_IDS(&intel_ivybridge_d_info),       \
425         INTEL_HSW_D_IDS(&intel_haswell_d_info), \
426         INTEL_HSW_M_IDS(&intel_haswell_m_info), \
427         INTEL_VLV_M_IDS(&intel_valleyview_m_info),      \
428         INTEL_VLV_D_IDS(&intel_valleyview_d_info),      \
429         INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info),   \
430         INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info),   \
431         INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info), \
432         INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info), \
433         INTEL_CHV_IDS(&intel_cherryview_info),  \
434         INTEL_SKL_GT1_IDS(&intel_skylake_info), \
435         INTEL_SKL_GT2_IDS(&intel_skylake_info), \
436         INTEL_SKL_GT3_IDS(&intel_skylake_gt3_info),     \
437         INTEL_BXT_IDS(&intel_broxton_info)
438
439 static const struct pci_device_id pciidlist[] = {               /* aka */
440         INTEL_PCI_IDS,
441         {0, 0, 0}
442 };
443
444 MODULE_DEVICE_TABLE(pci, pciidlist);
445
446 static enum intel_pch intel_virt_detect_pch(struct drm_device *dev)
447 {
448         enum intel_pch ret = PCH_NOP;
449
450         /*
451          * In a virtualized passthrough environment we can be in a
452          * setup where the ISA bridge is not able to be passed through.
453          * In this case, a south bridge can be emulated and we have to
454          * make an educated guess as to which PCH is really there.
455          */
456
457         if (IS_GEN5(dev)) {
458                 ret = PCH_IBX;
459                 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
460         } else if (IS_GEN6(dev) || IS_IVYBRIDGE(dev)) {
461                 ret = PCH_CPT;
462                 DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
463         } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
464                 ret = PCH_LPT;
465                 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
466         } else if (IS_SKYLAKE(dev)) {
467                 ret = PCH_SPT;
468                 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
469         }
470
471         return ret;
472 }
473
474 void intel_detect_pch(struct drm_device *dev)
475 {
476         struct drm_i915_private *dev_priv = dev->dev_private;
477         struct pci_dev *pch = NULL;
478
479         /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
480          * (which really amounts to a PCH but no South Display).
481          */
482         if (INTEL_INFO(dev)->num_pipes == 0) {
483                 dev_priv->pch_type = PCH_NOP;
484                 return;
485         }
486
487         /*
488          * The reason to probe ISA bridge instead of Dev31:Fun0 is to
489          * make graphics device passthrough work easy for VMM, that only
490          * need to expose ISA bridge to let driver know the real hardware
491          * underneath. This is a requirement from virtualization team.
492          *
493          * In some virtualized environments (e.g. XEN), there is irrelevant
494          * ISA bridge in the system. To work reliably, we should scan trhough
495          * all the ISA bridge devices and check for the first match, instead
496          * of only checking the first one.
497          */
498         while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
499                 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
500                         unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
501                         dev_priv->pch_id = id;
502
503                         if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
504                                 dev_priv->pch_type = PCH_IBX;
505                                 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
506                                 WARN_ON(!IS_GEN5(dev));
507                         } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
508                                 dev_priv->pch_type = PCH_CPT;
509                                 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
510                                 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
511                         } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
512                                 /* PantherPoint is CPT compatible */
513                                 dev_priv->pch_type = PCH_CPT;
514                                 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
515                                 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
516                         } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
517                                 dev_priv->pch_type = PCH_LPT;
518                                 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
519                                 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
520                                 WARN_ON(IS_HSW_ULT(dev) || IS_BDW_ULT(dev));
521                         } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
522                                 dev_priv->pch_type = PCH_LPT;
523                                 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
524                                 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
525                                 WARN_ON(!IS_HSW_ULT(dev) && !IS_BDW_ULT(dev));
526                         } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
527                                 dev_priv->pch_type = PCH_SPT;
528                                 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
529                                 WARN_ON(!IS_SKYLAKE(dev));
530                         } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
531                                 dev_priv->pch_type = PCH_SPT;
532                                 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
533                                 WARN_ON(!IS_SKYLAKE(dev));
534                         } else if (id == INTEL_PCH_P2X_DEVICE_ID_TYPE) {
535                                 dev_priv->pch_type = intel_virt_detect_pch(dev);
536                         } else
537                                 continue;
538
539                         break;
540                 }
541         }
542         if (!pch)
543                 DRM_DEBUG_KMS("No PCH found.\n");
544
545         pci_dev_put(pch);
546 }
547
548 bool i915_semaphore_is_enabled(struct drm_device *dev)
549 {
550         if (INTEL_INFO(dev)->gen < 6)
551                 return false;
552
553         if (i915.semaphores >= 0)
554                 return i915.semaphores;
555
556         /* TODO: make semaphores and Execlists play nicely together */
557         if (i915.enable_execlists)
558                 return false;
559
560         /* Until we get further testing... */
561         if (IS_GEN8(dev))
562                 return false;
563
564 #ifdef CONFIG_INTEL_IOMMU
565         /* Enable semaphores on SNB when IO remapping is off */
566         if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
567                 return false;
568 #endif
569
570         return true;
571 }
572
573 void i915_firmware_load_error_print(const char *fw_path, int err)
574 {
575         DRM_ERROR("failed to load firmware %s (%d)\n", fw_path, err);
576
577         /*
578          * If the reason is not known assume -ENOENT since that's the most
579          * usual failure mode.
580          */
581         if (!err)
582                 err = -ENOENT;
583
584         if (!(IS_BUILTIN(CONFIG_DRM_I915) && err == -ENOENT))
585                 return;
586
587         DRM_ERROR(
588           "The driver is built-in, so to load the firmware you need to\n"
589           "include it either in the kernel (see CONFIG_EXTRA_FIRMWARE) or\n"
590           "in your initrd/initramfs image.\n");
591 }
592
593 static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
594 {
595         struct drm_device *dev = dev_priv->dev;
596         struct drm_encoder *encoder;
597
598         drm_modeset_lock_all(dev);
599         list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
600                 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
601
602                 if (intel_encoder->suspend)
603                         intel_encoder->suspend(intel_encoder);
604         }
605         drm_modeset_unlock_all(dev);
606 }
607
608 static int intel_suspend_complete(struct drm_i915_private *dev_priv);
609 static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
610                               bool rpm_resume);
611 static int skl_resume_prepare(struct drm_i915_private *dev_priv);
612 static int bxt_resume_prepare(struct drm_i915_private *dev_priv);
613
614
615 static int i915_drm_suspend(struct drm_device *dev)
616 {
617         struct drm_i915_private *dev_priv = dev->dev_private;
618         pci_power_t opregion_target_state;
619         int error;
620
621         /* ignore lid events during suspend */
622         mutex_lock(&dev_priv->modeset_restore_lock);
623         dev_priv->modeset_restore = MODESET_SUSPENDED;
624         mutex_unlock(&dev_priv->modeset_restore_lock);
625
626         /* We do a lot of poking in a lot of registers, make sure they work
627          * properly. */
628         intel_display_set_init_power(dev_priv, true);
629
630         drm_kms_helper_poll_disable(dev);
631
632         pci_save_state(dev->pdev);
633
634         error = i915_gem_suspend(dev);
635         if (error) {
636                 dev_err(&dev->pdev->dev,
637                         "GEM idle failed, resume might fail\n");
638                 return error;
639         }
640
641         intel_guc_suspend(dev);
642
643         intel_suspend_gt_powersave(dev);
644
645         /*
646          * Disable CRTCs directly since we want to preserve sw state
647          * for _thaw. Also, power gate the CRTC power wells.
648          */
649         drm_modeset_lock_all(dev);
650         intel_display_suspend(dev);
651         drm_modeset_unlock_all(dev);
652
653         intel_dp_mst_suspend(dev);
654
655         intel_runtime_pm_disable_interrupts(dev_priv);
656         intel_hpd_cancel_work(dev_priv);
657
658         intel_suspend_encoders(dev_priv);
659
660         intel_suspend_hw(dev);
661
662         i915_gem_suspend_gtt_mappings(dev);
663
664         i915_save_state(dev);
665
666         opregion_target_state = PCI_D3cold;
667 #if IS_ENABLED(CONFIG_ACPI_SLEEP)
668         if (acpi_target_system_state() < ACPI_STATE_S3)
669                 opregion_target_state = PCI_D1;
670 #endif
671         intel_opregion_notify_adapter(dev, opregion_target_state);
672
673         intel_uncore_forcewake_reset(dev, false);
674         intel_opregion_fini(dev);
675
676         intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
677
678         dev_priv->suspend_count++;
679
680         intel_display_set_init_power(dev_priv, false);
681
682         return 0;
683 }
684
685 static int i915_drm_suspend_late(struct drm_device *drm_dev, bool hibernation)
686 {
687         struct drm_i915_private *dev_priv = drm_dev->dev_private;
688         int ret;
689
690         ret = intel_suspend_complete(dev_priv);
691
692         if (ret) {
693                 DRM_ERROR("Suspend complete failed: %d\n", ret);
694
695                 return ret;
696         }
697
698         pci_disable_device(drm_dev->pdev);
699         /*
700          * During hibernation on some platforms the BIOS may try to access
701          * the device even though it's already in D3 and hang the machine. So
702          * leave the device in D0 on those platforms and hope the BIOS will
703          * power down the device properly. The issue was seen on multiple old
704          * GENs with different BIOS vendors, so having an explicit blacklist
705          * is inpractical; apply the workaround on everything pre GEN6. The
706          * platforms where the issue was seen:
707          * Lenovo Thinkpad X301, X61s, X60, T60, X41
708          * Fujitsu FSC S7110
709          * Acer Aspire 1830T
710          */
711         if (!(hibernation && INTEL_INFO(dev_priv)->gen < 6))
712                 pci_set_power_state(drm_dev->pdev, PCI_D3hot);
713
714         return 0;
715 }
716
717 int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
718 {
719         int error;
720
721         if (!dev || !dev->dev_private) {
722                 DRM_ERROR("dev: %p\n", dev);
723                 DRM_ERROR("DRM not initialized, aborting suspend.\n");
724                 return -ENODEV;
725         }
726
727         if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
728                          state.event != PM_EVENT_FREEZE))
729                 return -EINVAL;
730
731         if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
732                 return 0;
733
734         error = i915_drm_suspend(dev);
735         if (error)
736                 return error;
737
738         return i915_drm_suspend_late(dev, false);
739 }
740
741 static int i915_drm_resume(struct drm_device *dev)
742 {
743         struct drm_i915_private *dev_priv = dev->dev_private;
744
745         mutex_lock(&dev->struct_mutex);
746         i915_gem_restore_gtt_mappings(dev);
747         mutex_unlock(&dev->struct_mutex);
748
749         i915_restore_state(dev);
750         intel_opregion_setup(dev);
751
752         intel_init_pch_refclk(dev);
753         drm_mode_config_reset(dev);
754
755         /*
756          * Interrupts have to be enabled before any batches are run. If not the
757          * GPU will hang. i915_gem_init_hw() will initiate batches to
758          * update/restore the context.
759          *
760          * Modeset enabling in intel_modeset_init_hw() also needs working
761          * interrupts.
762          */
763         intel_runtime_pm_enable_interrupts(dev_priv);
764
765         mutex_lock(&dev->struct_mutex);
766         if (i915_gem_init_hw(dev)) {
767                 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
768                         atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
769         }
770         mutex_unlock(&dev->struct_mutex);
771
772         intel_guc_resume(dev);
773
774         intel_modeset_init_hw(dev);
775
776         spin_lock_irq(&dev_priv->irq_lock);
777         if (dev_priv->display.hpd_irq_setup)
778                 dev_priv->display.hpd_irq_setup(dev);
779         spin_unlock_irq(&dev_priv->irq_lock);
780
781         drm_modeset_lock_all(dev);
782         intel_display_resume(dev);
783         drm_modeset_unlock_all(dev);
784
785         intel_dp_mst_resume(dev);
786
787         /*
788          * ... but also need to make sure that hotplug processing
789          * doesn't cause havoc. Like in the driver load code we don't
790          * bother with the tiny race here where we might loose hotplug
791          * notifications.
792          * */
793         intel_hpd_init(dev_priv);
794         /* Config may have changed between suspend and resume */
795         drm_helper_hpd_irq_event(dev);
796
797         intel_opregion_init(dev);
798
799         intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
800
801         mutex_lock(&dev_priv->modeset_restore_lock);
802         dev_priv->modeset_restore = MODESET_DONE;
803         mutex_unlock(&dev_priv->modeset_restore_lock);
804
805         intel_opregion_notify_adapter(dev, PCI_D0);
806
807         drm_kms_helper_poll_enable(dev);
808
809         return 0;
810 }
811
812 static int i915_drm_resume_early(struct drm_device *dev)
813 {
814         struct drm_i915_private *dev_priv = dev->dev_private;
815         int ret = 0;
816
817         /*
818          * We have a resume ordering issue with the snd-hda driver also
819          * requiring our device to be power up. Due to the lack of a
820          * parent/child relationship we currently solve this with an early
821          * resume hook.
822          *
823          * FIXME: This should be solved with a special hdmi sink device or
824          * similar so that power domains can be employed.
825          */
826         if (pci_enable_device(dev->pdev))
827                 return -EIO;
828
829         pci_set_master(dev->pdev);
830
831         if (IS_VALLEYVIEW(dev_priv))
832                 ret = vlv_resume_prepare(dev_priv, false);
833         if (ret)
834                 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
835                           ret);
836
837         intel_uncore_early_sanitize(dev, true);
838
839         if (IS_BROXTON(dev))
840                 ret = bxt_resume_prepare(dev_priv);
841         else if (IS_SKYLAKE(dev_priv))
842                 ret = skl_resume_prepare(dev_priv);
843         else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
844                 hsw_disable_pc8(dev_priv);
845
846         intel_uncore_sanitize(dev);
847         intel_power_domains_init_hw(dev_priv);
848
849         return ret;
850 }
851
852 int i915_resume_switcheroo(struct drm_device *dev)
853 {
854         int ret;
855
856         if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
857                 return 0;
858
859         ret = i915_drm_resume_early(dev);
860         if (ret)
861                 return ret;
862
863         return i915_drm_resume(dev);
864 }
865
866 /**
867  * i915_reset - reset chip after a hang
868  * @dev: drm device to reset
869  *
870  * Reset the chip.  Useful if a hang is detected. Returns zero on successful
871  * reset or otherwise an error code.
872  *
873  * Procedure is fairly simple:
874  *   - reset the chip using the reset reg
875  *   - re-init context state
876  *   - re-init hardware status page
877  *   - re-init ring buffer
878  *   - re-init interrupt state
879  *   - re-init display
880  */
881 int i915_reset(struct drm_device *dev)
882 {
883         struct drm_i915_private *dev_priv = dev->dev_private;
884         bool simulated;
885         int ret;
886
887         intel_reset_gt_powersave(dev);
888
889         mutex_lock(&dev->struct_mutex);
890
891         i915_gem_reset(dev);
892
893         simulated = dev_priv->gpu_error.stop_rings != 0;
894
895         ret = intel_gpu_reset(dev);
896
897         /* Also reset the gpu hangman. */
898         if (simulated) {
899                 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
900                 dev_priv->gpu_error.stop_rings = 0;
901                 if (ret == -ENODEV) {
902                         DRM_INFO("Reset not implemented, but ignoring "
903                                  "error for simulated gpu hangs\n");
904                         ret = 0;
905                 }
906         }
907
908         if (i915_stop_ring_allow_warn(dev_priv))
909                 pr_notice("drm/i915: Resetting chip after gpu hang\n");
910
911         if (ret) {
912                 DRM_ERROR("Failed to reset chip: %i\n", ret);
913                 mutex_unlock(&dev->struct_mutex);
914                 return ret;
915         }
916
917         intel_overlay_reset(dev_priv);
918
919         /* Ok, now get things going again... */
920
921         /*
922          * Everything depends on having the GTT running, so we need to start
923          * there.  Fortunately we don't need to do this unless we reset the
924          * chip at a PCI level.
925          *
926          * Next we need to restore the context, but we don't use those
927          * yet either...
928          *
929          * Ring buffer needs to be re-initialized in the KMS case, or if X
930          * was running at the time of the reset (i.e. we weren't VT
931          * switched away).
932          */
933
934         /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
935         dev_priv->gpu_error.reload_in_reset = true;
936
937         ret = i915_gem_init_hw(dev);
938
939         dev_priv->gpu_error.reload_in_reset = false;
940
941         mutex_unlock(&dev->struct_mutex);
942         if (ret) {
943                 DRM_ERROR("Failed hw init on reset %d\n", ret);
944                 return ret;
945         }
946
947         /*
948          * rps/rc6 re-init is necessary to restore state lost after the
949          * reset and the re-install of gt irqs. Skip for ironlake per
950          * previous concerns that it doesn't respond well to some forms
951          * of re-init after reset.
952          */
953         if (INTEL_INFO(dev)->gen > 5)
954                 intel_enable_gt_powersave(dev);
955
956         return 0;
957 }
958
959 static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
960 {
961         struct intel_device_info *intel_info =
962                 (struct intel_device_info *) ent->driver_data;
963
964         if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
965                 DRM_INFO("This hardware requires preliminary hardware support.\n"
966                          "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
967                 return -ENODEV;
968         }
969
970         /* Only bind to function 0 of the device. Early generations
971          * used function 1 as a placeholder for multi-head. This causes
972          * us confusion instead, especially on the systems where both
973          * functions have the same PCI-ID!
974          */
975         if (PCI_FUNC(pdev->devfn))
976                 return -ENODEV;
977
978         return drm_get_pci_dev(pdev, ent, &driver);
979 }
980
981 static void
982 i915_pci_remove(struct pci_dev *pdev)
983 {
984         struct drm_device *dev = pci_get_drvdata(pdev);
985
986         drm_put_dev(dev);
987 }
988
989 static int i915_pm_suspend(struct device *dev)
990 {
991         struct pci_dev *pdev = to_pci_dev(dev);
992         struct drm_device *drm_dev = pci_get_drvdata(pdev);
993
994         if (!drm_dev || !drm_dev->dev_private) {
995                 dev_err(dev, "DRM not initialized, aborting suspend.\n");
996                 return -ENODEV;
997         }
998
999         if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1000                 return 0;
1001
1002         return i915_drm_suspend(drm_dev);
1003 }
1004
1005 static int i915_pm_suspend_late(struct device *dev)
1006 {
1007         struct drm_device *drm_dev = dev_to_i915(dev)->dev;
1008
1009         /*
1010          * We have a suspend ordering issue with the snd-hda driver also
1011          * requiring our device to be power up. Due to the lack of a
1012          * parent/child relationship we currently solve this with an late
1013          * suspend hook.
1014          *
1015          * FIXME: This should be solved with a special hdmi sink device or
1016          * similar so that power domains can be employed.
1017          */
1018         if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1019                 return 0;
1020
1021         return i915_drm_suspend_late(drm_dev, false);
1022 }
1023
1024 static int i915_pm_poweroff_late(struct device *dev)
1025 {
1026         struct drm_device *drm_dev = dev_to_i915(dev)->dev;
1027
1028         if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1029                 return 0;
1030
1031         return i915_drm_suspend_late(drm_dev, true);
1032 }
1033
1034 static int i915_pm_resume_early(struct device *dev)
1035 {
1036         struct drm_device *drm_dev = dev_to_i915(dev)->dev;
1037
1038         if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1039                 return 0;
1040
1041         return i915_drm_resume_early(drm_dev);
1042 }
1043
1044 static int i915_pm_resume(struct device *dev)
1045 {
1046         struct drm_device *drm_dev = dev_to_i915(dev)->dev;
1047
1048         if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1049                 return 0;
1050
1051         return i915_drm_resume(drm_dev);
1052 }
1053
1054 static int skl_suspend_complete(struct drm_i915_private *dev_priv)
1055 {
1056         /* Enabling DC6 is not a hard requirement to enter runtime D3 */
1057
1058         skl_uninit_cdclk(dev_priv);
1059
1060         return 0;
1061 }
1062
1063 static int hsw_suspend_complete(struct drm_i915_private *dev_priv)
1064 {
1065         hsw_enable_pc8(dev_priv);
1066
1067         return 0;
1068 }
1069
1070 static int bxt_suspend_complete(struct drm_i915_private *dev_priv)
1071 {
1072         struct drm_device *dev = dev_priv->dev;
1073
1074         /* TODO: when DC5 support is added disable DC5 here. */
1075
1076         broxton_ddi_phy_uninit(dev);
1077         broxton_uninit_cdclk(dev);
1078         bxt_enable_dc9(dev_priv);
1079
1080         return 0;
1081 }
1082
1083 static int bxt_resume_prepare(struct drm_i915_private *dev_priv)
1084 {
1085         struct drm_device *dev = dev_priv->dev;
1086
1087         /* TODO: when CSR FW support is added make sure the FW is loaded */
1088
1089         bxt_disable_dc9(dev_priv);
1090
1091         /*
1092          * TODO: when DC5 support is added enable DC5 here if the CSR FW
1093          * is available.
1094          */
1095         broxton_init_cdclk(dev);
1096         broxton_ddi_phy_init(dev);
1097         intel_prepare_ddi(dev);
1098
1099         return 0;
1100 }
1101
1102 static int skl_resume_prepare(struct drm_i915_private *dev_priv)
1103 {
1104         struct drm_device *dev = dev_priv->dev;
1105
1106         skl_init_cdclk(dev_priv);
1107         intel_csr_load_program(dev);
1108
1109         return 0;
1110 }
1111
1112 /*
1113  * Save all Gunit registers that may be lost after a D3 and a subsequent
1114  * S0i[R123] transition. The list of registers needing a save/restore is
1115  * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1116  * registers in the following way:
1117  * - Driver: saved/restored by the driver
1118  * - Punit : saved/restored by the Punit firmware
1119  * - No, w/o marking: no need to save/restore, since the register is R/O or
1120  *                    used internally by the HW in a way that doesn't depend
1121  *                    keeping the content across a suspend/resume.
1122  * - Debug : used for debugging
1123  *
1124  * We save/restore all registers marked with 'Driver', with the following
1125  * exceptions:
1126  * - Registers out of use, including also registers marked with 'Debug'.
1127  *   These have no effect on the driver's operation, so we don't save/restore
1128  *   them to reduce the overhead.
1129  * - Registers that are fully setup by an initialization function called from
1130  *   the resume path. For example many clock gating and RPS/RC6 registers.
1131  * - Registers that provide the right functionality with their reset defaults.
1132  *
1133  * TODO: Except for registers that based on the above 3 criteria can be safely
1134  * ignored, we save/restore all others, practically treating the HW context as
1135  * a black-box for the driver. Further investigation is needed to reduce the
1136  * saved/restored registers even further, by following the same 3 criteria.
1137  */
1138 static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1139 {
1140         struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1141         int i;
1142
1143         /* GAM 0x4000-0x4770 */
1144         s->wr_watermark         = I915_READ(GEN7_WR_WATERMARK);
1145         s->gfx_prio_ctrl        = I915_READ(GEN7_GFX_PRIO_CTRL);
1146         s->arb_mode             = I915_READ(ARB_MODE);
1147         s->gfx_pend_tlb0        = I915_READ(GEN7_GFX_PEND_TLB0);
1148         s->gfx_pend_tlb1        = I915_READ(GEN7_GFX_PEND_TLB1);
1149
1150         for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1151                 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
1152
1153         s->media_max_req_count  = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1154         s->gfx_max_req_count    = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
1155
1156         s->render_hwsp          = I915_READ(RENDER_HWS_PGA_GEN7);
1157         s->ecochk               = I915_READ(GAM_ECOCHK);
1158         s->bsd_hwsp             = I915_READ(BSD_HWS_PGA_GEN7);
1159         s->blt_hwsp             = I915_READ(BLT_HWS_PGA_GEN7);
1160
1161         s->tlb_rd_addr          = I915_READ(GEN7_TLB_RD_ADDR);
1162
1163         /* MBC 0x9024-0x91D0, 0x8500 */
1164         s->g3dctl               = I915_READ(VLV_G3DCTL);
1165         s->gsckgctl             = I915_READ(VLV_GSCKGCTL);
1166         s->mbctl                = I915_READ(GEN6_MBCTL);
1167
1168         /* GCP 0x9400-0x9424, 0x8100-0x810C */
1169         s->ucgctl1              = I915_READ(GEN6_UCGCTL1);
1170         s->ucgctl3              = I915_READ(GEN6_UCGCTL3);
1171         s->rcgctl1              = I915_READ(GEN6_RCGCTL1);
1172         s->rcgctl2              = I915_READ(GEN6_RCGCTL2);
1173         s->rstctl               = I915_READ(GEN6_RSTCTL);
1174         s->misccpctl            = I915_READ(GEN7_MISCCPCTL);
1175
1176         /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1177         s->gfxpause             = I915_READ(GEN6_GFXPAUSE);
1178         s->rpdeuhwtc            = I915_READ(GEN6_RPDEUHWTC);
1179         s->rpdeuc               = I915_READ(GEN6_RPDEUC);
1180         s->ecobus               = I915_READ(ECOBUS);
1181         s->pwrdwnupctl          = I915_READ(VLV_PWRDWNUPCTL);
1182         s->rp_down_timeout      = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1183         s->rp_deucsw            = I915_READ(GEN6_RPDEUCSW);
1184         s->rcubmabdtmr          = I915_READ(GEN6_RCUBMABDTMR);
1185         s->rcedata              = I915_READ(VLV_RCEDATA);
1186         s->spare2gh             = I915_READ(VLV_SPAREG2H);
1187
1188         /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1189         s->gt_imr               = I915_READ(GTIMR);
1190         s->gt_ier               = I915_READ(GTIER);
1191         s->pm_imr               = I915_READ(GEN6_PMIMR);
1192         s->pm_ier               = I915_READ(GEN6_PMIER);
1193
1194         for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1195                 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
1196
1197         /* GT SA CZ domain, 0x100000-0x138124 */
1198         s->tilectl              = I915_READ(TILECTL);
1199         s->gt_fifoctl           = I915_READ(GTFIFOCTL);
1200         s->gtlc_wake_ctrl       = I915_READ(VLV_GTLC_WAKE_CTRL);
1201         s->gtlc_survive         = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1202         s->pmwgicz              = I915_READ(VLV_PMWGICZ);
1203
1204         /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1205         s->gu_ctl0              = I915_READ(VLV_GU_CTL0);
1206         s->gu_ctl1              = I915_READ(VLV_GU_CTL1);
1207         s->pcbr                 = I915_READ(VLV_PCBR);
1208         s->clock_gate_dis2      = I915_READ(VLV_GUNIT_CLOCK_GATE2);
1209
1210         /*
1211          * Not saving any of:
1212          * DFT,         0x9800-0x9EC0
1213          * SARB,        0xB000-0xB1FC
1214          * GAC,         0x5208-0x524C, 0x14000-0x14C000
1215          * PCI CFG
1216          */
1217 }
1218
1219 static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1220 {
1221         struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1222         u32 val;
1223         int i;
1224
1225         /* GAM 0x4000-0x4770 */
1226         I915_WRITE(GEN7_WR_WATERMARK,   s->wr_watermark);
1227         I915_WRITE(GEN7_GFX_PRIO_CTRL,  s->gfx_prio_ctrl);
1228         I915_WRITE(ARB_MODE,            s->arb_mode | (0xffff << 16));
1229         I915_WRITE(GEN7_GFX_PEND_TLB0,  s->gfx_pend_tlb0);
1230         I915_WRITE(GEN7_GFX_PEND_TLB1,  s->gfx_pend_tlb1);
1231
1232         for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1233                 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
1234
1235         I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
1236         I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
1237
1238         I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
1239         I915_WRITE(GAM_ECOCHK,          s->ecochk);
1240         I915_WRITE(BSD_HWS_PGA_GEN7,    s->bsd_hwsp);
1241         I915_WRITE(BLT_HWS_PGA_GEN7,    s->blt_hwsp);
1242
1243         I915_WRITE(GEN7_TLB_RD_ADDR,    s->tlb_rd_addr);
1244
1245         /* MBC 0x9024-0x91D0, 0x8500 */
1246         I915_WRITE(VLV_G3DCTL,          s->g3dctl);
1247         I915_WRITE(VLV_GSCKGCTL,        s->gsckgctl);
1248         I915_WRITE(GEN6_MBCTL,          s->mbctl);
1249
1250         /* GCP 0x9400-0x9424, 0x8100-0x810C */
1251         I915_WRITE(GEN6_UCGCTL1,        s->ucgctl1);
1252         I915_WRITE(GEN6_UCGCTL3,        s->ucgctl3);
1253         I915_WRITE(GEN6_RCGCTL1,        s->rcgctl1);
1254         I915_WRITE(GEN6_RCGCTL2,        s->rcgctl2);
1255         I915_WRITE(GEN6_RSTCTL,         s->rstctl);
1256         I915_WRITE(GEN7_MISCCPCTL,      s->misccpctl);
1257
1258         /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1259         I915_WRITE(GEN6_GFXPAUSE,       s->gfxpause);
1260         I915_WRITE(GEN6_RPDEUHWTC,      s->rpdeuhwtc);
1261         I915_WRITE(GEN6_RPDEUC,         s->rpdeuc);
1262         I915_WRITE(ECOBUS,              s->ecobus);
1263         I915_WRITE(VLV_PWRDWNUPCTL,     s->pwrdwnupctl);
1264         I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
1265         I915_WRITE(GEN6_RPDEUCSW,       s->rp_deucsw);
1266         I915_WRITE(GEN6_RCUBMABDTMR,    s->rcubmabdtmr);
1267         I915_WRITE(VLV_RCEDATA,         s->rcedata);
1268         I915_WRITE(VLV_SPAREG2H,        s->spare2gh);
1269
1270         /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1271         I915_WRITE(GTIMR,               s->gt_imr);
1272         I915_WRITE(GTIER,               s->gt_ier);
1273         I915_WRITE(GEN6_PMIMR,          s->pm_imr);
1274         I915_WRITE(GEN6_PMIER,          s->pm_ier);
1275
1276         for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1277                 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
1278
1279         /* GT SA CZ domain, 0x100000-0x138124 */
1280         I915_WRITE(TILECTL,                     s->tilectl);
1281         I915_WRITE(GTFIFOCTL,                   s->gt_fifoctl);
1282         /*
1283          * Preserve the GT allow wake and GFX force clock bit, they are not
1284          * be restored, as they are used to control the s0ix suspend/resume
1285          * sequence by the caller.
1286          */
1287         val = I915_READ(VLV_GTLC_WAKE_CTRL);
1288         val &= VLV_GTLC_ALLOWWAKEREQ;
1289         val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
1290         I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1291
1292         val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1293         val &= VLV_GFX_CLK_FORCE_ON_BIT;
1294         val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
1295         I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1296
1297         I915_WRITE(VLV_PMWGICZ,                 s->pmwgicz);
1298
1299         /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1300         I915_WRITE(VLV_GU_CTL0,                 s->gu_ctl0);
1301         I915_WRITE(VLV_GU_CTL1,                 s->gu_ctl1);
1302         I915_WRITE(VLV_PCBR,                    s->pcbr);
1303         I915_WRITE(VLV_GUNIT_CLOCK_GATE2,       s->clock_gate_dis2);
1304 }
1305
1306 int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
1307 {
1308         u32 val;
1309         int err;
1310
1311 #define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
1312
1313         val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1314         val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
1315         if (force_on)
1316                 val |= VLV_GFX_CLK_FORCE_ON_BIT;
1317         I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1318
1319         if (!force_on)
1320                 return 0;
1321
1322         err = wait_for(COND, 20);
1323         if (err)
1324                 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
1325                           I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1326
1327         return err;
1328 #undef COND
1329 }
1330
1331 static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
1332 {
1333         u32 val;
1334         int err = 0;
1335
1336         val = I915_READ(VLV_GTLC_WAKE_CTRL);
1337         val &= ~VLV_GTLC_ALLOWWAKEREQ;
1338         if (allow)
1339                 val |= VLV_GTLC_ALLOWWAKEREQ;
1340         I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1341         POSTING_READ(VLV_GTLC_WAKE_CTRL);
1342
1343 #define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
1344               allow)
1345         err = wait_for(COND, 1);
1346         if (err)
1347                 DRM_ERROR("timeout disabling GT waking\n");
1348         return err;
1349 #undef COND
1350 }
1351
1352 static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
1353                                  bool wait_for_on)
1354 {
1355         u32 mask;
1356         u32 val;
1357         int err;
1358
1359         mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
1360         val = wait_for_on ? mask : 0;
1361 #define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
1362         if (COND)
1363                 return 0;
1364
1365         DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
1366                         wait_for_on ? "on" : "off",
1367                         I915_READ(VLV_GTLC_PW_STATUS));
1368
1369         /*
1370          * RC6 transitioning can be delayed up to 2 msec (see
1371          * valleyview_enable_rps), use 3 msec for safety.
1372          */
1373         err = wait_for(COND, 3);
1374         if (err)
1375                 DRM_ERROR("timeout waiting for GT wells to go %s\n",
1376                           wait_for_on ? "on" : "off");
1377
1378         return err;
1379 #undef COND
1380 }
1381
1382 static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
1383 {
1384         if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
1385                 return;
1386
1387         DRM_ERROR("GT register access while GT waking disabled\n");
1388         I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
1389 }
1390
1391 static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
1392 {
1393         u32 mask;
1394         int err;
1395
1396         /*
1397          * Bspec defines the following GT well on flags as debug only, so
1398          * don't treat them as hard failures.
1399          */
1400         (void)vlv_wait_for_gt_wells(dev_priv, false);
1401
1402         mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
1403         WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
1404
1405         vlv_check_no_gt_access(dev_priv);
1406
1407         err = vlv_force_gfx_clock(dev_priv, true);
1408         if (err)
1409                 goto err1;
1410
1411         err = vlv_allow_gt_wake(dev_priv, false);
1412         if (err)
1413                 goto err2;
1414
1415         if (!IS_CHERRYVIEW(dev_priv->dev))
1416                 vlv_save_gunit_s0ix_state(dev_priv);
1417
1418         err = vlv_force_gfx_clock(dev_priv, false);
1419         if (err)
1420                 goto err2;
1421
1422         return 0;
1423
1424 err2:
1425         /* For safety always re-enable waking and disable gfx clock forcing */
1426         vlv_allow_gt_wake(dev_priv, true);
1427 err1:
1428         vlv_force_gfx_clock(dev_priv, false);
1429
1430         return err;
1431 }
1432
1433 static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1434                                 bool rpm_resume)
1435 {
1436         struct drm_device *dev = dev_priv->dev;
1437         int err;
1438         int ret;
1439
1440         /*
1441          * If any of the steps fail just try to continue, that's the best we
1442          * can do at this point. Return the first error code (which will also
1443          * leave RPM permanently disabled).
1444          */
1445         ret = vlv_force_gfx_clock(dev_priv, true);
1446
1447         if (!IS_CHERRYVIEW(dev_priv->dev))
1448                 vlv_restore_gunit_s0ix_state(dev_priv);
1449
1450         err = vlv_allow_gt_wake(dev_priv, true);
1451         if (!ret)
1452                 ret = err;
1453
1454         err = vlv_force_gfx_clock(dev_priv, false);
1455         if (!ret)
1456                 ret = err;
1457
1458         vlv_check_no_gt_access(dev_priv);
1459
1460         if (rpm_resume) {
1461                 intel_init_clock_gating(dev);
1462                 i915_gem_restore_fences(dev);
1463         }
1464
1465         return ret;
1466 }
1467
1468 static int intel_runtime_suspend(struct device *device)
1469 {
1470         struct pci_dev *pdev = to_pci_dev(device);
1471         struct drm_device *dev = pci_get_drvdata(pdev);
1472         struct drm_i915_private *dev_priv = dev->dev_private;
1473         int ret;
1474
1475         if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
1476                 return -ENODEV;
1477
1478         if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1479                 return -ENODEV;
1480
1481         DRM_DEBUG_KMS("Suspending device\n");
1482
1483         /*
1484          * We could deadlock here in case another thread holding struct_mutex
1485          * calls RPM suspend concurrently, since the RPM suspend will wait
1486          * first for this RPM suspend to finish. In this case the concurrent
1487          * RPM resume will be followed by its RPM suspend counterpart. Still
1488          * for consistency return -EAGAIN, which will reschedule this suspend.
1489          */
1490         if (!mutex_trylock(&dev->struct_mutex)) {
1491                 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
1492                 /*
1493                  * Bump the expiration timestamp, otherwise the suspend won't
1494                  * be rescheduled.
1495                  */
1496                 pm_runtime_mark_last_busy(device);
1497
1498                 return -EAGAIN;
1499         }
1500         /*
1501          * We are safe here against re-faults, since the fault handler takes
1502          * an RPM reference.
1503          */
1504         i915_gem_release_all_mmaps(dev_priv);
1505         mutex_unlock(&dev->struct_mutex);
1506
1507         intel_guc_suspend(dev);
1508
1509         intel_suspend_gt_powersave(dev);
1510         intel_runtime_pm_disable_interrupts(dev_priv);
1511
1512         ret = intel_suspend_complete(dev_priv);
1513         if (ret) {
1514                 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
1515                 intel_runtime_pm_enable_interrupts(dev_priv);
1516
1517                 return ret;
1518         }
1519
1520         cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
1521         intel_uncore_forcewake_reset(dev, false);
1522         dev_priv->pm.suspended = true;
1523
1524         /*
1525          * FIXME: We really should find a document that references the arguments
1526          * used below!
1527          */
1528         if (IS_BROADWELL(dev)) {
1529                 /*
1530                  * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
1531                  * being detected, and the call we do at intel_runtime_resume()
1532                  * won't be able to restore them. Since PCI_D3hot matches the
1533                  * actual specification and appears to be working, use it.
1534                  */
1535                 intel_opregion_notify_adapter(dev, PCI_D3hot);
1536         } else {
1537                 /*
1538                  * current versions of firmware which depend on this opregion
1539                  * notification have repurposed the D1 definition to mean
1540                  * "runtime suspended" vs. what you would normally expect (D3)
1541                  * to distinguish it from notifications that might be sent via
1542                  * the suspend path.
1543                  */
1544                 intel_opregion_notify_adapter(dev, PCI_D1);
1545         }
1546
1547         assert_forcewakes_inactive(dev_priv);
1548
1549         DRM_DEBUG_KMS("Device suspended\n");
1550         return 0;
1551 }
1552
1553 static int intel_runtime_resume(struct device *device)
1554 {
1555         struct pci_dev *pdev = to_pci_dev(device);
1556         struct drm_device *dev = pci_get_drvdata(pdev);
1557         struct drm_i915_private *dev_priv = dev->dev_private;
1558         int ret = 0;
1559
1560         if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1561                 return -ENODEV;
1562
1563         DRM_DEBUG_KMS("Resuming device\n");
1564
1565         intel_opregion_notify_adapter(dev, PCI_D0);
1566         dev_priv->pm.suspended = false;
1567
1568         intel_guc_resume(dev);
1569
1570         if (IS_GEN6(dev_priv))
1571                 intel_init_pch_refclk(dev);
1572
1573         if (IS_BROXTON(dev))
1574                 ret = bxt_resume_prepare(dev_priv);
1575         else if (IS_SKYLAKE(dev))
1576                 ret = skl_resume_prepare(dev_priv);
1577         else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1578                 hsw_disable_pc8(dev_priv);
1579         else if (IS_VALLEYVIEW(dev_priv))
1580                 ret = vlv_resume_prepare(dev_priv, true);
1581
1582         /*
1583          * No point of rolling back things in case of an error, as the best
1584          * we can do is to hope that things will still work (and disable RPM).
1585          */
1586         i915_gem_init_swizzling(dev);
1587         gen6_update_ring_freq(dev);
1588
1589         intel_runtime_pm_enable_interrupts(dev_priv);
1590
1591         /*
1592          * On VLV/CHV display interrupts are part of the display
1593          * power well, so hpd is reinitialized from there. For
1594          * everyone else do it here.
1595          */
1596         if (!IS_VALLEYVIEW(dev_priv))
1597                 intel_hpd_init(dev_priv);
1598
1599         intel_enable_gt_powersave(dev);
1600
1601         if (ret)
1602                 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
1603         else
1604                 DRM_DEBUG_KMS("Device resumed\n");
1605
1606         return ret;
1607 }
1608
1609 /*
1610  * This function implements common functionality of runtime and system
1611  * suspend sequence.
1612  */
1613 static int intel_suspend_complete(struct drm_i915_private *dev_priv)
1614 {
1615         int ret;
1616
1617         if (IS_BROXTON(dev_priv))
1618                 ret = bxt_suspend_complete(dev_priv);
1619         else if (IS_SKYLAKE(dev_priv))
1620                 ret = skl_suspend_complete(dev_priv);
1621         else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1622                 ret = hsw_suspend_complete(dev_priv);
1623         else if (IS_VALLEYVIEW(dev_priv))
1624                 ret = vlv_suspend_complete(dev_priv);
1625         else
1626                 ret = 0;
1627
1628         return ret;
1629 }
1630
1631 static const struct dev_pm_ops i915_pm_ops = {
1632         /*
1633          * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
1634          * PMSG_RESUME]
1635          */
1636         .suspend = i915_pm_suspend,
1637         .suspend_late = i915_pm_suspend_late,
1638         .resume_early = i915_pm_resume_early,
1639         .resume = i915_pm_resume,
1640
1641         /*
1642          * S4 event handlers
1643          * @freeze, @freeze_late    : called (1) before creating the
1644          *                            hibernation image [PMSG_FREEZE] and
1645          *                            (2) after rebooting, before restoring
1646          *                            the image [PMSG_QUIESCE]
1647          * @thaw, @thaw_early       : called (1) after creating the hibernation
1648          *                            image, before writing it [PMSG_THAW]
1649          *                            and (2) after failing to create or
1650          *                            restore the image [PMSG_RECOVER]
1651          * @poweroff, @poweroff_late: called after writing the hibernation
1652          *                            image, before rebooting [PMSG_HIBERNATE]
1653          * @restore, @restore_early : called after rebooting and restoring the
1654          *                            hibernation image [PMSG_RESTORE]
1655          */
1656         .freeze = i915_pm_suspend,
1657         .freeze_late = i915_pm_suspend_late,
1658         .thaw_early = i915_pm_resume_early,
1659         .thaw = i915_pm_resume,
1660         .poweroff = i915_pm_suspend,
1661         .poweroff_late = i915_pm_poweroff_late,
1662         .restore_early = i915_pm_resume_early,
1663         .restore = i915_pm_resume,
1664
1665         /* S0ix (via runtime suspend) event handlers */
1666         .runtime_suspend = intel_runtime_suspend,
1667         .runtime_resume = intel_runtime_resume,
1668 };
1669
1670 static const struct vm_operations_struct i915_gem_vm_ops = {
1671         .fault = i915_gem_fault,
1672         .open = drm_gem_vm_open,
1673         .close = drm_gem_vm_close,
1674 };
1675
1676 static const struct file_operations i915_driver_fops = {
1677         .owner = THIS_MODULE,
1678         .open = drm_open,
1679         .release = drm_release,
1680         .unlocked_ioctl = drm_ioctl,
1681         .mmap = drm_gem_mmap,
1682         .poll = drm_poll,
1683         .read = drm_read,
1684 #ifdef CONFIG_COMPAT
1685         .compat_ioctl = i915_compat_ioctl,
1686 #endif
1687         .llseek = noop_llseek,
1688 };
1689
1690 static struct drm_driver driver = {
1691         /* Don't use MTRRs here; the Xserver or userspace app should
1692          * deal with them for Intel hardware.
1693          */
1694         .driver_features =
1695             DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
1696             DRIVER_RENDER | DRIVER_MODESET,
1697         .load = i915_driver_load,
1698         .unload = i915_driver_unload,
1699         .open = i915_driver_open,
1700         .lastclose = i915_driver_lastclose,
1701         .preclose = i915_driver_preclose,
1702         .postclose = i915_driver_postclose,
1703         .set_busid = drm_pci_set_busid,
1704
1705 #if defined(CONFIG_DEBUG_FS)
1706         .debugfs_init = i915_debugfs_init,
1707         .debugfs_cleanup = i915_debugfs_cleanup,
1708 #endif
1709         .gem_free_object = i915_gem_free_object,
1710         .gem_vm_ops = &i915_gem_vm_ops,
1711
1712         .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1713         .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1714         .gem_prime_export = i915_gem_prime_export,
1715         .gem_prime_import = i915_gem_prime_import,
1716
1717         .dumb_create = i915_gem_dumb_create,
1718         .dumb_map_offset = i915_gem_mmap_gtt,
1719         .dumb_destroy = drm_gem_dumb_destroy,
1720         .ioctls = i915_ioctls,
1721         .fops = &i915_driver_fops,
1722         .name = DRIVER_NAME,
1723         .desc = DRIVER_DESC,
1724         .date = DRIVER_DATE,
1725         .major = DRIVER_MAJOR,
1726         .minor = DRIVER_MINOR,
1727         .patchlevel = DRIVER_PATCHLEVEL,
1728 };
1729
1730 static struct pci_driver i915_pci_driver = {
1731         .name = DRIVER_NAME,
1732         .id_table = pciidlist,
1733         .probe = i915_pci_probe,
1734         .remove = i915_pci_remove,
1735         .driver.pm = &i915_pm_ops,
1736 };
1737
1738 static int __init i915_init(void)
1739 {
1740         driver.num_ioctls = i915_max_ioctl;
1741
1742         /*
1743          * Enable KMS by default, unless explicitly overriden by
1744          * either the i915.modeset prarameter or by the
1745          * vga_text_mode_force boot option.
1746          */
1747
1748         if (i915.modeset == 0)
1749                 driver.driver_features &= ~DRIVER_MODESET;
1750
1751 #ifdef CONFIG_VGA_CONSOLE
1752         if (vgacon_text_force() && i915.modeset == -1)
1753                 driver.driver_features &= ~DRIVER_MODESET;
1754 #endif
1755
1756         if (!(driver.driver_features & DRIVER_MODESET)) {
1757                 /* Silently fail loading to not upset userspace. */
1758                 DRM_DEBUG_DRIVER("KMS and UMS disabled.\n");
1759                 return 0;
1760         }
1761
1762         if (i915.nuclear_pageflip)
1763                 driver.driver_features |= DRIVER_ATOMIC;
1764
1765         return drm_pci_init(&driver, &i915_pci_driver);
1766 }
1767
1768 static void __exit i915_exit(void)
1769 {
1770         if (!(driver.driver_features & DRIVER_MODESET))
1771                 return; /* Never loaded a driver. */
1772
1773         drm_pci_exit(&driver, &i915_pci_driver);
1774 }
1775
1776 module_init(i915_init);
1777 module_exit(i915_exit);
1778
1779 MODULE_AUTHOR("Tungsten Graphics, Inc.");
1780 MODULE_AUTHOR("Intel Corporation");
1781
1782 MODULE_DESCRIPTION(DRIVER_DESC);
1783 MODULE_LICENSE("GPL and additional rights");