clk: rockchip: fix pclk_pmu_src clock for rk3399
[firefly-linux-kernel-4.4.55.git] / drivers / clk / rockchip / clk-rk3399.c
1 /*
2  * Copyright (c) 2016 Rockchip Electronics Co. Ltd.
3  * Author: Xing Zheng <zhengxing@rock-chips.com>
4  *
5  * This program is free software; you can redistribute it and/or modify
6  * it under the terms of the GNU General Public License as published by
7  * the Free Software Foundation; either version 2 of the License, or
8  * (at your option) any later version.
9  *
10  * This program is distributed in the hope that it will be useful,
11  * but WITHOUT ANY WARRANTY; without even the implied warranty of
12  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
13  * GNU General Public License for more details.
14  */
15
16 #include <linux/clk-provider.h>
17 #include <linux/of.h>
18 #include <linux/of_address.h>
19 #include <linux/platform_device.h>
20 #include <linux/regmap.h>
21 #include <dt-bindings/clock/rk3399-cru.h>
22 #include "clk.h"
23
24 #define RK3399_PMUGRF_SOC_CON0                  0x180
25 #define RK3399_PMUCRU_PCLK_GATE_MASK            0x1
26 #define RK3399_PMUCRU_PCLK_GATE_SHIFT           4
27 #define RK3399_PMUCRU_PCLK_ALIVE_MASK           0x1
28 #define RK3399_PMUCRU_PCLK_ALIVE_SHIFT          6
29
30 enum rk3399_plls {
31         lpll, bpll, dpll, cpll, gpll, npll, vpll,
32 };
33
34 enum rk3399_pmu_plls {
35         ppll,
36 };
37
38 static struct rockchip_pll_rate_table rk3399_pll_rates[] = {
39         /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */
40         RK3036_PLL_RATE(2208000000, 1, 92, 1, 1, 1, 0),
41         RK3036_PLL_RATE(2184000000, 1, 91, 1, 1, 1, 0),
42         RK3036_PLL_RATE(2160000000, 1, 90, 1, 1, 1, 0),
43         RK3036_PLL_RATE(2136000000, 1, 89, 1, 1, 1, 0),
44         RK3036_PLL_RATE(2112000000, 1, 88, 1, 1, 1, 0),
45         RK3036_PLL_RATE(2088000000, 1, 87, 1, 1, 1, 0),
46         RK3036_PLL_RATE(2064000000, 1, 86, 1, 1, 1, 0),
47         RK3036_PLL_RATE(2040000000, 1, 85, 1, 1, 1, 0),
48         RK3036_PLL_RATE(2016000000, 1, 84, 1, 1, 1, 0),
49         RK3036_PLL_RATE(1992000000, 1, 83, 1, 1, 1, 0),
50         RK3036_PLL_RATE(1968000000, 1, 82, 1, 1, 1, 0),
51         RK3036_PLL_RATE(1944000000, 1, 81, 1, 1, 1, 0),
52         RK3036_PLL_RATE(1920000000, 1, 80, 1, 1, 1, 0),
53         RK3036_PLL_RATE(1896000000, 1, 79, 1, 1, 1, 0),
54         RK3036_PLL_RATE(1872000000, 1, 78, 1, 1, 1, 0),
55         RK3036_PLL_RATE(1848000000, 1, 77, 1, 1, 1, 0),
56         RK3036_PLL_RATE(1824000000, 1, 76, 1, 1, 1, 0),
57         RK3036_PLL_RATE(1800000000, 1, 75, 1, 1, 1, 0),
58         RK3036_PLL_RATE(1776000000, 1, 74, 1, 1, 1, 0),
59         RK3036_PLL_RATE(1752000000, 1, 73, 1, 1, 1, 0),
60         RK3036_PLL_RATE(1728000000, 1, 72, 1, 1, 1, 0),
61         RK3036_PLL_RATE(1704000000, 1, 71, 1, 1, 1, 0),
62         RK3036_PLL_RATE(1680000000, 1, 70, 1, 1, 1, 0),
63         RK3036_PLL_RATE(1656000000, 1, 69, 1, 1, 1, 0),
64         RK3036_PLL_RATE(1632000000, 1, 68, 1, 1, 1, 0),
65         RK3036_PLL_RATE(1608000000, 1, 67, 1, 1, 1, 0),
66         RK3036_PLL_RATE(1584000000, 1, 66, 1, 1, 1, 0),
67         RK3036_PLL_RATE(1560000000, 1, 65, 1, 1, 1, 0),
68         RK3036_PLL_RATE(1536000000, 1, 64, 1, 1, 1, 0),
69         RK3036_PLL_RATE(1512000000, 1, 63, 1, 1, 1, 0),
70         RK3036_PLL_RATE(1488000000, 1, 62, 1, 1, 1, 0),
71         RK3036_PLL_RATE(1464000000, 1, 61, 1, 1, 1, 0),
72         RK3036_PLL_RATE(1440000000, 1, 60, 1, 1, 1, 0),
73         RK3036_PLL_RATE(1416000000, 1, 59, 1, 1, 1, 0),
74         RK3036_PLL_RATE(1392000000, 1, 58, 1, 1, 1, 0),
75         RK3036_PLL_RATE(1368000000, 1, 57, 1, 1, 1, 0),
76         RK3036_PLL_RATE(1344000000, 1, 56, 1, 1, 1, 0),
77         RK3036_PLL_RATE(1320000000, 1, 55, 1, 1, 1, 0),
78         RK3036_PLL_RATE(1296000000, 1, 54, 1, 1, 1, 0),
79         RK3036_PLL_RATE(1272000000, 1, 53, 1, 1, 1, 0),
80         RK3036_PLL_RATE(1248000000, 1, 52, 1, 1, 1, 0),
81         RK3036_PLL_RATE(1200000000, 1, 50, 1, 1, 1, 0),
82         RK3036_PLL_RATE(1188000000, 2, 99, 1, 1, 1, 0),
83         RK3036_PLL_RATE(1104000000, 1, 46, 1, 1, 1, 0),
84         RK3036_PLL_RATE(1100000000, 12, 550, 1, 1, 1, 0),
85         RK3036_PLL_RATE(1008000000, 1, 84, 2, 1, 1, 0),
86         RK3036_PLL_RATE(1000000000, 6, 500, 2, 1, 1, 0),
87         RK3036_PLL_RATE( 984000000, 1, 82, 2, 1, 1, 0),
88         RK3036_PLL_RATE( 960000000, 1, 80, 2, 1, 1, 0),
89         RK3036_PLL_RATE( 936000000, 1, 78, 2, 1, 1, 0),
90         RK3036_PLL_RATE( 912000000, 1, 76, 2, 1, 1, 0),
91         RK3036_PLL_RATE( 900000000, 4, 300, 2, 1, 1, 0),
92         RK3036_PLL_RATE( 888000000, 1, 74, 2, 1, 1, 0),
93         RK3036_PLL_RATE( 864000000, 1, 72, 2, 1, 1, 0),
94         RK3036_PLL_RATE( 840000000, 1, 70, 2, 1, 1, 0),
95         RK3036_PLL_RATE( 816000000, 1, 68, 2, 1, 1, 0),
96         RK3036_PLL_RATE( 800000000, 6, 400, 2, 1, 1, 0),
97         RK3036_PLL_RATE( 700000000, 6, 350, 2, 1, 1, 0),
98         RK3036_PLL_RATE( 696000000, 1, 58, 2, 1, 1, 0),
99         RK3036_PLL_RATE( 676000000, 3, 169, 2, 1, 1, 0),
100         RK3036_PLL_RATE( 600000000, 1, 75, 3, 1, 1, 0),
101         RK3036_PLL_RATE( 594000000, 2, 99, 2, 1, 1, 0),
102         RK3036_PLL_RATE( 504000000, 1, 63, 3, 1, 1, 0),
103         RK3036_PLL_RATE( 500000000, 6, 250, 2, 1, 1, 0),
104         RK3036_PLL_RATE( 408000000, 1, 68, 2, 2, 1, 0),
105         RK3036_PLL_RATE( 312000000, 1, 52, 2, 2, 1, 0),
106         RK3036_PLL_RATE( 216000000, 1, 72, 4, 2, 1, 0),
107         RK3036_PLL_RATE(  96000000, 1, 64, 4, 4, 1, 0),
108         { /* sentinel */ },
109 };
110
111 /* CRU parents */
112 PNAME(mux_pll_p)                                = { "xin24m", "xin32k" };
113
114 PNAME(mux_armclkl_p)                            = { "clk_core_l_lpll_src",
115                                                     "clk_core_l_bpll_src",
116                                                     "clk_core_l_dpll_src",
117                                                     "clk_core_l_gpll_src" };
118 PNAME(mux_armclkb_p)                            = { "clk_core_b_lpll_src",
119                                                     "clk_core_b_bpll_src",
120                                                     "clk_core_b_dpll_src",
121                                                     "clk_core_b_gpll_src" };
122 PNAME(mux_aclk_cci_p)                           = { "cpll_aclk_cci_src",
123                                                     "gpll_aclk_cci_src",
124                                                     "npll_aclk_cci_src",
125                                                     "vpll_aclk_cci_src" };
126 PNAME(mux_cci_trace_p)                          = { "cpll_cci_trace", "gpll_cci_trace" };
127 PNAME(mux_cs_p)                                 = { "cpll_cs", "gpll_cs", "npll_cs"};
128 PNAME(mux_aclk_perihp_p)                        = { "cpll_aclk_perihp_src", "gpll_aclk_perihp_src" };
129
130 PNAME(mux_pll_src_cpll_gpll_p)                  = { "cpll", "gpll" };
131 PNAME(mux_pll_src_cpll_gpll_npll_p)             = { "cpll", "gpll", "npll" };
132 PNAME(mux_pll_src_cpll_gpll_ppll_p)             = { "cpll", "gpll", "ppll" };
133 PNAME(mux_pll_src_cpll_gpll_upll_p)             = { "cpll", "gpll", "upll" };
134 PNAME(mux_pll_src_npll_cpll_gpll_p)             = { "npll", "cpll", "gpll" };
135 PNAME(mux_pll_src_cpll_gpll_npll_ppll_p)        = { "cpll", "gpll", "npll", "ppll" };
136 PNAME(mux_pll_src_cpll_gpll_npll_24m_p)         = { "cpll", "gpll", "npll", "xin24m" };
137 PNAME(mux_pll_src_cpll_gpll_npll_usbphy480m_p)  = { "cpll", "gpll", "npll", "clk_usbphy_480m" };
138 PNAME(mux_pll_src_ppll_cpll_gpll_npll_p)        = { "ppll", "cpll", "gpll", "npll", "upll" };
139 PNAME(mux_pll_src_cpll_gpll_npll_upll_24m_p)    = { "cpll", "gpll", "npll", "upll", "xin24m" };
140 PNAME(mux_pll_src_cpll_gpll_npll_ppll_upll_24m_p) = { "cpll", "gpll", "npll", "ppll", "upll", "xin24m" };
141
142 PNAME(mux_pll_src_vpll_cpll_gpll_p)             = { "vpll", "cpll", "gpll" };
143 PNAME(mux_pll_src_vpll_cpll_gpll_npll_p)        = { "vpll", "cpll", "gpll", "npll" };
144 PNAME(mux_pll_src_vpll_cpll_gpll_24m_p)         = { "vpll", "cpll", "gpll", "xin24m" };
145
146 PNAME(mux_dclk_vop0_p)                          = { "dclk_vop0_div", "dclk_vop0_frac" };
147 PNAME(mux_dclk_vop1_p)                          = { "dclk_vop1_div", "dclk_vop1_frac" };
148
149 PNAME(mux_clk_cif_p)                            = { "clk_cifout_div", "xin24m" };
150
151 PNAME(mux_pll_src_24m_usbphy480m_p)             = { "xin24m", "clk_usbphy_480m" };
152 PNAME(mux_pll_src_24m_pciephy_p)                = { "xin24m", "clk_pciephy_ref100m" };
153 PNAME(mux_pll_src_24m_32k_cpll_gpll_p)          = { "xin24m", "xin32k", "cpll", "gpll" };
154 PNAME(mux_pciecore_cru_phy_p)                   = { "clk_pcie_core_cru", "clk_pcie_core_phy" };
155
156 PNAME(mux_aclk_emmc_p)                          = { "cpll_aclk_emmc_src", "gpll_aclk_emmc_src" };
157
158 PNAME(mux_aclk_perilp0_p)                       = { "cpll_aclk_perilp0_src", "gpll_aclk_perilp0_src" };
159
160 PNAME(mux_fclk_cm0s_p)                          = { "cpll_fclk_cm0s_src", "gpll_fclk_cm0s_src" };
161
162 PNAME(mux_hclk_perilp1_p)                       = { "cpll_hclk_perilp1_src", "gpll_hclk_perilp1_src" };
163
164 PNAME(mux_clk_testout1_p)                       = { "clk_testout1_pll_src", "xin24m" };
165 PNAME(mux_clk_testout2_p)                       = { "clk_testout2_pll_src", "xin24m" };
166
167 PNAME(mux_usbphy_480m_p)                        = { "clk_usbphy0_480m_src", "clk_usbphy1_480m_src" };
168 PNAME(mux_aclk_gmac_p)                          = { "cpll_aclk_gmac_src", "gpll_aclk_gmac_src" };
169 PNAME(mux_rmii_p)                               = { "clk_gmac", "clkin_gmac" };
170 PNAME(mux_spdif_p)                              = { "clk_spdif_div", "clk_spdif_frac",
171                                                     "clkin_i2s", "xin12m" };
172 PNAME(mux_i2s0_p)                               = { "clk_i2s0_div", "clk_i2s0_frac",
173                                                     "clkin_i2s", "xin12m" };
174 PNAME(mux_i2s1_p)                               = { "clk_i2s1_div", "clk_i2s1_frac",
175                                                     "clkin_i2s", "xin12m" };
176 PNAME(mux_i2s2_p)                               = { "clk_i2s2_div", "clk_i2s2_frac",
177                                                     "clkin_i2s", "xin12m" };
178 PNAME(mux_i2sch_p)                              = { "clk_i2s0", "clk_i2s1", "clk_i2s2" };
179 PNAME(mux_i2sout_p)                             = { "clk_i2sout_src", "xin12m" };
180
181 PNAME(mux_uart0_p)                              = { "clk_uart0_div", "clk_uart0_frac", "xin24m" };
182 PNAME(mux_uart1_p)                              = { "clk_uart1_div", "clk_uart1_frac", "xin24m" };
183 PNAME(mux_uart2_p)                              = { "clk_uart2_div", "clk_uart2_frac", "xin24m" };
184 PNAME(mux_uart3_p)                              = { "clk_uart3_div", "clk_uart3_frac", "xin24m" };
185
186 /* PMU CRU parents */
187 PNAME(mux_ppll_24m_p)                           = { "ppll", "xin24m" };
188 PNAME(mux_24m_ppll_p)                           = { "xin24m", "ppll" };
189 PNAME(mux_fclk_cm0s_pmu_ppll_p)                 = { "fclk_cm0s_pmu_ppll_src", "xin24m" };
190 PNAME(mux_wifi_pmu_p)                           = { "clk_wifi_div", "clk_wifi_frac" };
191 PNAME(mux_uart4_pmu_p)                          = { "clk_uart4_div", "clk_uart4_frac", "xin24m" };
192 PNAME(mux_clk_testout2_2io_p)                   = { "clk_testout2", "clk_32k_suspend_pmu" };
193
194 static struct rockchip_pll_clock rk3399_pll_clks[] __initdata = {
195         [lpll] = PLL(pll_rk3399, PLL_APLLL, "lpll", mux_pll_p, 0, RK3399_PLL_CON(0),
196                      RK3399_PLL_CON(3), 8, 31, 0, rk3399_pll_rates),
197         [bpll] = PLL(pll_rk3399, PLL_APLLB, "bpll", mux_pll_p, 0, RK3399_PLL_CON(8),
198                      RK3399_PLL_CON(11), 8, 31, 0, rk3399_pll_rates),
199         [dpll] = PLL(pll_rk3399, PLL_DPLL, "dpll", mux_pll_p, 0, RK3399_PLL_CON(16),
200                      RK3399_PLL_CON(19), 8, 31, 0, NULL),
201         [cpll] = PLL(pll_rk3399, PLL_CPLL, "cpll", mux_pll_p, 0, RK3399_PLL_CON(24),
202                      RK3399_PLL_CON(27), 8, 31, ROCKCHIP_PLL_SYNC_RATE, rk3399_pll_rates),
203         [gpll] = PLL(pll_rk3399, PLL_GPLL, "gpll", mux_pll_p, 0, RK3399_PLL_CON(32),
204                      RK3399_PLL_CON(35), 8, 31, ROCKCHIP_PLL_SYNC_RATE, rk3399_pll_rates),
205         [npll] = PLL(pll_rk3399, PLL_NPLL, "npll",  mux_pll_p, 0, RK3399_PLL_CON(40),
206                      RK3399_PLL_CON(43), 8, 31, ROCKCHIP_PLL_SYNC_RATE, rk3399_pll_rates),
207         [vpll] = PLL(pll_rk3399, PLL_VPLL, "vpll",  mux_pll_p, 0, RK3399_PLL_CON(48),
208                      RK3399_PLL_CON(51), 8, 31, ROCKCHIP_PLL_SYNC_RATE, rk3399_pll_rates),
209 };
210
211 static struct rockchip_pll_clock rk3399_pmu_pll_clks[] __initdata = {
212         [ppll] = PLL(pll_rk3399, PLL_PPLL, "ppll",  mux_pll_p, 0, RK3399_PMU_PLL_CON(0),
213                      RK3399_PMU_PLL_CON(3), 8, 31, ROCKCHIP_PLL_SYNC_RATE, rk3399_pll_rates),
214 };
215
216 #define MFLAGS CLK_MUX_HIWORD_MASK
217 #define DFLAGS CLK_DIVIDER_HIWORD_MASK
218 #define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE)
219 #define IFLAGS ROCKCHIP_INVERTER_HIWORD_MASK
220
221 static struct rockchip_clk_branch rk3399_uart0_fracmux __initdata =
222         MUX(SCLK_UART0, "clk_uart0", mux_uart0_p, CLK_SET_RATE_PARENT,
223                         RK3399_CLKSEL_CON(33), 8, 2, MFLAGS);
224
225 static struct rockchip_clk_branch rk3399_uart1_fracmux __initdata =
226         MUX(SCLK_UART1, "clk_uart1", mux_uart1_p, CLK_SET_RATE_PARENT,
227                         RK3399_CLKSEL_CON(34), 8, 2, MFLAGS);
228
229 static struct rockchip_clk_branch rk3399_uart2_fracmux __initdata =
230         MUX(SCLK_UART2, "clk_uart2", mux_uart2_p, CLK_SET_RATE_PARENT,
231                         RK3399_CLKSEL_CON(35), 8, 2, MFLAGS);
232
233 static struct rockchip_clk_branch rk3399_uart3_fracmux __initdata =
234         MUX(SCLK_UART3, "clk_uart3", mux_uart3_p, CLK_SET_RATE_PARENT,
235                         RK3399_CLKSEL_CON(36), 8, 2, MFLAGS);
236
237 static struct rockchip_clk_branch rk3399_uart4_pmu_fracmux __initdata =
238         MUX(SCLK_UART4_PMU, "clk_uart4_pmu", mux_uart4_pmu_p, CLK_SET_RATE_PARENT,
239                         RK3399_CLKSEL_CON(5), 8, 2, MFLAGS);
240
241 static struct rockchip_clk_branch rk3399_dclk_vop0_fracmux __initdata =
242         MUX(DCLK_VOP0, "dclk_vop0", mux_dclk_vop0_p, CLK_SET_RATE_PARENT,
243                         RK3399_CLKSEL_CON(49), 11, 1, MFLAGS);
244
245 static struct rockchip_clk_branch rk3399_dclk_vop1_fracmux __initdata =
246         MUX(DCLK_VOP1, "dclk_vop1", mux_dclk_vop1_p, CLK_SET_RATE_PARENT,
247                         RK3399_CLKSEL_CON(50), 11, 1, MFLAGS);
248
249 static struct rockchip_clk_branch rk3399_pmuclk_wifi_fracmux __initdata =
250         MUX(SCLK_WIFI_PMU, "clk_wifi_pmu", mux_wifi_pmu_p, CLK_SET_RATE_PARENT,
251                         RK3399_CLKSEL_CON(1), 14, 1, MFLAGS);
252
253 static const struct rockchip_cpuclk_reg_data rk3399_cpuclkl_data = {
254         .core_reg = RK3399_CLKSEL_CON(0),
255         .div_core_shift = 0,
256         .div_core_mask = 0x1f,
257         .mux_core_alt = 3,
258         .mux_core_main = 0,
259         .mux_core_shift = 6,
260         .mux_core_mask = 0x3,
261 };
262
263 static const struct rockchip_cpuclk_reg_data rk3399_cpuclkb_data = {
264         .core_reg = RK3399_CLKSEL_CON(2),
265         .div_core_shift = 0,
266         .div_core_mask = 0x1f,
267         .mux_core_alt = 3,
268         .mux_core_main = 1,
269         .mux_core_shift = 6,
270         .mux_core_mask = 0x3,
271 };
272
273 #define RK3399_DIV_ACLKM_MASK           0x1f
274 #define RK3399_DIV_ACLKM_SHIFT          8
275 #define RK3399_DIV_ATCLK_MASK           0x1f
276 #define RK3399_DIV_ATCLK_SHIFT          0
277 #define RK3399_DIV_PCLK_DBG_MASK        0x1f
278 #define RK3399_DIV_PCLK_DBG_SHIFT       8
279
280 #define RK3399_CLKSEL0(_offs, _aclkm)                                   \
281         {                                                               \
282                 .reg = RK3399_CLKSEL_CON(0 + _offs),                    \
283                 .val = HIWORD_UPDATE(_aclkm, RK3399_DIV_ACLKM_MASK,     \
284                                 RK3399_DIV_ACLKM_SHIFT),                \
285         }
286 #define RK3399_CLKSEL1(_offs, _atclk, _pdbg)                            \
287         {                                                               \
288                 .reg = RK3399_CLKSEL_CON(1 + _offs),                    \
289                 .val = HIWORD_UPDATE(_atclk, RK3399_DIV_ATCLK_MASK,     \
290                                 RK3399_DIV_ATCLK_SHIFT) |               \
291                        HIWORD_UPDATE(_pdbg, RK3399_DIV_PCLK_DBG_MASK,   \
292                                 RK3399_DIV_PCLK_DBG_SHIFT),             \
293         }
294
295 /* cluster_l: aclkm in clksel0, rest in clksel1 */
296 #define RK3399_CPUCLKL_RATE(_prate, _aclkm, _atclk, _pdbg)              \
297         {                                                               \
298                 .prate = _prate##U,                                     \
299                 .divs = {                                               \
300                         RK3399_CLKSEL0(0, _aclkm),                      \
301                         RK3399_CLKSEL1(0, _atclk, _pdbg),               \
302                 },                                                      \
303         }
304
305 /* cluster_b: aclkm in clksel2, rest in clksel3 */
306 #define RK3399_CPUCLKB_RATE(_prate, _aclkm, _atclk, _pdbg)              \
307         {                                                               \
308                 .prate = _prate##U,                                     \
309                 .divs = {                                               \
310                         RK3399_CLKSEL0(2, _aclkm),                      \
311                         RK3399_CLKSEL1(2, _atclk, _pdbg),               \
312                 },                                                      \
313         }
314
315 static struct rockchip_cpuclk_rate_table rk3399_cpuclkl_rates[] __initdata = {
316         RK3399_CPUCLKL_RATE(1800000000, 2, 8, 8),
317         RK3399_CPUCLKL_RATE(1704000000, 2, 8, 8),
318         RK3399_CPUCLKL_RATE(1608000000, 2, 7, 7),
319         RK3399_CPUCLKL_RATE(1512000000, 2, 7, 7),
320         RK3399_CPUCLKL_RATE(1488000000, 2, 6, 6),
321         RK3399_CPUCLKL_RATE(1416000000, 2, 6, 6),
322         RK3399_CPUCLKL_RATE(1200000000, 2, 5, 5),
323         RK3399_CPUCLKL_RATE(1008000000, 2, 5, 5),
324         RK3399_CPUCLKL_RATE( 816000000, 2, 4, 4),
325         RK3399_CPUCLKL_RATE( 696000000, 2, 3, 3),
326         RK3399_CPUCLKL_RATE( 600000000, 2, 3, 3),
327         RK3399_CPUCLKL_RATE( 408000000, 2, 2, 2),
328         RK3399_CPUCLKL_RATE( 312000000, 2, 2, 2),
329 };
330
331 static struct rockchip_cpuclk_rate_table rk3399_cpuclkb_rates[] __initdata = {
332         RK3399_CPUCLKB_RATE(2184000000, 2, 11, 11),
333         RK3399_CPUCLKB_RATE(2088000000, 2, 10, 10),
334         RK3399_CPUCLKB_RATE(2040000000, 2, 10, 10),
335         RK3399_CPUCLKB_RATE(1992000000, 2, 9, 9),
336         RK3399_CPUCLKB_RATE(1896000000, 2, 9, 9),
337         RK3399_CPUCLKB_RATE(1800000000, 2, 8, 8),
338         RK3399_CPUCLKB_RATE(1704000000, 2, 8, 8),
339         RK3399_CPUCLKB_RATE(1608000000, 2, 7, 7),
340         RK3399_CPUCLKB_RATE(1512000000, 2, 6, 6),
341         RK3399_CPUCLKB_RATE(1488000000, 2, 5, 5),
342         RK3399_CPUCLKB_RATE(1416000000, 2, 5, 5),
343         RK3399_CPUCLKB_RATE(1200000000, 2, 4, 4),
344         RK3399_CPUCLKB_RATE(1008000000, 2, 4, 4),
345         RK3399_CPUCLKB_RATE( 816000000, 2, 3, 3),
346         RK3399_CPUCLKB_RATE( 696000000, 2, 3, 3),
347         RK3399_CPUCLKB_RATE( 600000000, 2, 2, 2),
348         RK3399_CPUCLKB_RATE( 408000000, 2, 2, 2),
349         RK3399_CPUCLKB_RATE( 312000000, 2, 2, 2),
350 };
351
352 static struct rockchip_clk_branch rk3399_clk_branches[] __initdata = {
353         /*
354          * CRU Clock-Architecture
355          */
356
357         /* usbphy */
358         GATE(SCLK_USB2PHY0_REF, "clk_usb2phy0_ref", "xin24m", CLK_IGNORE_UNUSED,
359                         RK3399_CLKGATE_CON(6), 5, GFLAGS),
360         GATE(SCLK_USB2PHY1_REF, "clk_usb2phy1_ref", "xin24m", CLK_IGNORE_UNUSED,
361                         RK3399_CLKGATE_CON(6), 6, GFLAGS),
362
363         GATE(0, "clk_usbphy0_480m_src", "clk_usbphy0_480m", CLK_IGNORE_UNUSED,
364                         RK3399_CLKGATE_CON(13), 12, GFLAGS),
365         GATE(0, "clk_usbphy1_480m_src", "clk_usbphy1_480m", CLK_IGNORE_UNUSED,
366                         RK3399_CLKGATE_CON(13), 12, GFLAGS),
367         MUX(0, "clk_usbphy_480m", mux_usbphy_480m_p, CLK_IGNORE_UNUSED,
368                         RK3399_CLKSEL_CON(14), 6, 1, MFLAGS),
369
370         MUX(0, "upll", mux_pll_src_24m_usbphy480m_p, 0,
371                         RK3399_CLKSEL_CON(14), 15, 1, MFLAGS),
372
373         COMPOSITE_NODIV(SCLK_HSICPHY, "clk_hsicphy", mux_pll_src_cpll_gpll_npll_usbphy480m_p, CLK_IGNORE_UNUSED,
374                         RK3399_CLKSEL_CON(19), 0, 2, MFLAGS,
375                         RK3399_CLKGATE_CON(6), 4, GFLAGS),
376
377         COMPOSITE(ACLK_USB3, "aclk_usb3", mux_pll_src_cpll_gpll_npll_p, CLK_IGNORE_UNUSED,
378                         RK3399_CLKSEL_CON(39), 6, 2, MFLAGS, 0, 5, DFLAGS,
379                         RK3399_CLKGATE_CON(12), 0, GFLAGS),
380         GATE(ACLK_USB3_NOC, "aclk_usb3_noc", "aclk_usb3", CLK_IGNORE_UNUSED,
381                         RK3399_CLKGATE_CON(30), 0, GFLAGS),
382         GATE(ACLK_USB3OTG0, "aclk_usb3otg0", "aclk_usb3", CLK_IGNORE_UNUSED,
383                         RK3399_CLKGATE_CON(30), 1, GFLAGS),
384         GATE(ACLK_USB3OTG1, "aclk_usb3otg1", "aclk_usb3", CLK_IGNORE_UNUSED,
385                         RK3399_CLKGATE_CON(30), 2, GFLAGS),
386         GATE(ACLK_USB3_RKSOC_AXI_PERF, "aclk_usb3_rksoc_axi_perf", "aclk_usb3", CLK_IGNORE_UNUSED,
387                         RK3399_CLKGATE_CON(30), 3, GFLAGS),
388         GATE(ACLK_USB3_GRF, "aclk_usb3_grf", "aclk_usb3", CLK_IGNORE_UNUSED,
389                         RK3399_CLKGATE_CON(30), 4, GFLAGS),
390
391         GATE(SCLK_USB3OTG0_REF, "clk_usb3otg0_ref", "xin24m", CLK_IGNORE_UNUSED,
392                         RK3399_CLKGATE_CON(12), 1, GFLAGS),
393         GATE(SCLK_USB3OTG1_REF, "clk_usb3otg1_ref", "xin24m", CLK_IGNORE_UNUSED,
394                         RK3399_CLKGATE_CON(12), 2, GFLAGS),
395
396         COMPOSITE(SCLK_USB3OTG0_SUSPEND, "clk_usb3otg0_suspend", mux_pll_p, CLK_IGNORE_UNUSED,
397                         RK3399_CLKSEL_CON(40), 15, 1, MFLAGS, 0, 10, DFLAGS,
398                         RK3399_CLKGATE_CON(12), 3, GFLAGS),
399
400         COMPOSITE(SCLK_USB3OTG1_SUSPEND, "clk_usb3otg1_suspend", mux_pll_p, CLK_IGNORE_UNUSED,
401                         RK3399_CLKSEL_CON(41), 15, 1, MFLAGS, 0, 10, DFLAGS,
402                         RK3399_CLKGATE_CON(12), 4, GFLAGS),
403
404         COMPOSITE(SCLK_UPHY0_TCPDPHY_REF, "clk_uphy0_tcpdphy_ref", mux_pll_p, CLK_IGNORE_UNUSED,
405                         RK3399_CLKSEL_CON(64), 15, 1, MFLAGS, 8, 5, DFLAGS,
406                         RK3399_CLKGATE_CON(13), 4, GFLAGS),
407
408         COMPOSITE(SCLK_UPHY0_TCPDCORE, "clk_uphy0_tcpdcore", mux_pll_src_24m_32k_cpll_gpll_p, CLK_IGNORE_UNUSED,
409                         RK3399_CLKSEL_CON(64), 6, 2, MFLAGS, 0, 5, DFLAGS,
410                         RK3399_CLKGATE_CON(13), 5, GFLAGS),
411
412         COMPOSITE(SCLK_UPHY1_TCPDPHY_REF, "clk_uphy1_tcpdphy_ref", mux_pll_p, CLK_IGNORE_UNUSED,
413                         RK3399_CLKSEL_CON(65), 15, 1, MFLAGS, 8, 5, DFLAGS,
414                         RK3399_CLKGATE_CON(13), 6, GFLAGS),
415
416         COMPOSITE(SCLK_UPHY1_TCPDCORE, "clk_uphy1_tcpdcore", mux_pll_src_24m_32k_cpll_gpll_p, CLK_IGNORE_UNUSED,
417                         RK3399_CLKSEL_CON(65), 6, 2, MFLAGS, 0, 5, DFLAGS,
418                         RK3399_CLKGATE_CON(13), 7, GFLAGS),
419
420         /* little core */
421         GATE(0, "clk_core_l_lpll_src", "lpll", CLK_IGNORE_UNUSED,
422                         RK3399_CLKGATE_CON(0), 0, GFLAGS),
423         GATE(0, "clk_core_l_bpll_src", "bpll", CLK_IGNORE_UNUSED,
424                         RK3399_CLKGATE_CON(0), 1, GFLAGS),
425         GATE(0, "clk_core_l_dpll_src", "dpll", CLK_IGNORE_UNUSED,
426                         RK3399_CLKGATE_CON(0), 2, GFLAGS),
427         GATE(0, "clk_core_l_gpll_src", "gpll", CLK_IGNORE_UNUSED,
428                         RK3399_CLKGATE_CON(0), 3, GFLAGS),
429
430         COMPOSITE_NOMUX(0, "aclkm_core_l", "armclkl", CLK_IGNORE_UNUSED,
431                         RK3399_CLKSEL_CON(0), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
432                         RK3399_CLKGATE_CON(0), 4, GFLAGS),
433         COMPOSITE_NOMUX(0, "atclk_core_l", "armclkl", CLK_IGNORE_UNUSED,
434                         RK3399_CLKSEL_CON(1), 0, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
435                         RK3399_CLKGATE_CON(0), 5, GFLAGS),
436         COMPOSITE_NOMUX(0, "pclk_dbg_core_l", "armclkl", CLK_IGNORE_UNUSED,
437                         RK3399_CLKSEL_CON(1), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
438                         RK3399_CLKGATE_CON(0), 6, GFLAGS),
439
440         GATE(ACLK_CORE_ADB400_CORE_L_2_CCI500, "aclk_core_adb400_core_l_2_cci500", "aclkm_core_l", CLK_IGNORE_UNUSED,
441                         RK3399_CLKGATE_CON(14), 12, GFLAGS),
442         GATE(ACLK_PERF_CORE_L, "aclk_perf_core_l", "aclkm_core_l", CLK_IGNORE_UNUSED,
443                         RK3399_CLKGATE_CON(14), 13, GFLAGS),
444
445         GATE(0, "clk_dbg_pd_core_l", "armclkl", CLK_IGNORE_UNUSED,
446                         RK3399_CLKGATE_CON(14), 9, GFLAGS),
447         GATE(ACLK_GIC_ADB400_GIC_2_CORE_L, "aclk_core_adb400_gic_2_core_l", "armclkl", CLK_IGNORE_UNUSED,
448                         RK3399_CLKGATE_CON(14), 10, GFLAGS),
449         GATE(ACLK_GIC_ADB400_CORE_L_2_GIC, "aclk_core_adb400_core_l_2_gic", "armclkl", CLK_IGNORE_UNUSED,
450                         RK3399_CLKGATE_CON(14), 11, GFLAGS),
451         GATE(SCLK_PVTM_CORE_L, "clk_pvtm_core_l", "xin24m", CLK_IGNORE_UNUSED,
452                         RK3399_CLKGATE_CON(0), 7, GFLAGS),
453
454         /* big core */
455         GATE(0, "clk_core_b_lpll_src", "lpll", CLK_IGNORE_UNUSED,
456                         RK3399_CLKGATE_CON(1), 0, GFLAGS),
457         GATE(0, "clk_core_b_bpll_src", "bpll", CLK_IGNORE_UNUSED,
458                         RK3399_CLKGATE_CON(1), 1, GFLAGS),
459         GATE(0, "clk_core_b_dpll_src", "dpll", CLK_IGNORE_UNUSED,
460                         RK3399_CLKGATE_CON(1), 2, GFLAGS),
461         GATE(0, "clk_core_b_gpll_src", "gpll", CLK_IGNORE_UNUSED,
462                         RK3399_CLKGATE_CON(1), 3, GFLAGS),
463
464         COMPOSITE_NOMUX(0, "aclkm_core_b", "armclkb", CLK_IGNORE_UNUSED,
465                         RK3399_CLKSEL_CON(2), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
466                         RK3399_CLKGATE_CON(1), 4, GFLAGS),
467         COMPOSITE_NOMUX(0, "atclk_core_b", "armclkb", CLK_IGNORE_UNUSED,
468                         RK3399_CLKSEL_CON(3), 0, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
469                         RK3399_CLKGATE_CON(1), 5, GFLAGS),
470         COMPOSITE_NOMUX(0, "pclk_dbg_core_b", "armclkb", CLK_IGNORE_UNUSED,
471                         RK3399_CLKSEL_CON(3), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
472                         RK3399_CLKGATE_CON(1), 6, GFLAGS),
473
474         GATE(ACLK_CORE_ADB400_CORE_B_2_CCI500, "aclk_core_adb400_core_b_2_cci500", "aclkm_core_b", CLK_IGNORE_UNUSED,
475                         RK3399_CLKGATE_CON(14), 5, GFLAGS),
476         GATE(ACLK_PERF_CORE_B, "aclk_perf_core_b", "aclkm_core_b", CLK_IGNORE_UNUSED,
477                         RK3399_CLKGATE_CON(14), 6, GFLAGS),
478
479         GATE(0, "clk_dbg_pd_core_b", "armclkb", CLK_IGNORE_UNUSED,
480                         RK3399_CLKGATE_CON(14), 1, GFLAGS),
481         GATE(ACLK_GIC_ADB400_GIC_2_CORE_B, "aclk_core_adb400_gic_2_core_b", "armclkb", CLK_IGNORE_UNUSED,
482                         RK3399_CLKGATE_CON(14), 3, GFLAGS),
483         GATE(ACLK_GIC_ADB400_CORE_B_2_GIC, "aclk_core_adb400_core_b_2_gic", "armclkb", CLK_IGNORE_UNUSED,
484                         RK3399_CLKGATE_CON(14), 4, GFLAGS),
485
486         DIV(0, "pclken_dbg_core_b", "pclk_dbg_core_b", 0,
487                         RK3399_CLKSEL_CON(3), 13, 2, DFLAGS | CLK_DIVIDER_READ_ONLY),
488
489         GATE(0, "pclk_dbg_cxcs_pd_core_b", "pclk_dbg_core_b", CLK_IGNORE_UNUSED,
490                         RK3399_CLKGATE_CON(14), 2, GFLAGS),
491
492         GATE(SCLK_PVTM_CORE_B, "clk_pvtm_core_b", "xin24m", CLK_IGNORE_UNUSED,
493                         RK3399_CLKGATE_CON(1), 7, GFLAGS),
494
495         /* gmac */
496         GATE(0, "cpll_aclk_gmac_src", "cpll", CLK_IGNORE_UNUSED,
497                         RK3399_CLKGATE_CON(6), 9, GFLAGS),
498         GATE(0, "gpll_aclk_gmac_src", "gpll", CLK_IGNORE_UNUSED,
499                         RK3399_CLKGATE_CON(6), 8, GFLAGS),
500         COMPOSITE(0, "aclk_gmac_pre", mux_aclk_gmac_p, CLK_IGNORE_UNUSED,
501                         RK3399_CLKSEL_CON(20), 7, 1, MFLAGS, 0, 5, DFLAGS,
502                         RK3399_CLKGATE_CON(6), 10, GFLAGS),
503
504         GATE(ACLK_GMAC, "aclk_gmac", "aclk_gmac_pre", CLK_IGNORE_UNUSED,
505                         RK3399_CLKGATE_CON(32), 0, GFLAGS),
506         GATE(ACLK_GMAC_NOC, "aclk_gmac_noc", "aclk_gmac_pre", CLK_IGNORE_UNUSED,
507                         RK3399_CLKGATE_CON(32), 1, GFLAGS),
508         GATE(ACLK_PERF_GMAC, "aclk_perf_gmac", "aclk_gmac_pre", CLK_IGNORE_UNUSED,
509                         RK3399_CLKGATE_CON(32), 4, GFLAGS),
510
511         COMPOSITE_NOMUX(0, "pclk_gmac_pre", "aclk_gmac_pre", 0,
512                         RK3399_CLKSEL_CON(19), 8, 3, DFLAGS,
513                         RK3399_CLKGATE_CON(6), 11, GFLAGS),
514         GATE(PCLK_GMAC, "pclk_gmac", "pclk_gmac_pre", CLK_IGNORE_UNUSED,
515                         RK3399_CLKGATE_CON(32), 2, GFLAGS),
516         GATE(PCLK_GMAC_NOC, "pclk_gmac_noc", "pclk_gmac_pre", CLK_IGNORE_UNUSED,
517                         RK3399_CLKGATE_CON(32), 3, GFLAGS),
518
519         COMPOSITE(SCLK_MAC, "clk_gmac", mux_pll_src_cpll_gpll_npll_p, CLK_IGNORE_UNUSED,
520                         RK3399_CLKSEL_CON(20), 14, 2, MFLAGS, 8, 5, DFLAGS,
521                         RK3399_CLKGATE_CON(5), 5, GFLAGS),
522
523         MUX(0, "clk_rmii_src", mux_rmii_p, CLK_SET_RATE_PARENT,
524                         RK3399_CLKSEL_CON(19), 4, 1, MFLAGS),
525         GATE(SCLK_MACREF_OUT, "clk_mac_refout", "clk_rmii_src", CLK_IGNORE_UNUSED,
526                         RK3399_CLKGATE_CON(5), 6, GFLAGS),
527         GATE(SCLK_MACREF, "clk_mac_ref", "clk_rmii_src", CLK_IGNORE_UNUSED,
528                         RK3399_CLKGATE_CON(5), 7, GFLAGS),
529         GATE(SCLK_MAC_RX, "clk_rmii_rx", "clk_rmii_src", CLK_IGNORE_UNUSED,
530                         RK3399_CLKGATE_CON(5), 8, GFLAGS),
531         GATE(SCLK_MAC_TX, "clk_rmii_tx", "clk_rmii_src", CLK_IGNORE_UNUSED,
532                         RK3399_CLKGATE_CON(5), 9, GFLAGS),
533
534         /* spdif */
535         COMPOSITE(0, "clk_spdif_div", mux_pll_src_cpll_gpll_p, CLK_IGNORE_UNUSED,
536                         RK3399_CLKSEL_CON(32), 7, 1, MFLAGS, 0, 7, DFLAGS,
537                         RK3399_CLKGATE_CON(8), 13, GFLAGS),
538         COMPOSITE_FRAC(0, "clk_spdif_frac", "clk_spdif_div", CLK_SET_RATE_PARENT,
539                         RK3399_CLKSEL_CON(99), 0,
540                         RK3399_CLKGATE_CON(8), 14, GFLAGS),
541         COMPOSITE_NODIV(SCLK_SPDIF_8CH, "clk_spdif", mux_spdif_p, CLK_SET_RATE_PARENT,
542                         RK3399_CLKSEL_CON(32), 13, 2, MFLAGS,
543                         RK3399_CLKGATE_CON(8), 15, GFLAGS),
544
545         COMPOSITE(SCLK_SPDIF_REC_DPTX, "clk_spdif_rec_dptx", mux_pll_src_cpll_gpll_p, CLK_IGNORE_UNUSED,
546                         RK3399_CLKSEL_CON(32), 15, 1, MFLAGS, 0, 5, DFLAGS,
547                         RK3399_CLKGATE_CON(10), 6, GFLAGS),
548         /* i2s */
549         COMPOSITE(0, "clk_i2s0_div", mux_pll_src_cpll_gpll_p, CLK_IGNORE_UNUSED,
550                         RK3399_CLKSEL_CON(28), 7, 1, MFLAGS, 0, 7, DFLAGS,
551                         RK3399_CLKGATE_CON(8), 3, GFLAGS),
552         COMPOSITE_FRAC(0, "clk_i2s0_frac", "clk_i2s0_div", CLK_SET_RATE_PARENT,
553                         RK3399_CLKSEL_CON(96), 0,
554                         RK3399_CLKGATE_CON(8), 4, GFLAGS),
555         MUX(0, "clk_i2s0_mux", mux_i2s0_p, CLK_SET_RATE_PARENT,
556                         RK3399_CLKSEL_CON(28), 8, 2, MFLAGS),
557         GATE(SCLK_I2S0_8CH, "clk_i2s0", "clk_i2s0_mux", CLK_IGNORE_UNUSED,
558                         RK3399_CLKGATE_CON(8), 5, GFLAGS),
559
560         COMPOSITE(0, "clk_i2s1_div", mux_pll_src_cpll_gpll_p, CLK_IGNORE_UNUSED,
561                         RK3399_CLKSEL_CON(29), 7, 1, MFLAGS, 0, 7, DFLAGS,
562                         RK3399_CLKGATE_CON(8), 6, GFLAGS),
563         COMPOSITE_FRAC(0, "clk_i2s1_frac", "clk_i2s1_div", CLK_SET_RATE_PARENT,
564                         RK3399_CLKSEL_CON(97), 0,
565                         RK3399_CLKGATE_CON(8), 7, GFLAGS),
566         MUX(0, "clk_i2s1_mux", mux_i2s1_p, CLK_SET_RATE_PARENT,
567                         RK3399_CLKSEL_CON(29), 8, 2, MFLAGS),
568         GATE(SCLK_I2S1_8CH, "clk_i2s1", "clk_i2s1_mux", CLK_IGNORE_UNUSED,
569                         RK3399_CLKGATE_CON(8), 8, GFLAGS),
570
571         COMPOSITE(0, "clk_i2s2_div", mux_pll_src_cpll_gpll_p, CLK_IGNORE_UNUSED,
572                         RK3399_CLKSEL_CON(30), 7, 1, MFLAGS, 0, 7, DFLAGS,
573                         RK3399_CLKGATE_CON(8), 9, GFLAGS),
574         COMPOSITE_FRAC(0, "clk_i2s2_frac", "clk_i2s2_div", CLK_SET_RATE_PARENT,
575                         RK3399_CLKSEL_CON(98), 0,
576                         RK3399_CLKGATE_CON(8), 10, GFLAGS),
577         MUX(0, "clk_i2s2_mux", mux_i2s2_p, CLK_SET_RATE_PARENT,
578                         RK3399_CLKSEL_CON(30), 8, 2, MFLAGS),
579         GATE(SCLK_I2S2_8CH, "clk_i2s2", "clk_i2s2_mux", CLK_IGNORE_UNUSED,
580                         RK3399_CLKGATE_CON(8), 11, GFLAGS),
581
582         MUX(0, "clk_i2sout_src", mux_i2sch_p, CLK_SET_RATE_PARENT,
583                         RK3399_CLKSEL_CON(31), 0, 2, MFLAGS),
584         COMPOSITE_NODIV(SCLK_I2S_8CH_OUT, "clk_i2sout", mux_i2sout_p, 0,
585                         RK3399_CLKSEL_CON(30), 8, 2, MFLAGS,
586                         RK3399_CLKGATE_CON(8), 12, GFLAGS),
587
588         /* uart */
589         MUX(0, "clk_uart0_src", mux_pll_src_cpll_gpll_upll_p, 0,
590                         RK3399_CLKSEL_CON(33), 12, 2, MFLAGS),
591         COMPOSITE_NOMUX(0, "clk_uart0_div", "clk_uart0_src", 0,
592                         RK3399_CLKSEL_CON(33), 0, 7, DFLAGS,
593                         RK3399_CLKGATE_CON(9), 0, GFLAGS),
594         COMPOSITE_FRACMUX(0, "clk_uart0_frac", "clk_uart0_div", CLK_SET_RATE_PARENT,
595                         RK3399_CLKSEL_CON(100), 0,
596                         RK3399_CLKGATE_CON(9), 1, GFLAGS,
597                         &rk3399_uart0_fracmux),
598
599         MUX(0, "clk_uart_src", mux_pll_src_cpll_gpll_p, 0,
600                         RK3399_CLKSEL_CON(33), 15, 1, MFLAGS),
601         COMPOSITE_NOMUX(0, "clk_uart1_div", "clk_uart_src", 0,
602                         RK3399_CLKSEL_CON(34), 0, 7, DFLAGS,
603                         RK3399_CLKGATE_CON(9), 2, GFLAGS),
604         COMPOSITE_FRACMUX(0, "clk_uart1_frac", "clk_uart1_src", CLK_SET_RATE_PARENT,
605                         RK3399_CLKSEL_CON(101), 0,
606                         RK3399_CLKGATE_CON(9), 3, GFLAGS,
607                         &rk3399_uart1_fracmux),
608         COMPOSITE_NOMUX(0, "clk_uart2_src", "clk_uart_src", 0,
609                         RK3399_CLKSEL_CON(35), 0, 7, DFLAGS,
610                         RK3399_CLKGATE_CON(9), 4, GFLAGS),
611         COMPOSITE_FRACMUX(0, "clk_uart2_frac", "clk_uart2_src", CLK_SET_RATE_PARENT,
612                         RK3399_CLKSEL_CON(102), 0,
613                         RK3399_CLKGATE_CON(9), 5, GFLAGS,
614                         &rk3399_uart2_fracmux),
615         COMPOSITE_NOMUX(0, "clk_uart3_src", "clk_uart_src", 0,
616                         RK3399_CLKSEL_CON(36), 0, 7, DFLAGS,
617                         RK3399_CLKGATE_CON(9), 6, GFLAGS),
618         COMPOSITE_FRACMUX(0, "clk_uart3_frac", "clk_uart3_src", CLK_SET_RATE_PARENT,
619                         RK3399_CLKSEL_CON(103), 0,
620                         RK3399_CLKGATE_CON(9), 7, GFLAGS,
621                         &rk3399_uart3_fracmux),
622
623         COMPOSITE(0, "pclk_ddr", mux_pll_src_cpll_gpll_p, CLK_IGNORE_UNUSED,
624                         RK3399_CLKSEL_CON(6), 15, 1, MFLAGS, 8, 5, DFLAGS,
625                         RK3399_CLKGATE_CON(3), 4, GFLAGS),
626
627         GATE(PCLK_CENTER_MAIN_NOC, "pclk_center_main_noc", "pclk_ddr", CLK_IGNORE_UNUSED,
628                         RK3399_CLKGATE_CON(18), 10, GFLAGS),
629         GATE(PCLK_DDR_MON, "pclk_ddr_mon", "pclk_ddr", CLK_IGNORE_UNUSED,
630                         RK3399_CLKGATE_CON(18), 12, GFLAGS),
631         GATE(PCLK_CIC, "pclk_cic", "pclk_ddr", CLK_IGNORE_UNUSED,
632                         RK3399_CLKGATE_CON(18), 15, GFLAGS),
633         GATE(PCLK_DDR_SGRF, "pclk_ddr_sgrf", "pclk_ddr", CLK_IGNORE_UNUSED,
634                         RK3399_CLKGATE_CON(19), 2, GFLAGS),
635
636         GATE(SCLK_PVTM_DDR, "clk_pvtm_ddr", "xin24m", CLK_IGNORE_UNUSED,
637                         RK3399_CLKGATE_CON(4), 11, GFLAGS),
638         GATE(SCLK_DFIMON0_TIMER, "clk_dfimon0_timer", "xin24m", CLK_IGNORE_UNUSED,
639                         RK3399_CLKGATE_CON(3), 5, GFLAGS),
640         GATE(SCLK_DFIMON1_TIMER, "clk_dfimon1_timer", "xin24m", CLK_IGNORE_UNUSED,
641                         RK3399_CLKGATE_CON(3), 6, GFLAGS),
642
643         /* cci */
644         GATE(0, "cpll_aclk_cci_src", "cpll", CLK_IGNORE_UNUSED,
645                         RK3399_CLKGATE_CON(2), 0, GFLAGS),
646         GATE(0, "gpll_aclk_cci_src", "gpll", CLK_IGNORE_UNUSED,
647                         RK3399_CLKGATE_CON(2), 1, GFLAGS),
648         GATE(0, "npll_aclk_cci_src", "npll", CLK_IGNORE_UNUSED,
649                         RK3399_CLKGATE_CON(2), 2, GFLAGS),
650         GATE(0, "vpll_aclk_cci_src", "vpll", CLK_IGNORE_UNUSED,
651                         RK3399_CLKGATE_CON(2), 3, GFLAGS),
652
653         COMPOSITE(0, "aclk_cci_pre", mux_aclk_cci_p, CLK_IGNORE_UNUSED,
654                         RK3399_CLKSEL_CON(5), 6, 2, MFLAGS, 0, 5, DFLAGS,
655                         RK3399_CLKGATE_CON(2), 4, GFLAGS),
656
657         GATE(ACLK_ADB400M_PD_CORE_L, "aclk_adb400m_pd_core_l", "aclk_cci_pre", CLK_IGNORE_UNUSED,
658                         RK3399_CLKGATE_CON(15), 0, GFLAGS),
659         GATE(ACLK_ADB400M_PD_CORE_B, "aclk_adb400m_pd_core_b", "aclk_cci_pre", CLK_IGNORE_UNUSED,
660                         RK3399_CLKGATE_CON(15), 1, GFLAGS),
661         GATE(ACLK_CCI, "aclk_cci", "aclk_cci_pre", CLK_IGNORE_UNUSED,
662                         RK3399_CLKGATE_CON(15), 2, GFLAGS),
663         GATE(ACLK_CCI_NOC0, "aclk_cci_noc0", "aclk_cci_pre", CLK_IGNORE_UNUSED,
664                         RK3399_CLKGATE_CON(15), 3, GFLAGS),
665         GATE(ACLK_CCI_NOC1, "aclk_cci_noc1", "aclk_cci_pre", CLK_IGNORE_UNUSED,
666                         RK3399_CLKGATE_CON(15), 4, GFLAGS),
667         GATE(ACLK_CCI_GRF, "aclk_cci_grf", "aclk_cci_pre", CLK_IGNORE_UNUSED,
668                         RK3399_CLKGATE_CON(15), 7, GFLAGS),
669
670         GATE(0, "cpll_cci_trace", "cpll", CLK_IGNORE_UNUSED,
671                         RK3399_CLKGATE_CON(2), 5, GFLAGS),
672         GATE(0, "gpll_cci_trace", "gpll", CLK_IGNORE_UNUSED,
673                         RK3399_CLKGATE_CON(2), 6, GFLAGS),
674         COMPOSITE(SCLK_CCI_TRACE, "clk_cci_trace", mux_cci_trace_p, CLK_IGNORE_UNUSED,
675                         RK3399_CLKSEL_CON(5), 15, 2, MFLAGS, 8, 5, DFLAGS,
676                         RK3399_CLKGATE_CON(2), 7, GFLAGS),
677
678         GATE(0, "cpll_cs", "cpll", CLK_IGNORE_UNUSED,
679                         RK3399_CLKGATE_CON(2), 8, GFLAGS),
680         GATE(0, "gpll_cs", "gpll", CLK_IGNORE_UNUSED,
681                         RK3399_CLKGATE_CON(2), 9, GFLAGS),
682         GATE(0, "npll_cs", "npll", CLK_IGNORE_UNUSED,
683                         RK3399_CLKGATE_CON(2), 10, GFLAGS),
684         COMPOSITE_NOGATE(0, "clk_cs", mux_cs_p, CLK_IGNORE_UNUSED,
685                         RK3399_CLKSEL_CON(4), 6, 2, MFLAGS, 0, 5, DFLAGS),
686         GATE(0, "clk_dbg_cxcs", "clk_cs", CLK_IGNORE_UNUSED,
687                         RK3399_CLKGATE_CON(15), 5, GFLAGS),
688         GATE(0, "clk_dbg_noc", "clk_cs", CLK_IGNORE_UNUSED,
689                         RK3399_CLKGATE_CON(15), 6, GFLAGS),
690
691         /* vcodec */
692         COMPOSITE(0, "aclk_vcodec_pre", mux_pll_src_cpll_gpll_npll_ppll_p, 0,
693                         RK3399_CLKSEL_CON(7), 6, 2, MFLAGS, 0, 5, DFLAGS,
694                         RK3399_CLKGATE_CON(4), 0, GFLAGS),
695         COMPOSITE_NOMUX(0, "hclk_vcodec_pre", "aclk_vcodec_pre", 0,
696                         RK3399_CLKSEL_CON(7), 8, 5, DFLAGS,
697                         RK3399_CLKGATE_CON(4), 1, GFLAGS),
698         GATE(HCLK_VCODEC, "hclk_vcodec", "hclk_vcodec_pre", CLK_IGNORE_UNUSED,
699                         RK3399_CLKGATE_CON(17), 2, GFLAGS),
700         GATE(0, "hclk_vcodec_noc", "hclk_vcodec_pre", CLK_IGNORE_UNUSED,
701                         RK3399_CLKGATE_CON(17), 3, GFLAGS),
702
703         GATE(ACLK_VCODEC, "aclk_vcodec", "aclk_vcodec_pre", CLK_IGNORE_UNUSED,
704                         RK3399_CLKGATE_CON(17), 0, GFLAGS),
705         GATE(0, "aclk_vcodec_noc", "aclk_vcodec_pre", CLK_IGNORE_UNUSED,
706                         RK3399_CLKGATE_CON(17), 1, GFLAGS),
707
708         /* vdu */
709         COMPOSITE(SCLK_VDU_CORE, "clk_vdu_core", mux_pll_src_cpll_gpll_npll_p, CLK_IGNORE_UNUSED,
710                         RK3399_CLKSEL_CON(9), 6, 2, MFLAGS, 0, 5, DFLAGS,
711                         RK3399_CLKGATE_CON(4), 4, GFLAGS),
712         COMPOSITE(SCLK_VDU_CA, "clk_vdu_ca", mux_pll_src_cpll_gpll_npll_p, CLK_IGNORE_UNUSED,
713                         RK3399_CLKSEL_CON(9), 14, 2, MFLAGS, 8, 5, DFLAGS,
714                         RK3399_CLKGATE_CON(4), 5, GFLAGS),
715
716         COMPOSITE(0, "aclk_vdu_pre", mux_pll_src_cpll_gpll_npll_ppll_p, 0,
717                         RK3399_CLKSEL_CON(8), 6, 2, MFLAGS, 0, 5, DFLAGS,
718                         RK3399_CLKGATE_CON(4), 2, GFLAGS),
719         COMPOSITE_NOMUX(0, "hclk_vdu_pre", "aclk_vdu_pre", 0,
720                         RK3399_CLKSEL_CON(8), 8, 5, DFLAGS,
721                         RK3399_CLKGATE_CON(4), 3, GFLAGS),
722         GATE(HCLK_VDU, "hclk_vdu", "hclk_vdu_pre", CLK_IGNORE_UNUSED,
723                         RK3399_CLKGATE_CON(17), 10, GFLAGS),
724         GATE(HCLK_VDU_NOC, "hclk_vdu_noc", "hclk_vdu_pre", CLK_IGNORE_UNUSED,
725                         RK3399_CLKGATE_CON(17), 11, GFLAGS),
726
727         GATE(ACLK_VDU, "aclk_vdu", "aclk_vdu_pre", CLK_IGNORE_UNUSED,
728                         RK3399_CLKGATE_CON(17), 8, GFLAGS),
729         GATE(ACLK_VDU_NOC, "aclk_vdu_noc", "aclk_vdu_pre", CLK_IGNORE_UNUSED,
730                         RK3399_CLKGATE_CON(17), 9, GFLAGS),
731
732         /* iep */
733         COMPOSITE(0, "aclk_iep_pre", mux_pll_src_cpll_gpll_npll_ppll_p, CLK_IGNORE_UNUSED,
734                         RK3399_CLKSEL_CON(10), 6, 2, MFLAGS, 0, 5, DFLAGS,
735                         RK3399_CLKGATE_CON(4), 6, GFLAGS),
736         COMPOSITE_NOMUX(0, "hclk_iep_pre", "aclk_iep_pre", 0,
737                         RK3399_CLKSEL_CON(10), 8, 5, DFLAGS,
738                         RK3399_CLKGATE_CON(4), 7, GFLAGS),
739         GATE(HCLK_IEP, "hclk_iep", "hclk_iep_pre", CLK_IGNORE_UNUSED,
740                         RK3399_CLKGATE_CON(16), 2, GFLAGS),
741         GATE(HCLK_IEP_NOC, "hclk_iep_noc", "hclk_iep_pre", CLK_IGNORE_UNUSED,
742                         RK3399_CLKGATE_CON(16), 3, GFLAGS),
743
744         GATE(ACLK_IEP, "aclk_iep", "aclk_iep_pre", CLK_IGNORE_UNUSED,
745                         RK3399_CLKGATE_CON(16), 0, GFLAGS),
746         GATE(ACLK_IEP_NOC, "aclk_iep_noc", "aclk_iep_pre", CLK_IGNORE_UNUSED,
747                         RK3399_CLKGATE_CON(16), 1, GFLAGS),
748
749         /* rga */
750         COMPOSITE(0, "clk_rga_core", mux_pll_src_cpll_gpll_npll_ppll_p, CLK_IGNORE_UNUSED,
751                         RK3399_CLKSEL_CON(12), 6, 2, MFLAGS, 0, 5, DFLAGS,
752                         RK3399_CLKGATE_CON(4), 10, GFLAGS),
753
754         COMPOSITE(0, "aclk_rga_pre", mux_pll_src_cpll_gpll_npll_ppll_p, CLK_IGNORE_UNUSED,
755                         RK3399_CLKSEL_CON(11), 6, 2, MFLAGS, 0, 5, DFLAGS,
756                         RK3399_CLKGATE_CON(4), 8, GFLAGS),
757         COMPOSITE_NOMUX(0, "hclk_rga_pre", "aclk_rga_pre", 0,
758                         RK3399_CLKSEL_CON(11), 8, 5, DFLAGS,
759                         RK3399_CLKGATE_CON(4), 9, GFLAGS),
760         GATE(HCLK_RGA, "hclk_rga", "hclk_rga_pre", CLK_IGNORE_UNUSED,
761                         RK3399_CLKGATE_CON(16), 10, GFLAGS),
762         GATE(HCLK_RGA_NOC, "hclk_rga_noc", "hclk_rga_pre", CLK_IGNORE_UNUSED,
763                         RK3399_CLKGATE_CON(16), 11, GFLAGS),
764
765         GATE(ACLK_RGA, "aclk_rga", "aclk_rga_pre", CLK_IGNORE_UNUSED,
766                         RK3399_CLKGATE_CON(16), 8, GFLAGS),
767         GATE(ACLK_RGA_NOC, "aclk_rga_noc", "aclk_rga_pre", CLK_IGNORE_UNUSED,
768                         RK3399_CLKGATE_CON(16), 9, GFLAGS),
769
770         /* center */
771         COMPOSITE(0, "aclk_center", mux_pll_src_cpll_gpll_npll_p, CLK_IGNORE_UNUSED,
772                         RK3399_CLKSEL_CON(12), 14, 2, MFLAGS, 8, 5, DFLAGS,
773                         RK3399_CLKGATE_CON(3), 7, GFLAGS),
774         GATE(ACLK_CENTER_MAIN_NOC, "aclk_center_main_noc", "aclk_center", CLK_IGNORE_UNUSED,
775                         RK3399_CLKGATE_CON(19), 0, GFLAGS),
776         GATE(ACLK_CENTER_PERI_NOC, "aclk_center_peri_noc", "aclk_center", CLK_IGNORE_UNUSED,
777                         RK3399_CLKGATE_CON(19), 1, GFLAGS),
778
779         /* gpu */
780         COMPOSITE(0, "aclk_gpu_pre", mux_pll_src_ppll_cpll_gpll_npll_p, CLK_IGNORE_UNUSED,
781                         RK3399_CLKSEL_CON(13), 5, 3, MFLAGS, 0, 5, DFLAGS,
782                         RK3399_CLKGATE_CON(13), 0, GFLAGS),
783         GATE(ACLK_GPU, "aclk_gpu", "aclk_gpu_pre", CLK_IGNORE_UNUSED,
784                         RK3399_CLKGATE_CON(30), 8, GFLAGS),
785         GATE(ACLK_PERF_GPU, "aclk_perf_gpu", "aclk_gpu_pre", CLK_IGNORE_UNUSED,
786                         RK3399_CLKGATE_CON(30), 10, GFLAGS),
787         GATE(ACLK_GPU_GRF, "aclk_gpu_grf", "aclk_gpu_pre", CLK_IGNORE_UNUSED,
788                         RK3399_CLKGATE_CON(30), 11, GFLAGS),
789         GATE(SCLK_PVTM_GPU, "aclk_pvtm_gpu", "xin24m", CLK_IGNORE_UNUSED,
790                         RK3399_CLKGATE_CON(13), 1, GFLAGS),
791
792         /* perihp */
793         GATE(0, "cpll_aclk_perihp_src", "gpll", CLK_IGNORE_UNUSED,
794                         RK3399_CLKGATE_CON(5), 0, GFLAGS),
795         GATE(0, "gpll_aclk_perihp_src", "cpll", CLK_IGNORE_UNUSED,
796                         RK3399_CLKGATE_CON(5), 1, GFLAGS),
797         COMPOSITE(ACLK_PERIHP, "aclk_perihp", mux_aclk_perihp_p, CLK_IGNORE_UNUSED,
798                         RK3399_CLKSEL_CON(14), 7, 1, MFLAGS, 0, 5, DFLAGS,
799                         RK3399_CLKGATE_CON(5), 2, GFLAGS),
800         COMPOSITE_NOMUX(HCLK_PERIHP, "hclk_perihp", "aclk_perihp", CLK_IGNORE_UNUSED,
801                         RK3399_CLKSEL_CON(14), 8, 2, DFLAGS,
802                         RK3399_CLKGATE_CON(5), 3, GFLAGS),
803         COMPOSITE_NOMUX(PCLK_PERIHP, "pclk_perihp", "aclk_perihp", 0,
804                         RK3399_CLKSEL_CON(14), 12, 2, DFLAGS,
805                         RK3399_CLKGATE_CON(5), 4, GFLAGS),
806
807         GATE(ACLK_PERF_PCIE, "aclk_perf_pcie", "aclk_perihp", CLK_IGNORE_UNUSED,
808                         RK3399_CLKGATE_CON(20), 2, GFLAGS),
809         GATE(ACLK_PCIE, "aclk_pcie", "aclk_perihp", CLK_IGNORE_UNUSED,
810                         RK3399_CLKGATE_CON(20), 10, GFLAGS),
811         GATE(0, "aclk_perihp_noc", "aclk_perihp", CLK_IGNORE_UNUSED,
812                         RK3399_CLKGATE_CON(20), 12, GFLAGS),
813
814         GATE(HCLK_HOST0, "hclk_host0", "hclk_perihp", CLK_IGNORE_UNUSED,
815                         RK3399_CLKGATE_CON(20), 5, GFLAGS),
816         GATE(HCLK_HOST0_ARB, "hclk_host0_arb", "hclk_perihp", CLK_IGNORE_UNUSED,
817                         RK3399_CLKGATE_CON(20), 6, GFLAGS),
818         GATE(HCLK_HOST1, "hclk_host1", "hclk_perihp", CLK_IGNORE_UNUSED,
819                         RK3399_CLKGATE_CON(20), 7, GFLAGS),
820         GATE(HCLK_HOST1_ARB, "hclk_host1_arb", "hclk_perihp", CLK_IGNORE_UNUSED,
821                         RK3399_CLKGATE_CON(20), 8, GFLAGS),
822         GATE(HCLK_HSIC, "hclk_hsic", "hclk_perihp", CLK_IGNORE_UNUSED,
823                         RK3399_CLKGATE_CON(20), 9, GFLAGS),
824         GATE(0, "hclk_perihp_noc", "hclk_perihp", CLK_IGNORE_UNUSED,
825                         RK3399_CLKGATE_CON(20), 13, GFLAGS),
826         GATE(0, "hclk_ahb1tom", "hclk_perihp", CLK_IGNORE_UNUSED,
827                         RK3399_CLKGATE_CON(20), 15, GFLAGS),
828
829         GATE(PCLK_PERIHP_GRF, "pclk_perihp_grf", "pclk_perihp", CLK_IGNORE_UNUSED,
830                         RK3399_CLKGATE_CON(20), 4, GFLAGS),
831         GATE(PCLK_PCIE, "pclk_pcie", "pclk_perihp", CLK_IGNORE_UNUSED,
832                         RK3399_CLKGATE_CON(20), 11, GFLAGS),
833         GATE(0, "pclk_perihp_noc", "pclk_perihp", CLK_IGNORE_UNUSED,
834                         RK3399_CLKGATE_CON(20), 14, GFLAGS),
835         GATE(PCLK_HSICPHY, "pclk_hsicphy", "pclk_perihp", CLK_IGNORE_UNUSED,
836                         RK3399_CLKGATE_CON(31), 8, GFLAGS),
837
838         /* sdio & sdmmc */
839         COMPOSITE(0, "hclk_sd", mux_pll_src_cpll_gpll_p, CLK_IGNORE_UNUSED,
840                         RK3399_CLKSEL_CON(13), 15, 1, MFLAGS, 8, 5, DFLAGS,
841                         RK3399_CLKGATE_CON(12), 13, GFLAGS),
842         GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_sd", CLK_IGNORE_UNUSED,
843                         RK3399_CLKGATE_CON(33), 8, GFLAGS),
844         GATE(0, "hclk_sdmmc_noc", "hclk_sd", CLK_IGNORE_UNUSED,
845                         RK3399_CLKGATE_CON(33), 9, GFLAGS),
846
847         COMPOSITE(SCLK_SDIO, "clk_sdio", mux_pll_src_cpll_gpll_npll_ppll_upll_24m_p, CLK_IGNORE_UNUSED,
848                         RK3399_CLKSEL_CON(15), 8, 3, MFLAGS, 0, 7, DFLAGS,
849                         RK3399_CLKGATE_CON(6), 0, GFLAGS),
850
851         COMPOSITE(SCLK_SDMMC, "clk_sdmmc", mux_pll_src_cpll_gpll_npll_ppll_upll_24m_p, CLK_IGNORE_UNUSED,
852                         RK3399_CLKSEL_CON(16), 8, 3, MFLAGS, 0, 7, DFLAGS,
853                         RK3399_CLKGATE_CON(6), 1, GFLAGS),
854
855         MMC(SCLK_SDMMC_DRV,     "emmc_drv",    "clk_sdmmc", RK3399_SDMMC_CON0, 1),
856         MMC(SCLK_SDMMC_SAMPLE,  "emmc_sample", "clk_sdmmc", RK3399_SDMMC_CON1, 1),
857
858         MMC(SCLK_SDIO_DRV,      "sdio_drv",    "clk_sdio",  RK3399_SDIO_CON0,  1),
859         MMC(SCLK_SDIO_SAMPLE,   "sdio_sample", "clk_sdio",  RK3399_SDIO_CON1,  1),
860
861         /* pcie */
862         COMPOSITE(SCLK_PCIE_PM, "clk_pcie_pm", mux_pll_src_cpll_gpll_npll_24m_p, CLK_IGNORE_UNUSED,
863                         RK3399_CLKSEL_CON(17), 8, 3, MFLAGS, 0, 7, DFLAGS,
864                         RK3399_CLKGATE_CON(6), 2, GFLAGS),
865
866         COMPOSITE_NOMUX(0, "clk_pciephy_ref100m", "npll", CLK_IGNORE_UNUSED,
867                         RK3399_CLKSEL_CON(18), 11, 5, DFLAGS,
868                         RK3399_CLKGATE_CON(12), 6, GFLAGS),
869         MUX(SCLK_PCIEPHY_REF, "clk_pciephy_ref", mux_pll_src_24m_pciephy_p, CLK_SET_RATE_PARENT,
870                         RK3399_CLKSEL_CON(18), 10, 1, MFLAGS),
871
872         COMPOSITE(0, "clk_pcie_core_cru", mux_pll_src_cpll_gpll_npll_p, CLK_IGNORE_UNUSED,
873                         RK3399_CLKSEL_CON(18), 8, 2, MFLAGS, 0, 7, DFLAGS,
874                         RK3399_CLKGATE_CON(6), 3, GFLAGS),
875         MUX(SCLK_PCIE_CORE, "clk_pcie_core", mux_pciecore_cru_phy_p, CLK_SET_RATE_PARENT,
876                         RK3399_CLKSEL_CON(18), 7, 1, MFLAGS),
877
878         /* emmc */
879         COMPOSITE(SCLK_EMMC, "clk_emmc", mux_pll_src_cpll_gpll_npll_upll_24m_p, CLK_IGNORE_UNUSED,
880                         RK3399_CLKSEL_CON(22), 8, 3, MFLAGS, 0, 7, DFLAGS,
881                         RK3399_CLKGATE_CON(6), 14, GFLAGS),
882
883         GATE(0, "cpll_aclk_emmc_src", "cpll", CLK_IGNORE_UNUSED,
884                         RK3399_CLKGATE_CON(6), 12, GFLAGS),
885         GATE(0, "gpll_aclk_emmc_src", "gpll", CLK_IGNORE_UNUSED,
886                         RK3399_CLKGATE_CON(6), 13, GFLAGS),
887         COMPOSITE_NOGATE(ACLK_EMMC, "aclk_emmc", mux_aclk_emmc_p, CLK_IGNORE_UNUSED,
888                         RK3399_CLKSEL_CON(21), 7, 1, MFLAGS, 0, 5, DFLAGS),
889         GATE(ACLK_EMMC_CORE, "aclk_emmccore", "aclk_emmc", CLK_IGNORE_UNUSED,
890                         RK3399_CLKGATE_CON(32), 8, GFLAGS),
891         GATE(ACLK_EMMC_NOC, "aclk_emmc_noc", "aclk_emmc", CLK_IGNORE_UNUSED,
892                         RK3399_CLKGATE_CON(32), 9, GFLAGS),
893         GATE(ACLK_EMMC_GRF, "aclk_emmcgrf", "aclk_emmc", CLK_IGNORE_UNUSED,
894                         RK3399_CLKGATE_CON(32), 10, GFLAGS),
895
896         /* perilp0 */
897         GATE(0, "cpll_aclk_perilp0_src", "cpll", CLK_IGNORE_UNUSED,
898                         RK3399_CLKGATE_CON(7), 1, GFLAGS),
899         GATE(0, "gpll_aclk_perilp0_src", "gpll", CLK_IGNORE_UNUSED,
900                         RK3399_CLKGATE_CON(7), 0, GFLAGS),
901         COMPOSITE(ACLK_PERILP0, "aclk_perilp0", mux_aclk_perilp0_p, CLK_IGNORE_UNUSED,
902                         RK3399_CLKSEL_CON(23), 7, 1, MFLAGS, 0, 5, DFLAGS,
903                         RK3399_CLKGATE_CON(7), 2, GFLAGS),
904         COMPOSITE_NOMUX(HCLK_PERILP0, "hclk_perilp0", "aclk_perilp0", CLK_IGNORE_UNUSED,
905                         RK3399_CLKSEL_CON(23), 8, 2, DFLAGS,
906                         RK3399_CLKGATE_CON(7), 3, GFLAGS),
907         COMPOSITE_NOMUX(PCLK_PERILP0, "pclk_perilp0", "aclk_perilp0", 0,
908                         RK3399_CLKSEL_CON(23), 12, 3, DFLAGS,
909                         RK3399_CLKGATE_CON(7), 4, GFLAGS),
910
911         /* aclk_perilp0 gates */
912         GATE(ACLK_INTMEM, "aclk_intmem", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 0, GFLAGS),
913         GATE(ACLK_TZMA, "aclk_tzma", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 1, GFLAGS),
914         GATE(SCLK_INTMEM0, "clk_intmem0", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 2, GFLAGS),
915         GATE(SCLK_INTMEM1, "clk_intmem1", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 3, GFLAGS),
916         GATE(SCLK_INTMEM2, "clk_intmem2", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 4, GFLAGS),
917         GATE(SCLK_INTMEM3, "clk_intmem3", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 5, GFLAGS),
918         GATE(SCLK_INTMEM4, "clk_intmem4", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 6, GFLAGS),
919         GATE(SCLK_INTMEM5, "clk_intmem5", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 7, GFLAGS),
920         GATE(ACLK_DCF, "aclk_dcf", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 8, GFLAGS),
921         GATE(ACLK_DMAC0_PERILP, "aclk_dmac0_perilp", "aclk_perilp0", 0, RK3399_CLKGATE_CON(25), 5, GFLAGS),
922         GATE(ACLK_DMAC1_PERILP, "aclk_dmac1_perilp", "aclk_perilp0", 0, RK3399_CLKGATE_CON(25), 6, GFLAGS),
923         GATE(ACLK_PERILP0_NOC, "aclk_perilp0_noc", "aclk_perilp0", 0, RK3399_CLKGATE_CON(25), 7, GFLAGS),
924
925         /* hclk_perilp0 gates */
926         GATE(HCLK_ROM, "hclk_rom", "hclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(24), 4, GFLAGS),
927         GATE(HCLK_M_CRYPTO0, "hclk_m_crypto0", "hclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(24), 5, GFLAGS),
928         GATE(HCLK_S_CRYPTO0, "hclk_s_crypto0", "hclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(24), 6, GFLAGS),
929         GATE(HCLK_M_CRYPTO1, "hclk_m_crypto1", "hclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(24), 14, GFLAGS),
930         GATE(HCLK_S_CRYPTO1, "hclk_s_crypto1", "hclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(24), 15, GFLAGS),
931         GATE(HCLK_PERILP0_NOC, "hclk_perilp0_noc", "hclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(25), 8, GFLAGS),
932
933         /* pclk_perilp0 gates */
934         GATE(PCLK_DCF, "pclk_dcf", "pclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 9, GFLAGS),
935
936         /* crypto */
937         COMPOSITE(SCLK_CRYPTO0, "clk_crypto0", mux_pll_src_cpll_gpll_ppll_p, CLK_IGNORE_UNUSED,
938                         RK3399_CLKSEL_CON(24), 6, 2, MFLAGS, 0, 5, DFLAGS,
939                         RK3399_CLKGATE_CON(7), 7, GFLAGS),
940
941         COMPOSITE(SCLK_CRYPTO1, "clk_crypto1", mux_pll_src_cpll_gpll_ppll_p, CLK_IGNORE_UNUSED,
942                         RK3399_CLKSEL_CON(26), 6, 2, MFLAGS, 0, 5, DFLAGS,
943                         RK3399_CLKGATE_CON(7), 8, GFLAGS),
944
945         /* cm0s_perilp */
946         GATE(0, "cpll_fclk_cm0s_src", "cpll", CLK_IGNORE_UNUSED,
947                         RK3399_CLKGATE_CON(7), 6, GFLAGS),
948         GATE(0, "gpll_fclk_cm0s_src", "gpll", CLK_IGNORE_UNUSED,
949                         RK3399_CLKGATE_CON(7), 5, GFLAGS),
950         COMPOSITE(0, "fclk_cm0s", mux_fclk_cm0s_p, CLK_IGNORE_UNUSED,
951                         RK3399_CLKSEL_CON(24), 15, 1, MFLAGS, 8, 5, DFLAGS,
952                         RK3399_CLKGATE_CON(7), 9, GFLAGS),
953
954         /* fclk_cm0s gates */
955         GATE(SCLK_M0_PERILP, "sclk_m0_perilp", "fclk_cm0s", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(24), 8, GFLAGS),
956         GATE(HCLK_M0_PERILP, "hclk_m0_perilp", "fclk_cm0s", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(24), 9, GFLAGS),
957         GATE(DCLK_M0_PERILP, "dclk_m0_perilp", "fclk_cm0s", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(24), 10, GFLAGS),
958         GATE(SCLK_M0_PERILP_DEC, "clk_m0_perilp_dec", "fclk_cm0s", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(24), 11, GFLAGS),
959         GATE(HCLK_M0_PERILP_NOC, "hclk_m0_perilp_noc", "fclk_cm0s", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(25), 11, GFLAGS),
960
961         /* perilp1 */
962         GATE(0, "cpll_hclk_perilp1_src", "cpll", CLK_IGNORE_UNUSED,
963                         RK3399_CLKGATE_CON(8), 1, GFLAGS),
964         GATE(0, "gpll_hclk_perilp1_src", "gpll", CLK_IGNORE_UNUSED,
965                         RK3399_CLKGATE_CON(8), 0, GFLAGS),
966         COMPOSITE_NOGATE(HCLK_PERILP1, "hclk_perilp1", mux_hclk_perilp1_p, CLK_IGNORE_UNUSED,
967                         RK3399_CLKSEL_CON(25), 7, 1, MFLAGS, 0, 5, DFLAGS),
968         COMPOSITE_NOMUX(PCLK_PERILP1, "pclk_perilp1", "hclk_perilp1", CLK_IGNORE_UNUSED,
969                         RK3399_CLKSEL_CON(25), 8, 3, DFLAGS,
970                         RK3399_CLKGATE_CON(8), 2, GFLAGS),
971
972         /* hclk_perilp1 gates */
973         GATE(0, "hclk_perilp1_noc", "hclk_perilp1", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(25), 9, GFLAGS),
974         GATE(0, "hclk_sdio_noc", "hclk_perilp1", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(25), 12, GFLAGS),
975         GATE(HCLK_I2S0_8CH, "hclk_i2s0", "hclk_perilp1", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(34), 0, GFLAGS),
976         GATE(HCLK_I2S1_8CH, "hclk_i2s1", "hclk_perilp1", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(34), 1, GFLAGS),
977         GATE(HCLK_I2S2_8CH, "hclk_i2s2", "hclk_perilp1", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(34), 2, GFLAGS),
978         GATE(HCLK_SPDIF, "hclk_spdif", "hclk_perilp1", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(34), 3, GFLAGS),
979         GATE(HCLK_SDIO, "hclk_sdio", "hclk_perilp1", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(34), 4, GFLAGS),
980         GATE(PCLK_SPI5, "pclk_spi5", "hclk_perilp1", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(34), 5, GFLAGS),
981         GATE(0, "hclk_sdioaudio_noc", "hclk_perilp1", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(34), 6, GFLAGS),
982
983         /* pclk_perilp1 gates */
984         GATE(PCLK_UART0, "pclk_uart0", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 0, GFLAGS),
985         GATE(PCLK_UART1, "pclk_uart1", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 1, GFLAGS),
986         GATE(PCLK_UART2, "pclk_uart2", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 2, GFLAGS),
987         GATE(PCLK_UART3, "pclk_uart3", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 3, GFLAGS),
988         GATE(PCLK_I2C7, "pclk_rki2c7", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 5, GFLAGS),
989         GATE(PCLK_I2C1, "pclk_rki2c1", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 6, GFLAGS),
990         GATE(PCLK_I2C5, "pclk_rki2c5", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 7, GFLAGS),
991         GATE(PCLK_I2C6, "pclk_rki2c6", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 8, GFLAGS),
992         GATE(PCLK_I2C2, "pclk_rki2c2", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 9, GFLAGS),
993         GATE(PCLK_I2C3, "pclk_rki2c3", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 10, GFLAGS),
994         GATE(PCLK_MAILBOX0, "pclk_mailbox0", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 11, GFLAGS),
995         GATE(PCLK_SARADC, "pclk_saradc", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 12, GFLAGS),
996         GATE(PCLK_TSADC, "pclk_tsadc", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 13, GFLAGS),
997         GATE(PCLK_EFUSE1024NS, "pclk_efuse1024ns", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 14, GFLAGS),
998         GATE(PCLK_EFUSE1024S, "pclk_efuse1024s", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 15, GFLAGS),
999         GATE(PCLK_SPI0, "pclk_spi0", "pclk_perilp1", 0, RK3399_CLKGATE_CON(23), 10, GFLAGS),
1000         GATE(PCLK_SPI1, "pclk_spi1", "pclk_perilp1", 0, RK3399_CLKGATE_CON(23), 11, GFLAGS),
1001         GATE(PCLK_SPI2, "pclk_spi2", "pclk_perilp1", 0, RK3399_CLKGATE_CON(23), 12, GFLAGS),
1002         GATE(PCLK_SPI4, "pclk_spi4", "pclk_perilp1", 0, RK3399_CLKGATE_CON(23), 13, GFLAGS),
1003         GATE(PCLK_PERIHP_GRF, "pclk_perilp_sgrf", "pclk_perilp1", 0, RK3399_CLKGATE_CON(24), 13, GFLAGS),
1004         GATE(0, "pclk_perilp1_noc", "pclk_perilp1", 0, RK3399_CLKGATE_CON(25), 10, GFLAGS),
1005
1006         /* saradc */
1007         COMPOSITE_NOMUX(SCLK_SARADC, "clk_saradc", "xin24m", 0,
1008                         RK3399_CLKSEL_CON(26), 8, 8, DFLAGS,
1009                         RK3399_CLKGATE_CON(9), 11, GFLAGS),
1010
1011         /* tsadc */
1012         COMPOSITE(SCLK_TSADC, "clk_tsadc", mux_pll_p, CLK_IGNORE_UNUSED,
1013                         RK3399_CLKSEL_CON(27), 15, 1, MFLAGS, 0, 10, DFLAGS,
1014                         RK3399_CLKGATE_CON(9), 10, GFLAGS),
1015
1016         /* cif_testout */
1017         MUX(0, "clk_testout1_pll_src", mux_pll_src_cpll_gpll_npll_p, 0,
1018                         RK3399_CLKSEL_CON(38), 6, 2, MFLAGS),
1019         COMPOSITE(0, "clk_testout1", mux_clk_testout1_p, 0,
1020                         RK3399_CLKSEL_CON(38), 5, 1, MFLAGS, 0, 5, DFLAGS,
1021                         RK3399_CLKGATE_CON(13), 14, GFLAGS),
1022
1023         MUX(0, "clk_testout2_pll_src", mux_pll_src_cpll_gpll_npll_p, 0,
1024                         RK3399_CLKSEL_CON(38), 14, 2, MFLAGS),
1025         COMPOSITE(0, "clk_testout2", mux_clk_testout2_p, 0,
1026                         RK3399_CLKSEL_CON(38), 13, 1, MFLAGS, 8, 5, DFLAGS,
1027                         RK3399_CLKGATE_CON(13), 15, GFLAGS),
1028
1029         /* vio */
1030         COMPOSITE(ACLK_VIO, "aclk_vio", mux_pll_src_cpll_gpll_ppll_p, CLK_IGNORE_UNUSED,
1031                         RK3399_CLKSEL_CON(42), 6, 2, MFLAGS, 0, 5, DFLAGS,
1032                         RK3399_CLKGATE_CON(11), 10, GFLAGS),
1033         COMPOSITE_NOMUX(PCLK_VIO, "pclk_vio", "aclk_vio", 0,
1034                         RK3399_CLKSEL_CON(43), 0, 5, DFLAGS,
1035                         RK3399_CLKGATE_CON(11), 1, GFLAGS),
1036
1037         GATE(ACLK_VIO_NOC, "aclk_vio_noc", "aclk_vio", CLK_IGNORE_UNUSED,
1038                         RK3399_CLKGATE_CON(29), 0, GFLAGS),
1039
1040         GATE(PCLK_MIPI_DSI0, "pclk_mipi_dsi0", "pclk_vio", CLK_IGNORE_UNUSED,
1041                         RK3399_CLKGATE_CON(29), 1, GFLAGS),
1042         GATE(PCLK_MIPI_DSI1, "pclk_mipi_dsi1", "pclk_vio", CLK_IGNORE_UNUSED,
1043                         RK3399_CLKGATE_CON(29), 2, GFLAGS),
1044         GATE(PCLK_VIO_GRF, "pclk_vio_grf", "pclk_vio", CLK_IGNORE_UNUSED,
1045                         RK3399_CLKGATE_CON(29), 12, GFLAGS),
1046
1047         /* hdcp */
1048         COMPOSITE(ACLK_HDCP, "aclk_hdcp", mux_pll_src_cpll_gpll_ppll_p, CLK_IGNORE_UNUSED,
1049                         RK3399_CLKSEL_CON(42), 14, 2, MFLAGS, 8, 5, DFLAGS,
1050                         RK3399_CLKGATE_CON(11), 12, GFLAGS),
1051         COMPOSITE_NOMUX(HCLK_HDCP, "hclk_hdcp", "aclk_hdcp", CLK_IGNORE_UNUSED,
1052                         RK3399_CLKSEL_CON(43), 5, 5, DFLAGS,
1053                         RK3399_CLKGATE_CON(11), 3, GFLAGS),
1054         COMPOSITE_NOMUX(PCLK_HDCP, "pclk_hdcp", "aclk_hdcp", CLK_IGNORE_UNUSED,
1055                         RK3399_CLKSEL_CON(43), 10, 5, DFLAGS,
1056                         RK3399_CLKGATE_CON(11), 10, GFLAGS),
1057
1058         GATE(ACLK_HDCP_NOC, "aclk_hdcp_noc", "aclk_hdcp", CLK_IGNORE_UNUSED,
1059                         RK3399_CLKGATE_CON(29), 4, GFLAGS),
1060         GATE(ACLK_HDCP22, "aclk_hdcp22", "aclk_hdcp", CLK_IGNORE_UNUSED,
1061                         RK3399_CLKGATE_CON(29), 10, GFLAGS),
1062
1063         GATE(HCLK_HDCP_NOC, "hclk_hdcp_noc", "hclk_hdcp", CLK_IGNORE_UNUSED,
1064                         RK3399_CLKGATE_CON(29), 5, GFLAGS),
1065         GATE(HCLK_HDCP22, "hclk_hdcp22", "hclk_hdcp", CLK_IGNORE_UNUSED,
1066                         RK3399_CLKGATE_CON(29), 9, GFLAGS),
1067
1068         GATE(PCLK_HDCP_NOC, "pclk_hdcp_noc", "pclk_hdcp", CLK_IGNORE_UNUSED,
1069                         RK3399_CLKGATE_CON(29), 3, GFLAGS),
1070         GATE(PCLK_HDMI_CTRL, "pclk_hdmi_ctrl", "pclk_hdcp", CLK_IGNORE_UNUSED,
1071                         RK3399_CLKGATE_CON(29), 6, GFLAGS),
1072         GATE(PCLK_DP_CTRL, "pclk_dp_ctrl", "pclk_hdcp", CLK_IGNORE_UNUSED,
1073                         RK3399_CLKGATE_CON(29), 7, GFLAGS),
1074         GATE(PCLK_HDCP22, "pclk_hdcp22", "pclk_hdcp", CLK_IGNORE_UNUSED,
1075                         RK3399_CLKGATE_CON(29), 8, GFLAGS),
1076         GATE(PCLK_GASKET, "pclk_gasket", "pclk_hdcp", CLK_IGNORE_UNUSED,
1077                         RK3399_CLKGATE_CON(29), 11, GFLAGS),
1078
1079         /* edp */
1080         COMPOSITE(SCLK_DP_CORE, "clk_dp_core", mux_pll_src_npll_cpll_gpll_p, CLK_IGNORE_UNUSED,
1081                         RK3399_CLKSEL_CON(46), 6, 2, MFLAGS, 0, 5, DFLAGS,
1082                         RK3399_CLKGATE_CON(11), 8, GFLAGS),
1083
1084         COMPOSITE(PCLK_EDP, "pclk_edp", mux_pll_src_cpll_gpll_p, CLK_IGNORE_UNUSED,
1085                         RK3399_CLKSEL_CON(44), 15, 1, MFLAGS, 8, 5, DFLAGS,
1086                         RK3399_CLKGATE_CON(11), 11, GFLAGS),
1087         GATE(PCLK_EDP_NOC, "pclk_edp_noc", "pclk_edp", CLK_IGNORE_UNUSED,
1088                         RK3399_CLKGATE_CON(32), 12, GFLAGS),
1089         GATE(PCLK_EDP_CTRL, "pclk_edp_ctrl", "pclk_edp", CLK_IGNORE_UNUSED,
1090                         RK3399_CLKGATE_CON(32), 13, GFLAGS),
1091
1092         /* hdmi */
1093         GATE(SCLK_HDMI_SFR, "clk_hdmi_sfr", "xin24m", CLK_IGNORE_UNUSED,
1094                         RK3399_CLKGATE_CON(11), 6, GFLAGS),
1095
1096         COMPOSITE(SCLK_HDMI_CEC, "clk_hdmi_cec", mux_pll_p, CLK_IGNORE_UNUSED,
1097                         RK3399_CLKSEL_CON(45), 15, 1, MFLAGS, 0, 10, DFLAGS,
1098                         RK3399_CLKGATE_CON(11), 7, GFLAGS),
1099
1100         /* vop0 */
1101         COMPOSITE(0, "aclk_vop0_pre", mux_pll_src_vpll_cpll_gpll_npll_p, CLK_IGNORE_UNUSED,
1102                         RK3399_CLKSEL_CON(47), 6, 2, MFLAGS, 0, 5, DFLAGS,
1103                         RK3399_CLKGATE_CON(10), 8, GFLAGS),
1104         COMPOSITE_NOMUX(0, "hclk_vop0_pre", "aclk_vop0_pre", 0,
1105                         RK3399_CLKSEL_CON(47), 8, 5, DFLAGS,
1106                         RK3399_CLKGATE_CON(10), 9, GFLAGS),
1107
1108         GATE(ACLK_VOP0, "aclk_vop0", "aclk_vop0_pre", CLK_IGNORE_UNUSED,
1109                         RK3399_CLKGATE_CON(28), 3, GFLAGS),
1110         GATE(ACLK_VOP0_NOC, "aclk_vop0_noc", "aclk_vop0_pre", CLK_IGNORE_UNUSED,
1111                         RK3399_CLKGATE_CON(28), 1, GFLAGS),
1112
1113         GATE(HCLK_VOP0, "hclk_vop0", "hclk_vop0_pre", CLK_IGNORE_UNUSED,
1114                         RK3399_CLKGATE_CON(28), 2, GFLAGS),
1115         GATE(HCLK_VOP0_NOC, "hclk_vop0_noc", "hclk_vop0_pre", CLK_IGNORE_UNUSED,
1116                         RK3399_CLKGATE_CON(28), 0, GFLAGS),
1117
1118         COMPOSITE(0, "dclk_vop0_div", mux_pll_src_vpll_cpll_gpll_p, CLK_IGNORE_UNUSED,
1119                         RK3399_CLKSEL_CON(49), 8, 2, MFLAGS, 0, 8, DFLAGS,
1120                         RK3399_CLKGATE_CON(10), 12, GFLAGS),
1121
1122         COMPOSITE_FRACMUX_NOGATE(0, "dclk_vop0_frac", "dclk_vop0_div", CLK_SET_RATE_PARENT,
1123                         RK3399_CLKSEL_CON(106), 0,
1124                         &rk3399_dclk_vop0_fracmux),
1125
1126         COMPOSITE(SCLK_VOP0_PWM, "clk_vop0_pwm", mux_pll_src_vpll_cpll_gpll_24m_p, CLK_IGNORE_UNUSED,
1127                         RK3399_CLKSEL_CON(51), 6, 2, MFLAGS, 0, 5, DFLAGS,
1128                         RK3399_CLKGATE_CON(10), 14, GFLAGS),
1129
1130         /* vop1 */
1131         COMPOSITE(0, "aclk_vop1_pre", mux_pll_src_vpll_cpll_gpll_npll_p, CLK_IGNORE_UNUSED,
1132                         RK3399_CLKSEL_CON(48), 6, 2, MFLAGS, 0, 5, DFLAGS,
1133                         RK3399_CLKGATE_CON(10), 10, GFLAGS),
1134         COMPOSITE_NOMUX(0, "hclk_vop1_pre", "aclk_vop1_pre", 0,
1135                         RK3399_CLKSEL_CON(48), 8, 5, DFLAGS,
1136                         RK3399_CLKGATE_CON(10), 11, GFLAGS),
1137
1138         GATE(ACLK_VOP1, "aclk_vop1", "aclk_vop1_pre", CLK_IGNORE_UNUSED,
1139                         RK3399_CLKGATE_CON(28), 7, GFLAGS),
1140         GATE(ACLK_VOP1_NOC, "aclk_vop1_noc", "aclk_vop1_pre", CLK_IGNORE_UNUSED,
1141                         RK3399_CLKGATE_CON(28), 5, GFLAGS),
1142
1143         GATE(HCLK_VOP1, "hclk_vop1", "hclk_vop1_pre", CLK_IGNORE_UNUSED,
1144                         RK3399_CLKGATE_CON(28), 6, GFLAGS),
1145         GATE(HCLK_VOP1_NOC, "hclk_vop1_noc", "hclk_vop1_pre", CLK_IGNORE_UNUSED,
1146                         RK3399_CLKGATE_CON(28), 4, GFLAGS),
1147
1148         COMPOSITE(0, "dclk_vop1_div", mux_pll_src_vpll_cpll_gpll_p, CLK_IGNORE_UNUSED,
1149                         RK3399_CLKSEL_CON(50), 8, 2, MFLAGS, 0, 8, DFLAGS,
1150                         RK3399_CLKGATE_CON(10), 13, GFLAGS),
1151
1152         COMPOSITE_FRACMUX_NOGATE(0, "dclk_vop1_frac", "dclk_vop1_div", CLK_SET_RATE_PARENT,
1153                         RK3399_CLKSEL_CON(107), 0,
1154                         &rk3399_dclk_vop1_fracmux),
1155
1156         COMPOSITE(SCLK_VOP1_PWM, "clk_vop1_pwm", mux_pll_src_vpll_cpll_gpll_24m_p, CLK_IGNORE_UNUSED,
1157                         RK3399_CLKSEL_CON(52), 6, 2, MFLAGS, 0, 5, DFLAGS,
1158                         RK3399_CLKGATE_CON(10), 15, GFLAGS),
1159
1160         /* isp */
1161         COMPOSITE(0, "aclk_isp0", mux_pll_src_cpll_gpll_ppll_p, CLK_IGNORE_UNUSED,
1162                         RK3399_CLKSEL_CON(53), 6, 2, MFLAGS, 0, 5, DFLAGS,
1163                         RK3399_CLKGATE_CON(12), 8, GFLAGS),
1164         COMPOSITE_NOMUX(0, "hclk_isp0", "aclk_isp0", 0,
1165                         RK3399_CLKSEL_CON(53), 8, 5, DFLAGS,
1166                         RK3399_CLKGATE_CON(12), 9, GFLAGS),
1167
1168         GATE(ACLK_ISP0_NOC, "aclk_isp0_noc", "aclk_isp0", CLK_IGNORE_UNUSED,
1169                         RK3399_CLKGATE_CON(27), 1, GFLAGS),
1170         GATE(ACLK_ISP0_WRAPPER, "aclk_isp0_wrapper", "aclk_isp0", CLK_IGNORE_UNUSED,
1171                         RK3399_CLKGATE_CON(27), 5, GFLAGS),
1172         GATE(HCLK_ISP1_WRAPPER, "hclk_isp1_wrapper", "aclk_isp0", CLK_IGNORE_UNUSED,
1173                         RK3399_CLKGATE_CON(27), 7, GFLAGS),
1174
1175         GATE(HCLK_ISP0_NOC, "hclk_isp0_noc", "hclk_isp0", CLK_IGNORE_UNUSED,
1176                         RK3399_CLKGATE_CON(27), 0, GFLAGS),
1177         GATE(HCLK_ISP0_WRAPPER, "hclk_isp0_wrapper", "hclk_isp0", CLK_IGNORE_UNUSED,
1178                         RK3399_CLKGATE_CON(27), 4, GFLAGS),
1179
1180         COMPOSITE(SCLK_ISP0, "clk_isp0", mux_pll_src_cpll_gpll_npll_p, CLK_IGNORE_UNUSED,
1181                         RK3399_CLKSEL_CON(55), 6, 2, MFLAGS, 0, 5, DFLAGS,
1182                         RK3399_CLKGATE_CON(11), 4, GFLAGS),
1183
1184         COMPOSITE(SCLK_ISP1, "aclk_isp1", mux_pll_src_cpll_gpll_ppll_p, CLK_IGNORE_UNUSED,
1185                         RK3399_CLKSEL_CON(54), 6, 2, MFLAGS, 0, 5, DFLAGS,
1186                         RK3399_CLKGATE_CON(12), 10, GFLAGS),
1187         COMPOSITE_NOMUX(0, "hclk_isp1", "aclk_isp1", 0,
1188                         RK3399_CLKSEL_CON(54), 8, 5, DFLAGS,
1189                         RK3399_CLKGATE_CON(12), 11, GFLAGS),
1190
1191         GATE(ACLK_ISP1_NOC, "aclk_isp1_noc", "aclk_isp1", CLK_IGNORE_UNUSED,
1192                         RK3399_CLKGATE_CON(27), 3, GFLAGS),
1193
1194         GATE(HCLK_ISP1_NOC, "hclk_isp1_noc", "hclk_isp1", CLK_IGNORE_UNUSED,
1195                         RK3399_CLKGATE_CON(27), 2, GFLAGS),
1196         GATE(ACLK_ISP1_WRAPPER, "aclk_isp1_wrapper", "hclk_isp1", CLK_IGNORE_UNUSED,
1197                         RK3399_CLKGATE_CON(27), 8, GFLAGS),
1198
1199         COMPOSITE(SCLK_ISP1, "clk_isp1", mux_pll_src_cpll_gpll_npll_p, CLK_IGNORE_UNUSED,
1200                         RK3399_CLKSEL_CON(55), 14, 2, MFLAGS, 8, 5, DFLAGS,
1201                         RK3399_CLKGATE_CON(11), 5, GFLAGS),
1202
1203         /*
1204          * We use pclkin_cifinv by default GRF_SOC_CON20[9] (GSC20_9) setting in system,
1205          * so we ignore the mux and make clocks nodes as following,
1206          *
1207          * pclkin_cifinv --|-------\
1208          *                 |GSC20_9|-- pclkin_cifmux
1209          * pclkin_cif    --|-------/
1210          */
1211         GATE(PCLK_ISP1_WRAPPER, "pclkin_isp1_wrapper", "pclkin_cifmux", CLK_IGNORE_UNUSED,
1212                         RK3399_CLKGATE_CON(27), 6, GFLAGS),
1213
1214         /* cif */
1215         COMPOSITE(0, "clk_cifout_div", mux_pll_src_cpll_gpll_npll_p, CLK_IGNORE_UNUSED,
1216                         RK3399_CLKSEL_CON(56), 6, 2, MFLAGS, 0, 5, DFLAGS,
1217                         RK3399_CLKGATE_CON(10), 7, GFLAGS),
1218         MUX(SCLK_CIF_OUT, "clk_cifout", mux_clk_cif_p, CLK_SET_RATE_PARENT,
1219                         RK3399_CLKSEL_CON(56), 5, 1, MFLAGS),
1220
1221         /* gic */
1222         COMPOSITE(0, "aclk_gic_pre", mux_pll_src_cpll_gpll_p, CLK_IGNORE_UNUSED,
1223                         RK3399_CLKSEL_CON(56), 15, 1, MFLAGS, 8, 5, DFLAGS,
1224                         RK3399_CLKGATE_CON(12), 12, GFLAGS),
1225
1226         GATE(ACLK_GIC, "aclk_gic", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 0, GFLAGS),
1227         GATE(ACLK_GIC_NOC, "aclk_gic_noc", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 1, GFLAGS),
1228         GATE(ACLK_GIC_ADB400_CORE_L_2_GIC, "aclk_gic_adb400_core_l_2_gic", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 2, GFLAGS),
1229         GATE(ACLK_GIC_ADB400_CORE_B_2_GIC, "aclk_gic_adb400_core_b_2_gic", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 3, GFLAGS),
1230         GATE(ACLK_GIC_ADB400_GIC_2_CORE_L, "aclk_gic_adb400_gic_2_core_l", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 4, GFLAGS),
1231         GATE(ACLK_GIC_ADB400_GIC_2_CORE_B, "aclk_gic_adb400_gic_2_core_b", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 5, GFLAGS),
1232
1233         /* alive */
1234         /* pclk_alive_gpll_src is controlled by PMUGRF_SOC_CON0[6] */
1235         DIV(0, "pclk_alive", "gpll", 0,
1236                         RK3399_CLKSEL_CON(57), 0, 5, DFLAGS),
1237
1238         GATE(PCLK_USBPHY_MUX_G, "pclk_usbphy_mux_g", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 4, GFLAGS),
1239         GATE(PCLK_UPHY0_TCPHY_G, "pclk_uphy0_tcphy_g", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 5, GFLAGS),
1240         GATE(PCLK_UPHY0_TCPD_G, "pclk_uphy0_tcpd_g", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 6, GFLAGS),
1241         GATE(PCLK_UPHY1_TCPHY_G, "pclk_uphy1_tcphy_g", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 8, GFLAGS),
1242         GATE(PCLK_UPHY1_TCPD_G, "pclk_uphy1_tcpd_g", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 9, GFLAGS),
1243
1244         GATE(PCLK_GRF, "pclk_grf", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(31), 1, GFLAGS),
1245         GATE(PCLK_INTR_ARB, "pclk_intr_arb", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(31), 2, GFLAGS),
1246         GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(31), 3, GFLAGS),
1247         GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(31), 4, GFLAGS),
1248         GATE(PCLK_GPIO4, "pclk_gpio4", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(31), 5, GFLAGS),
1249         GATE(PCLK_TIMER0, "pclk_timer0", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(31), 6, GFLAGS),
1250         GATE(PCLK_TIMER1, "pclk_timer1", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(31), 7, GFLAGS),
1251         GATE(PCLK_PMU_INTR_ARB, "pclk_pmu_intr_arb", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(31), 9, GFLAGS),
1252         GATE(PCLK_SGRF, "pclk_sgrf", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(31), 10, GFLAGS),
1253
1254         GATE(SCLK_MIPIDPHY_REF, "clk_mipidphy_ref", "xin24m", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(11), 14, GFLAGS),
1255         GATE(SCLK_DPHY_PLL, "clk_dphy_pll", "clk_mipidphy_ref", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 0, GFLAGS),
1256
1257         GATE(SCLK_MIPIDPHY_CFG, "clk_mipidphy_cfg", "xin24m", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(11), 15, GFLAGS),
1258         GATE(SCLK_DPHY_TX0_CFG, "clk_dphy_tx0_cfg", "clk_mipidphy_cfg", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 1, GFLAGS),
1259         GATE(SCLK_DPHY_TX1RX1_CFG, "clk_dphy_tx1rx1_cfg", "clk_mipidphy_cfg", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 2, GFLAGS),
1260         GATE(SCLK_DPHY_RX0_CFG, "clk_dphy_rx0_cfg", "clk_mipidphy_cfg", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 3, GFLAGS),
1261
1262         /* testout */
1263         MUX(0, "clk_test_pre", mux_pll_src_cpll_gpll_p, CLK_SET_RATE_PARENT,
1264                         RK3399_CLKSEL_CON(58), 7, 1, MFLAGS),
1265         COMPOSITE_FRAC(0, "clk_test_frac", "clk_test_pre", CLK_SET_RATE_PARENT,
1266                         RK3399_CLKSEL_CON(105), 0,
1267                         RK3399_CLKGATE_CON(13), 9, GFLAGS),
1268
1269         DIV(0, "clk_test_24m", "xin24m", 0,
1270                         RK3399_CLKSEL_CON(57), 6, 10, DFLAGS),
1271
1272         /* spi */
1273         COMPOSITE(SCLK_SPI0, "clk_spi0", mux_pll_src_cpll_gpll_p, 0,
1274                         RK3399_CLKSEL_CON(59), 7, 1, MFLAGS, 0, 7, DFLAGS,
1275                         RK3399_CLKGATE_CON(9), 12, GFLAGS),
1276
1277         COMPOSITE(SCLK_SPI1, "clk_spi1", mux_pll_src_cpll_gpll_p, 0,
1278                         RK3399_CLKSEL_CON(59), 15, 1, MFLAGS, 8, 7, DFLAGS,
1279                         RK3399_CLKGATE_CON(9), 13, GFLAGS),
1280
1281         COMPOSITE(SCLK_SPI2, "clk_spi2", mux_pll_src_cpll_gpll_p, 0,
1282                         RK3399_CLKSEL_CON(60), 7, 1, MFLAGS, 0, 7, DFLAGS,
1283                         RK3399_CLKGATE_CON(9), 14, GFLAGS),
1284
1285         COMPOSITE(SCLK_SPI4, "clk_spi4", mux_pll_src_cpll_gpll_p, 0,
1286                         RK3399_CLKSEL_CON(60), 15, 1, MFLAGS, 8, 7, DFLAGS,
1287                         RK3399_CLKGATE_CON(9), 15, GFLAGS),
1288
1289         COMPOSITE(SCLK_SPI5, "clk_spi5", mux_pll_src_cpll_gpll_p, 0,
1290                         RK3399_CLKSEL_CON(58), 15, 1, MFLAGS, 8, 7, DFLAGS,
1291                         RK3399_CLKGATE_CON(13), 13, GFLAGS),
1292
1293         /* i2c */
1294         COMPOSITE(SCLK_I2C1, "clk_i2c1", mux_pll_src_cpll_gpll_p, 0,
1295                         RK3399_CLKSEL_CON(61), 7, 1, MFLAGS, 0, 7, DFLAGS,
1296                         RK3399_CLKGATE_CON(10), 0, GFLAGS),
1297
1298         COMPOSITE(SCLK_I2C2, "clk_i2c2", mux_pll_src_cpll_gpll_p, 0,
1299                         RK3399_CLKSEL_CON(62), 7, 1, MFLAGS, 0, 7, DFLAGS,
1300                         RK3399_CLKGATE_CON(10), 2, GFLAGS),
1301
1302         COMPOSITE(SCLK_I2C3, "clk_i2c3", mux_pll_src_cpll_gpll_p, 0,
1303                         RK3399_CLKSEL_CON(63), 7, 1, MFLAGS, 0, 7, DFLAGS,
1304                         RK3399_CLKGATE_CON(10), 4, GFLAGS),
1305
1306         COMPOSITE(SCLK_I2C5, "clk_i2c5", mux_pll_src_cpll_gpll_p, 0,
1307                         RK3399_CLKSEL_CON(61), 15, 1, MFLAGS, 8, 7, DFLAGS,
1308                         RK3399_CLKGATE_CON(10), 1, GFLAGS),
1309
1310         COMPOSITE(SCLK_I2C6, "clk_i2c6", mux_pll_src_cpll_gpll_p, 0,
1311                         RK3399_CLKSEL_CON(62), 15, 1, MFLAGS, 8, 7, DFLAGS,
1312                         RK3399_CLKGATE_CON(10), 3, GFLAGS),
1313
1314         COMPOSITE(SCLK_I2C7, "clk_i2c7", mux_pll_src_cpll_gpll_p, 0,
1315                         RK3399_CLKSEL_CON(63), 15, 1, MFLAGS, 8, 7, DFLAGS,
1316                         RK3399_CLKGATE_CON(10), 5, GFLAGS),
1317
1318         /* timer */
1319         GATE(SCLK_TIMER00, "clk_timer00", "xin24m", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(26), 0, GFLAGS),
1320         GATE(SCLK_TIMER01, "clk_timer01", "xin24m", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(26), 1, GFLAGS),
1321         GATE(SCLK_TIMER02, "clk_timer02", "xin24m", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(26), 2, GFLAGS),
1322         GATE(SCLK_TIMER03, "clk_timer03", "xin24m", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(26), 3, GFLAGS),
1323         GATE(SCLK_TIMER04, "clk_timer04", "xin24m", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(26), 4, GFLAGS),
1324         GATE(SCLK_TIMER05, "clk_timer05", "xin24m", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(26), 5, GFLAGS),
1325         GATE(SCLK_TIMER06, "clk_timer06", "xin24m", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(26), 6, GFLAGS),
1326         GATE(SCLK_TIMER07, "clk_timer07", "xin24m", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(26), 7, GFLAGS),
1327         GATE(SCLK_TIMER08, "clk_timer08", "xin24m", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(26), 8, GFLAGS),
1328         GATE(SCLK_TIMER09, "clk_timer09", "xin24m", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(26), 9, GFLAGS),
1329         GATE(SCLK_TIMER10, "clk_timer10", "xin24m", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(26), 10, GFLAGS),
1330         GATE(SCLK_TIMER11, "clk_timer11", "xin24m", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(26), 11, GFLAGS),
1331
1332         /* clk_test */
1333         /* clk_test_pre is controlled by CRU_MISC_CON[3] */
1334         COMPOSITE_NOMUX(0, "clk_test", "clk_test_pre", CLK_IGNORE_UNUSED,
1335                         RK3368_CLKSEL_CON(58), 0, 5, DFLAGS,
1336                         RK3368_CLKGATE_CON(13), 11, GFLAGS),
1337 };
1338
1339 static struct rockchip_clk_branch rk3399_clk_pmu_branches[] __initdata = {
1340         /*
1341          * PMU CRU Clock-Architecture
1342          */
1343
1344         GATE(0, "fclk_cm0s_pmu_ppll_src", "ppll", CLK_IGNORE_UNUSED,
1345                         RK3399_CLKGATE_CON(0), 1, GFLAGS),
1346
1347         COMPOSITE_NOGATE(0, "fclk_cm0s_src_pmu", mux_fclk_cm0s_pmu_ppll_p, CLK_IGNORE_UNUSED,
1348                         RK3399_CLKSEL_CON(0), 15, 1, MFLAGS, 8, 5, DFLAGS),
1349
1350         COMPOSITE(SCLK_SPI3_PMU, "clk_spi3_pmu", mux_24m_ppll_p, CLK_IGNORE_UNUSED,
1351                         RK3399_CLKSEL_CON(1), 7, 1, MFLAGS, 0, 7, DFLAGS,
1352                         RK3399_CLKGATE_CON(0), 2, GFLAGS),
1353
1354         COMPOSITE(0, "clk_wifi_div", mux_ppll_24m_p, CLK_IGNORE_UNUSED,
1355                         RK3399_CLKSEL_CON(1), 13, 1, MFLAGS, 8, 5, DFLAGS,
1356                         RK3399_CLKGATE_CON(0), 8, GFLAGS),
1357
1358         COMPOSITE_FRACMUX_NOGATE(0, "clk_wifi_frac", "clk_wifi_div", CLK_SET_RATE_PARENT,
1359                         RK3399_CLKSEL_CON(7), 0,
1360                         &rk3399_pmuclk_wifi_fracmux),
1361
1362         MUX(0, "clk_timer_src_pmu", mux_pll_p, CLK_IGNORE_UNUSED,
1363                         RK3399_CLKSEL_CON(1), 15, 1, MFLAGS),
1364
1365         COMPOSITE_NOMUX(SCLK_I2C0_PMU, "clk_i2c0_pmu", "ppll", 0,
1366                         RK3399_CLKSEL_CON(2), 0, 7, DFLAGS,
1367                         RK3399_CLKGATE_CON(0), 9, GFLAGS),
1368
1369         COMPOSITE_NOMUX(SCLK_I2C4_PMU, "clk_i2c4_pmu", "ppll", 0,
1370                         RK3399_CLKSEL_CON(3), 0, 7, DFLAGS,
1371                         RK3399_CLKGATE_CON(0), 11, GFLAGS),
1372
1373         COMPOSITE_NOMUX(SCLK_I2C8_PMU, "clk_i2c8_pmu", "ppll", 0,
1374                         RK3399_CLKSEL_CON(2), 8, 7, DFLAGS,
1375                         RK3399_CLKGATE_CON(0), 10, GFLAGS),
1376
1377         DIV(0, "clk_32k_suspend_pmu", "xin24m", CLK_IGNORE_UNUSED,
1378                         RK3399_CLKSEL_CON(4), 0, 10, DFLAGS),
1379         MUX(0, "clk_testout_2io", mux_clk_testout2_2io_p, CLK_IGNORE_UNUSED,
1380                         RK3399_CLKSEL_CON(4), 15, 1, MFLAGS),
1381
1382         COMPOSITE(0, "clk_uart4_div", mux_24m_ppll_p, CLK_IGNORE_UNUSED,
1383                         RK3399_CLKSEL_CON(5), 10, 1, MFLAGS, 0, 7, DFLAGS,
1384                         RK3399_CLKGATE_CON(0), 5, GFLAGS),
1385
1386         COMPOSITE_FRACMUX(0, "clk_uart4_frac", "clk_uart4_div", CLK_SET_RATE_PARENT,
1387                         RK3399_CLKSEL_CON(6), 0,
1388                         RK3399_CLKGATE_CON(0), 6, GFLAGS,
1389                         &rk3399_uart4_pmu_fracmux),
1390
1391         DIV(0, "pclk_pmu_src", "ppll", CLK_IGNORE_UNUSED,
1392                         RK3399_CLKSEL_CON(0), 0, 5, DFLAGS),
1393
1394         /* pmu clock gates */
1395         GATE(SCLK_TIMER12_PMU, "clk_timer0_pmu", "clk_timer_src_pmu", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(0), 3, GFLAGS),
1396         GATE(SCLK_TIMER13_PMU, "clk_timer1_pmu", "clk_timer_src_pmu", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(0), 4, GFLAGS),
1397
1398         GATE(SCLK_PVTM_PMU, "clk_pvtm_pmu", "xin24m", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(0), 7, GFLAGS),
1399
1400         GATE(PCLK_PMU, "pclk_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(1), 0, GFLAGS),
1401         GATE(PCLK_PMUGRF_PMU, "pclk_pmugrf_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(1), 1, GFLAGS),
1402         GATE(PCLK_INTMEM1_PMU, "pclk_intmem1_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(1), 2, GFLAGS),
1403         GATE(PCLK_GPIO0_PMU, "pclk_gpio0_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(1), 3, GFLAGS),
1404         GATE(PCLK_GPIO1_PMU, "pclk_gpio1_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(1), 4, GFLAGS),
1405         GATE(PCLK_SGRF_PMU, "pclk_sgrf_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(1), 5, GFLAGS),
1406         GATE(PCLK_NOC_PMU, "pclk_noc_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(1), 6, GFLAGS),
1407         GATE(PCLK_I2C0_PMU, "pclk_i2c0_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(1), 7, GFLAGS),
1408         GATE(PCLK_I2C4_PMU, "pclk_i2c4_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(1), 8, GFLAGS),
1409         GATE(PCLK_I2C8_PMU, "pclk_i2c8_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(1), 9, GFLAGS),
1410         GATE(PCLK_RKPWM_PMU, "pclk_rkpwm_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(1), 10, GFLAGS),
1411         GATE(PCLK_SPI3_PMU, "pclk_spi3_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(1), 11, GFLAGS),
1412         GATE(PCLK_TIMER_PMU, "pclk_timer_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(1), 12, GFLAGS),
1413         GATE(PCLK_MAILBOX_PMU, "pclk_mailbox_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(1), 13, GFLAGS),
1414         GATE(PCLK_UART4_PMU, "pclk_uart4_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(1), 14, GFLAGS),
1415         GATE(PCLK_WDT_M0_PMU, "pclk_wdt_m0_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(1), 15, GFLAGS),
1416
1417         GATE(FCLK_CM0S_PMU, "fclk_cm0s_pmu", "fclk_cm0s_src_pmu", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(2), 0, GFLAGS),
1418         GATE(SCLK_CM0S_PMU, "sclk_cm0s_pmu", "fclk_cm0s_src_pmu", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(2), 1, GFLAGS),
1419         GATE(HCLK_CM0S_PMU, "hclk_cm0s_pmu", "fclk_cm0s_src_pmu", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(2), 2, GFLAGS),
1420         GATE(DCLK_CM0S_PMU, "dclk_cm0s_pmu", "fclk_cm0s_src_pmu", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(2), 3, GFLAGS),
1421         GATE(HCLK_NOC_PMU, "hclk_noc_pmu", "fclk_cm0s_src_pmu", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(2), 5, GFLAGS),
1422 };
1423
1424 static const char *const rk3399_critical_clocks[] __initconst = {
1425         "aclk_cci_pre",
1426         "pclk_pmu_src",
1427         "pclk_perilp0",
1428         "hclk_perilp0",
1429         "pclk_perilp1",
1430         "pclk_perihp",
1431         "hclk_perihp",
1432         "aclk_perihp",
1433         "aclk_perilp0",
1434         "hclk_perilp1",
1435         "aclk_dmac0_perilp",
1436         "gpll_hclk_perilp1_src",
1437         "gpll_aclk_perilp0_src",
1438         "gpll_aclk_perihp_src",
1439         "pclk_pmu_src",
1440         "fclk_cm0s_src_pmu",
1441         "clk_timer_src_pmu",
1442         "ppll",
1443 };
1444
1445 static void __init rk3399_clk_init(struct device_node *np)
1446 {
1447         struct rockchip_clk_provider *ctx;
1448         void __iomem *reg_base;
1449
1450         reg_base = of_iomap(np, 0);
1451         if (!reg_base) {
1452                 pr_err("%s: could not map cru region\n", __func__);
1453                 return;
1454         }
1455
1456         ctx = rockchip_clk_init(np, reg_base, CLK_NR_CLKS);
1457         if (IS_ERR(ctx)) {
1458                 pr_err("%s: rockchip clk init failed\n", __func__);
1459                 return;
1460         }
1461
1462         rockchip_clk_register_plls(ctx, rk3399_pll_clks,
1463                                    ARRAY_SIZE(rk3399_pll_clks), -1);
1464
1465         rockchip_clk_register_branches(ctx, rk3399_clk_branches,
1466                                   ARRAY_SIZE(rk3399_clk_branches));
1467
1468         rockchip_clk_protect_critical(rk3399_critical_clocks,
1469                                       ARRAY_SIZE(rk3399_critical_clocks));
1470
1471         rockchip_clk_register_armclk(ctx, ARMCLKL, "armclkl",
1472                         mux_armclkl_p, ARRAY_SIZE(mux_armclkl_p),
1473                         &rk3399_cpuclkl_data, rk3399_cpuclkl_rates,
1474                         ARRAY_SIZE(rk3399_cpuclkl_rates));
1475
1476         rockchip_clk_register_armclk(ctx, ARMCLKB, "armclkb",
1477                         mux_armclkb_p, ARRAY_SIZE(mux_armclkb_p),
1478                         &rk3399_cpuclkb_data, rk3399_cpuclkb_rates,
1479                         ARRAY_SIZE(rk3399_cpuclkb_rates));
1480
1481         rockchip_register_softrst(np, 21, reg_base + RK3399_SOFTRST_CON(0),
1482                                   ROCKCHIP_SOFTRST_HIWORD_MASK);
1483
1484         rockchip_register_restart_notifier(ctx, RK3399_GLB_SRST_FST, NULL);
1485
1486         rockchip_clk_of_add_provider(np, ctx);
1487 }
1488 CLK_OF_DECLARE(rk3399_cru, "rockchip,rk3399-cru", rk3399_clk_init);
1489
1490 static void __init rk3399_pmu_clk_init(struct device_node *np)
1491 {
1492         struct rockchip_clk_provider *ctx;
1493         void __iomem *reg_base;
1494         struct regmap *grf;
1495
1496         reg_base = of_iomap(np, 0);
1497         if (!reg_base) {
1498                 pr_err("%s: could not map cru pmu region\n", __func__);
1499                 return;
1500         }
1501
1502         ctx = rockchip_clk_init(np, reg_base, CLKPMU_NR_CLKS);
1503         if (IS_ERR(ctx)) {
1504                 pr_err("%s: rockchip pmu clk init failed\n", __func__);
1505                 return;
1506         }
1507
1508         grf = rockchip_clk_get_grf(ctx);
1509         if (IS_ERR(grf)) {
1510                 pr_err("%s: pmugrf regmap not available\n", __func__);
1511                 return;
1512         }
1513
1514         /* enable gate for pclk_pmu_src */
1515         regmap_write(grf, RK3399_PMUGRF_SOC_CON0,
1516                           HIWORD_UPDATE(0, RK3399_PMUCRU_PCLK_GATE_MASK,
1517                                         RK3399_PMUCRU_PCLK_GATE_SHIFT));
1518
1519         /* enable pclk_alive_gpll_src gate */
1520         regmap_write(grf, RK3399_PMUGRF_SOC_CON0,
1521                           HIWORD_UPDATE(0, RK3399_PMUCRU_PCLK_ALIVE_MASK,
1522                                         RK3399_PMUCRU_PCLK_ALIVE_SHIFT));
1523
1524         rockchip_clk_register_plls(ctx, rk3399_pmu_pll_clks,
1525                                    ARRAY_SIZE(rk3399_pmu_pll_clks), -1);
1526
1527         rockchip_clk_register_branches(ctx, rk3399_clk_pmu_branches,
1528                                   ARRAY_SIZE(rk3399_clk_pmu_branches));
1529
1530         rockchip_register_softrst(np, 2, reg_base + RK3399_PMU_SOFTRST_CON(0),
1531                                   ROCKCHIP_SOFTRST_HIWORD_MASK);
1532
1533         rockchip_clk_of_add_provider(np, ctx);
1534 }
1535 CLK_OF_DECLARE(rk3399_cru_pmu, "rockchip,rk3399-pmucru", rk3399_pmu_clk_init);