clk: rockchip: rk3399: remove unnecessary critical clocks
[firefly-linux-kernel-4.4.55.git] / drivers / clk / rockchip / clk-rk3399.c
1 /*
2  * Copyright (c) 2016 Rockchip Electronics Co. Ltd.
3  * Author: Xing Zheng <zhengxing@rock-chips.com>
4  *
5  * This program is free software; you can redistribute it and/or modify
6  * it under the terms of the GNU General Public License as published by
7  * the Free Software Foundation; either version 2 of the License, or
8  * (at your option) any later version.
9  *
10  * This program is distributed in the hope that it will be useful,
11  * but WITHOUT ANY WARRANTY; without even the implied warranty of
12  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
13  * GNU General Public License for more details.
14  */
15
16 #include <linux/clk-provider.h>
17 #include <linux/of.h>
18 #include <linux/of_address.h>
19 #include <linux/platform_device.h>
20 #include <linux/regmap.h>
21 #include <dt-bindings/clock/rk3399-cru.h>
22 #include "clk.h"
23
24 enum rk3399_plls {
25         lpll, bpll, dpll, cpll, gpll, npll, vpll,
26 };
27
28 enum rk3399_pmu_plls {
29         ppll,
30 };
31
32 static struct rockchip_pll_rate_table rk3399_pll_rates[] = {
33         /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */
34         RK3036_PLL_RATE(2208000000, 1, 92, 1, 1, 1, 0),
35         RK3036_PLL_RATE(2184000000, 1, 91, 1, 1, 1, 0),
36         RK3036_PLL_RATE(2160000000, 1, 90, 1, 1, 1, 0),
37         RK3036_PLL_RATE(2136000000, 1, 89, 1, 1, 1, 0),
38         RK3036_PLL_RATE(2112000000, 1, 88, 1, 1, 1, 0),
39         RK3036_PLL_RATE(2088000000, 1, 87, 1, 1, 1, 0),
40         RK3036_PLL_RATE(2064000000, 1, 86, 1, 1, 1, 0),
41         RK3036_PLL_RATE(2040000000, 1, 85, 1, 1, 1, 0),
42         RK3036_PLL_RATE(2016000000, 1, 84, 1, 1, 1, 0),
43         RK3036_PLL_RATE(1992000000, 1, 83, 1, 1, 1, 0),
44         RK3036_PLL_RATE(1968000000, 1, 82, 1, 1, 1, 0),
45         RK3036_PLL_RATE(1944000000, 1, 81, 1, 1, 1, 0),
46         RK3036_PLL_RATE(1920000000, 1, 80, 1, 1, 1, 0),
47         RK3036_PLL_RATE(1896000000, 1, 79, 1, 1, 1, 0),
48         RK3036_PLL_RATE(1872000000, 1, 78, 1, 1, 1, 0),
49         RK3036_PLL_RATE(1848000000, 1, 77, 1, 1, 1, 0),
50         RK3036_PLL_RATE(1824000000, 1, 76, 1, 1, 1, 0),
51         RK3036_PLL_RATE(1800000000, 1, 75, 1, 1, 1, 0),
52         RK3036_PLL_RATE(1776000000, 1, 74, 1, 1, 1, 0),
53         RK3036_PLL_RATE(1752000000, 1, 73, 1, 1, 1, 0),
54         RK3036_PLL_RATE(1728000000, 1, 72, 1, 1, 1, 0),
55         RK3036_PLL_RATE(1704000000, 1, 71, 1, 1, 1, 0),
56         RK3036_PLL_RATE(1680000000, 1, 70, 1, 1, 1, 0),
57         RK3036_PLL_RATE(1656000000, 1, 69, 1, 1, 1, 0),
58         RK3036_PLL_RATE(1632000000, 1, 68, 1, 1, 1, 0),
59         RK3036_PLL_RATE(1608000000, 1, 67, 1, 1, 1, 0),
60         RK3036_PLL_RATE(1584000000, 1, 66, 1, 1, 1, 0),
61         RK3036_PLL_RATE(1560000000, 1, 65, 1, 1, 1, 0),
62         RK3036_PLL_RATE(1536000000, 1, 64, 1, 1, 1, 0),
63         RK3036_PLL_RATE(1512000000, 1, 63, 1, 1, 1, 0),
64         RK3036_PLL_RATE(1488000000, 1, 62, 1, 1, 1, 0),
65         RK3036_PLL_RATE(1464000000, 1, 61, 1, 1, 1, 0),
66         RK3036_PLL_RATE(1440000000, 1, 60, 1, 1, 1, 0),
67         RK3036_PLL_RATE(1416000000, 1, 59, 1, 1, 1, 0),
68         RK3036_PLL_RATE(1392000000, 1, 58, 1, 1, 1, 0),
69         RK3036_PLL_RATE(1368000000, 1, 57, 1, 1, 1, 0),
70         RK3036_PLL_RATE(1344000000, 1, 56, 1, 1, 1, 0),
71         RK3036_PLL_RATE(1320000000, 1, 55, 1, 1, 1, 0),
72         RK3036_PLL_RATE(1296000000, 1, 54, 1, 1, 1, 0),
73         RK3036_PLL_RATE(1272000000, 1, 53, 1, 1, 1, 0),
74         RK3036_PLL_RATE(1248000000, 1, 52, 1, 1, 1, 0),
75         RK3036_PLL_RATE(1200000000, 1, 50, 1, 1, 1, 0),
76         RK3036_PLL_RATE(1188000000, 2, 99, 1, 1, 1, 0),
77         RK3036_PLL_RATE(1104000000, 1, 46, 1, 1, 1, 0),
78         RK3036_PLL_RATE(1100000000, 12, 550, 1, 1, 1, 0),
79         RK3036_PLL_RATE(1008000000, 1, 84, 2, 1, 1, 0),
80         RK3036_PLL_RATE(1000000000, 6, 500, 2, 1, 1, 0),
81         RK3036_PLL_RATE( 984000000, 1, 82, 2, 1, 1, 0),
82         RK3036_PLL_RATE( 960000000, 1, 80, 2, 1, 1, 0),
83         RK3036_PLL_RATE( 936000000, 1, 78, 2, 1, 1, 0),
84         RK3036_PLL_RATE( 912000000, 1, 76, 2, 1, 1, 0),
85         RK3036_PLL_RATE( 900000000, 4, 300, 2, 1, 1, 0),
86         RK3036_PLL_RATE( 888000000, 1, 74, 2, 1, 1, 0),
87         RK3036_PLL_RATE( 864000000, 1, 72, 2, 1, 1, 0),
88         RK3036_PLL_RATE( 840000000, 1, 70, 2, 1, 1, 0),
89         RK3036_PLL_RATE( 816000000, 1, 68, 2, 1, 1, 0),
90         RK3036_PLL_RATE( 800000000, 6, 400, 2, 1, 1, 0),
91         RK3036_PLL_RATE( 700000000, 6, 350, 2, 1, 1, 0),
92         RK3036_PLL_RATE( 696000000, 1, 58, 2, 1, 1, 0),
93         RK3036_PLL_RATE( 676000000, 3, 169, 2, 1, 1, 0),
94         RK3036_PLL_RATE( 600000000, 1, 75, 3, 1, 1, 0),
95         RK3036_PLL_RATE( 594000000, 1, 99, 4, 1, 1, 0),
96         RK3036_PLL_RATE( 504000000, 1, 63, 3, 1, 1, 0),
97         RK3036_PLL_RATE( 500000000, 6, 250, 2, 1, 1, 0),
98         RK3036_PLL_RATE( 408000000, 1, 68, 2, 2, 1, 0),
99         RK3036_PLL_RATE( 312000000, 1, 52, 2, 2, 1, 0),
100         RK3036_PLL_RATE( 297000000, 1, 99, 4, 2, 1, 0),
101         RK3036_PLL_RATE( 216000000, 1, 72, 4, 2, 1, 0),
102         RK3036_PLL_RATE( 148500000, 1, 99, 4, 4, 1, 0),
103         RK3036_PLL_RATE(  96000000, 1, 64, 4, 4, 1, 0),
104         RK3036_PLL_RATE(  74250000, 2, 99, 4, 4, 1, 0),
105         RK3036_PLL_RATE(  54000000, 1, 54, 6, 4, 1, 0),
106         RK3036_PLL_RATE(  27000000, 1, 27, 6, 4, 1, 0),
107         { /* sentinel */ },
108 };
109
110 /* CRU parents */
111 PNAME(mux_pll_p)                                = { "xin24m", "xin32k" };
112
113 PNAME(mux_armclkl_p)                            = { "clk_core_l_lpll_src",
114                                                     "clk_core_l_bpll_src",
115                                                     "clk_core_l_dpll_src",
116                                                     "clk_core_l_gpll_src" };
117 PNAME(mux_armclkb_p)                            = { "clk_core_b_lpll_src",
118                                                     "clk_core_b_bpll_src",
119                                                     "clk_core_b_dpll_src",
120                                                     "clk_core_b_gpll_src" };
121 PNAME(mux_aclk_cci_p)                           = { "cpll_aclk_cci_src",
122                                                     "gpll_aclk_cci_src",
123                                                     "npll_aclk_cci_src",
124                                                     "vpll_aclk_cci_src" };
125 PNAME(mux_cci_trace_p)                          = { "cpll_cci_trace", "gpll_cci_trace" };
126 PNAME(mux_cs_p)                                 = { "cpll_cs", "gpll_cs", "npll_cs"};
127 PNAME(mux_aclk_perihp_p)                        = { "cpll_aclk_perihp_src", "gpll_aclk_perihp_src" };
128
129 PNAME(mux_pll_src_cpll_gpll_p)                  = { "cpll", "gpll" };
130 PNAME(mux_pll_src_cpll_gpll_npll_p)             = { "cpll", "gpll", "npll" };
131 PNAME(mux_pll_src_cpll_gpll_ppll_p)             = { "cpll", "gpll", "ppll" };
132 PNAME(mux_pll_src_cpll_gpll_upll_p)             = { "cpll", "gpll", "upll" };
133 PNAME(mux_pll_src_npll_cpll_gpll_p)             = { "npll", "cpll", "gpll" };
134 PNAME(mux_pll_src_cpll_gpll_npll_ppll_p)        = { "cpll", "gpll", "npll", "ppll" };
135 PNAME(mux_pll_src_cpll_gpll_npll_24m_p)         = { "cpll", "gpll", "npll", "xin24m" };
136 PNAME(mux_pll_src_cpll_gpll_npll_usbphy480m_p)  = { "cpll", "gpll", "npll", "clk_usbphy_480m" };
137 PNAME(mux_pll_src_ppll_cpll_gpll_npll_p)        = { "ppll", "cpll", "gpll", "npll", "upll" };
138 PNAME(mux_pll_src_cpll_gpll_npll_upll_24m_p)    = { "cpll", "gpll", "npll", "upll", "xin24m" };
139 PNAME(mux_pll_src_cpll_gpll_npll_ppll_upll_24m_p) = { "cpll", "gpll", "npll", "ppll", "upll", "xin24m" };
140
141 PNAME(mux_pll_src_vpll_cpll_gpll_p)             = { "vpll", "cpll", "gpll" };
142 PNAME(mux_pll_src_vpll_cpll_gpll_npll_p)        = { "vpll", "cpll", "gpll", "npll" };
143 PNAME(mux_pll_src_vpll_cpll_gpll_24m_p)         = { "vpll", "cpll", "gpll", "xin24m" };
144
145 PNAME(mux_dclk_vop0_p)                          = { "dclk_vop0_div", "dclk_vop0_frac" };
146 PNAME(mux_dclk_vop1_p)                          = { "dclk_vop1_div", "dclk_vop1_frac" };
147
148 PNAME(mux_clk_cif_p)                            = { "clk_cifout_div", "xin24m" };
149
150 PNAME(mux_pll_src_24m_usbphy480m_p)             = { "xin24m", "clk_usbphy_480m" };
151 PNAME(mux_pll_src_24m_pciephy_p)                = { "xin24m", "clk_pciephy_ref100m" };
152 PNAME(mux_pll_src_24m_32k_cpll_gpll_p)          = { "xin24m", "xin32k", "cpll", "gpll" };
153 PNAME(mux_pciecore_cru_phy_p)                   = { "clk_pcie_core_cru", "clk_pcie_core_phy" };
154
155 PNAME(mux_aclk_emmc_p)                          = { "cpll_aclk_emmc_src", "gpll_aclk_emmc_src" };
156
157 PNAME(mux_aclk_perilp0_p)                       = { "cpll_aclk_perilp0_src", "gpll_aclk_perilp0_src" };
158
159 PNAME(mux_fclk_cm0s_p)                          = { "cpll_fclk_cm0s_src", "gpll_fclk_cm0s_src" };
160
161 PNAME(mux_hclk_perilp1_p)                       = { "cpll_hclk_perilp1_src", "gpll_hclk_perilp1_src" };
162
163 PNAME(mux_clk_testout1_p)                       = { "clk_testout1_pll_src", "xin24m" };
164 PNAME(mux_clk_testout2_p)                       = { "clk_testout2_pll_src", "xin24m" };
165
166 PNAME(mux_usbphy_480m_p)                        = { "clk_usbphy0_480m_src", "clk_usbphy1_480m_src" };
167 PNAME(mux_aclk_gmac_p)                          = { "cpll_aclk_gmac_src", "gpll_aclk_gmac_src" };
168 PNAME(mux_rmii_p)                               = { "clk_gmac", "clkin_gmac" };
169 PNAME(mux_spdif_p)                              = { "clk_spdif_div", "clk_spdif_frac",
170                                                     "clkin_i2s", "xin12m" };
171 PNAME(mux_i2s0_p)                               = { "clk_i2s0_div", "clk_i2s0_frac",
172                                                     "clkin_i2s", "xin12m" };
173 PNAME(mux_i2s1_p)                               = { "clk_i2s1_div", "clk_i2s1_frac",
174                                                     "clkin_i2s", "xin12m" };
175 PNAME(mux_i2s2_p)                               = { "clk_i2s2_div", "clk_i2s2_frac",
176                                                     "clkin_i2s", "xin12m" };
177 PNAME(mux_i2sch_p)                              = { "clk_i2s0", "clk_i2s1", "clk_i2s2" };
178 PNAME(mux_i2sout_p)                             = { "clk_i2sout_src", "xin12m" };
179
180 PNAME(mux_uart0_p)                              = { "clk_uart0_div", "clk_uart0_frac", "xin24m" };
181 PNAME(mux_uart1_p)                              = { "clk_uart1_div", "clk_uart1_frac", "xin24m" };
182 PNAME(mux_uart2_p)                              = { "clk_uart2_div", "clk_uart2_frac", "xin24m" };
183 PNAME(mux_uart3_p)                              = { "clk_uart3_div", "clk_uart3_frac", "xin24m" };
184
185 /* PMU CRU parents */
186 PNAME(mux_ppll_24m_p)                           = { "ppll", "xin24m" };
187 PNAME(mux_24m_ppll_p)                           = { "xin24m", "ppll" };
188 PNAME(mux_fclk_cm0s_pmu_ppll_p)                 = { "fclk_cm0s_pmu_ppll_src", "xin24m" };
189 PNAME(mux_wifi_pmu_p)                           = { "clk_wifi_div", "clk_wifi_frac" };
190 PNAME(mux_uart4_pmu_p)                          = { "clk_uart4_div", "clk_uart4_frac", "xin24m" };
191 PNAME(mux_clk_testout2_2io_p)                   = { "clk_testout2", "clk_32k_suspend_pmu" };
192
193 static struct rockchip_pll_clock rk3399_pll_clks[] __initdata = {
194         [lpll] = PLL(pll_rk3399, PLL_APLLL, "lpll", mux_pll_p, 0, RK3399_PLL_CON(0),
195                      RK3399_PLL_CON(3), 8, 31, 0, rk3399_pll_rates),
196         [bpll] = PLL(pll_rk3399, PLL_APLLB, "bpll", mux_pll_p, 0, RK3399_PLL_CON(8),
197                      RK3399_PLL_CON(11), 8, 31, 0, rk3399_pll_rates),
198         [dpll] = PLL(pll_rk3399, PLL_DPLL, "dpll", mux_pll_p, 0, RK3399_PLL_CON(16),
199                      RK3399_PLL_CON(19), 8, 31, 0, NULL),
200         [cpll] = PLL(pll_rk3399, PLL_CPLL, "cpll", mux_pll_p, 0, RK3399_PLL_CON(24),
201                      RK3399_PLL_CON(27), 8, 31, ROCKCHIP_PLL_SYNC_RATE, rk3399_pll_rates),
202         [gpll] = PLL(pll_rk3399, PLL_GPLL, "gpll", mux_pll_p, 0, RK3399_PLL_CON(32),
203                      RK3399_PLL_CON(35), 8, 31, ROCKCHIP_PLL_SYNC_RATE, rk3399_pll_rates),
204         [npll] = PLL(pll_rk3399, PLL_NPLL, "npll",  mux_pll_p, 0, RK3399_PLL_CON(40),
205                      RK3399_PLL_CON(43), 8, 31, ROCKCHIP_PLL_SYNC_RATE, rk3399_pll_rates),
206         [vpll] = PLL(pll_rk3399, PLL_VPLL, "vpll",  mux_pll_p, 0, RK3399_PLL_CON(48),
207                      RK3399_PLL_CON(51), 8, 31, ROCKCHIP_PLL_SYNC_RATE, rk3399_pll_rates),
208 };
209
210 static struct rockchip_pll_clock rk3399_pmu_pll_clks[] __initdata = {
211         [ppll] = PLL(pll_rk3399, PLL_PPLL, "ppll",  mux_pll_p, 0, RK3399_PMU_PLL_CON(0),
212                      RK3399_PMU_PLL_CON(3), 8, 31, ROCKCHIP_PLL_SYNC_RATE, rk3399_pll_rates),
213 };
214
215 #define MFLAGS CLK_MUX_HIWORD_MASK
216 #define DFLAGS CLK_DIVIDER_HIWORD_MASK
217 #define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE)
218 #define IFLAGS ROCKCHIP_INVERTER_HIWORD_MASK
219
220 static struct rockchip_clk_branch rk3399_spdif_fracmux __initdata =
221         MUX(0, "clk_spdif_mux", mux_spdif_p, CLK_SET_RATE_PARENT,
222                         RK3399_CLKSEL_CON(32), 13, 2, MFLAGS);
223
224 static struct rockchip_clk_branch rk3399_i2s0_fracmux __initdata =
225         MUX(0, "clk_i2s0_mux", mux_i2s0_p, CLK_SET_RATE_PARENT,
226                         RK3399_CLKSEL_CON(28), 8, 2, MFLAGS);
227
228 static struct rockchip_clk_branch rk3399_i2s1_fracmux __initdata =
229         MUX(0, "clk_i2s1_mux", mux_i2s1_p, CLK_SET_RATE_PARENT,
230                         RK3399_CLKSEL_CON(29), 8, 2, MFLAGS);
231
232 static struct rockchip_clk_branch rk3399_i2s2_fracmux __initdata =
233         MUX(0, "clk_i2s2_mux", mux_i2s2_p, CLK_SET_RATE_PARENT,
234                         RK3399_CLKSEL_CON(30), 8, 2, MFLAGS);
235
236 static struct rockchip_clk_branch rk3399_uart0_fracmux __initdata =
237         MUX(SCLK_UART0, "clk_uart0", mux_uart0_p, CLK_SET_RATE_PARENT,
238                         RK3399_CLKSEL_CON(33), 8, 2, MFLAGS);
239
240 static struct rockchip_clk_branch rk3399_uart1_fracmux __initdata =
241         MUX(SCLK_UART1, "clk_uart1", mux_uart1_p, CLK_SET_RATE_PARENT,
242                         RK3399_CLKSEL_CON(34), 8, 2, MFLAGS);
243
244 static struct rockchip_clk_branch rk3399_uart2_fracmux __initdata =
245         MUX(SCLK_UART2, "clk_uart2", mux_uart2_p, CLK_SET_RATE_PARENT,
246                         RK3399_CLKSEL_CON(35), 8, 2, MFLAGS);
247
248 static struct rockchip_clk_branch rk3399_uart3_fracmux __initdata =
249         MUX(SCLK_UART3, "clk_uart3", mux_uart3_p, CLK_SET_RATE_PARENT,
250                         RK3399_CLKSEL_CON(36), 8, 2, MFLAGS);
251
252 static struct rockchip_clk_branch rk3399_uart4_pmu_fracmux __initdata =
253         MUX(SCLK_UART4_PMU, "clk_uart4_pmu", mux_uart4_pmu_p, CLK_SET_RATE_PARENT,
254                         RK3399_PMU_CLKSEL_CON(5), 8, 2, MFLAGS);
255
256 static struct rockchip_clk_branch rk3399_dclk_vop0_fracmux __initdata =
257         MUX(DCLK_VOP0, "dclk_vop0", mux_dclk_vop0_p, CLK_SET_RATE_PARENT,
258                         RK3399_CLKSEL_CON(49), 11, 1, MFLAGS);
259
260 static struct rockchip_clk_branch rk3399_dclk_vop1_fracmux __initdata =
261         MUX(DCLK_VOP1, "dclk_vop1", mux_dclk_vop1_p, CLK_SET_RATE_PARENT,
262                         RK3399_CLKSEL_CON(50), 11, 1, MFLAGS);
263
264 static struct rockchip_clk_branch rk3399_pmuclk_wifi_fracmux __initdata =
265         MUX(SCLK_WIFI_PMU, "clk_wifi_pmu", mux_wifi_pmu_p, CLK_SET_RATE_PARENT,
266                         RK3399_PMU_CLKSEL_CON(1), 14, 1, MFLAGS);
267
268 static const struct rockchip_cpuclk_reg_data rk3399_cpuclkl_data = {
269         .core_reg = RK3399_CLKSEL_CON(0),
270         .div_core_shift = 0,
271         .div_core_mask = 0x1f,
272         .mux_core_alt = 3,
273         .mux_core_main = 0,
274         .mux_core_shift = 6,
275         .mux_core_mask = 0x3,
276 };
277
278 static const struct rockchip_cpuclk_reg_data rk3399_cpuclkb_data = {
279         .core_reg = RK3399_CLKSEL_CON(2),
280         .div_core_shift = 0,
281         .div_core_mask = 0x1f,
282         .mux_core_alt = 3,
283         .mux_core_main = 1,
284         .mux_core_shift = 6,
285         .mux_core_mask = 0x3,
286 };
287
288 #define RK3399_DIV_ACLKM_MASK           0x1f
289 #define RK3399_DIV_ACLKM_SHIFT          8
290 #define RK3399_DIV_ATCLK_MASK           0x1f
291 #define RK3399_DIV_ATCLK_SHIFT          0
292 #define RK3399_DIV_PCLK_DBG_MASK        0x1f
293 #define RK3399_DIV_PCLK_DBG_SHIFT       8
294
295 #define RK3399_CLKSEL0(_offs, _aclkm)                                   \
296         {                                                               \
297                 .reg = RK3399_CLKSEL_CON(0 + _offs),                    \
298                 .val = HIWORD_UPDATE(_aclkm, RK3399_DIV_ACLKM_MASK,     \
299                                 RK3399_DIV_ACLKM_SHIFT),                \
300         }
301 #define RK3399_CLKSEL1(_offs, _atclk, _pdbg)                            \
302         {                                                               \
303                 .reg = RK3399_CLKSEL_CON(1 + _offs),                    \
304                 .val = HIWORD_UPDATE(_atclk, RK3399_DIV_ATCLK_MASK,     \
305                                 RK3399_DIV_ATCLK_SHIFT) |               \
306                        HIWORD_UPDATE(_pdbg, RK3399_DIV_PCLK_DBG_MASK,   \
307                                 RK3399_DIV_PCLK_DBG_SHIFT),             \
308         }
309
310 /* cluster_l: aclkm in clksel0, rest in clksel1 */
311 #define RK3399_CPUCLKL_RATE(_prate, _aclkm, _atclk, _pdbg)              \
312         {                                                               \
313                 .prate = _prate##U,                                     \
314                 .divs = {                                               \
315                         RK3399_CLKSEL0(0, _aclkm),                      \
316                         RK3399_CLKSEL1(0, _atclk, _pdbg),               \
317                 },                                                      \
318         }
319
320 /* cluster_b: aclkm in clksel2, rest in clksel3 */
321 #define RK3399_CPUCLKB_RATE(_prate, _aclkm, _atclk, _pdbg)              \
322         {                                                               \
323                 .prate = _prate##U,                                     \
324                 .divs = {                                               \
325                         RK3399_CLKSEL0(2, _aclkm),                      \
326                         RK3399_CLKSEL1(2, _atclk, _pdbg),               \
327                 },                                                      \
328         }
329
330 static struct rockchip_cpuclk_rate_table rk3399_cpuclkl_rates[] __initdata = {
331         RK3399_CPUCLKL_RATE(1800000000, 1, 8, 8),
332         RK3399_CPUCLKL_RATE(1704000000, 1, 8, 8),
333         RK3399_CPUCLKL_RATE(1608000000, 1, 7, 7),
334         RK3399_CPUCLKL_RATE(1512000000, 1, 7, 7),
335         RK3399_CPUCLKL_RATE(1488000000, 1, 6, 6),
336         RK3399_CPUCLKL_RATE(1416000000, 1, 6, 6),
337         RK3399_CPUCLKL_RATE(1200000000, 1, 5, 5),
338         RK3399_CPUCLKL_RATE(1008000000, 1, 5, 5),
339         RK3399_CPUCLKL_RATE( 816000000, 1, 4, 4),
340         RK3399_CPUCLKL_RATE( 696000000, 1, 3, 3),
341         RK3399_CPUCLKL_RATE( 600000000, 1, 3, 3),
342         RK3399_CPUCLKL_RATE( 408000000, 1, 2, 2),
343         RK3399_CPUCLKL_RATE( 312000000, 1, 1, 1),
344 };
345
346 static struct rockchip_cpuclk_rate_table rk3399_cpuclkb_rates[] __initdata = {
347         RK3399_CPUCLKB_RATE(2208000000, 1, 11, 11),
348         RK3399_CPUCLKB_RATE(2184000000, 1, 11, 11),
349         RK3399_CPUCLKB_RATE(2088000000, 1, 10, 10),
350         RK3399_CPUCLKB_RATE(2040000000, 1, 10, 10),
351         RK3399_CPUCLKB_RATE(1992000000, 1, 9, 9),
352         RK3399_CPUCLKB_RATE(1896000000, 1, 9, 9),
353         RK3399_CPUCLKB_RATE(1800000000, 1, 8, 8),
354         RK3399_CPUCLKB_RATE(1704000000, 1, 8, 8),
355         RK3399_CPUCLKB_RATE(1608000000, 1, 7, 7),
356         RK3399_CPUCLKB_RATE(1512000000, 1, 7, 7),
357         RK3399_CPUCLKB_RATE(1488000000, 1, 6, 6),
358         RK3399_CPUCLKB_RATE(1416000000, 1, 6, 6),
359         RK3399_CPUCLKB_RATE(1200000000, 1, 5, 5),
360         RK3399_CPUCLKB_RATE(1008000000, 1, 5, 5),
361         RK3399_CPUCLKB_RATE( 816000000, 1, 4, 4),
362         RK3399_CPUCLKB_RATE( 696000000, 1, 3, 3),
363         RK3399_CPUCLKB_RATE( 600000000, 1, 3, 3),
364         RK3399_CPUCLKB_RATE( 408000000, 1, 2, 2),
365         RK3399_CPUCLKB_RATE( 312000000, 1, 1, 1),
366 };
367
368 static struct rockchip_clk_branch rk3399_clk_branches[] __initdata = {
369         /*
370          * CRU Clock-Architecture
371          */
372
373         /* usbphy */
374         GATE(SCLK_USB2PHY0_REF, "clk_usb2phy0_ref", "xin24m", CLK_IGNORE_UNUSED,
375                         RK3399_CLKGATE_CON(6), 5, GFLAGS),
376         GATE(SCLK_USB2PHY1_REF, "clk_usb2phy1_ref", "xin24m", CLK_IGNORE_UNUSED,
377                         RK3399_CLKGATE_CON(6), 6, GFLAGS),
378
379         GATE(0, "clk_usbphy0_480m_src", "clk_usbphy0_480m", CLK_IGNORE_UNUSED,
380                         RK3399_CLKGATE_CON(13), 12, GFLAGS),
381         GATE(0, "clk_usbphy1_480m_src", "clk_usbphy1_480m", CLK_IGNORE_UNUSED,
382                         RK3399_CLKGATE_CON(13), 12, GFLAGS),
383         MUX(0, "clk_usbphy_480m", mux_usbphy_480m_p, CLK_IGNORE_UNUSED,
384                         RK3399_CLKSEL_CON(14), 6, 1, MFLAGS),
385
386         MUX(0, "upll", mux_pll_src_24m_usbphy480m_p, 0,
387                         RK3399_CLKSEL_CON(14), 15, 1, MFLAGS),
388
389         COMPOSITE_NODIV(SCLK_HSICPHY, "clk_hsicphy", mux_pll_src_cpll_gpll_npll_usbphy480m_p, 0,
390                         RK3399_CLKSEL_CON(19), 0, 2, MFLAGS,
391                         RK3399_CLKGATE_CON(6), 4, GFLAGS),
392
393         COMPOSITE(ACLK_USB3, "aclk_usb3", mux_pll_src_cpll_gpll_npll_p, 0,
394                         RK3399_CLKSEL_CON(39), 6, 2, MFLAGS, 0, 5, DFLAGS,
395                         RK3399_CLKGATE_CON(12), 0, GFLAGS),
396         GATE(ACLK_USB3_NOC, "aclk_usb3_noc", "aclk_usb3", CLK_IGNORE_UNUSED,
397                         RK3399_CLKGATE_CON(30), 0, GFLAGS),
398         GATE(ACLK_USB3OTG0, "aclk_usb3otg0", "aclk_usb3", 0,
399                         RK3399_CLKGATE_CON(30), 1, GFLAGS),
400         GATE(ACLK_USB3OTG1, "aclk_usb3otg1", "aclk_usb3", 0,
401                         RK3399_CLKGATE_CON(30), 2, GFLAGS),
402         GATE(ACLK_USB3_RKSOC_AXI_PERF, "aclk_usb3_rksoc_axi_perf", "aclk_usb3", 0,
403                         RK3399_CLKGATE_CON(30), 3, GFLAGS),
404         GATE(ACLK_USB3_GRF, "aclk_usb3_grf", "aclk_usb3", 0,
405                         RK3399_CLKGATE_CON(30), 4, GFLAGS),
406
407         GATE(SCLK_USB3OTG0_REF, "clk_usb3otg0_ref", "xin24m", 0,
408                         RK3399_CLKGATE_CON(12), 1, GFLAGS),
409         GATE(SCLK_USB3OTG1_REF, "clk_usb3otg1_ref", "xin24m", 0,
410                         RK3399_CLKGATE_CON(12), 2, GFLAGS),
411
412         COMPOSITE(SCLK_USB3OTG0_SUSPEND, "clk_usb3otg0_suspend", mux_pll_p, 0,
413                         RK3399_CLKSEL_CON(40), 15, 1, MFLAGS, 0, 10, DFLAGS,
414                         RK3399_CLKGATE_CON(12), 3, GFLAGS),
415
416         COMPOSITE(SCLK_USB3OTG1_SUSPEND, "clk_usb3otg1_suspend", mux_pll_p, 0,
417                         RK3399_CLKSEL_CON(41), 15, 1, MFLAGS, 0, 10, DFLAGS,
418                         RK3399_CLKGATE_CON(12), 4, GFLAGS),
419
420         COMPOSITE(SCLK_UPHY0_TCPDPHY_REF, "clk_uphy0_tcpdphy_ref", mux_pll_p, 0,
421                         RK3399_CLKSEL_CON(64), 15, 1, MFLAGS, 8, 5, DFLAGS,
422                         RK3399_CLKGATE_CON(13), 4, GFLAGS),
423
424         COMPOSITE(SCLK_UPHY0_TCPDCORE, "clk_uphy0_tcpdcore", mux_pll_src_24m_32k_cpll_gpll_p, 0,
425                         RK3399_CLKSEL_CON(64), 6, 2, MFLAGS, 0, 5, DFLAGS,
426                         RK3399_CLKGATE_CON(13), 5, GFLAGS),
427
428         COMPOSITE(SCLK_UPHY1_TCPDPHY_REF, "clk_uphy1_tcpdphy_ref", mux_pll_p, 0,
429                         RK3399_CLKSEL_CON(65), 15, 1, MFLAGS, 8, 5, DFLAGS,
430                         RK3399_CLKGATE_CON(13), 6, GFLAGS),
431
432         COMPOSITE(SCLK_UPHY1_TCPDCORE, "clk_uphy1_tcpdcore", mux_pll_src_24m_32k_cpll_gpll_p, 0,
433                         RK3399_CLKSEL_CON(65), 6, 2, MFLAGS, 0, 5, DFLAGS,
434                         RK3399_CLKGATE_CON(13), 7, GFLAGS),
435
436         /* little core */
437         GATE(0, "clk_core_l_lpll_src", "lpll", CLK_IGNORE_UNUSED,
438                         RK3399_CLKGATE_CON(0), 0, GFLAGS),
439         GATE(0, "clk_core_l_bpll_src", "bpll", CLK_IGNORE_UNUSED,
440                         RK3399_CLKGATE_CON(0), 1, GFLAGS),
441         GATE(0, "clk_core_l_dpll_src", "dpll", CLK_IGNORE_UNUSED,
442                         RK3399_CLKGATE_CON(0), 2, GFLAGS),
443         GATE(0, "clk_core_l_gpll_src", "gpll", CLK_IGNORE_UNUSED,
444                         RK3399_CLKGATE_CON(0), 3, GFLAGS),
445
446         COMPOSITE_NOMUX(0, "aclkm_core_l", "armclkl", CLK_IGNORE_UNUSED,
447                         RK3399_CLKSEL_CON(0), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
448                         RK3399_CLKGATE_CON(0), 4, GFLAGS),
449         COMPOSITE_NOMUX(0, "atclk_core_l", "armclkl", CLK_IGNORE_UNUSED,
450                         RK3399_CLKSEL_CON(1), 0, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
451                         RK3399_CLKGATE_CON(0), 5, GFLAGS),
452         COMPOSITE_NOMUX(0, "pclk_dbg_core_l", "armclkl", CLK_IGNORE_UNUSED,
453                         RK3399_CLKSEL_CON(1), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
454                         RK3399_CLKGATE_CON(0), 6, GFLAGS),
455
456         GATE(ACLK_CORE_ADB400_CORE_L_2_CCI500, "aclk_core_adb400_core_l_2_cci500", "aclkm_core_l", CLK_IGNORE_UNUSED,
457                         RK3399_CLKGATE_CON(14), 12, GFLAGS),
458         GATE(ACLK_PERF_CORE_L, "aclk_perf_core_l", "aclkm_core_l", CLK_IGNORE_UNUSED,
459                         RK3399_CLKGATE_CON(14), 13, GFLAGS),
460
461         GATE(0, "clk_dbg_pd_core_l", "armclkl", CLK_IGNORE_UNUSED,
462                         RK3399_CLKGATE_CON(14), 9, GFLAGS),
463         GATE(ACLK_GIC_ADB400_GIC_2_CORE_L, "aclk_core_adb400_gic_2_core_l", "armclkl", CLK_IGNORE_UNUSED,
464                         RK3399_CLKGATE_CON(14), 10, GFLAGS),
465         GATE(ACLK_GIC_ADB400_CORE_L_2_GIC, "aclk_core_adb400_core_l_2_gic", "armclkl", CLK_IGNORE_UNUSED,
466                         RK3399_CLKGATE_CON(14), 11, GFLAGS),
467         GATE(SCLK_PVTM_CORE_L, "clk_pvtm_core_l", "xin24m", CLK_IGNORE_UNUSED,
468                         RK3399_CLKGATE_CON(0), 7, GFLAGS),
469
470         /* big core */
471         GATE(0, "clk_core_b_lpll_src", "lpll", CLK_IGNORE_UNUSED,
472                         RK3399_CLKGATE_CON(1), 0, GFLAGS),
473         GATE(0, "clk_core_b_bpll_src", "bpll", CLK_IGNORE_UNUSED,
474                         RK3399_CLKGATE_CON(1), 1, GFLAGS),
475         GATE(0, "clk_core_b_dpll_src", "dpll", CLK_IGNORE_UNUSED,
476                         RK3399_CLKGATE_CON(1), 2, GFLAGS),
477         GATE(0, "clk_core_b_gpll_src", "gpll", CLK_IGNORE_UNUSED,
478                         RK3399_CLKGATE_CON(1), 3, GFLAGS),
479
480         COMPOSITE_NOMUX(0, "aclkm_core_b", "armclkb", CLK_IGNORE_UNUSED,
481                         RK3399_CLKSEL_CON(2), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
482                         RK3399_CLKGATE_CON(1), 4, GFLAGS),
483         COMPOSITE_NOMUX(0, "atclk_core_b", "armclkb", CLK_IGNORE_UNUSED,
484                         RK3399_CLKSEL_CON(3), 0, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
485                         RK3399_CLKGATE_CON(1), 5, GFLAGS),
486         COMPOSITE_NOMUX(0, "pclk_dbg_core_b", "armclkb", CLK_IGNORE_UNUSED,
487                         RK3399_CLKSEL_CON(3), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
488                         RK3399_CLKGATE_CON(1), 6, GFLAGS),
489
490         GATE(ACLK_CORE_ADB400_CORE_B_2_CCI500, "aclk_core_adb400_core_b_2_cci500", "aclkm_core_b", CLK_IGNORE_UNUSED,
491                         RK3399_CLKGATE_CON(14), 5, GFLAGS),
492         GATE(ACLK_PERF_CORE_B, "aclk_perf_core_b", "aclkm_core_b", CLK_IGNORE_UNUSED,
493                         RK3399_CLKGATE_CON(14), 6, GFLAGS),
494
495         GATE(0, "clk_dbg_pd_core_b", "armclkb", CLK_IGNORE_UNUSED,
496                         RK3399_CLKGATE_CON(14), 1, GFLAGS),
497         GATE(ACLK_GIC_ADB400_GIC_2_CORE_B, "aclk_core_adb400_gic_2_core_b", "armclkb", CLK_IGNORE_UNUSED,
498                         RK3399_CLKGATE_CON(14), 3, GFLAGS),
499         GATE(ACLK_GIC_ADB400_CORE_B_2_GIC, "aclk_core_adb400_core_b_2_gic", "armclkb", CLK_IGNORE_UNUSED,
500                         RK3399_CLKGATE_CON(14), 4, GFLAGS),
501
502         DIV(0, "pclken_dbg_core_b", "pclk_dbg_core_b", CLK_IGNORE_UNUSED,
503                         RK3399_CLKSEL_CON(3), 13, 2, DFLAGS | CLK_DIVIDER_READ_ONLY),
504
505         GATE(0, "pclk_dbg_cxcs_pd_core_b", "pclk_dbg_core_b", CLK_IGNORE_UNUSED,
506                         RK3399_CLKGATE_CON(14), 2, GFLAGS),
507
508         GATE(SCLK_PVTM_CORE_B, "clk_pvtm_core_b", "xin24m", CLK_IGNORE_UNUSED,
509                         RK3399_CLKGATE_CON(1), 7, GFLAGS),
510
511         /* gmac */
512         GATE(0, "cpll_aclk_gmac_src", "cpll", CLK_IGNORE_UNUSED,
513                         RK3399_CLKGATE_CON(6), 9, GFLAGS),
514         GATE(0, "gpll_aclk_gmac_src", "gpll", CLK_IGNORE_UNUSED,
515                         RK3399_CLKGATE_CON(6), 8, GFLAGS),
516         COMPOSITE(0, "aclk_gmac_pre", mux_aclk_gmac_p, 0,
517                         RK3399_CLKSEL_CON(20), 7, 1, MFLAGS, 0, 5, DFLAGS,
518                         RK3399_CLKGATE_CON(6), 10, GFLAGS),
519
520         GATE(ACLK_GMAC, "aclk_gmac", "aclk_gmac_pre", 0,
521                         RK3399_CLKGATE_CON(32), 0, GFLAGS),
522         GATE(ACLK_GMAC_NOC, "aclk_gmac_noc", "aclk_gmac_pre", CLK_IGNORE_UNUSED,
523                         RK3399_CLKGATE_CON(32), 1, GFLAGS),
524         GATE(ACLK_PERF_GMAC, "aclk_perf_gmac", "aclk_gmac_pre", 0,
525                         RK3399_CLKGATE_CON(32), 4, GFLAGS),
526
527         COMPOSITE_NOMUX(0, "pclk_gmac_pre", "aclk_gmac_pre", 0,
528                         RK3399_CLKSEL_CON(19), 8, 3, DFLAGS,
529                         RK3399_CLKGATE_CON(6), 11, GFLAGS),
530         GATE(PCLK_GMAC, "pclk_gmac", "pclk_gmac_pre", 0,
531                         RK3399_CLKGATE_CON(32), 2, GFLAGS),
532         GATE(PCLK_GMAC_NOC, "pclk_gmac_noc", "pclk_gmac_pre", CLK_IGNORE_UNUSED,
533                         RK3399_CLKGATE_CON(32), 3, GFLAGS),
534
535         COMPOSITE(SCLK_MAC, "clk_gmac", mux_pll_src_cpll_gpll_npll_p, 0,
536                         RK3399_CLKSEL_CON(20), 14, 2, MFLAGS, 8, 5, DFLAGS,
537                         RK3399_CLKGATE_CON(5), 5, GFLAGS),
538
539         MUX(0, "clk_rmii_src", mux_rmii_p, CLK_SET_RATE_PARENT,
540                         RK3399_CLKSEL_CON(19), 4, 1, MFLAGS),
541         GATE(SCLK_MACREF_OUT, "clk_mac_refout", "clk_rmii_src", 0,
542                         RK3399_CLKGATE_CON(5), 6, GFLAGS),
543         GATE(SCLK_MACREF, "clk_mac_ref", "clk_rmii_src", 0,
544                         RK3399_CLKGATE_CON(5), 7, GFLAGS),
545         GATE(SCLK_MAC_RX, "clk_rmii_rx", "clk_rmii_src", 0,
546                         RK3399_CLKGATE_CON(5), 8, GFLAGS),
547         GATE(SCLK_MAC_TX, "clk_rmii_tx", "clk_rmii_src", 0,
548                         RK3399_CLKGATE_CON(5), 9, GFLAGS),
549
550         /* spdif */
551         COMPOSITE(0, "clk_spdif_div", mux_pll_src_cpll_gpll_p, 0,
552                         RK3399_CLKSEL_CON(32), 7, 1, MFLAGS, 0, 7, DFLAGS,
553                         RK3399_CLKGATE_CON(8), 13, GFLAGS),
554         COMPOSITE_FRACMUX(0, "clk_spdif_frac", "clk_spdif_div", CLK_SET_RATE_PARENT,
555                         RK3399_CLKSEL_CON(99), 0,
556                         RK3399_CLKGATE_CON(8), 14, GFLAGS,
557                         &rk3399_spdif_fracmux),
558         GATE(SCLK_SPDIF_8CH, "clk_spdif", "clk_spdif_mux", CLK_SET_RATE_PARENT,
559                         RK3399_CLKGATE_CON(8), 15, GFLAGS),
560
561         COMPOSITE(SCLK_SPDIF_REC_DPTX, "clk_spdif_rec_dptx", mux_pll_src_cpll_gpll_p, 0,
562                         RK3399_CLKSEL_CON(32), 15, 1, MFLAGS, 0, 5, DFLAGS,
563                         RK3399_CLKGATE_CON(10), 6, GFLAGS),
564         /* i2s */
565         COMPOSITE(0, "clk_i2s0_div", mux_pll_src_cpll_gpll_p, 0,
566                         RK3399_CLKSEL_CON(28), 7, 1, MFLAGS, 0, 7, DFLAGS,
567                         RK3399_CLKGATE_CON(8), 3, GFLAGS),
568         COMPOSITE_FRACMUX(0, "clk_i2s0_frac", "clk_i2s0_div", CLK_SET_RATE_PARENT,
569                         RK3399_CLKSEL_CON(96), 0,
570                         RK3399_CLKGATE_CON(8), 4, GFLAGS,
571                         &rk3399_i2s0_fracmux),
572         GATE(SCLK_I2S0_8CH, "clk_i2s0", "clk_i2s0_mux", CLK_SET_RATE_PARENT,
573                         RK3399_CLKGATE_CON(8), 5, GFLAGS),
574
575         COMPOSITE(0, "clk_i2s1_div", mux_pll_src_cpll_gpll_p, 0,
576                         RK3399_CLKSEL_CON(29), 7, 1, MFLAGS, 0, 7, DFLAGS,
577                         RK3399_CLKGATE_CON(8), 6, GFLAGS),
578         COMPOSITE_FRACMUX(0, "clk_i2s1_frac", "clk_i2s1_div", CLK_SET_RATE_PARENT,
579                         RK3399_CLKSEL_CON(97), 0,
580                         RK3399_CLKGATE_CON(8), 7, GFLAGS,
581                         &rk3399_i2s1_fracmux),
582         GATE(SCLK_I2S1_8CH, "clk_i2s1", "clk_i2s1_mux", CLK_SET_RATE_PARENT,
583                         RK3399_CLKGATE_CON(8), 8, GFLAGS),
584
585         COMPOSITE(0, "clk_i2s2_div", mux_pll_src_cpll_gpll_p, 0,
586                         RK3399_CLKSEL_CON(30), 7, 1, MFLAGS, 0, 7, DFLAGS,
587                         RK3399_CLKGATE_CON(8), 9, GFLAGS),
588         COMPOSITE_FRACMUX(0, "clk_i2s2_frac", "clk_i2s2_div", CLK_SET_RATE_PARENT,
589                         RK3399_CLKSEL_CON(98), 0,
590                         RK3399_CLKGATE_CON(8), 10, GFLAGS,
591                         &rk3399_i2s2_fracmux),
592         GATE(SCLK_I2S2_8CH, "clk_i2s2", "clk_i2s2_mux", CLK_SET_RATE_PARENT,
593                         RK3399_CLKGATE_CON(8), 11, GFLAGS),
594
595         MUX(0, "clk_i2sout_src", mux_i2sch_p, CLK_SET_RATE_PARENT,
596                         RK3399_CLKSEL_CON(31), 0, 2, MFLAGS),
597         COMPOSITE_NODIV(SCLK_I2S_8CH_OUT, "clk_i2sout", mux_i2sout_p, CLK_SET_RATE_PARENT,
598                         RK3399_CLKSEL_CON(30), 8, 2, MFLAGS,
599                         RK3399_CLKGATE_CON(8), 12, GFLAGS),
600
601         /* uart */
602         MUX(0, "clk_uart0_src", mux_pll_src_cpll_gpll_upll_p, 0,
603                         RK3399_CLKSEL_CON(33), 12, 2, MFLAGS),
604         COMPOSITE_NOMUX(0, "clk_uart0_div", "clk_uart0_src", 0,
605                         RK3399_CLKSEL_CON(33), 0, 7, DFLAGS,
606                         RK3399_CLKGATE_CON(9), 0, GFLAGS),
607         COMPOSITE_FRACMUX(0, "clk_uart0_frac", "clk_uart0_div", CLK_SET_RATE_PARENT,
608                         RK3399_CLKSEL_CON(100), 0,
609                         RK3399_CLKGATE_CON(9), 1, GFLAGS,
610                         &rk3399_uart0_fracmux),
611
612         MUX(0, "clk_uart_src", mux_pll_src_cpll_gpll_p, 0,
613                         RK3399_CLKSEL_CON(33), 15, 1, MFLAGS),
614         COMPOSITE_NOMUX(0, "clk_uart1_div", "clk_uart_src", 0,
615                         RK3399_CLKSEL_CON(34), 0, 7, DFLAGS,
616                         RK3399_CLKGATE_CON(9), 2, GFLAGS),
617         COMPOSITE_FRACMUX(0, "clk_uart1_frac", "clk_uart1_div", CLK_SET_RATE_PARENT,
618                         RK3399_CLKSEL_CON(101), 0,
619                         RK3399_CLKGATE_CON(9), 3, GFLAGS,
620                         &rk3399_uart1_fracmux),
621
622         COMPOSITE_NOMUX(0, "clk_uart2_div", "clk_uart_src", 0,
623                         RK3399_CLKSEL_CON(35), 0, 7, DFLAGS,
624                         RK3399_CLKGATE_CON(9), 4, GFLAGS),
625         COMPOSITE_FRACMUX(0, "clk_uart2_frac", "clk_uart2_div", CLK_SET_RATE_PARENT,
626                         RK3399_CLKSEL_CON(102), 0,
627                         RK3399_CLKGATE_CON(9), 5, GFLAGS,
628                         &rk3399_uart2_fracmux),
629
630         COMPOSITE_NOMUX(0, "clk_uart3_div", "clk_uart_src", 0,
631                         RK3399_CLKSEL_CON(36), 0, 7, DFLAGS,
632                         RK3399_CLKGATE_CON(9), 6, GFLAGS),
633         COMPOSITE_FRACMUX(0, "clk_uart3_frac", "clk_uart3_div", CLK_SET_RATE_PARENT,
634                         RK3399_CLKSEL_CON(103), 0,
635                         RK3399_CLKGATE_CON(9), 7, GFLAGS,
636                         &rk3399_uart3_fracmux),
637
638         COMPOSITE(0, "pclk_ddr", mux_pll_src_cpll_gpll_p, CLK_IGNORE_UNUSED,
639                         RK3399_CLKSEL_CON(6), 15, 1, MFLAGS, 8, 5, DFLAGS,
640                         RK3399_CLKGATE_CON(3), 4, GFLAGS),
641
642         GATE(PCLK_CENTER_MAIN_NOC, "pclk_center_main_noc", "pclk_ddr", CLK_IGNORE_UNUSED,
643                         RK3399_CLKGATE_CON(18), 10, GFLAGS),
644         GATE(PCLK_DDR_MON, "pclk_ddr_mon", "pclk_ddr", CLK_IGNORE_UNUSED,
645                         RK3399_CLKGATE_CON(18), 12, GFLAGS),
646         GATE(PCLK_CIC, "pclk_cic", "pclk_ddr", CLK_IGNORE_UNUSED,
647                         RK3399_CLKGATE_CON(18), 15, GFLAGS),
648         GATE(PCLK_DDR_SGRF, "pclk_ddr_sgrf", "pclk_ddr", CLK_IGNORE_UNUSED,
649                         RK3399_CLKGATE_CON(19), 2, GFLAGS),
650
651         GATE(SCLK_PVTM_DDR, "clk_pvtm_ddr", "xin24m", CLK_IGNORE_UNUSED,
652                         RK3399_CLKGATE_CON(4), 11, GFLAGS),
653         GATE(SCLK_DFIMON0_TIMER, "clk_dfimon0_timer", "xin24m", CLK_IGNORE_UNUSED,
654                         RK3399_CLKGATE_CON(3), 5, GFLAGS),
655         GATE(SCLK_DFIMON1_TIMER, "clk_dfimon1_timer", "xin24m", CLK_IGNORE_UNUSED,
656                         RK3399_CLKGATE_CON(3), 6, GFLAGS),
657
658         /* cci */
659         GATE(0, "cpll_aclk_cci_src", "cpll", CLK_IGNORE_UNUSED,
660                         RK3399_CLKGATE_CON(2), 0, GFLAGS),
661         GATE(0, "gpll_aclk_cci_src", "gpll", CLK_IGNORE_UNUSED,
662                         RK3399_CLKGATE_CON(2), 1, GFLAGS),
663         GATE(0, "npll_aclk_cci_src", "npll", CLK_IGNORE_UNUSED,
664                         RK3399_CLKGATE_CON(2), 2, GFLAGS),
665         GATE(0, "vpll_aclk_cci_src", "vpll", CLK_IGNORE_UNUSED,
666                         RK3399_CLKGATE_CON(2), 3, GFLAGS),
667
668         COMPOSITE(0, "aclk_cci_pre", mux_aclk_cci_p, CLK_IGNORE_UNUSED,
669                         RK3399_CLKSEL_CON(5), 6, 2, MFLAGS, 0, 5, DFLAGS,
670                         RK3399_CLKGATE_CON(2), 4, GFLAGS),
671
672         GATE(ACLK_ADB400M_PD_CORE_L, "aclk_adb400m_pd_core_l", "aclk_cci_pre", CLK_IGNORE_UNUSED,
673                         RK3399_CLKGATE_CON(15), 0, GFLAGS),
674         GATE(ACLK_ADB400M_PD_CORE_B, "aclk_adb400m_pd_core_b", "aclk_cci_pre", CLK_IGNORE_UNUSED,
675                         RK3399_CLKGATE_CON(15), 1, GFLAGS),
676         GATE(ACLK_CCI, "aclk_cci", "aclk_cci_pre", CLK_IGNORE_UNUSED,
677                         RK3399_CLKGATE_CON(15), 2, GFLAGS),
678         GATE(ACLK_CCI_NOC0, "aclk_cci_noc0", "aclk_cci_pre", CLK_IGNORE_UNUSED,
679                         RK3399_CLKGATE_CON(15), 3, GFLAGS),
680         GATE(ACLK_CCI_NOC1, "aclk_cci_noc1", "aclk_cci_pre", CLK_IGNORE_UNUSED,
681                         RK3399_CLKGATE_CON(15), 4, GFLAGS),
682         GATE(ACLK_CCI_GRF, "aclk_cci_grf", "aclk_cci_pre", CLK_IGNORE_UNUSED,
683                         RK3399_CLKGATE_CON(15), 7, GFLAGS),
684
685         GATE(0, "cpll_cci_trace", "cpll", CLK_IGNORE_UNUSED,
686                         RK3399_CLKGATE_CON(2), 5, GFLAGS),
687         GATE(0, "gpll_cci_trace", "gpll", CLK_IGNORE_UNUSED,
688                         RK3399_CLKGATE_CON(2), 6, GFLAGS),
689         COMPOSITE(SCLK_CCI_TRACE, "clk_cci_trace", mux_cci_trace_p, CLK_IGNORE_UNUSED,
690                         RK3399_CLKSEL_CON(5), 15, 2, MFLAGS, 8, 5, DFLAGS,
691                         RK3399_CLKGATE_CON(2), 7, GFLAGS),
692
693         GATE(0, "cpll_cs", "cpll", CLK_IGNORE_UNUSED,
694                         RK3399_CLKGATE_CON(2), 8, GFLAGS),
695         GATE(0, "gpll_cs", "gpll", CLK_IGNORE_UNUSED,
696                         RK3399_CLKGATE_CON(2), 9, GFLAGS),
697         GATE(0, "npll_cs", "npll", CLK_IGNORE_UNUSED,
698                         RK3399_CLKGATE_CON(2), 10, GFLAGS),
699         COMPOSITE_NOGATE(0, "clk_cs", mux_cs_p, CLK_IGNORE_UNUSED,
700                         RK3399_CLKSEL_CON(4), 6, 2, MFLAGS, 0, 5, DFLAGS),
701         GATE(0, "clk_dbg_cxcs", "clk_cs", CLK_IGNORE_UNUSED,
702                         RK3399_CLKGATE_CON(15), 5, GFLAGS),
703         GATE(0, "clk_dbg_noc", "clk_cs", CLK_IGNORE_UNUSED,
704                         RK3399_CLKGATE_CON(15), 6, GFLAGS),
705
706         /* vcodec */
707         COMPOSITE(0, "aclk_vcodec_pre", mux_pll_src_cpll_gpll_npll_ppll_p, 0,
708                         RK3399_CLKSEL_CON(7), 6, 2, MFLAGS, 0, 5, DFLAGS,
709                         RK3399_CLKGATE_CON(4), 0, GFLAGS),
710         COMPOSITE_NOMUX(0, "hclk_vcodec_pre", "aclk_vcodec_pre", 0,
711                         RK3399_CLKSEL_CON(7), 8, 5, DFLAGS,
712                         RK3399_CLKGATE_CON(4), 1, GFLAGS),
713         GATE(HCLK_VCODEC, "hclk_vcodec", "hclk_vcodec_pre", 0,
714                         RK3399_CLKGATE_CON(17), 2, GFLAGS),
715         GATE(0, "hclk_vcodec_noc", "hclk_vcodec_pre", CLK_IGNORE_UNUSED,
716                         RK3399_CLKGATE_CON(17), 3, GFLAGS),
717
718         GATE(ACLK_VCODEC, "aclk_vcodec", "aclk_vcodec_pre", 0,
719                         RK3399_CLKGATE_CON(17), 0, GFLAGS),
720         GATE(0, "aclk_vcodec_noc", "aclk_vcodec_pre", CLK_IGNORE_UNUSED,
721                         RK3399_CLKGATE_CON(17), 1, GFLAGS),
722
723         /* vdu */
724         COMPOSITE(SCLK_VDU_CORE, "clk_vdu_core", mux_pll_src_cpll_gpll_npll_p, 0,
725                         RK3399_CLKSEL_CON(9), 6, 2, MFLAGS, 0, 5, DFLAGS,
726                         RK3399_CLKGATE_CON(4), 4, GFLAGS),
727         COMPOSITE(SCLK_VDU_CA, "clk_vdu_ca", mux_pll_src_cpll_gpll_npll_p, 0,
728                         RK3399_CLKSEL_CON(9), 14, 2, MFLAGS, 8, 5, DFLAGS,
729                         RK3399_CLKGATE_CON(4), 5, GFLAGS),
730
731         COMPOSITE(0, "aclk_vdu_pre", mux_pll_src_cpll_gpll_npll_ppll_p, 0,
732                         RK3399_CLKSEL_CON(8), 6, 2, MFLAGS, 0, 5, DFLAGS,
733                         RK3399_CLKGATE_CON(4), 2, GFLAGS),
734         COMPOSITE_NOMUX(0, "hclk_vdu_pre", "aclk_vdu_pre", 0,
735                         RK3399_CLKSEL_CON(8), 8, 5, DFLAGS,
736                         RK3399_CLKGATE_CON(4), 3, GFLAGS),
737         GATE(HCLK_VDU, "hclk_vdu", "hclk_vdu_pre", 0,
738                         RK3399_CLKGATE_CON(17), 10, GFLAGS),
739         GATE(HCLK_VDU_NOC, "hclk_vdu_noc", "hclk_vdu_pre", CLK_IGNORE_UNUSED,
740                         RK3399_CLKGATE_CON(17), 11, GFLAGS),
741
742         GATE(ACLK_VDU, "aclk_vdu", "aclk_vdu_pre", 0,
743                         RK3399_CLKGATE_CON(17), 8, GFLAGS),
744         GATE(ACLK_VDU_NOC, "aclk_vdu_noc", "aclk_vdu_pre", CLK_IGNORE_UNUSED,
745                         RK3399_CLKGATE_CON(17), 9, GFLAGS),
746
747         /* iep */
748         COMPOSITE(0, "aclk_iep_pre", mux_pll_src_cpll_gpll_npll_ppll_p, 0,
749                         RK3399_CLKSEL_CON(10), 6, 2, MFLAGS, 0, 5, DFLAGS,
750                         RK3399_CLKGATE_CON(4), 6, GFLAGS),
751         COMPOSITE_NOMUX(0, "hclk_iep_pre", "aclk_iep_pre", 0,
752                         RK3399_CLKSEL_CON(10), 8, 5, DFLAGS,
753                         RK3399_CLKGATE_CON(4), 7, GFLAGS),
754         GATE(HCLK_IEP, "hclk_iep", "hclk_iep_pre", 0,
755                         RK3399_CLKGATE_CON(16), 2, GFLAGS),
756         GATE(HCLK_IEP_NOC, "hclk_iep_noc", "hclk_iep_pre", CLK_IGNORE_UNUSED,
757                         RK3399_CLKGATE_CON(16), 3, GFLAGS),
758
759         GATE(ACLK_IEP, "aclk_iep", "aclk_iep_pre", 0,
760                         RK3399_CLKGATE_CON(16), 0, GFLAGS),
761         GATE(ACLK_IEP_NOC, "aclk_iep_noc", "aclk_iep_pre", CLK_IGNORE_UNUSED,
762                         RK3399_CLKGATE_CON(16), 1, GFLAGS),
763
764         /* rga */
765         COMPOSITE(0, "clk_rga_core", mux_pll_src_cpll_gpll_npll_ppll_p, 0,
766                         RK3399_CLKSEL_CON(12), 6, 2, MFLAGS, 0, 5, DFLAGS,
767                         RK3399_CLKGATE_CON(4), 10, GFLAGS),
768
769         COMPOSITE(0, "aclk_rga_pre", mux_pll_src_cpll_gpll_npll_ppll_p, 0,
770                         RK3399_CLKSEL_CON(11), 6, 2, MFLAGS, 0, 5, DFLAGS,
771                         RK3399_CLKGATE_CON(4), 8, GFLAGS),
772         COMPOSITE_NOMUX(0, "hclk_rga_pre", "aclk_rga_pre", 0,
773                         RK3399_CLKSEL_CON(11), 8, 5, DFLAGS,
774                         RK3399_CLKGATE_CON(4), 9, GFLAGS),
775         GATE(HCLK_RGA, "hclk_rga", "hclk_rga_pre", 0,
776                         RK3399_CLKGATE_CON(16), 10, GFLAGS),
777         GATE(HCLK_RGA_NOC, "hclk_rga_noc", "hclk_rga_pre", CLK_IGNORE_UNUSED,
778                         RK3399_CLKGATE_CON(16), 11, GFLAGS),
779
780         GATE(ACLK_RGA, "aclk_rga", "aclk_rga_pre", 0,
781                         RK3399_CLKGATE_CON(16), 8, GFLAGS),
782         GATE(ACLK_RGA_NOC, "aclk_rga_noc", "aclk_rga_pre", CLK_IGNORE_UNUSED,
783                         RK3399_CLKGATE_CON(16), 9, GFLAGS),
784
785         /* center */
786         COMPOSITE(0, "aclk_center", mux_pll_src_cpll_gpll_npll_p, CLK_IGNORE_UNUSED,
787                         RK3399_CLKSEL_CON(12), 14, 2, MFLAGS, 8, 5, DFLAGS,
788                         RK3399_CLKGATE_CON(3), 7, GFLAGS),
789         GATE(ACLK_CENTER_MAIN_NOC, "aclk_center_main_noc", "aclk_center", CLK_IGNORE_UNUSED,
790                         RK3399_CLKGATE_CON(19), 0, GFLAGS),
791         GATE(ACLK_CENTER_PERI_NOC, "aclk_center_peri_noc", "aclk_center", CLK_IGNORE_UNUSED,
792                         RK3399_CLKGATE_CON(19), 1, GFLAGS),
793
794         /* gpu */
795         COMPOSITE(0, "aclk_gpu_pre", mux_pll_src_ppll_cpll_gpll_npll_p, CLK_IGNORE_UNUSED,
796                         RK3399_CLKSEL_CON(13), 5, 3, MFLAGS, 0, 5, DFLAGS,
797                         RK3399_CLKGATE_CON(13), 0, GFLAGS),
798         GATE(ACLK_GPU, "aclk_gpu", "aclk_gpu_pre", 0,
799                         RK3399_CLKGATE_CON(30), 8, GFLAGS),
800         GATE(ACLK_PERF_GPU, "aclk_perf_gpu", "aclk_gpu_pre", 0,
801                         RK3399_CLKGATE_CON(30), 10, GFLAGS),
802         GATE(ACLK_GPU_GRF, "aclk_gpu_grf", "aclk_gpu_pre", 0,
803                         RK3399_CLKGATE_CON(30), 11, GFLAGS),
804         GATE(SCLK_PVTM_GPU, "aclk_pvtm_gpu", "xin24m", 0,
805                         RK3399_CLKGATE_CON(13), 1, GFLAGS),
806
807         /* perihp */
808         GATE(0, "cpll_aclk_perihp_src", "gpll", CLK_IGNORE_UNUSED,
809                         RK3399_CLKGATE_CON(5), 0, GFLAGS),
810         GATE(0, "gpll_aclk_perihp_src", "cpll", CLK_IGNORE_UNUSED,
811                         RK3399_CLKGATE_CON(5), 1, GFLAGS),
812         COMPOSITE(ACLK_PERIHP, "aclk_perihp", mux_aclk_perihp_p, CLK_IGNORE_UNUSED,
813                         RK3399_CLKSEL_CON(14), 7, 1, MFLAGS, 0, 5, DFLAGS,
814                         RK3399_CLKGATE_CON(5), 2, GFLAGS),
815         COMPOSITE_NOMUX(HCLK_PERIHP, "hclk_perihp", "aclk_perihp", CLK_IGNORE_UNUSED,
816                         RK3399_CLKSEL_CON(14), 8, 2, DFLAGS,
817                         RK3399_CLKGATE_CON(5), 3, GFLAGS),
818         COMPOSITE_NOMUX(PCLK_PERIHP, "pclk_perihp", "aclk_perihp", CLK_IGNORE_UNUSED,
819                         RK3399_CLKSEL_CON(14), 12, 2, DFLAGS,
820                         RK3399_CLKGATE_CON(5), 4, GFLAGS),
821
822         GATE(ACLK_PERF_PCIE, "aclk_perf_pcie", "aclk_perihp", CLK_IGNORE_UNUSED,
823                         RK3399_CLKGATE_CON(20), 2, GFLAGS),
824         GATE(ACLK_PCIE, "aclk_pcie", "aclk_perihp", CLK_IGNORE_UNUSED,
825                         RK3399_CLKGATE_CON(20), 10, GFLAGS),
826         GATE(0, "aclk_perihp_noc", "aclk_perihp", CLK_IGNORE_UNUSED,
827                         RK3399_CLKGATE_CON(20), 12, GFLAGS),
828
829         GATE(HCLK_HOST0, "hclk_host0", "hclk_perihp", 0,
830                         RK3399_CLKGATE_CON(20), 5, GFLAGS),
831         GATE(HCLK_HOST0_ARB, "hclk_host0_arb", "hclk_perihp", 0,
832                         RK3399_CLKGATE_CON(20), 6, GFLAGS),
833         GATE(HCLK_HOST1, "hclk_host1", "hclk_perihp", 0,
834                         RK3399_CLKGATE_CON(20), 7, GFLAGS),
835         GATE(HCLK_HOST1_ARB, "hclk_host1_arb", "hclk_perihp", 0,
836                         RK3399_CLKGATE_CON(20), 8, GFLAGS),
837         GATE(HCLK_HSIC, "hclk_hsic", "hclk_perihp", 0,
838                         RK3399_CLKGATE_CON(20), 9, GFLAGS),
839         GATE(0, "hclk_perihp_noc", "hclk_perihp", CLK_IGNORE_UNUSED,
840                         RK3399_CLKGATE_CON(20), 13, GFLAGS),
841         GATE(0, "hclk_ahb1tom", "hclk_perihp", CLK_IGNORE_UNUSED,
842                         RK3399_CLKGATE_CON(20), 15, GFLAGS),
843
844         GATE(PCLK_PERIHP_GRF, "pclk_perihp_grf", "pclk_perihp", CLK_IGNORE_UNUSED,
845                         RK3399_CLKGATE_CON(20), 4, GFLAGS),
846         GATE(PCLK_PCIE, "pclk_pcie", "pclk_perihp", 0,
847                         RK3399_CLKGATE_CON(20), 11, GFLAGS),
848         GATE(0, "pclk_perihp_noc", "pclk_perihp", CLK_IGNORE_UNUSED,
849                         RK3399_CLKGATE_CON(20), 14, GFLAGS),
850         GATE(PCLK_HSICPHY, "pclk_hsicphy", "pclk_perihp", 0,
851                         RK3399_CLKGATE_CON(31), 8, GFLAGS),
852
853         /* sdio & sdmmc */
854         COMPOSITE(0, "hclk_sd", mux_pll_src_cpll_gpll_p, 0,
855                         RK3399_CLKSEL_CON(13), 15, 1, MFLAGS, 8, 5, DFLAGS,
856                         RK3399_CLKGATE_CON(12), 13, GFLAGS),
857         GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_sd", 0,
858                         RK3399_CLKGATE_CON(33), 8, GFLAGS),
859         GATE(0, "hclk_sdmmc_noc", "hclk_sd", CLK_IGNORE_UNUSED,
860                         RK3399_CLKGATE_CON(33), 9, GFLAGS),
861
862         COMPOSITE(SCLK_SDIO, "clk_sdio", mux_pll_src_cpll_gpll_npll_ppll_upll_24m_p, 0,
863                         RK3399_CLKSEL_CON(15), 8, 3, MFLAGS, 0, 7, DFLAGS,
864                         RK3399_CLKGATE_CON(6), 0, GFLAGS),
865
866         COMPOSITE(SCLK_SDMMC, "clk_sdmmc", mux_pll_src_cpll_gpll_npll_ppll_upll_24m_p, 0,
867                         RK3399_CLKSEL_CON(16), 8, 3, MFLAGS, 0, 7, DFLAGS,
868                         RK3399_CLKGATE_CON(6), 1, GFLAGS),
869
870         MMC(SCLK_SDMMC_DRV,     "emmc_drv",    "clk_sdmmc", RK3399_SDMMC_CON0, 1),
871         MMC(SCLK_SDMMC_SAMPLE,  "emmc_sample", "clk_sdmmc", RK3399_SDMMC_CON1, 1),
872
873         MMC(SCLK_SDIO_DRV,      "sdio_drv",    "clk_sdio",  RK3399_SDIO_CON0,  1),
874         MMC(SCLK_SDIO_SAMPLE,   "sdio_sample", "clk_sdio",  RK3399_SDIO_CON1,  1),
875
876         /* pcie */
877         COMPOSITE(SCLK_PCIE_PM, "clk_pcie_pm", mux_pll_src_cpll_gpll_npll_24m_p, 0,
878                         RK3399_CLKSEL_CON(17), 8, 3, MFLAGS, 0, 7, DFLAGS,
879                         RK3399_CLKGATE_CON(6), 2, GFLAGS),
880
881         COMPOSITE_NOMUX(0, "clk_pciephy_ref100m", "npll", 0,
882                         RK3399_CLKSEL_CON(18), 11, 5, DFLAGS,
883                         RK3399_CLKGATE_CON(12), 6, GFLAGS),
884         MUX(SCLK_PCIEPHY_REF, "clk_pciephy_ref", mux_pll_src_24m_pciephy_p, CLK_SET_RATE_PARENT,
885                         RK3399_CLKSEL_CON(18), 10, 1, MFLAGS),
886
887         COMPOSITE(0, "clk_pcie_core_cru", mux_pll_src_cpll_gpll_npll_p, 0,
888                         RK3399_CLKSEL_CON(18), 8, 2, MFLAGS, 0, 7, DFLAGS,
889                         RK3399_CLKGATE_CON(6), 3, GFLAGS),
890         MUX(SCLK_PCIE_CORE, "clk_pcie_core", mux_pciecore_cru_phy_p, CLK_SET_RATE_PARENT,
891                         RK3399_CLKSEL_CON(18), 7, 1, MFLAGS),
892
893         /* emmc */
894         COMPOSITE(SCLK_EMMC, "clk_emmc", mux_pll_src_cpll_gpll_npll_upll_24m_p, 0,
895                         RK3399_CLKSEL_CON(22), 8, 3, MFLAGS, 0, 7, DFLAGS,
896                         RK3399_CLKGATE_CON(6), 14, GFLAGS),
897
898         GATE(0, "cpll_aclk_emmc_src", "cpll", CLK_IGNORE_UNUSED,
899                         RK3399_CLKGATE_CON(6), 12, GFLAGS),
900         GATE(0, "gpll_aclk_emmc_src", "gpll", CLK_IGNORE_UNUSED,
901                         RK3399_CLKGATE_CON(6), 13, GFLAGS),
902         COMPOSITE_NOGATE(ACLK_EMMC, "aclk_emmc", mux_aclk_emmc_p, CLK_IGNORE_UNUSED,
903                         RK3399_CLKSEL_CON(21), 7, 1, MFLAGS, 0, 5, DFLAGS),
904         GATE(ACLK_EMMC_CORE, "aclk_emmccore", "aclk_emmc", CLK_IGNORE_UNUSED,
905                         RK3399_CLKGATE_CON(32), 8, GFLAGS),
906         GATE(ACLK_EMMC_NOC, "aclk_emmc_noc", "aclk_emmc", CLK_IGNORE_UNUSED,
907                         RK3399_CLKGATE_CON(32), 9, GFLAGS),
908         GATE(ACLK_EMMC_GRF, "aclk_emmcgrf", "aclk_emmc", CLK_IGNORE_UNUSED,
909                         RK3399_CLKGATE_CON(32), 10, GFLAGS),
910
911         /* perilp0 */
912         GATE(0, "cpll_aclk_perilp0_src", "cpll", CLK_IGNORE_UNUSED,
913                         RK3399_CLKGATE_CON(7), 1, GFLAGS),
914         GATE(0, "gpll_aclk_perilp0_src", "gpll", CLK_IGNORE_UNUSED,
915                         RK3399_CLKGATE_CON(7), 0, GFLAGS),
916         COMPOSITE(ACLK_PERILP0, "aclk_perilp0", mux_aclk_perilp0_p, CLK_IGNORE_UNUSED,
917                         RK3399_CLKSEL_CON(23), 7, 1, MFLAGS, 0, 5, DFLAGS,
918                         RK3399_CLKGATE_CON(7), 2, GFLAGS),
919         COMPOSITE_NOMUX(HCLK_PERILP0, "hclk_perilp0", "aclk_perilp0", CLK_IGNORE_UNUSED,
920                         RK3399_CLKSEL_CON(23), 8, 2, DFLAGS,
921                         RK3399_CLKGATE_CON(7), 3, GFLAGS),
922         COMPOSITE_NOMUX(PCLK_PERILP0, "pclk_perilp0", "aclk_perilp0", 0,
923                         RK3399_CLKSEL_CON(23), 12, 3, DFLAGS,
924                         RK3399_CLKGATE_CON(7), 4, GFLAGS),
925
926         /* aclk_perilp0 gates */
927         GATE(ACLK_INTMEM, "aclk_intmem", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 0, GFLAGS),
928         GATE(ACLK_TZMA, "aclk_tzma", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 1, GFLAGS),
929         GATE(SCLK_INTMEM0, "clk_intmem0", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 2, GFLAGS),
930         GATE(SCLK_INTMEM1, "clk_intmem1", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 3, GFLAGS),
931         GATE(SCLK_INTMEM2, "clk_intmem2", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 4, GFLAGS),
932         GATE(SCLK_INTMEM3, "clk_intmem3", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 5, GFLAGS),
933         GATE(SCLK_INTMEM4, "clk_intmem4", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 6, GFLAGS),
934         GATE(SCLK_INTMEM5, "clk_intmem5", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 7, GFLAGS),
935         GATE(ACLK_DCF, "aclk_dcf", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 8, GFLAGS),
936         GATE(ACLK_DMAC0_PERILP, "aclk_dmac0_perilp", "aclk_perilp0", 0, RK3399_CLKGATE_CON(25), 5, GFLAGS),
937         GATE(ACLK_DMAC1_PERILP, "aclk_dmac1_perilp", "aclk_perilp0", 0, RK3399_CLKGATE_CON(25), 6, GFLAGS),
938         GATE(ACLK_PERILP0_NOC, "aclk_perilp0_noc", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(25), 7, GFLAGS),
939
940         /* hclk_perilp0 gates */
941         GATE(HCLK_ROM, "hclk_rom", "hclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(24), 4, GFLAGS),
942         GATE(HCLK_M_CRYPTO0, "hclk_m_crypto0", "hclk_perilp0", 0, RK3399_CLKGATE_CON(24), 5, GFLAGS),
943         GATE(HCLK_S_CRYPTO0, "hclk_s_crypto0", "hclk_perilp0", 0, RK3399_CLKGATE_CON(24), 6, GFLAGS),
944         GATE(HCLK_M_CRYPTO1, "hclk_m_crypto1", "hclk_perilp0", 0, RK3399_CLKGATE_CON(24), 14, GFLAGS),
945         GATE(HCLK_S_CRYPTO1, "hclk_s_crypto1", "hclk_perilp0", 0, RK3399_CLKGATE_CON(24), 15, GFLAGS),
946         GATE(HCLK_PERILP0_NOC, "hclk_perilp0_noc", "hclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(25), 8, GFLAGS),
947
948         /* pclk_perilp0 gates */
949         GATE(PCLK_DCF, "pclk_dcf", "pclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 9, GFLAGS),
950
951         /* crypto */
952         COMPOSITE(SCLK_CRYPTO0, "clk_crypto0", mux_pll_src_cpll_gpll_ppll_p, 0,
953                         RK3399_CLKSEL_CON(24), 6, 2, MFLAGS, 0, 5, DFLAGS,
954                         RK3399_CLKGATE_CON(7), 7, GFLAGS),
955
956         COMPOSITE(SCLK_CRYPTO1, "clk_crypto1", mux_pll_src_cpll_gpll_ppll_p, 0,
957                         RK3399_CLKSEL_CON(26), 6, 2, MFLAGS, 0, 5, DFLAGS,
958                         RK3399_CLKGATE_CON(7), 8, GFLAGS),
959
960         /* cm0s_perilp */
961         GATE(0, "cpll_fclk_cm0s_src", "cpll", CLK_IGNORE_UNUSED,
962                         RK3399_CLKGATE_CON(7), 6, GFLAGS),
963         GATE(0, "gpll_fclk_cm0s_src", "gpll", CLK_IGNORE_UNUSED,
964                         RK3399_CLKGATE_CON(7), 5, GFLAGS),
965         COMPOSITE(FCLK_CM0S, "fclk_cm0s", mux_fclk_cm0s_p, CLK_IGNORE_UNUSED,
966                         RK3399_CLKSEL_CON(24), 15, 1, MFLAGS, 8, 5, DFLAGS,
967                         RK3399_CLKGATE_CON(7), 9, GFLAGS),
968
969         /* fclk_cm0s gates */
970         GATE(SCLK_M0_PERILP, "sclk_m0_perilp", "fclk_cm0s", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(24), 8, GFLAGS),
971         GATE(HCLK_M0_PERILP, "hclk_m0_perilp", "fclk_cm0s", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(24), 9, GFLAGS),
972         GATE(DCLK_M0_PERILP, "dclk_m0_perilp", "fclk_cm0s", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(24), 10, GFLAGS),
973         GATE(SCLK_M0_PERILP_DEC, "clk_m0_perilp_dec", "fclk_cm0s", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(24), 11, GFLAGS),
974         GATE(HCLK_M0_PERILP_NOC, "hclk_m0_perilp_noc", "fclk_cm0s", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(25), 11, GFLAGS),
975
976         /* perilp1 */
977         GATE(0, "cpll_hclk_perilp1_src", "cpll", CLK_IGNORE_UNUSED,
978                         RK3399_CLKGATE_CON(8), 1, GFLAGS),
979         GATE(0, "gpll_hclk_perilp1_src", "gpll", CLK_IGNORE_UNUSED,
980                         RK3399_CLKGATE_CON(8), 0, GFLAGS),
981         COMPOSITE_NOGATE(HCLK_PERILP1, "hclk_perilp1", mux_hclk_perilp1_p, CLK_IGNORE_UNUSED,
982                         RK3399_CLKSEL_CON(25), 7, 1, MFLAGS, 0, 5, DFLAGS),
983         COMPOSITE_NOMUX(PCLK_PERILP1, "pclk_perilp1", "hclk_perilp1", CLK_IGNORE_UNUSED,
984                         RK3399_CLKSEL_CON(25), 8, 3, DFLAGS,
985                         RK3399_CLKGATE_CON(8), 2, GFLAGS),
986
987         /* hclk_perilp1 gates */
988         GATE(0, "hclk_perilp1_noc", "hclk_perilp1", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(25), 9, GFLAGS),
989         GATE(0, "hclk_sdio_noc", "hclk_perilp1", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(25), 12, GFLAGS),
990         GATE(HCLK_I2S0_8CH, "hclk_i2s0", "hclk_perilp1", 0, RK3399_CLKGATE_CON(34), 0, GFLAGS),
991         GATE(HCLK_I2S1_8CH, "hclk_i2s1", "hclk_perilp1", 0, RK3399_CLKGATE_CON(34), 1, GFLAGS),
992         GATE(HCLK_I2S2_8CH, "hclk_i2s2", "hclk_perilp1", 0, RK3399_CLKGATE_CON(34), 2, GFLAGS),
993         GATE(HCLK_SPDIF, "hclk_spdif", "hclk_perilp1", 0, RK3399_CLKGATE_CON(34), 3, GFLAGS),
994         GATE(HCLK_SDIO, "hclk_sdio", "hclk_perilp1", 0, RK3399_CLKGATE_CON(34), 4, GFLAGS),
995         GATE(PCLK_SPI5, "pclk_spi5", "hclk_perilp1", 0, RK3399_CLKGATE_CON(34), 5, GFLAGS),
996         GATE(0, "hclk_sdioaudio_noc", "hclk_perilp1", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(34), 6, GFLAGS),
997
998         /* pclk_perilp1 gates */
999         GATE(PCLK_UART0, "pclk_uart0", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 0, GFLAGS),
1000         GATE(PCLK_UART1, "pclk_uart1", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 1, GFLAGS),
1001         GATE(PCLK_UART2, "pclk_uart2", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 2, GFLAGS),
1002         GATE(PCLK_UART3, "pclk_uart3", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 3, GFLAGS),
1003         GATE(PCLK_I2C7, "pclk_rki2c7", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 5, GFLAGS),
1004         GATE(PCLK_I2C1, "pclk_rki2c1", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 6, GFLAGS),
1005         GATE(PCLK_I2C5, "pclk_rki2c5", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 7, GFLAGS),
1006         GATE(PCLK_I2C6, "pclk_rki2c6", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 8, GFLAGS),
1007         GATE(PCLK_I2C2, "pclk_rki2c2", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 9, GFLAGS),
1008         GATE(PCLK_I2C3, "pclk_rki2c3", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 10, GFLAGS),
1009         GATE(PCLK_MAILBOX0, "pclk_mailbox0", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 11, GFLAGS),
1010         GATE(PCLK_SARADC, "pclk_saradc", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 12, GFLAGS),
1011         GATE(PCLK_TSADC, "pclk_tsadc", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 13, GFLAGS),
1012         GATE(PCLK_EFUSE1024NS, "pclk_efuse1024ns", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 14, GFLAGS),
1013         GATE(PCLK_EFUSE1024S, "pclk_efuse1024s", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 15, GFLAGS),
1014         GATE(PCLK_SPI0, "pclk_spi0", "pclk_perilp1", 0, RK3399_CLKGATE_CON(23), 10, GFLAGS),
1015         GATE(PCLK_SPI1, "pclk_spi1", "pclk_perilp1", 0, RK3399_CLKGATE_CON(23), 11, GFLAGS),
1016         GATE(PCLK_SPI2, "pclk_spi2", "pclk_perilp1", 0, RK3399_CLKGATE_CON(23), 12, GFLAGS),
1017         GATE(PCLK_SPI4, "pclk_spi4", "pclk_perilp1", 0, RK3399_CLKGATE_CON(23), 13, GFLAGS),
1018         GATE(PCLK_PERIHP_GRF, "pclk_perilp_sgrf", "pclk_perilp1", 0, RK3399_CLKGATE_CON(24), 13, GFLAGS),
1019         GATE(0, "pclk_perilp1_noc", "pclk_perilp1", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(25), 10, GFLAGS),
1020
1021         /* saradc */
1022         COMPOSITE_NOMUX(SCLK_SARADC, "clk_saradc", "xin24m", 0,
1023                         RK3399_CLKSEL_CON(26), 8, 8, DFLAGS,
1024                         RK3399_CLKGATE_CON(9), 11, GFLAGS),
1025
1026         /* tsadc */
1027         COMPOSITE(SCLK_TSADC, "clk_tsadc", mux_pll_p, 0,
1028                         RK3399_CLKSEL_CON(27), 15, 1, MFLAGS, 0, 10, DFLAGS,
1029                         RK3399_CLKGATE_CON(9), 10, GFLAGS),
1030
1031         /* cif_testout */
1032         MUX(0, "clk_testout1_pll_src", mux_pll_src_cpll_gpll_npll_p, 0,
1033                         RK3399_CLKSEL_CON(38), 6, 2, MFLAGS),
1034         COMPOSITE(0, "clk_testout1", mux_clk_testout1_p, 0,
1035                         RK3399_CLKSEL_CON(38), 5, 1, MFLAGS, 0, 5, DFLAGS,
1036                         RK3399_CLKGATE_CON(13), 14, GFLAGS),
1037
1038         MUX(0, "clk_testout2_pll_src", mux_pll_src_cpll_gpll_npll_p, 0,
1039                         RK3399_CLKSEL_CON(38), 14, 2, MFLAGS),
1040         COMPOSITE(0, "clk_testout2", mux_clk_testout2_p, 0,
1041                         RK3399_CLKSEL_CON(38), 13, 1, MFLAGS, 8, 5, DFLAGS,
1042                         RK3399_CLKGATE_CON(13), 15, GFLAGS),
1043
1044         /* vio */
1045         COMPOSITE(ACLK_VIO, "aclk_vio", mux_pll_src_cpll_gpll_ppll_p, CLK_IGNORE_UNUSED,
1046                         RK3399_CLKSEL_CON(42), 6, 2, MFLAGS, 0, 5, DFLAGS,
1047                         RK3399_CLKGATE_CON(11), 10, GFLAGS),
1048         COMPOSITE_NOMUX(PCLK_VIO, "pclk_vio", "aclk_vio", 0,
1049                         RK3399_CLKSEL_CON(43), 0, 5, DFLAGS,
1050                         RK3399_CLKGATE_CON(11), 1, GFLAGS),
1051
1052         GATE(ACLK_VIO_NOC, "aclk_vio_noc", "aclk_vio", CLK_IGNORE_UNUSED,
1053                         RK3399_CLKGATE_CON(29), 0, GFLAGS),
1054
1055         GATE(PCLK_MIPI_DSI0, "pclk_mipi_dsi0", "pclk_vio", 0,
1056                         RK3399_CLKGATE_CON(29), 1, GFLAGS),
1057         GATE(PCLK_MIPI_DSI1, "pclk_mipi_dsi1", "pclk_vio", 0,
1058                         RK3399_CLKGATE_CON(29), 2, GFLAGS),
1059         GATE(PCLK_VIO_GRF, "pclk_vio_grf", "pclk_vio", CLK_IGNORE_UNUSED,
1060                         RK3399_CLKGATE_CON(29), 12, GFLAGS),
1061
1062         /* hdcp */
1063         COMPOSITE(ACLK_HDCP, "aclk_hdcp", mux_pll_src_cpll_gpll_ppll_p, 0,
1064                         RK3399_CLKSEL_CON(42), 14, 2, MFLAGS, 8, 5, DFLAGS,
1065                         RK3399_CLKGATE_CON(11), 12, GFLAGS),
1066         COMPOSITE_NOMUX(HCLK_HDCP, "hclk_hdcp", "aclk_hdcp", 0,
1067                         RK3399_CLKSEL_CON(43), 5, 5, DFLAGS,
1068                         RK3399_CLKGATE_CON(11), 3, GFLAGS),
1069         COMPOSITE_NOMUX(PCLK_HDCP, "pclk_hdcp", "aclk_hdcp", 0,
1070                         RK3399_CLKSEL_CON(43), 10, 5, DFLAGS,
1071                         RK3399_CLKGATE_CON(11), 10, GFLAGS),
1072
1073         GATE(ACLK_HDCP_NOC, "aclk_hdcp_noc", "aclk_hdcp", CLK_IGNORE_UNUSED,
1074                         RK3399_CLKGATE_CON(29), 4, GFLAGS),
1075         GATE(ACLK_HDCP22, "aclk_hdcp22", "aclk_hdcp", 0,
1076                         RK3399_CLKGATE_CON(29), 10, GFLAGS),
1077
1078         GATE(HCLK_HDCP_NOC, "hclk_hdcp_noc", "hclk_hdcp", CLK_IGNORE_UNUSED,
1079                         RK3399_CLKGATE_CON(29), 5, GFLAGS),
1080         GATE(HCLK_HDCP22, "hclk_hdcp22", "hclk_hdcp", 0,
1081                         RK3399_CLKGATE_CON(29), 9, GFLAGS),
1082
1083         GATE(PCLK_HDCP_NOC, "pclk_hdcp_noc", "pclk_hdcp", CLK_IGNORE_UNUSED,
1084                         RK3399_CLKGATE_CON(29), 3, GFLAGS),
1085         GATE(PCLK_HDMI_CTRL, "pclk_hdmi_ctrl", "pclk_hdcp", 0,
1086                         RK3399_CLKGATE_CON(29), 6, GFLAGS),
1087         GATE(PCLK_DP_CTRL, "pclk_dp_ctrl", "pclk_hdcp", 0,
1088                         RK3399_CLKGATE_CON(29), 7, GFLAGS),
1089         GATE(PCLK_HDCP22, "pclk_hdcp22", "pclk_hdcp", 0,
1090                         RK3399_CLKGATE_CON(29), 8, GFLAGS),
1091         GATE(PCLK_GASKET, "pclk_gasket", "pclk_hdcp", 0,
1092                         RK3399_CLKGATE_CON(29), 11, GFLAGS),
1093
1094         /* edp */
1095         COMPOSITE(SCLK_DP_CORE, "clk_dp_core", mux_pll_src_npll_cpll_gpll_p, 0,
1096                         RK3399_CLKSEL_CON(46), 6, 2, MFLAGS, 0, 5, DFLAGS,
1097                         RK3399_CLKGATE_CON(11), 8, GFLAGS),
1098
1099         COMPOSITE(PCLK_EDP, "pclk_edp", mux_pll_src_cpll_gpll_p, 0,
1100                         RK3399_CLKSEL_CON(44), 15, 1, MFLAGS, 8, 5, DFLAGS,
1101                         RK3399_CLKGATE_CON(11), 11, GFLAGS),
1102         GATE(PCLK_EDP_NOC, "pclk_edp_noc", "pclk_edp", CLK_IGNORE_UNUSED,
1103                         RK3399_CLKGATE_CON(32), 12, GFLAGS),
1104         GATE(PCLK_EDP_CTRL, "pclk_edp_ctrl", "pclk_edp", 0,
1105                         RK3399_CLKGATE_CON(32), 13, GFLAGS),
1106
1107         /* hdmi */
1108         GATE(SCLK_HDMI_SFR, "clk_hdmi_sfr", "xin24m", 0,
1109                         RK3399_CLKGATE_CON(11), 6, GFLAGS),
1110
1111         COMPOSITE(SCLK_HDMI_CEC, "clk_hdmi_cec", mux_pll_p, 0,
1112                         RK3399_CLKSEL_CON(45), 15, 1, MFLAGS, 0, 10, DFLAGS,
1113                         RK3399_CLKGATE_CON(11), 7, GFLAGS),
1114
1115         /* vop0 */
1116         COMPOSITE(ACLK_VOP0_PRE, "aclk_vop0_pre", mux_pll_src_vpll_cpll_gpll_npll_p, 0,
1117                         RK3399_CLKSEL_CON(47), 6, 2, MFLAGS, 0, 5, DFLAGS,
1118                         RK3399_CLKGATE_CON(10), 8, GFLAGS),
1119         COMPOSITE_NOMUX(0, "hclk_vop0_pre", "aclk_vop0_pre", 0,
1120                         RK3399_CLKSEL_CON(47), 8, 5, DFLAGS,
1121                         RK3399_CLKGATE_CON(10), 9, GFLAGS),
1122
1123         GATE(ACLK_VOP0, "aclk_vop0", "aclk_vop0_pre", 0,
1124                         RK3399_CLKGATE_CON(28), 3, GFLAGS),
1125         GATE(ACLK_VOP0_NOC, "aclk_vop0_noc", "aclk_vop0_pre", CLK_IGNORE_UNUSED,
1126                         RK3399_CLKGATE_CON(28), 1, GFLAGS),
1127
1128         GATE(HCLK_VOP0, "hclk_vop0", "hclk_vop0_pre", 0,
1129                         RK3399_CLKGATE_CON(28), 2, GFLAGS),
1130         GATE(HCLK_VOP0_NOC, "hclk_vop0_noc", "hclk_vop0_pre", CLK_IGNORE_UNUSED,
1131                         RK3399_CLKGATE_CON(28), 0, GFLAGS),
1132
1133         COMPOSITE(DCLK_VOP0_DIV, "dclk_vop0_div", mux_pll_src_vpll_cpll_gpll_p, 0,
1134                         RK3399_CLKSEL_CON(49), 8, 2, MFLAGS, 0, 8, DFLAGS,
1135                         RK3399_CLKGATE_CON(10), 12, GFLAGS),
1136
1137         COMPOSITE_FRACMUX_NOGATE(0, "dclk_vop0_frac", "dclk_vop0_div", CLK_SET_RATE_PARENT,
1138                         RK3399_CLKSEL_CON(106), 0,
1139                         &rk3399_dclk_vop0_fracmux),
1140
1141         COMPOSITE(SCLK_VOP0_PWM, "clk_vop0_pwm", mux_pll_src_vpll_cpll_gpll_24m_p, 0,
1142                         RK3399_CLKSEL_CON(51), 6, 2, MFLAGS, 0, 5, DFLAGS,
1143                         RK3399_CLKGATE_CON(10), 14, GFLAGS),
1144
1145         /* vop1 */
1146         COMPOSITE(ACLK_VOP1_PRE, "aclk_vop1_pre", mux_pll_src_vpll_cpll_gpll_npll_p, 0,
1147                         RK3399_CLKSEL_CON(48), 6, 2, MFLAGS, 0, 5, DFLAGS,
1148                         RK3399_CLKGATE_CON(10), 10, GFLAGS),
1149         COMPOSITE_NOMUX(0, "hclk_vop1_pre", "aclk_vop1_pre", 0,
1150                         RK3399_CLKSEL_CON(48), 8, 5, DFLAGS,
1151                         RK3399_CLKGATE_CON(10), 11, GFLAGS),
1152
1153         GATE(ACLK_VOP1, "aclk_vop1", "aclk_vop1_pre", 0,
1154                         RK3399_CLKGATE_CON(28), 7, GFLAGS),
1155         GATE(ACLK_VOP1_NOC, "aclk_vop1_noc", "aclk_vop1_pre", CLK_IGNORE_UNUSED,
1156                         RK3399_CLKGATE_CON(28), 5, GFLAGS),
1157
1158         GATE(HCLK_VOP1, "hclk_vop1", "hclk_vop1_pre", 0,
1159                         RK3399_CLKGATE_CON(28), 6, GFLAGS),
1160         GATE(HCLK_VOP1_NOC, "hclk_vop1_noc", "hclk_vop1_pre", CLK_IGNORE_UNUSED,
1161                         RK3399_CLKGATE_CON(28), 4, GFLAGS),
1162
1163         COMPOSITE(DCLK_VOP1_DIV, "dclk_vop1_div", mux_pll_src_vpll_cpll_gpll_p, 0,
1164                         RK3399_CLKSEL_CON(50), 8, 2, MFLAGS, 0, 8, DFLAGS,
1165                         RK3399_CLKGATE_CON(10), 13, GFLAGS),
1166
1167         COMPOSITE_FRACMUX_NOGATE(0, "dclk_vop1_frac", "dclk_vop1_div", CLK_SET_RATE_PARENT,
1168                         RK3399_CLKSEL_CON(107), 0,
1169                         &rk3399_dclk_vop1_fracmux),
1170
1171         COMPOSITE(SCLK_VOP1_PWM, "clk_vop1_pwm", mux_pll_src_vpll_cpll_gpll_24m_p, 0,
1172                         RK3399_CLKSEL_CON(52), 6, 2, MFLAGS, 0, 5, DFLAGS,
1173                         RK3399_CLKGATE_CON(10), 15, GFLAGS),
1174
1175         /* isp */
1176         COMPOSITE(0, "aclk_isp0", mux_pll_src_cpll_gpll_ppll_p, 0,
1177                         RK3399_CLKSEL_CON(53), 6, 2, MFLAGS, 0, 5, DFLAGS,
1178                         RK3399_CLKGATE_CON(12), 8, GFLAGS),
1179         COMPOSITE_NOMUX(0, "hclk_isp0", "aclk_isp0", 0,
1180                         RK3399_CLKSEL_CON(53), 8, 5, DFLAGS,
1181                         RK3399_CLKGATE_CON(12), 9, GFLAGS),
1182
1183         GATE(ACLK_ISP0_NOC, "aclk_isp0_noc", "aclk_isp0", CLK_IGNORE_UNUSED,
1184                         RK3399_CLKGATE_CON(27), 1, GFLAGS),
1185         GATE(ACLK_ISP0_WRAPPER, "aclk_isp0_wrapper", "aclk_isp0", 0,
1186                         RK3399_CLKGATE_CON(27), 5, GFLAGS),
1187         GATE(HCLK_ISP1_WRAPPER, "hclk_isp1_wrapper", "aclk_isp0", 0,
1188                         RK3399_CLKGATE_CON(27), 7, GFLAGS),
1189
1190         GATE(HCLK_ISP0_NOC, "hclk_isp0_noc", "hclk_isp0", CLK_IGNORE_UNUSED,
1191                         RK3399_CLKGATE_CON(27), 0, GFLAGS),
1192         GATE(HCLK_ISP0_WRAPPER, "hclk_isp0_wrapper", "hclk_isp0", 0,
1193                         RK3399_CLKGATE_CON(27), 4, GFLAGS),
1194
1195         COMPOSITE(SCLK_ISP0, "clk_isp0", mux_pll_src_cpll_gpll_npll_p, 0,
1196                         RK3399_CLKSEL_CON(55), 6, 2, MFLAGS, 0, 5, DFLAGS,
1197                         RK3399_CLKGATE_CON(11), 4, GFLAGS),
1198
1199         COMPOSITE(ACLK_ISP1, "aclk_isp1", mux_pll_src_cpll_gpll_ppll_p, 0,
1200                         RK3399_CLKSEL_CON(54), 6, 2, MFLAGS, 0, 5, DFLAGS,
1201                         RK3399_CLKGATE_CON(12), 10, GFLAGS),
1202         COMPOSITE_NOMUX(0, "hclk_isp1", "aclk_isp1", 0,
1203                         RK3399_CLKSEL_CON(54), 8, 5, DFLAGS,
1204                         RK3399_CLKGATE_CON(12), 11, GFLAGS),
1205
1206         GATE(ACLK_ISP1_NOC, "aclk_isp1_noc", "aclk_isp1", CLK_IGNORE_UNUSED,
1207                         RK3399_CLKGATE_CON(27), 3, GFLAGS),
1208
1209         GATE(HCLK_ISP1_NOC, "hclk_isp1_noc", "hclk_isp1", CLK_IGNORE_UNUSED,
1210                         RK3399_CLKGATE_CON(27), 2, GFLAGS),
1211         GATE(ACLK_ISP1_WRAPPER, "aclk_isp1_wrapper", "hclk_isp1", 0,
1212                         RK3399_CLKGATE_CON(27), 8, GFLAGS),
1213
1214         COMPOSITE(SCLK_ISP1, "clk_isp1", mux_pll_src_cpll_gpll_npll_p, 0,
1215                         RK3399_CLKSEL_CON(55), 14, 2, MFLAGS, 8, 5, DFLAGS,
1216                         RK3399_CLKGATE_CON(11), 5, GFLAGS),
1217
1218         /*
1219          * We use pclkin_cifinv by default GRF_SOC_CON20[9] (GSC20_9) setting in system,
1220          * so we ignore the mux and make clocks nodes as following,
1221          *
1222          * pclkin_cifinv --|-------\
1223          *                 |GSC20_9|-- pclkin_cifmux -- |G27_6| -- pclkin_isp1_wrapper
1224          * pclkin_cif    --|-------/
1225          */
1226         GATE(PCLK_ISP1_WRAPPER, "pclkin_isp1_wrapper", "pclkin_cif", 0,
1227                         RK3399_CLKGATE_CON(27), 6, GFLAGS),
1228
1229         /* cif */
1230         COMPOSITE(0, "clk_cifout_div", mux_pll_src_cpll_gpll_npll_p, 0,
1231                         RK3399_CLKSEL_CON(56), 6, 2, MFLAGS, 0, 5, DFLAGS,
1232                         RK3399_CLKGATE_CON(10), 7, GFLAGS),
1233         MUX(SCLK_CIF_OUT, "clk_cifout", mux_clk_cif_p, CLK_SET_RATE_PARENT,
1234                         RK3399_CLKSEL_CON(56), 5, 1, MFLAGS),
1235
1236         /* gic */
1237         COMPOSITE(ACLK_GIC_PRE, "aclk_gic_pre", mux_pll_src_cpll_gpll_p, CLK_IGNORE_UNUSED,
1238                         RK3399_CLKSEL_CON(56), 15, 1, MFLAGS, 8, 5, DFLAGS,
1239                         RK3399_CLKGATE_CON(12), 12, GFLAGS),
1240
1241         GATE(ACLK_GIC, "aclk_gic", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 0, GFLAGS),
1242         GATE(ACLK_GIC_NOC, "aclk_gic_noc", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 1, GFLAGS),
1243         GATE(ACLK_GIC_ADB400_CORE_L_2_GIC, "aclk_gic_adb400_core_l_2_gic", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 2, GFLAGS),
1244         GATE(ACLK_GIC_ADB400_CORE_B_2_GIC, "aclk_gic_adb400_core_b_2_gic", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 3, GFLAGS),
1245         GATE(ACLK_GIC_ADB400_GIC_2_CORE_L, "aclk_gic_adb400_gic_2_core_l", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 4, GFLAGS),
1246         GATE(ACLK_GIC_ADB400_GIC_2_CORE_B, "aclk_gic_adb400_gic_2_core_b", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 5, GFLAGS),
1247
1248         /* alive */
1249         /* pclk_alive_gpll_src is controlled by PMUGRF_SOC_CON0[6] */
1250         DIV(PCLK_ALIVE, "pclk_alive", "gpll", 0,
1251                         RK3399_CLKSEL_CON(57), 0, 5, DFLAGS),
1252
1253         GATE(PCLK_USBPHY_MUX_G, "pclk_usbphy_mux_g", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 4, GFLAGS),
1254         GATE(PCLK_UPHY0_TCPHY_G, "pclk_uphy0_tcphy_g", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 5, GFLAGS),
1255         GATE(PCLK_UPHY0_TCPD_G, "pclk_uphy0_tcpd_g", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 6, GFLAGS),
1256         GATE(PCLK_UPHY1_TCPHY_G, "pclk_uphy1_tcphy_g", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 8, GFLAGS),
1257         GATE(PCLK_UPHY1_TCPD_G, "pclk_uphy1_tcpd_g", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 9, GFLAGS),
1258
1259         GATE(PCLK_GRF, "pclk_grf", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(31), 1, GFLAGS),
1260         GATE(PCLK_INTR_ARB, "pclk_intr_arb", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(31), 2, GFLAGS),
1261         GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(31), 3, GFLAGS),
1262         GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(31), 4, GFLAGS),
1263         GATE(PCLK_GPIO4, "pclk_gpio4", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(31), 5, GFLAGS),
1264         GATE(PCLK_TIMER0, "pclk_timer0", "pclk_alive", 0, RK3399_CLKGATE_CON(31), 6, GFLAGS),
1265         GATE(PCLK_TIMER1, "pclk_timer1", "pclk_alive", 0, RK3399_CLKGATE_CON(31), 7, GFLAGS),
1266         GATE(PCLK_PMU_INTR_ARB, "pclk_pmu_intr_arb", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(31), 9, GFLAGS),
1267         GATE(PCLK_SGRF, "pclk_sgrf", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(31), 10, GFLAGS),
1268
1269         GATE(SCLK_MIPIDPHY_REF, "clk_mipidphy_ref", "xin24m", 0, RK3399_CLKGATE_CON(11), 14, GFLAGS),
1270         GATE(SCLK_DPHY_PLL, "clk_dphy_pll", "clk_mipidphy_ref", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 0, GFLAGS),
1271
1272         GATE(SCLK_MIPIDPHY_CFG, "clk_mipidphy_cfg", "xin24m", 0, RK3399_CLKGATE_CON(11), 15, GFLAGS),
1273         GATE(SCLK_DPHY_TX0_CFG, "clk_dphy_tx0_cfg", "clk_mipidphy_cfg", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 1, GFLAGS),
1274         GATE(SCLK_DPHY_TX1RX1_CFG, "clk_dphy_tx1rx1_cfg", "clk_mipidphy_cfg", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 2, GFLAGS),
1275         GATE(SCLK_DPHY_RX0_CFG, "clk_dphy_rx0_cfg", "clk_mipidphy_cfg", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 3, GFLAGS),
1276
1277         /* testout */
1278         MUX(0, "clk_test_pre", mux_pll_src_cpll_gpll_p, CLK_SET_RATE_PARENT,
1279                         RK3399_CLKSEL_CON(58), 7, 1, MFLAGS),
1280         COMPOSITE_FRAC(0, "clk_test_frac", "clk_test_pre", CLK_SET_RATE_PARENT,
1281                         RK3399_CLKSEL_CON(105), 0,
1282                         RK3399_CLKGATE_CON(13), 9, GFLAGS),
1283
1284         DIV(0, "clk_test_24m", "xin24m", 0,
1285                         RK3399_CLKSEL_CON(57), 6, 10, DFLAGS),
1286
1287         /* spi */
1288         COMPOSITE(SCLK_SPI0, "clk_spi0", mux_pll_src_cpll_gpll_p, 0,
1289                         RK3399_CLKSEL_CON(59), 7, 1, MFLAGS, 0, 7, DFLAGS,
1290                         RK3399_CLKGATE_CON(9), 12, GFLAGS),
1291
1292         COMPOSITE(SCLK_SPI1, "clk_spi1", mux_pll_src_cpll_gpll_p, 0,
1293                         RK3399_CLKSEL_CON(59), 15, 1, MFLAGS, 8, 7, DFLAGS,
1294                         RK3399_CLKGATE_CON(9), 13, GFLAGS),
1295
1296         COMPOSITE(SCLK_SPI2, "clk_spi2", mux_pll_src_cpll_gpll_p, 0,
1297                         RK3399_CLKSEL_CON(60), 7, 1, MFLAGS, 0, 7, DFLAGS,
1298                         RK3399_CLKGATE_CON(9), 14, GFLAGS),
1299
1300         COMPOSITE(SCLK_SPI4, "clk_spi4", mux_pll_src_cpll_gpll_p, 0,
1301                         RK3399_CLKSEL_CON(60), 15, 1, MFLAGS, 8, 7, DFLAGS,
1302                         RK3399_CLKGATE_CON(9), 15, GFLAGS),
1303
1304         COMPOSITE(SCLK_SPI5, "clk_spi5", mux_pll_src_cpll_gpll_p, 0,
1305                         RK3399_CLKSEL_CON(58), 15, 1, MFLAGS, 8, 7, DFLAGS,
1306                         RK3399_CLKGATE_CON(13), 13, GFLAGS),
1307
1308         /* i2c */
1309         COMPOSITE(SCLK_I2C1, "clk_i2c1", mux_pll_src_cpll_gpll_p, 0,
1310                         RK3399_CLKSEL_CON(61), 7, 1, MFLAGS, 0, 7, DFLAGS,
1311                         RK3399_CLKGATE_CON(10), 0, GFLAGS),
1312
1313         COMPOSITE(SCLK_I2C2, "clk_i2c2", mux_pll_src_cpll_gpll_p, 0,
1314                         RK3399_CLKSEL_CON(62), 7, 1, MFLAGS, 0, 7, DFLAGS,
1315                         RK3399_CLKGATE_CON(10), 2, GFLAGS),
1316
1317         COMPOSITE(SCLK_I2C3, "clk_i2c3", mux_pll_src_cpll_gpll_p, 0,
1318                         RK3399_CLKSEL_CON(63), 7, 1, MFLAGS, 0, 7, DFLAGS,
1319                         RK3399_CLKGATE_CON(10), 4, GFLAGS),
1320
1321         COMPOSITE(SCLK_I2C5, "clk_i2c5", mux_pll_src_cpll_gpll_p, 0,
1322                         RK3399_CLKSEL_CON(61), 15, 1, MFLAGS, 8, 7, DFLAGS,
1323                         RK3399_CLKGATE_CON(10), 1, GFLAGS),
1324
1325         COMPOSITE(SCLK_I2C6, "clk_i2c6", mux_pll_src_cpll_gpll_p, 0,
1326                         RK3399_CLKSEL_CON(62), 15, 1, MFLAGS, 8, 7, DFLAGS,
1327                         RK3399_CLKGATE_CON(10), 3, GFLAGS),
1328
1329         COMPOSITE(SCLK_I2C7, "clk_i2c7", mux_pll_src_cpll_gpll_p, 0,
1330                         RK3399_CLKSEL_CON(63), 15, 1, MFLAGS, 8, 7, DFLAGS,
1331                         RK3399_CLKGATE_CON(10), 5, GFLAGS),
1332
1333         /* timer */
1334         GATE(SCLK_TIMER00, "clk_timer00", "xin24m", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(26), 0, GFLAGS),
1335         GATE(SCLK_TIMER01, "clk_timer01", "xin24m", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(26), 1, GFLAGS),
1336         GATE(SCLK_TIMER02, "clk_timer02", "xin24m", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(26), 2, GFLAGS),
1337         GATE(SCLK_TIMER03, "clk_timer03", "xin24m", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(26), 3, GFLAGS),
1338         GATE(SCLK_TIMER04, "clk_timer04", "xin24m", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(26), 4, GFLAGS),
1339         GATE(SCLK_TIMER05, "clk_timer05", "xin24m", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(26), 5, GFLAGS),
1340         GATE(SCLK_TIMER06, "clk_timer06", "xin24m", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(26), 6, GFLAGS),
1341         GATE(SCLK_TIMER07, "clk_timer07", "xin24m", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(26), 7, GFLAGS),
1342         GATE(SCLK_TIMER08, "clk_timer08", "xin24m", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(26), 8, GFLAGS),
1343         GATE(SCLK_TIMER09, "clk_timer09", "xin24m", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(26), 9, GFLAGS),
1344         GATE(SCLK_TIMER10, "clk_timer10", "xin24m", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(26), 10, GFLAGS),
1345         GATE(SCLK_TIMER11, "clk_timer11", "xin24m", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(26), 11, GFLAGS),
1346
1347         /* clk_test */
1348         /* clk_test_pre is controlled by CRU_MISC_CON[3] */
1349         COMPOSITE_NOMUX(0, "clk_test", "clk_test_pre", CLK_IGNORE_UNUSED,
1350                         RK3368_CLKSEL_CON(58), 0, 5, DFLAGS,
1351                         RK3368_CLKGATE_CON(13), 11, GFLAGS),
1352 };
1353
1354 static struct rockchip_clk_branch rk3399_clk_pmu_branches[] __initdata = {
1355         /*
1356          * PMU CRU Clock-Architecture
1357          */
1358
1359         GATE(0, "fclk_cm0s_pmu_ppll_src", "ppll", CLK_IGNORE_UNUSED,
1360                         RK3399_PMU_CLKGATE_CON(0), 1, GFLAGS),
1361
1362         COMPOSITE_NOGATE(FCLK_CM0S_SRC_PMU, "fclk_cm0s_src_pmu", mux_fclk_cm0s_pmu_ppll_p, CLK_IGNORE_UNUSED,
1363                         RK3399_PMU_CLKSEL_CON(0), 15, 1, MFLAGS, 8, 5, DFLAGS),
1364
1365         COMPOSITE(SCLK_SPI3_PMU, "clk_spi3_pmu", mux_24m_ppll_p, 0,
1366                         RK3399_PMU_CLKSEL_CON(1), 7, 1, MFLAGS, 0, 7, DFLAGS,
1367                         RK3399_PMU_CLKGATE_CON(0), 2, GFLAGS),
1368
1369         COMPOSITE(0, "clk_wifi_div", mux_ppll_24m_p, CLK_IGNORE_UNUSED,
1370                         RK3399_PMU_CLKSEL_CON(1), 13, 1, MFLAGS, 8, 5, DFLAGS,
1371                         RK3399_PMU_CLKGATE_CON(0), 8, GFLAGS),
1372
1373         COMPOSITE_FRACMUX_NOGATE(0, "clk_wifi_frac", "clk_wifi_div", CLK_SET_RATE_PARENT,
1374                         RK3399_PMU_CLKSEL_CON(7), 0,
1375                         &rk3399_pmuclk_wifi_fracmux),
1376
1377         MUX(0, "clk_timer_src_pmu", mux_pll_p, CLK_IGNORE_UNUSED,
1378                         RK3399_PMU_CLKSEL_CON(1), 15, 1, MFLAGS),
1379
1380         COMPOSITE_NOMUX(SCLK_I2C0_PMU, "clk_i2c0_pmu", "ppll", 0,
1381                         RK3399_PMU_CLKSEL_CON(2), 0, 7, DFLAGS,
1382                         RK3399_PMU_CLKGATE_CON(0), 9, GFLAGS),
1383
1384         COMPOSITE_NOMUX(SCLK_I2C4_PMU, "clk_i2c4_pmu", "ppll", 0,
1385                         RK3399_PMU_CLKSEL_CON(3), 0, 7, DFLAGS,
1386                         RK3399_PMU_CLKGATE_CON(0), 10, GFLAGS),
1387
1388         COMPOSITE_NOMUX(SCLK_I2C8_PMU, "clk_i2c8_pmu", "ppll", 0,
1389                         RK3399_PMU_CLKSEL_CON(2), 8, 7, DFLAGS,
1390                         RK3399_PMU_CLKGATE_CON(0), 11, GFLAGS),
1391
1392         DIV(0, "clk_32k_suspend_pmu", "xin24m", CLK_IGNORE_UNUSED,
1393                         RK3399_PMU_CLKSEL_CON(4), 0, 10, DFLAGS),
1394         MUX(0, "clk_testout_2io", mux_clk_testout2_2io_p, CLK_IGNORE_UNUSED,
1395                         RK3399_PMU_CLKSEL_CON(4), 15, 1, MFLAGS),
1396
1397         COMPOSITE(0, "clk_uart4_div", mux_24m_ppll_p, CLK_IGNORE_UNUSED,
1398                         RK3399_PMU_CLKSEL_CON(5), 10, 1, MFLAGS, 0, 7, DFLAGS,
1399                         RK3399_PMU_CLKGATE_CON(0), 5, GFLAGS),
1400
1401         COMPOSITE_FRACMUX(0, "clk_uart4_frac", "clk_uart4_div", CLK_SET_RATE_PARENT,
1402                         RK3399_PMU_CLKSEL_CON(6), 0,
1403                         RK3399_PMU_CLKGATE_CON(0), 6, GFLAGS,
1404                         &rk3399_uart4_pmu_fracmux),
1405
1406         DIV(PCLK_SRC_PMU, "pclk_pmu_src", "ppll", CLK_IGNORE_UNUSED,
1407                         RK3399_PMU_CLKSEL_CON(0), 0, 5, DFLAGS),
1408
1409         /* pmu clock gates */
1410         GATE(SCLK_TIMER12_PMU, "clk_timer0_pmu", "clk_timer_src_pmu", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(0), 3, GFLAGS),
1411         GATE(SCLK_TIMER13_PMU, "clk_timer1_pmu", "clk_timer_src_pmu", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(0), 4, GFLAGS),
1412
1413         GATE(SCLK_PVTM_PMU, "clk_pvtm_pmu", "xin24m", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(0), 7, GFLAGS),
1414
1415         GATE(PCLK_PMU, "pclk_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(1), 0, GFLAGS),
1416         GATE(PCLK_PMUGRF_PMU, "pclk_pmugrf_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(1), 1, GFLAGS),
1417         GATE(PCLK_INTMEM1_PMU, "pclk_intmem1_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(1), 2, GFLAGS),
1418         GATE(PCLK_GPIO0_PMU, "pclk_gpio0_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(1), 3, GFLAGS),
1419         GATE(PCLK_GPIO1_PMU, "pclk_gpio1_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(1), 4, GFLAGS),
1420         GATE(PCLK_SGRF_PMU, "pclk_sgrf_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(1), 5, GFLAGS),
1421         GATE(PCLK_NOC_PMU, "pclk_noc_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(1), 6, GFLAGS),
1422         GATE(PCLK_I2C0_PMU, "pclk_i2c0_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 7, GFLAGS),
1423         GATE(PCLK_I2C4_PMU, "pclk_i2c4_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 8, GFLAGS),
1424         GATE(PCLK_I2C8_PMU, "pclk_i2c8_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 9, GFLAGS),
1425         GATE(PCLK_RKPWM_PMU, "pclk_rkpwm_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 10, GFLAGS),
1426         GATE(PCLK_SPI3_PMU, "pclk_spi3_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 11, GFLAGS),
1427         GATE(PCLK_TIMER_PMU, "pclk_timer_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 12, GFLAGS),
1428         GATE(PCLK_MAILBOX_PMU, "pclk_mailbox_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 13, GFLAGS),
1429         GATE(PCLK_UART4_PMU, "pclk_uart4_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 14, GFLAGS),
1430         GATE(PCLK_WDT_M0_PMU, "pclk_wdt_m0_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(1), 15, GFLAGS),
1431
1432         GATE(FCLK_CM0S_PMU, "fclk_cm0s_pmu", "fclk_cm0s_src_pmu", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(2), 0, GFLAGS),
1433         GATE(SCLK_CM0S_PMU, "sclk_cm0s_pmu", "fclk_cm0s_src_pmu", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(2), 1, GFLAGS),
1434         GATE(HCLK_CM0S_PMU, "hclk_cm0s_pmu", "fclk_cm0s_src_pmu", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(2), 2, GFLAGS),
1435         GATE(DCLK_CM0S_PMU, "dclk_cm0s_pmu", "fclk_cm0s_src_pmu", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(2), 3, GFLAGS),
1436         GATE(HCLK_NOC_PMU, "hclk_noc_pmu", "fclk_cm0s_src_pmu", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(2), 5, GFLAGS),
1437 };
1438
1439 static const char *const rk3399_cru_critical_clocks[] __initconst = {
1440         /*
1441          * We need to declare that we enable all NOCs which are critical clocks
1442          * always and clearly and explicitly show that we have enabled them at
1443          * clk_summary.
1444          */
1445         "aclk_usb3_noc",
1446         "aclk_gmac_noc",
1447         "pclk_gmac_noc",
1448         "pclk_center_main_noc",
1449         "aclk_cci_noc0",
1450         "aclk_cci_noc1",
1451         "clk_dbg_noc",
1452         "hclk_vcodec_noc",
1453         "aclk_vcodec_noc",
1454         "hclk_vdu_noc",
1455         "aclk_vdu_noc",
1456         "hclk_iep_noc",
1457         "aclk_iep_noc",
1458         "hclk_rga_noc",
1459         "aclk_rga_noc",
1460         "aclk_center_main_noc",
1461         "aclk_center_peri_noc",
1462         "aclk_perihp_noc",
1463         "hclk_perihp_noc",
1464         "pclk_perihp_noc",
1465         "hclk_sdmmc_noc",
1466         "aclk_emmc_noc",
1467         "aclk_perilp0_noc",
1468         "hclk_perilp0_noc",
1469         "hclk_m0_perilp_noc",
1470         "hclk_perilp1_noc",
1471         "hclk_sdio_noc",
1472         "hclk_sdioaudio_noc",
1473         "pclk_perilp1_noc",
1474         "aclk_vio_noc",
1475         "aclk_hdcp_noc",
1476         "hclk_hdcp_noc",
1477         "pclk_hdcp_noc",
1478         "pclk_edp_noc",
1479         "aclk_vop0_noc",
1480         "hclk_vop0_noc",
1481         "aclk_vop1_noc",
1482         "hclk_vop1_noc",
1483         "aclk_isp0_noc",
1484         "hclk_isp0_noc",
1485         "aclk_isp1_noc",
1486         "hclk_isp1_noc",
1487         "aclk_gic_noc",
1488
1489         /* other critical clocks */
1490         "pclk_perilp0",
1491         "pclk_perilp0",
1492         "hclk_perilp0",
1493         "pclk_perilp1",
1494         "pclk_perihp",
1495         "hclk_perihp",
1496         "aclk_perihp",
1497         "aclk_perilp0",
1498         "hclk_perilp1",
1499         "aclk_dmac1_perilp",
1500         "gpll_aclk_perilp0_src",
1501         "gpll_aclk_perihp_src",
1502 };
1503
1504 static const char *const rk3399_pmucru_critical_clocks[] __initconst = {
1505         /*
1506          * We need to declare that we enable all NOCs which are critical clocks
1507          * always and clearly and explicitly show that we have enabled them at
1508          * clk_summary.
1509          */
1510         "pclk_noc_pmu",
1511         "hclk_noc_pmu",
1512
1513         /* other critical clocks */
1514         "ppll",
1515         "pclk_pmu_src",
1516         "fclk_cm0s_src_pmu",
1517         "clk_timer_src_pmu",
1518 };
1519
1520 static void __init rk3399_clk_init(struct device_node *np)
1521 {
1522         struct rockchip_clk_provider *ctx;
1523         void __iomem *reg_base;
1524
1525         reg_base = of_iomap(np, 0);
1526         if (!reg_base) {
1527                 pr_err("%s: could not map cru region\n", __func__);
1528                 return;
1529         }
1530
1531         ctx = rockchip_clk_init(np, reg_base, CLK_NR_CLKS);
1532         if (IS_ERR(ctx)) {
1533                 pr_err("%s: rockchip clk init failed\n", __func__);
1534                 return;
1535         }
1536
1537         rockchip_clk_register_plls(ctx, rk3399_pll_clks,
1538                                    ARRAY_SIZE(rk3399_pll_clks), -1);
1539
1540         rockchip_clk_register_branches(ctx, rk3399_clk_branches,
1541                                   ARRAY_SIZE(rk3399_clk_branches));
1542
1543         rockchip_clk_protect_critical(rk3399_cru_critical_clocks,
1544                                       ARRAY_SIZE(rk3399_cru_critical_clocks));
1545
1546         rockchip_clk_register_armclk(ctx, ARMCLKL, "armclkl",
1547                         mux_armclkl_p, ARRAY_SIZE(mux_armclkl_p),
1548                         &rk3399_cpuclkl_data, rk3399_cpuclkl_rates,
1549                         ARRAY_SIZE(rk3399_cpuclkl_rates));
1550
1551         rockchip_clk_register_armclk(ctx, ARMCLKB, "armclkb",
1552                         mux_armclkb_p, ARRAY_SIZE(mux_armclkb_p),
1553                         &rk3399_cpuclkb_data, rk3399_cpuclkb_rates,
1554                         ARRAY_SIZE(rk3399_cpuclkb_rates));
1555
1556         rockchip_register_softrst(np, 21, reg_base + RK3399_SOFTRST_CON(0),
1557                                   ROCKCHIP_SOFTRST_HIWORD_MASK);
1558
1559         rockchip_register_restart_notifier(ctx, RK3399_GLB_SRST_FST, NULL);
1560
1561         rockchip_clk_of_add_provider(np, ctx);
1562 }
1563 CLK_OF_DECLARE(rk3399_cru, "rockchip,rk3399-cru", rk3399_clk_init);
1564
1565 static void __init rk3399_pmu_clk_init(struct device_node *np)
1566 {
1567         struct rockchip_clk_provider *ctx;
1568         void __iomem *reg_base;
1569
1570         reg_base = of_iomap(np, 0);
1571         if (!reg_base) {
1572                 pr_err("%s: could not map cru pmu region\n", __func__);
1573                 return;
1574         }
1575
1576         ctx = rockchip_clk_init(np, reg_base, CLKPMU_NR_CLKS);
1577         if (IS_ERR(ctx)) {
1578                 pr_err("%s: rockchip pmu clk init failed\n", __func__);
1579                 return;
1580         }
1581
1582         rockchip_clk_register_plls(ctx, rk3399_pmu_pll_clks,
1583                                    ARRAY_SIZE(rk3399_pmu_pll_clks), -1);
1584
1585         rockchip_clk_register_branches(ctx, rk3399_clk_pmu_branches,
1586                                   ARRAY_SIZE(rk3399_clk_pmu_branches));
1587
1588         rockchip_clk_protect_critical(rk3399_pmucru_critical_clocks,
1589                                       ARRAY_SIZE(rk3399_pmucru_critical_clocks));
1590
1591         rockchip_register_softrst(np, 2, reg_base + RK3399_PMU_SOFTRST_CON(0),
1592                                   ROCKCHIP_SOFTRST_HIWORD_MASK);
1593
1594         rockchip_clk_of_add_provider(np, ctx);
1595 }
1596 CLK_OF_DECLARE(rk3399_cru_pmu, "rockchip,rk3399-pmucru", rk3399_pmu_clk_init);