Merge tag 'drm/tegra/for-3.19-rc1-fixes' of git://people.freedesktop.org/~tagr/linux...
[firefly-linux-kernel-4.4.55.git] / arch / arm / boot / dts / imx6sx-sdb.dts
1 /*
2  * Copyright (C) 2014 Freescale Semiconductor, Inc.
3  *
4  * This program is free software; you can redistribute it and/or modify
5  * it under the terms of the GNU General Public License version 2 as
6  * published by the Free Software Foundation.
7  */
8
9 /dts-v1/;
10
11 #include <dt-bindings/gpio/gpio.h>
12 #include <dt-bindings/input/input.h>
13 #include "imx6sx.dtsi"
14
15 / {
16         model = "Freescale i.MX6 SoloX SDB Board";
17         compatible = "fsl,imx6sx-sdb", "fsl,imx6sx";
18
19         chosen {
20                 stdout-path = &uart1;
21         };
22
23         memory {
24                 reg = <0x80000000 0x40000000>;
25         };
26
27         backlight {
28                 compatible = "pwm-backlight";
29                 pwms = <&pwm3 0 5000000>;
30                 brightness-levels = <0 4 8 16 32 64 128 255>;
31                 default-brightness-level = <6>;
32         };
33
34         gpio-keys {
35                 compatible = "gpio-keys";
36                 pinctrl-names = "default";
37                 pinctrl-0 = <&pinctrl_gpio_keys>;
38
39                 volume-up {
40                         label = "Volume Up";
41                         gpios = <&gpio1 18 GPIO_ACTIVE_LOW>;
42                         linux,code = <KEY_VOLUMEUP>;
43                 };
44
45                 volume-down {
46                         label = "Volume Down";
47                         gpios = <&gpio1 19 GPIO_ACTIVE_LOW>;
48                         linux,code = <KEY_VOLUMEDOWN>;
49                 };
50         };
51
52         regulators {
53                 compatible = "simple-bus";
54                 #address-cells = <1>;
55                 #size-cells = <0>;
56
57                 vcc_sd3: regulator@0 {
58                         compatible = "regulator-fixed";
59                         reg = <0>;
60                         pinctrl-names = "default";
61                         pinctrl-0 = <&pinctrl_vcc_sd3>;
62                         regulator-name = "VCC_SD3";
63                         regulator-min-microvolt = <3000000>;
64                         regulator-max-microvolt = <3000000>;
65                         gpio = <&gpio2 11 GPIO_ACTIVE_HIGH>;
66                         enable-active-high;
67                 };
68
69                 reg_usb_otg1_vbus: regulator@1 {
70                         compatible = "regulator-fixed";
71                         reg = <1>;
72                         pinctrl-names = "default";
73                         pinctrl-0 = <&pinctrl_usb_otg1>;
74                         regulator-name = "usb_otg1_vbus";
75                         regulator-min-microvolt = <5000000>;
76                         regulator-max-microvolt = <5000000>;
77                         gpio = <&gpio1 9 GPIO_ACTIVE_HIGH>;
78                         enable-active-high;
79                 };
80
81                 reg_usb_otg2_vbus: regulator@2 {
82                         compatible = "regulator-fixed";
83                         reg = <2>;
84                         pinctrl-names = "default";
85                         pinctrl-0 = <&pinctrl_usb_otg2>;
86                         regulator-name = "usb_otg2_vbus";
87                         regulator-min-microvolt = <5000000>;
88                         regulator-max-microvolt = <5000000>;
89                         gpio = <&gpio1 12 GPIO_ACTIVE_HIGH>;
90                         enable-active-high;
91                 };
92
93                 reg_psu_5v: regulator@3 {
94                         compatible = "regulator-fixed";
95                         reg = <3>;
96                         regulator-name = "PSU-5V0";
97                         regulator-min-microvolt = <5000000>;
98                         regulator-max-microvolt = <5000000>;
99                 };
100
101                 reg_lcd_3v3: regulator@4 {
102                         compatible = "regulator-fixed";
103                         reg = <4>;
104                         regulator-name = "lcd-3v3";
105                         gpio = <&gpio3 27 0>;
106                         enable-active-high;
107                 };
108
109                 reg_peri_3v3: regulator@5 {
110                         compatible = "regulator-fixed";
111                         reg = <5>;
112                         pinctrl-names = "default";
113                         pinctrl-0 = <&pinctrl_peri_3v3>;
114                         regulator-name = "peri_3v3";
115                         regulator-min-microvolt = <3300000>;
116                         regulator-max-microvolt = <3300000>;
117                         gpios = <&gpio4 16 GPIO_ACTIVE_HIGH>;
118                         enable-active-high;
119                         regulator-always-on;
120                 };
121
122                 reg_enet_3v3: regulator@6 {
123                         compatible = "regulator-fixed";
124                         reg = <6>;
125                         pinctrl-names = "default";
126                         pinctrl-0 = <&pinctrl_enet_3v3>;
127                         regulator-name = "enet_3v3";
128                         regulator-min-microvolt = <3300000>;
129                         regulator-max-microvolt = <3300000>;
130                         gpios = <&gpio2 6 GPIO_ACTIVE_LOW>;
131                 };
132         };
133
134         sound {
135                 compatible = "fsl,imx6sx-sdb-wm8962", "fsl,imx-audio-wm8962";
136                 model = "wm8962-audio";
137                 ssi-controller = <&ssi2>;
138                 audio-codec = <&codec>;
139                 audio-routing =
140                         "Headphone Jack", "HPOUTL",
141                         "Headphone Jack", "HPOUTR",
142                         "Ext Spk", "SPKOUTL",
143                         "Ext Spk", "SPKOUTR",
144                         "AMIC", "MICBIAS",
145                         "IN3R", "AMIC";
146                 mux-int-port = <2>;
147                 mux-ext-port = <6>;
148         };
149 };
150
151 &audmux {
152         pinctrl-names = "default";
153         pinctrl-0 = <&pinctrl_audmux>;
154         status = "okay";
155 };
156
157 &fec1 {
158         pinctrl-names = "default";
159         pinctrl-0 = <&pinctrl_enet1>;
160         phy-supply = <&reg_enet_3v3>;
161         phy-mode = "rgmii";
162         status = "okay";
163 };
164
165 &fec2 {
166         pinctrl-names = "default";
167         pinctrl-0 = <&pinctrl_enet2>;
168         phy-mode = "rgmii";
169         status = "okay";
170 };
171
172 &i2c1 {
173         clock-frequency = <100000>;
174         pinctrl-names = "default";
175         pinctrl-0 = <&pinctrl_i2c1>;
176         status = "okay";
177
178         pmic: pfuze100@08 {
179                 compatible = "fsl,pfuze100";
180                 reg = <0x08>;
181
182                 regulators {
183                         sw1a_reg: sw1ab {
184                                 regulator-min-microvolt = <300000>;
185                                 regulator-max-microvolt = <1875000>;
186                                 regulator-boot-on;
187                                 regulator-always-on;
188                                 regulator-ramp-delay = <6250>;
189                         };
190
191                         sw1c_reg: sw1c {
192                                 regulator-min-microvolt = <300000>;
193                                 regulator-max-microvolt = <1875000>;
194                                 regulator-boot-on;
195                                 regulator-always-on;
196                                 regulator-ramp-delay = <6250>;
197                         };
198
199                         sw2_reg: sw2 {
200                                 regulator-min-microvolt = <800000>;
201                                 regulator-max-microvolt = <3300000>;
202                                 regulator-boot-on;
203                                 regulator-always-on;
204                         };
205
206                         sw3a_reg: sw3a {
207                                 regulator-min-microvolt = <400000>;
208                                 regulator-max-microvolt = <1975000>;
209                                 regulator-boot-on;
210                                 regulator-always-on;
211                         };
212
213                         sw3b_reg: sw3b {
214                                 regulator-min-microvolt = <400000>;
215                                 regulator-max-microvolt = <1975000>;
216                                 regulator-boot-on;
217                                 regulator-always-on;
218                         };
219
220                         sw4_reg: sw4 {
221                                 regulator-min-microvolt = <800000>;
222                                 regulator-max-microvolt = <3300000>;
223                         };
224
225                         swbst_reg: swbst {
226                                 regulator-min-microvolt = <5000000>;
227                                 regulator-max-microvolt = <5150000>;
228                         };
229
230                         snvs_reg: vsnvs {
231                                 regulator-min-microvolt = <1000000>;
232                                 regulator-max-microvolt = <3000000>;
233                                 regulator-boot-on;
234                                 regulator-always-on;
235                         };
236
237                         vref_reg: vrefddr {
238                                 regulator-boot-on;
239                                 regulator-always-on;
240                         };
241
242                         vgen1_reg: vgen1 {
243                                 regulator-min-microvolt = <800000>;
244                                 regulator-max-microvolt = <1550000>;
245                                 regulator-always-on;
246                         };
247
248                         vgen2_reg: vgen2 {
249                                 regulator-min-microvolt = <800000>;
250                                 regulator-max-microvolt = <1550000>;
251                         };
252
253                         vgen3_reg: vgen3 {
254                                 regulator-min-microvolt = <1800000>;
255                                 regulator-max-microvolt = <3300000>;
256                                 regulator-always-on;
257                         };
258
259                         vgen4_reg: vgen4 {
260                                 regulator-min-microvolt = <1800000>;
261                                 regulator-max-microvolt = <3300000>;
262                                 regulator-always-on;
263                         };
264
265                         vgen5_reg: vgen5 {
266                                 regulator-min-microvolt = <1800000>;
267                                 regulator-max-microvolt = <3300000>;
268                                 regulator-always-on;
269                         };
270
271                         vgen6_reg: vgen6 {
272                                 regulator-min-microvolt = <1800000>;
273                                 regulator-max-microvolt = <3300000>;
274                                 regulator-always-on;
275                         };
276                 };
277         };
278 };
279
280 &i2c4 {
281         clock-frequency = <100000>;
282         pinctrl-names = "default";
283         pinctrl-0 = <&pinctrl_i2c4>;
284         status = "okay";
285
286         codec: wm8962@1a {
287                 compatible = "wlf,wm8962";
288                 reg = <0x1a>;
289                 clocks = <&clks IMX6SX_CLK_AUDIO>;
290                 DCVDD-supply = <&vgen4_reg>;
291                 DBVDD-supply = <&vgen4_reg>;
292                 AVDD-supply = <&vgen4_reg>;
293                 CPVDD-supply = <&vgen4_reg>;
294                 MICVDD-supply = <&vgen3_reg>;
295                 PLLVDD-supply = <&vgen4_reg>;
296                 SPKVDD1-supply = <&reg_psu_5v>;
297                 SPKVDD2-supply = <&reg_psu_5v>;
298         };
299 };
300
301 &lcdif1 {
302         pinctrl-names = "default";
303         pinctrl-0 = <&pinctrl_lcd>;
304         lcd-supply = <&reg_lcd_3v3>;
305         display = <&display0>;
306         status = "okay";
307
308         display0: display0 {
309                 bits-per-pixel = <16>;
310                 bus-width = <24>;
311
312                 display-timings {
313                         native-mode = <&timing0>;
314                         timing0: timing0 {
315                                 clock-frequency = <33500000>;
316                                 hactive = <800>;
317                                 vactive = <480>;
318                                 hback-porch = <89>;
319                                 hfront-porch = <164>;
320                                 vback-porch = <23>;
321                                 vfront-porch = <10>;
322                                 hsync-len = <10>;
323                                 vsync-len = <10>;
324                                 hsync-active = <0>;
325                                 vsync-active = <0>;
326                                 de-active = <1>;
327                                 pixelclk-active = <0>;
328                         };
329                 };
330         };
331 };
332
333 &pwm3 {
334         pinctrl-names = "default";
335         pinctrl-0 = <&pinctrl_pwm3>;
336         status = "okay";
337 };
338
339 &snvs_poweroff {
340         status = "okay";
341 };
342
343 &ssi2 {
344         status = "okay";
345 };
346
347 &uart1 {
348         pinctrl-names = "default";
349         pinctrl-0 = <&pinctrl_uart1>;
350         status = "okay";
351 };
352
353 &uart5 { /* for bluetooth */
354         pinctrl-names = "default";
355         pinctrl-0 = <&pinctrl_uart5>;
356         fsl,uart-has-rtscts;
357         status = "okay";
358 };
359
360 &usbotg1 {
361         vbus-supply = <&reg_usb_otg1_vbus>;
362         pinctrl-names = "default";
363         pinctrl-0 = <&pinctrl_usb_otg1_id>;
364         status = "okay";
365 };
366
367 &usbotg2 {
368         vbus-supply = <&reg_usb_otg2_vbus>;
369         dr_mode = "host";
370         status = "okay";
371 };
372
373 &usdhc2 {
374         pinctrl-names = "default";
375         pinctrl-0 = <&pinctrl_usdhc2>;
376         non-removable;
377         no-1-8-v;
378         keep-power-in-suspend;
379         enable-sdio-wakeup;
380         status = "okay";
381 };
382
383 &usdhc3 {
384         pinctrl-names = "default", "state_100mhz", "state_200mhz";
385         pinctrl-0 = <&pinctrl_usdhc3>;
386         pinctrl-1 = <&pinctrl_usdhc3_100mhz>;
387         pinctrl-2 = <&pinctrl_usdhc3_200mhz>;
388         bus-width = <8>;
389         cd-gpios = <&gpio2 10 GPIO_ACTIVE_HIGH>;
390         wp-gpios = <&gpio2 15 GPIO_ACTIVE_HIGH>;
391         keep-power-in-suspend;
392         enable-sdio-wakeup;
393         vmmc-supply = <&vcc_sd3>;
394         status = "okay";
395 };
396
397 &usdhc4 {
398         pinctrl-names = "default";
399         pinctrl-0 = <&pinctrl_usdhc4>;
400         cd-gpios = <&gpio6 21 GPIO_ACTIVE_HIGH>;
401         wp-gpios = <&gpio6 20 GPIO_ACTIVE_HIGH>;
402         status = "okay";
403 };
404
405 &iomuxc {
406         imx6x-sdb {
407                 pinctrl_audmux: audmuxgrp {
408                         fsl,pins = <
409                                 MX6SX_PAD_CSI_DATA00__AUDMUX_AUD6_TXC   0x130b0
410                                 MX6SX_PAD_CSI_DATA01__AUDMUX_AUD6_TXFS  0x130b0
411                                 MX6SX_PAD_CSI_HSYNC__AUDMUX_AUD6_TXD    0x120b0
412                                 MX6SX_PAD_CSI_VSYNC__AUDMUX_AUD6_RXD    0x130b0
413                                 MX6SX_PAD_CSI_PIXCLK__AUDMUX_MCLK       0x130b0
414                         >;
415                 };
416
417                 pinctrl_enet1: enet1grp {
418                         fsl,pins = <
419                                 MX6SX_PAD_ENET1_MDIO__ENET1_MDIO        0xa0b1
420                                 MX6SX_PAD_ENET1_MDC__ENET1_MDC          0xa0b1
421                                 MX6SX_PAD_RGMII1_TXC__ENET1_RGMII_TXC   0xa0b1
422                                 MX6SX_PAD_RGMII1_TD0__ENET1_TX_DATA_0   0xa0b1
423                                 MX6SX_PAD_RGMII1_TD1__ENET1_TX_DATA_1   0xa0b1
424                                 MX6SX_PAD_RGMII1_TD2__ENET1_TX_DATA_2   0xa0b1
425                                 MX6SX_PAD_RGMII1_TD3__ENET1_TX_DATA_3   0xa0b1
426                                 MX6SX_PAD_RGMII1_TX_CTL__ENET1_TX_EN    0xa0b1
427                                 MX6SX_PAD_RGMII1_RXC__ENET1_RX_CLK      0x3081
428                                 MX6SX_PAD_RGMII1_RD0__ENET1_RX_DATA_0   0x3081
429                                 MX6SX_PAD_RGMII1_RD1__ENET1_RX_DATA_1   0x3081
430                                 MX6SX_PAD_RGMII1_RD2__ENET1_RX_DATA_2   0x3081
431                                 MX6SX_PAD_RGMII1_RD3__ENET1_RX_DATA_3   0x3081
432                                 MX6SX_PAD_RGMII1_RX_CTL__ENET1_RX_EN    0x3081
433                                 MX6SX_PAD_ENET2_RX_CLK__ENET2_REF_CLK_25M       0x91
434                         >;
435                 };
436
437                 pinctrl_enet_3v3: enet3v3grp {
438                         fsl,pins = <
439                                 MX6SX_PAD_ENET2_COL__GPIO2_IO_6         0x80000000
440                         >;
441                 };
442
443                 pinctrl_enet2: enet2grp {
444                         fsl,pins = <
445                                 MX6SX_PAD_RGMII2_TXC__ENET2_RGMII_TXC   0xa0b9
446                                 MX6SX_PAD_RGMII2_TD0__ENET2_TX_DATA_0   0xa0b1
447                                 MX6SX_PAD_RGMII2_TD1__ENET2_TX_DATA_1   0xa0b1
448                                 MX6SX_PAD_RGMII2_TD2__ENET2_TX_DATA_2   0xa0b1
449                                 MX6SX_PAD_RGMII2_TD3__ENET2_TX_DATA_3   0xa0b1
450                                 MX6SX_PAD_RGMII2_TX_CTL__ENET2_TX_EN    0xa0b1
451                                 MX6SX_PAD_RGMII2_RXC__ENET2_RX_CLK      0x3081
452                                 MX6SX_PAD_RGMII2_RD0__ENET2_RX_DATA_0   0x3081
453                                 MX6SX_PAD_RGMII2_RD1__ENET2_RX_DATA_1   0x3081
454                                 MX6SX_PAD_RGMII2_RD2__ENET2_RX_DATA_2   0x3081
455                                 MX6SX_PAD_RGMII2_RD3__ENET2_RX_DATA_3   0x3081
456                                 MX6SX_PAD_RGMII2_RX_CTL__ENET2_RX_EN    0x3081
457                         >;
458                 };
459
460                 pinctrl_gpio_keys: gpio_keysgrp {
461                         fsl,pins = <
462                                 MX6SX_PAD_CSI_DATA04__GPIO1_IO_18 0x17059
463                                 MX6SX_PAD_CSI_DATA05__GPIO1_IO_19 0x17059
464                         >;
465                 };
466
467                 pinctrl_i2c1: i2c1grp {
468                         fsl,pins = <
469                                 MX6SX_PAD_GPIO1_IO01__I2C1_SDA          0x4001b8b1
470                                 MX6SX_PAD_GPIO1_IO00__I2C1_SCL          0x4001b8b1
471                         >;
472                 };
473
474                 pinctrl_i2c4: i2c4grp {
475                         fsl,pins = <
476                                 MX6SX_PAD_CSI_DATA07__I2C4_SDA          0x4001b8b1
477                                 MX6SX_PAD_CSI_DATA06__I2C4_SCL          0x4001b8b1
478                         >;
479                 };
480
481                 pinctrl_lcd: lcdgrp {
482                         fsl,pins = <
483                                 MX6SX_PAD_LCD1_DATA00__LCDIF1_DATA_0 0x4001b0b0
484                                 MX6SX_PAD_LCD1_DATA01__LCDIF1_DATA_1 0x4001b0b0
485                                 MX6SX_PAD_LCD1_DATA02__LCDIF1_DATA_2 0x4001b0b0
486                                 MX6SX_PAD_LCD1_DATA03__LCDIF1_DATA_3 0x4001b0b0
487                                 MX6SX_PAD_LCD1_DATA04__LCDIF1_DATA_4 0x4001b0b0
488                                 MX6SX_PAD_LCD1_DATA05__LCDIF1_DATA_5 0x4001b0b0
489                                 MX6SX_PAD_LCD1_DATA06__LCDIF1_DATA_6 0x4001b0b0
490                                 MX6SX_PAD_LCD1_DATA07__LCDIF1_DATA_7 0x4001b0b0
491                                 MX6SX_PAD_LCD1_DATA08__LCDIF1_DATA_8 0x4001b0b0
492                                 MX6SX_PAD_LCD1_DATA09__LCDIF1_DATA_9 0x4001b0b0
493                                 MX6SX_PAD_LCD1_DATA10__LCDIF1_DATA_10 0x4001b0b0
494                                 MX6SX_PAD_LCD1_DATA11__LCDIF1_DATA_11 0x4001b0b0
495                                 MX6SX_PAD_LCD1_DATA12__LCDIF1_DATA_12 0x4001b0b0
496                                 MX6SX_PAD_LCD1_DATA13__LCDIF1_DATA_13 0x4001b0b0
497                                 MX6SX_PAD_LCD1_DATA14__LCDIF1_DATA_14 0x4001b0b0
498                                 MX6SX_PAD_LCD1_DATA15__LCDIF1_DATA_15 0x4001b0b0
499                                 MX6SX_PAD_LCD1_DATA16__LCDIF1_DATA_16 0x4001b0b0
500                                 MX6SX_PAD_LCD1_DATA17__LCDIF1_DATA_17 0x4001b0b0
501                                 MX6SX_PAD_LCD1_DATA18__LCDIF1_DATA_18 0x4001b0b0
502                                 MX6SX_PAD_LCD1_DATA19__LCDIF1_DATA_19 0x4001b0b0
503                                 MX6SX_PAD_LCD1_DATA20__LCDIF1_DATA_20 0x4001b0b0
504                                 MX6SX_PAD_LCD1_DATA21__LCDIF1_DATA_21 0x4001b0b0
505                                 MX6SX_PAD_LCD1_DATA22__LCDIF1_DATA_22 0x4001b0b0
506                                 MX6SX_PAD_LCD1_DATA23__LCDIF1_DATA_23 0x4001b0b0
507                                 MX6SX_PAD_LCD1_CLK__LCDIF1_CLK  0x4001b0b0
508                                 MX6SX_PAD_LCD1_ENABLE__LCDIF1_ENABLE 0x4001b0b0
509                                 MX6SX_PAD_LCD1_VSYNC__LCDIF1_VSYNC 0x4001b0b0
510                                 MX6SX_PAD_LCD1_HSYNC__LCDIF1_HSYNC 0x4001b0b0
511                                 MX6SX_PAD_LCD1_RESET__GPIO3_IO_27 0x4001b0b0
512                         >;
513                 };
514
515                 pinctrl_peri_3v3: peri3v3grp {
516                         fsl,pins = <
517                                 MX6SX_PAD_QSPI1A_DATA0__GPIO4_IO_16     0x80000000
518                         >;
519                 };
520
521                 pinctrl_pwm3: pwm3grp-1 {
522                         fsl,pins = <
523                                 MX6SX_PAD_SD1_DATA2__PWM3_OUT 0x110b0
524                         >;
525                 };
526
527                 pinctrl_vcc_sd3: vccsd3grp {
528                         fsl,pins = <
529                                 MX6SX_PAD_KEY_COL1__GPIO2_IO_11         0x17059
530                         >;
531                 };
532
533                 pinctrl_uart1: uart1grp {
534                         fsl,pins = <
535                                 MX6SX_PAD_GPIO1_IO04__UART1_TX          0x1b0b1
536                                 MX6SX_PAD_GPIO1_IO05__UART1_RX          0x1b0b1
537                         >;
538                 };
539
540                 pinctrl_uart5: uart5grp {
541                         fsl,pins = <
542                                 MX6SX_PAD_KEY_ROW3__UART5_RX            0x1b0b1
543                                 MX6SX_PAD_KEY_COL3__UART5_TX            0x1b0b1
544                                 MX6SX_PAD_KEY_ROW2__UART5_CTS_B         0x1b0b1
545                                 MX6SX_PAD_KEY_COL2__UART5_RTS_B         0x1b0b1
546                         >;
547                 };
548
549                 pinctrl_usb_otg1: usbotg1grp {
550                         fsl,pins = <
551                                 MX6SX_PAD_GPIO1_IO09__GPIO1_IO_9        0x10b0
552                         >;
553                 };
554
555                 pinctrl_usb_otg1_id: usbotg1idgrp {
556                         fsl,pins = <
557                                 MX6SX_PAD_GPIO1_IO10__ANATOP_OTG1_ID    0x17059
558                         >;
559                 };
560
561                 pinctrl_usb_otg2: usbot2ggrp {
562                         fsl,pins = <
563                                 MX6SX_PAD_GPIO1_IO12__GPIO1_IO_12       0x10b0
564                         >;
565                 };
566
567                 pinctrl_usdhc2: usdhc2grp {
568                         fsl,pins = <
569                                 MX6SX_PAD_SD2_CMD__USDHC2_CMD           0x17059
570                                 MX6SX_PAD_SD2_CLK__USDHC2_CLK           0x10059
571                                 MX6SX_PAD_SD2_DATA0__USDHC2_DATA0       0x17059
572                                 MX6SX_PAD_SD2_DATA1__USDHC2_DATA1       0x17059
573                                 MX6SX_PAD_SD2_DATA2__USDHC2_DATA2       0x17059
574                                 MX6SX_PAD_SD2_DATA3__USDHC2_DATA3       0x17059
575                         >;
576                 };
577
578                 pinctrl_usdhc3: usdhc3grp {
579                         fsl,pins = <
580                                 MX6SX_PAD_SD3_CMD__USDHC3_CMD           0x17059
581                                 MX6SX_PAD_SD3_CLK__USDHC3_CLK           0x10059
582                                 MX6SX_PAD_SD3_DATA0__USDHC3_DATA0       0x17059
583                                 MX6SX_PAD_SD3_DATA1__USDHC3_DATA1       0x17059
584                                 MX6SX_PAD_SD3_DATA2__USDHC3_DATA2       0x17059
585                                 MX6SX_PAD_SD3_DATA3__USDHC3_DATA3       0x17059
586                                 MX6SX_PAD_SD3_DATA4__USDHC3_DATA4       0x17059
587                                 MX6SX_PAD_SD3_DATA5__USDHC3_DATA5       0x17059
588                                 MX6SX_PAD_SD3_DATA6__USDHC3_DATA6       0x17059
589                                 MX6SX_PAD_SD3_DATA7__USDHC3_DATA7       0x17059
590                                 MX6SX_PAD_KEY_COL0__GPIO2_IO_10         0x17059 /* CD */
591                                 MX6SX_PAD_KEY_ROW0__GPIO2_IO_15         0x17059 /* WP */
592                         >;
593                 };
594
595                 pinctrl_usdhc3_100mhz: usdhc3grp-100mhz {
596                         fsl,pins = <
597                                 MX6SX_PAD_SD3_CMD__USDHC3_CMD           0x170b9
598                                 MX6SX_PAD_SD3_CLK__USDHC3_CLK           0x100b9
599                                 MX6SX_PAD_SD3_DATA0__USDHC3_DATA0       0x170b9
600                                 MX6SX_PAD_SD3_DATA1__USDHC3_DATA1       0x170b9
601                                 MX6SX_PAD_SD3_DATA2__USDHC3_DATA2       0x170b9
602                                 MX6SX_PAD_SD3_DATA3__USDHC3_DATA3       0x170b9
603                                 MX6SX_PAD_SD3_DATA4__USDHC3_DATA4       0x170b9
604                                 MX6SX_PAD_SD3_DATA5__USDHC3_DATA5       0x170b9
605                                 MX6SX_PAD_SD3_DATA6__USDHC3_DATA6       0x170b9
606                                 MX6SX_PAD_SD3_DATA7__USDHC3_DATA7       0x170b9
607                         >;
608                 };
609
610                 pinctrl_usdhc3_200mhz: usdhc3grp-200mhz {
611                         fsl,pins = <
612                                 MX6SX_PAD_SD3_CMD__USDHC3_CMD           0x170f9
613                                 MX6SX_PAD_SD3_CLK__USDHC3_CLK           0x100f9
614                                 MX6SX_PAD_SD3_DATA0__USDHC3_DATA0       0x170f9
615                                 MX6SX_PAD_SD3_DATA1__USDHC3_DATA1       0x170f9
616                                 MX6SX_PAD_SD3_DATA2__USDHC3_DATA2       0x170f9
617                                 MX6SX_PAD_SD3_DATA3__USDHC3_DATA3       0x170f9
618                                 MX6SX_PAD_SD3_DATA4__USDHC3_DATA4       0x170f9
619                                 MX6SX_PAD_SD3_DATA5__USDHC3_DATA5       0x170f9
620                                 MX6SX_PAD_SD3_DATA6__USDHC3_DATA6       0x170f9
621                                 MX6SX_PAD_SD3_DATA7__USDHC3_DATA7       0x170f9
622                         >;
623                 };
624
625                 pinctrl_usdhc4: usdhc4grp {
626                         fsl,pins = <
627                                 MX6SX_PAD_SD4_CMD__USDHC4_CMD           0x17059
628                                 MX6SX_PAD_SD4_CLK__USDHC4_CLK           0x10059
629                                 MX6SX_PAD_SD4_DATA0__USDHC4_DATA0       0x17059
630                                 MX6SX_PAD_SD4_DATA1__USDHC4_DATA1       0x17059
631                                 MX6SX_PAD_SD4_DATA2__USDHC4_DATA2       0x17059
632                                 MX6SX_PAD_SD4_DATA3__USDHC4_DATA3       0x17059
633                                 MX6SX_PAD_SD4_DATA7__GPIO6_IO_21        0x17059 /* CD */
634                                 MX6SX_PAD_SD4_DATA6__GPIO6_IO_20        0x17059 /* WP */
635                         >;
636                 };
637         };
638 };