1 //===- X86RecognizableInstr.cpp - Disassembler instruction spec --*- C++ -*-===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file is part of the X86 Disassembler Emitter.
11 // It contains the implementation of a single recognizable instruction.
12 // Documentation for the disassembler emitter in general can be found in
13 // X86DisasemblerEmitter.h.
15 //===----------------------------------------------------------------------===//
17 #include "X86RecognizableInstr.h"
18 #include "X86DisassemblerShared.h"
19 #include "X86ModRMFilters.h"
20 #include "llvm/Support/ErrorHandling.h"
52 // A clone of X86 since we can't depend on something that is generated.
62 MRM0r = 16, MRM1r = 17, MRM2r = 18, MRM3r = 19,
63 MRM4r = 20, MRM5r = 21, MRM6r = 22, MRM7r = 23,
64 MRM0m = 24, MRM1m = 25, MRM2m = 26, MRM3m = 27,
65 MRM4m = 28, MRM5m = 29, MRM6m = 30, MRM7m = 31,
69 #define MAP(from, to) MRM_##from = to,
78 D8 = 3, D9 = 4, DA = 5, DB = 6,
79 DC = 7, DD = 8, DE = 9, DF = 10,
82 A6 = 15, A7 = 16, T8XD = 17, T8XS = 18, TAXD = 19,
83 XOP8 = 20, XOP9 = 21, XOPA = 22
87 // If rows are added to the opcode extension tables, then corresponding entries
88 // must be added here.
90 // If the row corresponds to a single byte (i.e., 8f), then add an entry for
91 // that byte to ONE_BYTE_EXTENSION_TABLES.
93 // If the row corresponds to two bytes where the first is 0f, add an entry for
94 // the second byte to TWO_BYTE_EXTENSION_TABLES.
96 // If the row corresponds to some other set of bytes, you will need to modify
97 // the code in RecognizableInstr::emitDecodePath() as well, and add new prefixes
98 // to the X86 TD files, except in two cases: if the first two bytes of such a
99 // new combination are 0f 38 or 0f 3a, you just have to add maps called
100 // THREE_BYTE_38_EXTENSION_TABLES and THREE_BYTE_3A_EXTENSION_TABLES and add a
101 // switch(Opcode) just below the case X86Local::T8: or case X86Local::TA: line
102 // in RecognizableInstr::emitDecodePath().
104 #define ONE_BYTE_EXTENSION_TABLES \
105 EXTENSION_TABLE(80) \
106 EXTENSION_TABLE(81) \
107 EXTENSION_TABLE(82) \
108 EXTENSION_TABLE(83) \
109 EXTENSION_TABLE(8f) \
110 EXTENSION_TABLE(c0) \
111 EXTENSION_TABLE(c1) \
112 EXTENSION_TABLE(c6) \
113 EXTENSION_TABLE(c7) \
114 EXTENSION_TABLE(d0) \
115 EXTENSION_TABLE(d1) \
116 EXTENSION_TABLE(d2) \
117 EXTENSION_TABLE(d3) \
118 EXTENSION_TABLE(f6) \
119 EXTENSION_TABLE(f7) \
120 EXTENSION_TABLE(fe) \
123 #define TWO_BYTE_EXTENSION_TABLES \
124 EXTENSION_TABLE(00) \
125 EXTENSION_TABLE(01) \
126 EXTENSION_TABLE(0d) \
127 EXTENSION_TABLE(18) \
128 EXTENSION_TABLE(71) \
129 EXTENSION_TABLE(72) \
130 EXTENSION_TABLE(73) \
131 EXTENSION_TABLE(ae) \
132 EXTENSION_TABLE(ba) \
135 #define THREE_BYTE_38_EXTENSION_TABLES \
138 #define XOP9_MAP_EXTENSION_TABLES \
139 EXTENSION_TABLE(01) \
142 using namespace X86Disassembler;
144 /// needsModRMForDecode - Indicates whether a particular instruction requires a
145 /// ModR/M byte for the instruction to be properly decoded. For example, a
146 /// MRMDestReg instruction needs the Mod field in the ModR/M byte to be set to
149 /// @param form - The form of the instruction.
150 /// @return - true if the form implies that a ModR/M byte is required, false
152 static bool needsModRMForDecode(uint8_t form) {
153 if (form == X86Local::MRMDestReg ||
154 form == X86Local::MRMDestMem ||
155 form == X86Local::MRMSrcReg ||
156 form == X86Local::MRMSrcMem ||
157 (form >= X86Local::MRM0r && form <= X86Local::MRM7r) ||
158 (form >= X86Local::MRM0m && form <= X86Local::MRM7m))
164 /// isRegFormat - Indicates whether a particular form requires the Mod field of
165 /// the ModR/M byte to be 0b11.
167 /// @param form - The form of the instruction.
168 /// @return - true if the form implies that Mod must be 0b11, false
170 static bool isRegFormat(uint8_t form) {
171 if (form == X86Local::MRMDestReg ||
172 form == X86Local::MRMSrcReg ||
173 (form >= X86Local::MRM0r && form <= X86Local::MRM7r))
179 /// byteFromBitsInit - Extracts a value at most 8 bits in width from a BitsInit.
180 /// Useful for switch statements and the like.
182 /// @param init - A reference to the BitsInit to be decoded.
183 /// @return - The field, with the first bit in the BitsInit as the lowest
185 static uint8_t byteFromBitsInit(BitsInit &init) {
186 int width = init.getNumBits();
188 assert(width <= 8 && "Field is too large for uint8_t!");
195 for (index = 0; index < width; index++) {
196 if (static_cast<BitInit*>(init.getBit(index))->getValue())
205 /// byteFromRec - Extract a value at most 8 bits in with from a Record given the
206 /// name of the field.
208 /// @param rec - The record from which to extract the value.
209 /// @param name - The name of the field in the record.
210 /// @return - The field, as translated by byteFromBitsInit().
211 static uint8_t byteFromRec(const Record* rec, const std::string &name) {
212 BitsInit* bits = rec->getValueAsBitsInit(name);
213 return byteFromBitsInit(*bits);
216 RecognizableInstr::RecognizableInstr(DisassemblerTables &tables,
217 const CodeGenInstruction &insn,
222 Name = Rec->getName();
223 Spec = &tables.specForUID(UID);
225 if (!Rec->isSubClassOf("X86Inst")) {
226 ShouldBeEmitted = false;
230 Prefix = byteFromRec(Rec, "Prefix");
231 Opcode = byteFromRec(Rec, "Opcode");
232 Form = byteFromRec(Rec, "FormBits");
233 SegOvr = byteFromRec(Rec, "SegOvrBits");
235 HasOpSizePrefix = Rec->getValueAsBit("hasOpSizePrefix");
236 HasAdSizePrefix = Rec->getValueAsBit("hasAdSizePrefix");
237 HasREX_WPrefix = Rec->getValueAsBit("hasREX_WPrefix");
238 HasVEXPrefix = Rec->getValueAsBit("hasVEXPrefix");
239 HasVEX_4VPrefix = Rec->getValueAsBit("hasVEX_4VPrefix");
240 HasVEX_4VOp3Prefix = Rec->getValueAsBit("hasVEX_4VOp3Prefix");
241 HasVEX_WPrefix = Rec->getValueAsBit("hasVEX_WPrefix");
242 HasMemOp4Prefix = Rec->getValueAsBit("hasMemOp4Prefix");
243 IgnoresVEX_L = Rec->getValueAsBit("ignoresVEX_L");
244 HasEVEXPrefix = Rec->getValueAsBit("hasEVEXPrefix");
245 HasEVEX_L2Prefix = Rec->getValueAsBit("hasEVEX_L2");
246 HasEVEX_K = Rec->getValueAsBit("hasEVEX_K");
247 HasEVEX_KZ = Rec->getValueAsBit("hasEVEX_Z");
248 HasEVEX_B = Rec->getValueAsBit("hasEVEX_B");
249 HasLockPrefix = Rec->getValueAsBit("hasLockPrefix");
250 IsCodeGenOnly = Rec->getValueAsBit("isCodeGenOnly");
252 Name = Rec->getName();
253 AsmString = Rec->getValueAsString("AsmString");
255 Operands = &insn.Operands.OperandList;
257 IsSSE = (HasOpSizePrefix && (Name.find("16") == Name.npos)) ||
258 (Name.find("CRC32") != Name.npos);
259 HasFROperands = hasFROperands();
260 HasVEX_LPrefix = Rec->getValueAsBit("hasVEX_L");
262 // Check for 64-bit inst which does not require REX
265 // FIXME: Is there some better way to check for In64BitMode?
266 std::vector<Record*> Predicates = Rec->getValueAsListOfDefs("Predicates");
267 for (unsigned i = 0, e = Predicates.size(); i != e; ++i) {
268 if (Predicates[i]->getName().find("32Bit") != Name.npos) {
272 if (Predicates[i]->getName().find("64Bit") != Name.npos) {
277 // FIXME: These instructions aren't marked as 64-bit in any way
278 Is64Bit |= Rec->getName() == "JMP64pcrel32" ||
279 Rec->getName() == "MASKMOVDQU64" ||
280 Rec->getName() == "POPFS64" ||
281 Rec->getName() == "POPGS64" ||
282 Rec->getName() == "PUSHFS64" ||
283 Rec->getName() == "PUSHGS64" ||
284 Rec->getName() == "REX64_PREFIX" ||
285 Rec->getName().find("MOV64") != Name.npos ||
286 Rec->getName().find("PUSH64") != Name.npos ||
287 Rec->getName().find("POP64") != Name.npos;
289 ShouldBeEmitted = true;
292 void RecognizableInstr::processInstr(DisassemblerTables &tables,
293 const CodeGenInstruction &insn,
296 // Ignore "asm parser only" instructions.
297 if (insn.TheDef->getValueAsBit("isAsmParserOnly"))
300 RecognizableInstr recogInstr(tables, insn, uid);
302 recogInstr.emitInstructionSpecifier(tables);
304 if (recogInstr.shouldBeEmitted())
305 recogInstr.emitDecodePath(tables);
308 #define EVEX_KB(n) (HasEVEX_KZ && HasEVEX_B ? n##_KZ_B : \
309 (HasEVEX_K && HasEVEX_B ? n##_K_B : \
310 (HasEVEX_KZ ? n##_KZ : \
311 (HasEVEX_K? n##_K : (HasEVEX_B ? n##_B : n)))))
313 InstructionContext RecognizableInstr::insnContext() const {
314 InstructionContext insnContext;
317 if (HasVEX_LPrefix && HasEVEX_L2Prefix) {
318 errs() << "Don't support VEX.L if EVEX_L2 is enabled: " << Name << "\n";
319 llvm_unreachable("Don't support VEX.L if EVEX_L2 is enabled");
322 if (HasVEX_LPrefix && HasVEX_WPrefix) {
324 insnContext = EVEX_KB(IC_EVEX_L_W_OPSIZE);
325 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
326 insnContext = EVEX_KB(IC_EVEX_L_W_XS);
327 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
328 Prefix == X86Local::TAXD)
329 insnContext = EVEX_KB(IC_EVEX_L_W_XD);
331 insnContext = EVEX_KB(IC_EVEX_L_W);
332 } else if (HasVEX_LPrefix) {
335 insnContext = EVEX_KB(IC_EVEX_L_OPSIZE);
336 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
337 insnContext = EVEX_KB(IC_EVEX_L_XS);
338 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
339 Prefix == X86Local::TAXD)
340 insnContext = EVEX_KB(IC_EVEX_L_XD);
342 insnContext = EVEX_KB(IC_EVEX_L);
344 else if (HasEVEX_L2Prefix && HasVEX_WPrefix) {
347 insnContext = EVEX_KB(IC_EVEX_L2_W_OPSIZE);
348 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
349 insnContext = EVEX_KB(IC_EVEX_L2_W_XS);
350 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
351 Prefix == X86Local::TAXD)
352 insnContext = EVEX_KB(IC_EVEX_L2_W_XD);
354 insnContext = EVEX_KB(IC_EVEX_L2_W);
355 } else if (HasEVEX_L2Prefix) {
358 insnContext = EVEX_KB(IC_EVEX_L2_OPSIZE);
359 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
360 Prefix == X86Local::TAXD)
361 insnContext = EVEX_KB(IC_EVEX_L2_XD);
362 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
363 insnContext = EVEX_KB(IC_EVEX_L2_XS);
365 insnContext = EVEX_KB(IC_EVEX_L2);
367 else if (HasVEX_WPrefix) {
370 insnContext = EVEX_KB(IC_EVEX_W_OPSIZE);
371 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
372 insnContext = EVEX_KB(IC_EVEX_W_XS);
373 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
374 Prefix == X86Local::TAXD)
375 insnContext = EVEX_KB(IC_EVEX_W_XD);
377 insnContext = EVEX_KB(IC_EVEX_W);
380 else if (HasOpSizePrefix)
381 insnContext = EVEX_KB(IC_EVEX_OPSIZE);
382 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
383 Prefix == X86Local::TAXD)
384 insnContext = EVEX_KB(IC_EVEX_XD);
385 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
386 insnContext = EVEX_KB(IC_EVEX_XS);
388 insnContext = EVEX_KB(IC_EVEX);
390 } else if (HasVEX_4VPrefix || HasVEX_4VOp3Prefix|| HasVEXPrefix) {
391 if (HasVEX_LPrefix && HasVEX_WPrefix) {
393 insnContext = IC_VEX_L_W_OPSIZE;
394 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
395 insnContext = IC_VEX_L_W_XS;
396 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
397 Prefix == X86Local::TAXD)
398 insnContext = IC_VEX_L_W_XD;
400 insnContext = IC_VEX_L_W;
401 } else if (HasOpSizePrefix && HasVEX_LPrefix)
402 insnContext = IC_VEX_L_OPSIZE;
403 else if (HasOpSizePrefix && HasVEX_WPrefix)
404 insnContext = IC_VEX_W_OPSIZE;
405 else if (HasOpSizePrefix)
406 insnContext = IC_VEX_OPSIZE;
407 else if (HasVEX_LPrefix &&
408 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
409 insnContext = IC_VEX_L_XS;
410 else if (HasVEX_LPrefix && (Prefix == X86Local::XD ||
411 Prefix == X86Local::T8XD ||
412 Prefix == X86Local::TAXD))
413 insnContext = IC_VEX_L_XD;
414 else if (HasVEX_WPrefix &&
415 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
416 insnContext = IC_VEX_W_XS;
417 else if (HasVEX_WPrefix && (Prefix == X86Local::XD ||
418 Prefix == X86Local::T8XD ||
419 Prefix == X86Local::TAXD))
420 insnContext = IC_VEX_W_XD;
421 else if (HasVEX_WPrefix)
422 insnContext = IC_VEX_W;
423 else if (HasVEX_LPrefix)
424 insnContext = IC_VEX_L;
425 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
426 Prefix == X86Local::TAXD)
427 insnContext = IC_VEX_XD;
428 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
429 insnContext = IC_VEX_XS;
431 insnContext = IC_VEX;
432 } else if (Is64Bit || HasREX_WPrefix) {
433 if (HasREX_WPrefix && HasOpSizePrefix)
434 insnContext = IC_64BIT_REXW_OPSIZE;
435 else if (HasOpSizePrefix && (Prefix == X86Local::XD ||
436 Prefix == X86Local::T8XD ||
437 Prefix == X86Local::TAXD))
438 insnContext = IC_64BIT_XD_OPSIZE;
439 else if (HasOpSizePrefix &&
440 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
441 insnContext = IC_64BIT_XS_OPSIZE;
442 else if (HasOpSizePrefix)
443 insnContext = IC_64BIT_OPSIZE;
444 else if (HasAdSizePrefix)
445 insnContext = IC_64BIT_ADSIZE;
446 else if (HasREX_WPrefix &&
447 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
448 insnContext = IC_64BIT_REXW_XS;
449 else if (HasREX_WPrefix && (Prefix == X86Local::XD ||
450 Prefix == X86Local::T8XD ||
451 Prefix == X86Local::TAXD))
452 insnContext = IC_64BIT_REXW_XD;
453 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
454 Prefix == X86Local::TAXD)
455 insnContext = IC_64BIT_XD;
456 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
457 insnContext = IC_64BIT_XS;
458 else if (HasREX_WPrefix)
459 insnContext = IC_64BIT_REXW;
461 insnContext = IC_64BIT;
463 if (HasOpSizePrefix && (Prefix == X86Local::XD ||
464 Prefix == X86Local::T8XD ||
465 Prefix == X86Local::TAXD))
466 insnContext = IC_XD_OPSIZE;
467 else if (HasOpSizePrefix &&
468 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
469 insnContext = IC_XS_OPSIZE;
470 else if (HasOpSizePrefix)
471 insnContext = IC_OPSIZE;
472 else if (HasAdSizePrefix)
473 insnContext = IC_ADSIZE;
474 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
475 Prefix == X86Local::TAXD)
477 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS ||
478 Prefix == X86Local::REP)
487 RecognizableInstr::filter_ret RecognizableInstr::filter() const {
492 // Filter out intrinsics
494 assert(Rec->isSubClassOf("X86Inst") && "Can only filter X86 instructions");
496 if (Form == X86Local::Pseudo ||
497 (IsCodeGenOnly && Name.find("_REV") == Name.npos &&
498 Name.find("INC32") == Name.npos && Name.find("DEC32") == Name.npos))
499 return FILTER_STRONG;
502 // Filter out artificial instructions but leave in the LOCK_PREFIX so it is
503 // printed as a separate "instruction".
505 if (Name.find("_Int") != Name.npos ||
506 Name.find("Int_") != Name.npos)
507 return FILTER_STRONG;
509 // Filter out instructions with segment override prefixes.
510 // They're too messy to handle now and we'll special case them if needed.
513 return FILTER_STRONG;
521 // Filter out instructions with a LOCK prefix;
522 // prefer forms that do not have the prefix
526 // Filter out alternate forms of AVX instructions
527 if (Name.find("_alt") != Name.npos ||
528 (Name.find("r64r") != Name.npos && Name.find("r64r64") == Name.npos && Name.find("r64r8") == Name.npos) ||
529 Name.find("_64mr") != Name.npos ||
530 Name.find("rr64") != Name.npos)
535 if (Name == "PUSH64i16" ||
536 Name == "MOVPQI2QImr" ||
537 Name == "VMOVPQI2QImr" ||
538 Name == "VMASKMOVDQU64")
541 // XACQUIRE and XRELEASE reuse REPNE and REP respectively.
542 // For now, just prefer the REP versions.
543 if (Name == "XACQUIRE_PREFIX" ||
544 Name == "XRELEASE_PREFIX")
547 return FILTER_NORMAL;
550 bool RecognizableInstr::hasFROperands() const {
551 const std::vector<CGIOperandList::OperandInfo> &OperandList = *Operands;
552 unsigned numOperands = OperandList.size();
554 for (unsigned operandIndex = 0; operandIndex < numOperands; ++operandIndex) {
555 const std::string &recName = OperandList[operandIndex].Rec->getName();
557 if (recName.find("FR") != recName.npos)
563 void RecognizableInstr::handleOperand(bool optional, unsigned &operandIndex,
564 unsigned &physicalOperandIndex,
565 unsigned &numPhysicalOperands,
566 const unsigned *operandMapping,
567 OperandEncoding (*encodingFromString)
569 bool hasOpSizePrefix)) {
571 if (physicalOperandIndex >= numPhysicalOperands)
574 assert(physicalOperandIndex < numPhysicalOperands);
577 while (operandMapping[operandIndex] != operandIndex) {
578 Spec->operands[operandIndex].encoding = ENCODING_DUP;
579 Spec->operands[operandIndex].type =
580 (OperandType)(TYPE_DUP0 + operandMapping[operandIndex]);
584 const std::string &typeName = (*Operands)[operandIndex].Rec->getName();
586 Spec->operands[operandIndex].encoding = encodingFromString(typeName,
588 Spec->operands[operandIndex].type = typeFromString(typeName,
594 ++physicalOperandIndex;
597 void RecognizableInstr::emitInstructionSpecifier(DisassemblerTables &tables) {
600 if (!ShouldBeEmitted)
605 Spec->filtered = true;
608 ShouldBeEmitted = false;
614 Spec->insnContext = insnContext();
616 const std::vector<CGIOperandList::OperandInfo> &OperandList = *Operands;
618 unsigned numOperands = OperandList.size();
619 unsigned numPhysicalOperands = 0;
621 // operandMapping maps from operands in OperandList to their originals.
622 // If operandMapping[i] != i, then the entry is a duplicate.
623 unsigned operandMapping[X86_MAX_OPERANDS];
624 assert(numOperands <= X86_MAX_OPERANDS && "X86_MAX_OPERANDS is not large enough");
626 for (unsigned operandIndex = 0; operandIndex < numOperands; ++operandIndex) {
627 if (OperandList[operandIndex].Constraints.size()) {
628 const CGIOperandList::ConstraintInfo &Constraint =
629 OperandList[operandIndex].Constraints[0];
630 if (Constraint.isTied()) {
631 operandMapping[operandIndex] = operandIndex;
632 operandMapping[Constraint.getTiedOperand()] = operandIndex;
634 ++numPhysicalOperands;
635 operandMapping[operandIndex] = operandIndex;
638 ++numPhysicalOperands;
639 operandMapping[operandIndex] = operandIndex;
643 #define HANDLE_OPERAND(class) \
644 handleOperand(false, \
646 physicalOperandIndex, \
647 numPhysicalOperands, \
649 class##EncodingFromString);
651 #define HANDLE_OPTIONAL(class) \
652 handleOperand(true, \
654 physicalOperandIndex, \
655 numPhysicalOperands, \
657 class##EncodingFromString);
659 // operandIndex should always be < numOperands
660 unsigned operandIndex = 0;
661 // physicalOperandIndex should always be < numPhysicalOperands
662 unsigned physicalOperandIndex = 0;
665 case X86Local::RawFrm:
666 // Operand 1 (optional) is an address or immediate.
667 // Operand 2 (optional) is an immediate.
668 assert(numPhysicalOperands <= 2 &&
669 "Unexpected number of operands for RawFrm");
670 HANDLE_OPTIONAL(relocation)
671 HANDLE_OPTIONAL(immediate)
673 case X86Local::AddRegFrm:
674 // Operand 1 is added to the opcode.
675 // Operand 2 (optional) is an address.
676 assert(numPhysicalOperands >= 1 && numPhysicalOperands <= 2 &&
677 "Unexpected number of operands for AddRegFrm");
678 HANDLE_OPERAND(opcodeModifier)
679 HANDLE_OPTIONAL(relocation)
681 case X86Local::MRMDestReg:
682 // Operand 1 is a register operand in the R/M field.
683 // Operand 2 is a register operand in the Reg/Opcode field.
684 // - In AVX, there is a register operand in the VEX.vvvv field here -
685 // Operand 3 (optional) is an immediate.
687 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 4 &&
688 "Unexpected number of operands for MRMDestRegFrm with VEX_4V");
690 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
691 "Unexpected number of operands for MRMDestRegFrm");
693 HANDLE_OPERAND(rmRegister)
696 // FIXME: In AVX, the register below becomes the one encoded
697 // in ModRMVEX and the one above the one in the VEX.VVVV field
698 HANDLE_OPERAND(vvvvRegister)
700 HANDLE_OPERAND(roRegister)
701 HANDLE_OPTIONAL(immediate)
703 case X86Local::MRMDestMem:
704 // Operand 1 is a memory operand (possibly SIB-extended)
705 // Operand 2 is a register operand in the Reg/Opcode field.
706 // - In AVX, there is a register operand in the VEX.vvvv field here -
707 // Operand 3 (optional) is an immediate.
709 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 4 &&
710 "Unexpected number of operands for MRMDestMemFrm with VEX_4V");
712 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
713 "Unexpected number of operands for MRMDestMemFrm");
714 HANDLE_OPERAND(memory)
717 HANDLE_OPERAND(writemaskRegister)
720 // FIXME: In AVX, the register below becomes the one encoded
721 // in ModRMVEX and the one above the one in the VEX.VVVV field
722 HANDLE_OPERAND(vvvvRegister)
724 HANDLE_OPERAND(roRegister)
725 HANDLE_OPTIONAL(immediate)
727 case X86Local::MRMSrcReg:
728 // Operand 1 is a register operand in the Reg/Opcode field.
729 // Operand 2 is a register operand in the R/M field.
730 // - In AVX, there is a register operand in the VEX.vvvv field here -
731 // Operand 3 (optional) is an immediate.
732 // Operand 4 (optional) is an immediate.
734 if (HasVEX_4VPrefix || HasVEX_4VOp3Prefix)
735 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 5 &&
736 "Unexpected number of operands for MRMSrcRegFrm with VEX_4V");
738 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 4 &&
739 "Unexpected number of operands for MRMSrcRegFrm");
741 HANDLE_OPERAND(roRegister)
744 HANDLE_OPERAND(writemaskRegister)
747 // FIXME: In AVX, the register below becomes the one encoded
748 // in ModRMVEX and the one above the one in the VEX.VVVV field
749 HANDLE_OPERAND(vvvvRegister)
752 HANDLE_OPERAND(immediate)
754 HANDLE_OPERAND(rmRegister)
756 if (HasVEX_4VOp3Prefix)
757 HANDLE_OPERAND(vvvvRegister)
759 if (!HasMemOp4Prefix)
760 HANDLE_OPTIONAL(immediate)
761 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
762 HANDLE_OPTIONAL(immediate)
764 case X86Local::MRMSrcMem:
765 // Operand 1 is a register operand in the Reg/Opcode field.
766 // Operand 2 is a memory operand (possibly SIB-extended)
767 // - In AVX, there is a register operand in the VEX.vvvv field here -
768 // Operand 3 (optional) is an immediate.
770 if (HasVEX_4VPrefix || HasVEX_4VOp3Prefix)
771 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 5 &&
772 "Unexpected number of operands for MRMSrcMemFrm with VEX_4V");
774 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
775 "Unexpected number of operands for MRMSrcMemFrm");
777 HANDLE_OPERAND(roRegister)
780 HANDLE_OPERAND(writemaskRegister)
783 // FIXME: In AVX, the register below becomes the one encoded
784 // in ModRMVEX and the one above the one in the VEX.VVVV field
785 HANDLE_OPERAND(vvvvRegister)
788 HANDLE_OPERAND(immediate)
790 HANDLE_OPERAND(memory)
792 if (HasVEX_4VOp3Prefix)
793 HANDLE_OPERAND(vvvvRegister)
795 if (!HasMemOp4Prefix)
796 HANDLE_OPTIONAL(immediate)
797 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
799 case X86Local::MRM0r:
800 case X86Local::MRM1r:
801 case X86Local::MRM2r:
802 case X86Local::MRM3r:
803 case X86Local::MRM4r:
804 case X86Local::MRM5r:
805 case X86Local::MRM6r:
806 case X86Local::MRM7r:
808 // Operand 1 is a register operand in the R/M field.
809 // Operand 2 (optional) is an immediate or relocation.
810 // Operand 3 (optional) is an immediate.
811 unsigned kOp = (HasEVEX_K) ? 1:0;
812 unsigned Op4v = (HasVEX_4VPrefix) ? 1:0;
813 if (numPhysicalOperands > 3 + kOp + Op4v)
814 llvm_unreachable("Unexpected number of operands for MRMnr");
817 HANDLE_OPERAND(vvvvRegister)
820 HANDLE_OPERAND(writemaskRegister)
821 HANDLE_OPTIONAL(rmRegister)
822 HANDLE_OPTIONAL(relocation)
823 HANDLE_OPTIONAL(immediate)
825 case X86Local::MRM0m:
826 case X86Local::MRM1m:
827 case X86Local::MRM2m:
828 case X86Local::MRM3m:
829 case X86Local::MRM4m:
830 case X86Local::MRM5m:
831 case X86Local::MRM6m:
832 case X86Local::MRM7m:
834 // Operand 1 is a memory operand (possibly SIB-extended)
835 // Operand 2 (optional) is an immediate or relocation.
836 unsigned kOp = (HasEVEX_K) ? 1:0;
837 unsigned Op4v = (HasVEX_4VPrefix) ? 1:0;
838 if (numPhysicalOperands < 1 + kOp + Op4v ||
839 numPhysicalOperands > 2 + kOp + Op4v)
840 llvm_unreachable("Unexpected number of operands for MRMnm");
843 HANDLE_OPERAND(vvvvRegister)
845 HANDLE_OPERAND(writemaskRegister)
846 HANDLE_OPERAND(memory)
847 HANDLE_OPTIONAL(relocation)
849 case X86Local::RawFrmImm8:
850 // operand 1 is a 16-bit immediate
851 // operand 2 is an 8-bit immediate
852 assert(numPhysicalOperands == 2 &&
853 "Unexpected number of operands for X86Local::RawFrmImm8");
854 HANDLE_OPERAND(immediate)
855 HANDLE_OPERAND(immediate)
857 case X86Local::RawFrmImm16:
858 // operand 1 is a 16-bit immediate
859 // operand 2 is a 16-bit immediate
860 HANDLE_OPERAND(immediate)
861 HANDLE_OPERAND(immediate)
863 case X86Local::MRM_F8:
864 if (Opcode == 0xc6) {
865 assert(numPhysicalOperands == 1 &&
866 "Unexpected number of operands for X86Local::MRM_F8");
867 HANDLE_OPERAND(immediate)
868 } else if (Opcode == 0xc7) {
869 assert(numPhysicalOperands == 1 &&
870 "Unexpected number of operands for X86Local::MRM_F8");
871 HANDLE_OPERAND(relocation)
874 case X86Local::MRMInitReg:
879 #undef HANDLE_OPERAND
880 #undef HANDLE_OPTIONAL
883 void RecognizableInstr::emitDecodePath(DisassemblerTables &tables) const {
884 // Special cases where the LLVM tables are not complete
886 #define MAP(from, to) \
887 case X86Local::MRM_##from: \
888 filter = new ExactFilter(0x##from); \
891 OpcodeType opcodeType = (OpcodeType)-1;
893 ModRMFilter* filter = NULL;
894 uint8_t opcodeToSet = 0;
897 default: llvm_unreachable("Invalid prefix!");
898 // Extended two-byte opcodes can start with f2 0f, f3 0f, or 0f
902 opcodeType = TWOBYTE;
906 if (needsModRMForDecode(Form))
907 filter = new ModFilter(isRegFormat(Form));
909 filter = new DumbFilter();
911 #define EXTENSION_TABLE(n) case 0x##n:
912 TWO_BYTE_EXTENSION_TABLES
913 #undef EXTENSION_TABLE
916 llvm_unreachable("Unhandled two-byte extended opcode");
917 case X86Local::MRM0r:
918 case X86Local::MRM1r:
919 case X86Local::MRM2r:
920 case X86Local::MRM3r:
921 case X86Local::MRM4r:
922 case X86Local::MRM5r:
923 case X86Local::MRM6r:
924 case X86Local::MRM7r:
925 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
927 case X86Local::MRM0m:
928 case X86Local::MRM1m:
929 case X86Local::MRM2m:
930 case X86Local::MRM3m:
931 case X86Local::MRM4m:
932 case X86Local::MRM5m:
933 case X86Local::MRM6m:
934 case X86Local::MRM7m:
935 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
941 opcodeToSet = Opcode;
946 opcodeType = THREEBYTE_38;
949 if (needsModRMForDecode(Form))
950 filter = new ModFilter(isRegFormat(Form));
952 filter = new DumbFilter();
954 #define EXTENSION_TABLE(n) case 0x##n:
955 THREE_BYTE_38_EXTENSION_TABLES
956 #undef EXTENSION_TABLE
959 llvm_unreachable("Unhandled two-byte extended opcode");
960 case X86Local::MRM0r:
961 case X86Local::MRM1r:
962 case X86Local::MRM2r:
963 case X86Local::MRM3r:
964 case X86Local::MRM4r:
965 case X86Local::MRM5r:
966 case X86Local::MRM6r:
967 case X86Local::MRM7r:
968 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
970 case X86Local::MRM0m:
971 case X86Local::MRM1m:
972 case X86Local::MRM2m:
973 case X86Local::MRM3m:
974 case X86Local::MRM4m:
975 case X86Local::MRM5m:
976 case X86Local::MRM6m:
977 case X86Local::MRM7m:
978 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
984 opcodeToSet = Opcode;
988 opcodeType = THREEBYTE_3A;
989 if (needsModRMForDecode(Form))
990 filter = new ModFilter(isRegFormat(Form));
992 filter = new DumbFilter();
993 opcodeToSet = Opcode;
996 opcodeType = THREEBYTE_A6;
997 if (needsModRMForDecode(Form))
998 filter = new ModFilter(isRegFormat(Form));
1000 filter = new DumbFilter();
1001 opcodeToSet = Opcode;
1004 opcodeType = THREEBYTE_A7;
1005 if (needsModRMForDecode(Form))
1006 filter = new ModFilter(isRegFormat(Form));
1008 filter = new DumbFilter();
1009 opcodeToSet = Opcode;
1011 case X86Local::XOP8:
1012 opcodeType = XOP8_MAP;
1013 if (needsModRMForDecode(Form))
1014 filter = new ModFilter(isRegFormat(Form));
1016 filter = new DumbFilter();
1017 opcodeToSet = Opcode;
1019 case X86Local::XOP9:
1020 opcodeType = XOP9_MAP;
1023 if (needsModRMForDecode(Form))
1024 filter = new ModFilter(isRegFormat(Form));
1026 filter = new DumbFilter();
1028 #define EXTENSION_TABLE(n) case 0x##n:
1029 XOP9_MAP_EXTENSION_TABLES
1030 #undef EXTENSION_TABLE
1033 llvm_unreachable("Unhandled XOP9 extended opcode");
1034 case X86Local::MRM0r:
1035 case X86Local::MRM1r:
1036 case X86Local::MRM2r:
1037 case X86Local::MRM3r:
1038 case X86Local::MRM4r:
1039 case X86Local::MRM5r:
1040 case X86Local::MRM6r:
1041 case X86Local::MRM7r:
1042 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
1044 case X86Local::MRM0m:
1045 case X86Local::MRM1m:
1046 case X86Local::MRM2m:
1047 case X86Local::MRM3m:
1048 case X86Local::MRM4m:
1049 case X86Local::MRM5m:
1050 case X86Local::MRM6m:
1051 case X86Local::MRM7m:
1052 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
1057 } // switch (Opcode)
1058 opcodeToSet = Opcode;
1060 case X86Local::XOPA:
1061 opcodeType = XOPA_MAP;
1062 if (needsModRMForDecode(Form))
1063 filter = new ModFilter(isRegFormat(Form));
1065 filter = new DumbFilter();
1066 opcodeToSet = Opcode;
1076 assert(Opcode >= 0xc0 && "Unexpected opcode for an escape opcode");
1077 opcodeType = ONEBYTE;
1078 if (Form == X86Local::AddRegFrm) {
1079 Spec->modifierType = MODIFIER_MODRM;
1080 Spec->modifierBase = Opcode;
1081 filter = new AddRegEscapeFilter(Opcode);
1083 filter = new EscapeFilter(true, Opcode);
1085 opcodeToSet = 0xd8 + (Prefix - X86Local::D8);
1089 opcodeType = ONEBYTE;
1091 #define EXTENSION_TABLE(n) case 0x##n:
1092 ONE_BYTE_EXTENSION_TABLES
1093 #undef EXTENSION_TABLE
1096 llvm_unreachable("Fell through the cracks of a single-byte "
1098 case X86Local::MRM0r:
1099 case X86Local::MRM1r:
1100 case X86Local::MRM2r:
1101 case X86Local::MRM3r:
1102 case X86Local::MRM4r:
1103 case X86Local::MRM5r:
1104 case X86Local::MRM6r:
1105 case X86Local::MRM7r:
1106 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
1108 case X86Local::MRM0m:
1109 case X86Local::MRM1m:
1110 case X86Local::MRM2m:
1111 case X86Local::MRM3m:
1112 case X86Local::MRM4m:
1113 case X86Local::MRM5m:
1114 case X86Local::MRM6m:
1115 case X86Local::MRM7m:
1116 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
1129 filter = new EscapeFilter(false, Form - X86Local::MRM0m);
1132 if (needsModRMForDecode(Form))
1133 filter = new ModFilter(isRegFormat(Form));
1135 filter = new DumbFilter();
1137 } // switch (Opcode)
1138 opcodeToSet = Opcode;
1139 } // switch (Prefix)
1141 assert(opcodeType != (OpcodeType)-1 &&
1142 "Opcode type not set");
1143 assert(filter && "Filter not set");
1145 if (Form == X86Local::AddRegFrm) {
1146 if(Spec->modifierType != MODIFIER_MODRM) {
1147 assert(opcodeToSet < 0xf9 &&
1148 "Not enough room for all ADDREG_FRM operands");
1150 uint8_t currentOpcode;
1152 for (currentOpcode = opcodeToSet;
1153 currentOpcode < opcodeToSet + 8;
1155 tables.setTableFields(opcodeType,
1159 UID, Is32Bit, IgnoresVEX_L);
1161 Spec->modifierType = MODIFIER_OPCODE;
1162 Spec->modifierBase = opcodeToSet;
1164 // modifierBase was set where MODIFIER_MODRM was set
1165 tables.setTableFields(opcodeType,
1169 UID, Is32Bit, IgnoresVEX_L);
1172 tables.setTableFields(opcodeType,
1176 UID, Is32Bit, IgnoresVEX_L);
1178 Spec->modifierType = MODIFIER_NONE;
1179 Spec->modifierBase = opcodeToSet;
1187 #define TYPE(str, type) if (s == str) return type;
1188 OperandType RecognizableInstr::typeFromString(const std::string &s,
1190 bool hasREX_WPrefix,
1191 bool hasOpSizePrefix) {
1193 // For SSE instructions, we ignore the OpSize prefix and force operand
1195 TYPE("GR16", TYPE_R16)
1196 TYPE("GR32", TYPE_R32)
1197 TYPE("GR64", TYPE_R64)
1199 if(hasREX_WPrefix) {
1200 // For instructions with a REX_W prefix, a declared 32-bit register encoding
1202 TYPE("GR32", TYPE_R32)
1204 if(!hasOpSizePrefix) {
1205 // For instructions without an OpSize prefix, a declared 16-bit register or
1206 // immediate encoding is special.
1207 TYPE("GR16", TYPE_R16)
1208 TYPE("i16imm", TYPE_IMM16)
1210 TYPE("i16mem", TYPE_Mv)
1211 TYPE("i16imm", TYPE_IMMv)
1212 TYPE("i16i8imm", TYPE_IMMv)
1213 TYPE("GR16", TYPE_Rv)
1214 TYPE("i32mem", TYPE_Mv)
1215 TYPE("i32imm", TYPE_IMMv)
1216 TYPE("i32i8imm", TYPE_IMM32)
1217 TYPE("u32u8imm", TYPE_IMM32)
1218 TYPE("GR32", TYPE_Rv)
1219 TYPE("GR32orGR64", TYPE_R32)
1220 TYPE("i64mem", TYPE_Mv)
1221 TYPE("i64i32imm", TYPE_IMM64)
1222 TYPE("i64i8imm", TYPE_IMM64)
1223 TYPE("GR64", TYPE_R64)
1224 TYPE("i8mem", TYPE_M8)
1225 TYPE("i8imm", TYPE_IMM8)
1226 TYPE("GR8", TYPE_R8)
1227 TYPE("VR128", TYPE_XMM128)
1228 TYPE("VR128X", TYPE_XMM128)
1229 TYPE("f128mem", TYPE_M128)
1230 TYPE("f256mem", TYPE_M256)
1231 TYPE("f512mem", TYPE_M512)
1232 TYPE("FR64", TYPE_XMM64)
1233 TYPE("FR64X", TYPE_XMM64)
1234 TYPE("f64mem", TYPE_M64FP)
1235 TYPE("sdmem", TYPE_M64FP)
1236 TYPE("FR32", TYPE_XMM32)
1237 TYPE("FR32X", TYPE_XMM32)
1238 TYPE("f32mem", TYPE_M32FP)
1239 TYPE("ssmem", TYPE_M32FP)
1240 TYPE("RST", TYPE_ST)
1241 TYPE("i128mem", TYPE_M128)
1242 TYPE("i256mem", TYPE_M256)
1243 TYPE("i512mem", TYPE_M512)
1244 TYPE("i64i32imm_pcrel", TYPE_REL64)
1245 TYPE("i16imm_pcrel", TYPE_REL16)
1246 TYPE("i32imm_pcrel", TYPE_REL32)
1247 TYPE("SSECC", TYPE_IMM3)
1248 TYPE("AVXCC", TYPE_IMM5)
1249 TYPE("brtarget", TYPE_RELv)
1250 TYPE("uncondbrtarget", TYPE_RELv)
1251 TYPE("brtarget8", TYPE_REL8)
1252 TYPE("f80mem", TYPE_M80FP)
1253 TYPE("lea32mem", TYPE_LEA)
1254 TYPE("lea64_32mem", TYPE_LEA)
1255 TYPE("lea64mem", TYPE_LEA)
1256 TYPE("VR64", TYPE_MM64)
1257 TYPE("i64imm", TYPE_IMMv)
1258 TYPE("opaque32mem", TYPE_M1616)
1259 TYPE("opaque48mem", TYPE_M1632)
1260 TYPE("opaque80mem", TYPE_M1664)
1261 TYPE("opaque512mem", TYPE_M512)
1262 TYPE("SEGMENT_REG", TYPE_SEGMENTREG)
1263 TYPE("DEBUG_REG", TYPE_DEBUGREG)
1264 TYPE("CONTROL_REG", TYPE_CONTROLREG)
1265 TYPE("offset8", TYPE_MOFFS8)
1266 TYPE("offset16", TYPE_MOFFS16)
1267 TYPE("offset32", TYPE_MOFFS32)
1268 TYPE("offset64", TYPE_MOFFS64)
1269 TYPE("VR256", TYPE_XMM256)
1270 TYPE("VR256X", TYPE_XMM256)
1271 TYPE("VR512", TYPE_XMM512)
1272 TYPE("VK8", TYPE_VK8)
1273 TYPE("VK8WM", TYPE_VK8)
1274 TYPE("VK16", TYPE_VK16)
1275 TYPE("VK16WM", TYPE_VK16)
1276 TYPE("GR16_NOAX", TYPE_Rv)
1277 TYPE("GR32_NOAX", TYPE_Rv)
1278 TYPE("GR64_NOAX", TYPE_R64)
1279 TYPE("vx32mem", TYPE_M32)
1280 TYPE("vy32mem", TYPE_M32)
1281 TYPE("vz32mem", TYPE_M32)
1282 TYPE("vx64mem", TYPE_M64)
1283 TYPE("vy64mem", TYPE_M64)
1284 TYPE("vy64xmem", TYPE_M64)
1285 TYPE("vz64mem", TYPE_M64)
1286 errs() << "Unhandled type string " << s << "\n";
1287 llvm_unreachable("Unhandled type string");
1291 #define ENCODING(str, encoding) if (s == str) return encoding;
1292 OperandEncoding RecognizableInstr::immediateEncodingFromString
1293 (const std::string &s,
1294 bool hasOpSizePrefix) {
1295 if(!hasOpSizePrefix) {
1296 // For instructions without an OpSize prefix, a declared 16-bit register or
1297 // immediate encoding is special.
1298 ENCODING("i16imm", ENCODING_IW)
1300 ENCODING("i32i8imm", ENCODING_IB)
1301 ENCODING("u32u8imm", ENCODING_IB)
1302 ENCODING("SSECC", ENCODING_IB)
1303 ENCODING("AVXCC", ENCODING_IB)
1304 ENCODING("i16imm", ENCODING_Iv)
1305 ENCODING("i16i8imm", ENCODING_IB)
1306 ENCODING("i32imm", ENCODING_Iv)
1307 ENCODING("i64i32imm", ENCODING_ID)
1308 ENCODING("i64i8imm", ENCODING_IB)
1309 ENCODING("i8imm", ENCODING_IB)
1310 // This is not a typo. Instructions like BLENDVPD put
1311 // register IDs in 8-bit immediates nowadays.
1312 ENCODING("FR32", ENCODING_IB)
1313 ENCODING("FR64", ENCODING_IB)
1314 ENCODING("VR128", ENCODING_IB)
1315 ENCODING("VR256", ENCODING_IB)
1316 ENCODING("FR32X", ENCODING_IB)
1317 ENCODING("FR64X", ENCODING_IB)
1318 ENCODING("VR128X", ENCODING_IB)
1319 ENCODING("VR256X", ENCODING_IB)
1320 ENCODING("VR512", ENCODING_IB)
1321 errs() << "Unhandled immediate encoding " << s << "\n";
1322 llvm_unreachable("Unhandled immediate encoding");
1325 OperandEncoding RecognizableInstr::rmRegisterEncodingFromString
1326 (const std::string &s,
1327 bool hasOpSizePrefix) {
1328 ENCODING("GR16", ENCODING_RM)
1329 ENCODING("GR32", ENCODING_RM)
1330 ENCODING("GR32orGR64", ENCODING_RM)
1331 ENCODING("GR64", ENCODING_RM)
1332 ENCODING("GR8", ENCODING_RM)
1333 ENCODING("VR128", ENCODING_RM)
1334 ENCODING("VR128X", ENCODING_RM)
1335 ENCODING("FR64", ENCODING_RM)
1336 ENCODING("FR32", ENCODING_RM)
1337 ENCODING("FR64X", ENCODING_RM)
1338 ENCODING("FR32X", ENCODING_RM)
1339 ENCODING("VR64", ENCODING_RM)
1340 ENCODING("VR256", ENCODING_RM)
1341 ENCODING("VR256X", ENCODING_RM)
1342 ENCODING("VR512", ENCODING_RM)
1343 ENCODING("VK8", ENCODING_RM)
1344 ENCODING("VK16", ENCODING_RM)
1345 errs() << "Unhandled R/M register encoding " << s << "\n";
1346 llvm_unreachable("Unhandled R/M register encoding");
1349 OperandEncoding RecognizableInstr::roRegisterEncodingFromString
1350 (const std::string &s,
1351 bool hasOpSizePrefix) {
1352 ENCODING("GR16", ENCODING_REG)
1353 ENCODING("GR32", ENCODING_REG)
1354 ENCODING("GR32orGR64", ENCODING_REG)
1355 ENCODING("GR64", ENCODING_REG)
1356 ENCODING("GR8", ENCODING_REG)
1357 ENCODING("VR128", ENCODING_REG)
1358 ENCODING("FR64", ENCODING_REG)
1359 ENCODING("FR32", ENCODING_REG)
1360 ENCODING("VR64", ENCODING_REG)
1361 ENCODING("SEGMENT_REG", ENCODING_REG)
1362 ENCODING("DEBUG_REG", ENCODING_REG)
1363 ENCODING("CONTROL_REG", ENCODING_REG)
1364 ENCODING("VR256", ENCODING_REG)
1365 ENCODING("VR256X", ENCODING_REG)
1366 ENCODING("VR128X", ENCODING_REG)
1367 ENCODING("FR64X", ENCODING_REG)
1368 ENCODING("FR32X", ENCODING_REG)
1369 ENCODING("VR512", ENCODING_REG)
1370 ENCODING("VK8", ENCODING_REG)
1371 ENCODING("VK16", ENCODING_REG)
1372 ENCODING("VK8WM", ENCODING_REG)
1373 ENCODING("VK16WM", ENCODING_REG)
1374 errs() << "Unhandled reg/opcode register encoding " << s << "\n";
1375 llvm_unreachable("Unhandled reg/opcode register encoding");
1378 OperandEncoding RecognizableInstr::vvvvRegisterEncodingFromString
1379 (const std::string &s,
1380 bool hasOpSizePrefix) {
1381 ENCODING("GR32", ENCODING_VVVV)
1382 ENCODING("GR64", ENCODING_VVVV)
1383 ENCODING("FR32", ENCODING_VVVV)
1384 ENCODING("FR64", ENCODING_VVVV)
1385 ENCODING("VR128", ENCODING_VVVV)
1386 ENCODING("VR256", ENCODING_VVVV)
1387 ENCODING("FR32X", ENCODING_VVVV)
1388 ENCODING("FR64X", ENCODING_VVVV)
1389 ENCODING("VR128X", ENCODING_VVVV)
1390 ENCODING("VR256X", ENCODING_VVVV)
1391 ENCODING("VR512", ENCODING_VVVV)
1392 ENCODING("VK8", ENCODING_VVVV)
1393 ENCODING("VK16", ENCODING_VVVV)
1394 errs() << "Unhandled VEX.vvvv register encoding " << s << "\n";
1395 llvm_unreachable("Unhandled VEX.vvvv register encoding");
1398 OperandEncoding RecognizableInstr::writemaskRegisterEncodingFromString
1399 (const std::string &s,
1400 bool hasOpSizePrefix) {
1401 ENCODING("VK8WM", ENCODING_WRITEMASK)
1402 ENCODING("VK16WM", ENCODING_WRITEMASK)
1403 errs() << "Unhandled mask register encoding " << s << "\n";
1404 llvm_unreachable("Unhandled mask register encoding");
1407 OperandEncoding RecognizableInstr::memoryEncodingFromString
1408 (const std::string &s,
1409 bool hasOpSizePrefix) {
1410 ENCODING("i16mem", ENCODING_RM)
1411 ENCODING("i32mem", ENCODING_RM)
1412 ENCODING("i64mem", ENCODING_RM)
1413 ENCODING("i8mem", ENCODING_RM)
1414 ENCODING("ssmem", ENCODING_RM)
1415 ENCODING("sdmem", ENCODING_RM)
1416 ENCODING("f128mem", ENCODING_RM)
1417 ENCODING("f256mem", ENCODING_RM)
1418 ENCODING("f512mem", ENCODING_RM)
1419 ENCODING("f64mem", ENCODING_RM)
1420 ENCODING("f32mem", ENCODING_RM)
1421 ENCODING("i128mem", ENCODING_RM)
1422 ENCODING("i256mem", ENCODING_RM)
1423 ENCODING("i512mem", ENCODING_RM)
1424 ENCODING("f80mem", ENCODING_RM)
1425 ENCODING("lea32mem", ENCODING_RM)
1426 ENCODING("lea64_32mem", ENCODING_RM)
1427 ENCODING("lea64mem", ENCODING_RM)
1428 ENCODING("opaque32mem", ENCODING_RM)
1429 ENCODING("opaque48mem", ENCODING_RM)
1430 ENCODING("opaque80mem", ENCODING_RM)
1431 ENCODING("opaque512mem", ENCODING_RM)
1432 ENCODING("vx32mem", ENCODING_RM)
1433 ENCODING("vy32mem", ENCODING_RM)
1434 ENCODING("vz32mem", ENCODING_RM)
1435 ENCODING("vx64mem", ENCODING_RM)
1436 ENCODING("vy64mem", ENCODING_RM)
1437 ENCODING("vy64xmem", ENCODING_RM)
1438 ENCODING("vz64mem", ENCODING_RM)
1439 errs() << "Unhandled memory encoding " << s << "\n";
1440 llvm_unreachable("Unhandled memory encoding");
1443 OperandEncoding RecognizableInstr::relocationEncodingFromString
1444 (const std::string &s,
1445 bool hasOpSizePrefix) {
1446 if(!hasOpSizePrefix) {
1447 // For instructions without an OpSize prefix, a declared 16-bit register or
1448 // immediate encoding is special.
1449 ENCODING("i16imm", ENCODING_IW)
1451 ENCODING("i16imm", ENCODING_Iv)
1452 ENCODING("i16i8imm", ENCODING_IB)
1453 ENCODING("i32imm", ENCODING_Iv)
1454 ENCODING("i32i8imm", ENCODING_IB)
1455 ENCODING("i64i32imm", ENCODING_ID)
1456 ENCODING("i64i8imm", ENCODING_IB)
1457 ENCODING("i8imm", ENCODING_IB)
1458 ENCODING("i64i32imm_pcrel", ENCODING_ID)
1459 ENCODING("i16imm_pcrel", ENCODING_IW)
1460 ENCODING("i32imm_pcrel", ENCODING_ID)
1461 ENCODING("brtarget", ENCODING_Iv)
1462 ENCODING("brtarget8", ENCODING_IB)
1463 ENCODING("i64imm", ENCODING_IO)
1464 ENCODING("offset8", ENCODING_Ia)
1465 ENCODING("offset16", ENCODING_Ia)
1466 ENCODING("offset32", ENCODING_Ia)
1467 ENCODING("offset64", ENCODING_Ia)
1468 errs() << "Unhandled relocation encoding " << s << "\n";
1469 llvm_unreachable("Unhandled relocation encoding");
1472 OperandEncoding RecognizableInstr::opcodeModifierEncodingFromString
1473 (const std::string &s,
1474 bool hasOpSizePrefix) {
1475 ENCODING("RST", ENCODING_I)
1476 ENCODING("GR32", ENCODING_Rv)
1477 ENCODING("GR64", ENCODING_RO)
1478 ENCODING("GR16", ENCODING_Rv)
1479 ENCODING("GR8", ENCODING_RB)
1480 ENCODING("GR16_NOAX", ENCODING_Rv)
1481 ENCODING("GR32_NOAX", ENCODING_Rv)
1482 ENCODING("GR64_NOAX", ENCODING_RO)
1483 errs() << "Unhandled opcode modifier encoding " << s << "\n";
1484 llvm_unreachable("Unhandled opcode modifier encoding");