1 //===-- X86RegisterInfo.cpp - X86 Register Information --------------------===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file contains the X86 implementation of the TargetRegisterInfo class.
11 // This file is responsible for the frame pointer elimination optimization
14 //===----------------------------------------------------------------------===//
16 #include "X86RegisterInfo.h"
18 #include "X86InstrBuilder.h"
19 #include "X86MachineFunctionInfo.h"
20 #include "X86Subtarget.h"
21 #include "X86TargetMachine.h"
22 #include "llvm/Constants.h"
23 #include "llvm/Function.h"
24 #include "llvm/Type.h"
25 #include "llvm/CodeGen/ValueTypes.h"
26 #include "llvm/CodeGen/MachineInstrBuilder.h"
27 #include "llvm/CodeGen/MachineFunction.h"
28 #include "llvm/CodeGen/MachineFunctionPass.h"
29 #include "llvm/CodeGen/MachineFrameInfo.h"
30 #include "llvm/CodeGen/MachineModuleInfo.h"
31 #include "llvm/CodeGen/MachineRegisterInfo.h"
32 #include "llvm/MC/MCAsmInfo.h"
33 #include "llvm/Target/TargetFrameLowering.h"
34 #include "llvm/Target/TargetInstrInfo.h"
35 #include "llvm/Target/TargetMachine.h"
36 #include "llvm/Target/TargetOptions.h"
37 #include "llvm/ADT/BitVector.h"
38 #include "llvm/ADT/STLExtras.h"
39 #include "llvm/Support/ErrorHandling.h"
40 #include "llvm/Support/CommandLine.h"
42 #define GET_REGINFO_TARGET_DESC
43 #include "X86GenRegisterInfo.inc"
48 ForceStackAlign("force-align-stack",
49 cl::desc("Force align the stack to the minimum alignment"
50 " needed for the function."),
51 cl::init(false), cl::Hidden);
53 X86RegisterInfo::X86RegisterInfo(X86TargetMachine &tm,
54 const TargetInstrInfo &tii)
55 : X86GenRegisterInfo(tm.getSubtarget<X86Subtarget>().is64Bit()
56 ? X86::RIP : X86::EIP,
57 X86_MC::getDwarfRegFlavour(tm.getTargetTriple(), false),
58 X86_MC::getDwarfRegFlavour(tm.getTargetTriple(), true)),
60 X86_MC::InitLLVM2SEHRegisterMapping(this);
62 // Cache some information.
63 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
64 Is64Bit = Subtarget->is64Bit();
65 IsWin64 = Subtarget->isTargetWin64();
78 /// getCompactUnwindRegNum - This function maps the register to the number for
79 /// compact unwind encoding. Return -1 if the register isn't valid.
80 int X86RegisterInfo::getCompactUnwindRegNum(unsigned RegNum, bool isEH) const {
81 switch (getLLVMRegNum(RegNum, isEH)) {
82 case X86::EBX: case X86::RBX: return 1;
83 case X86::ECX: case X86::R12: return 2;
84 case X86::EDX: case X86::R13: return 3;
85 case X86::EDI: case X86::R14: return 4;
86 case X86::ESI: case X86::R15: return 5;
87 case X86::EBP: case X86::RBP: return 6;
94 X86RegisterInfo::trackLivenessAfterRegAlloc(const MachineFunction &MF) const {
95 // Only enable when post-RA scheduling is enabled and this is needed.
96 return TM.getSubtargetImpl()->postRAScheduler();
100 X86RegisterInfo::getSEHRegNum(unsigned i) const {
101 int reg = X86_MC::getX86RegNum(i);
103 case X86::R8: case X86::R8D: case X86::R8W: case X86::R8B:
104 case X86::R9: case X86::R9D: case X86::R9W: case X86::R9B:
105 case X86::R10: case X86::R10D: case X86::R10W: case X86::R10B:
106 case X86::R11: case X86::R11D: case X86::R11W: case X86::R11B:
107 case X86::R12: case X86::R12D: case X86::R12W: case X86::R12B:
108 case X86::R13: case X86::R13D: case X86::R13W: case X86::R13B:
109 case X86::R14: case X86::R14D: case X86::R14W: case X86::R14B:
110 case X86::R15: case X86::R15D: case X86::R15W: case X86::R15B:
111 case X86::XMM8: case X86::XMM9: case X86::XMM10: case X86::XMM11:
112 case X86::XMM12: case X86::XMM13: case X86::XMM14: case X86::XMM15:
113 case X86::YMM8: case X86::YMM9: case X86::YMM10: case X86::YMM11:
114 case X86::YMM12: case X86::YMM13: case X86::YMM14: case X86::YMM15:
120 const TargetRegisterClass *
121 X86RegisterInfo::getSubClassWithSubReg(const TargetRegisterClass *RC,
122 unsigned Idx) const {
123 // The sub_8bit sub-register index is more constrained in 32-bit mode.
124 // It behaves just like the sub_8bit_hi index.
125 if (!Is64Bit && Idx == X86::sub_8bit)
126 Idx = X86::sub_8bit_hi;
128 // Forward to TableGen's default version.
129 return X86GenRegisterInfo::getSubClassWithSubReg(RC, Idx);
132 const TargetRegisterClass *
133 X86RegisterInfo::getMatchingSuperRegClass(const TargetRegisterClass *A,
134 const TargetRegisterClass *B,
135 unsigned SubIdx) const {
136 // The sub_8bit sub-register index is more constrained in 32-bit mode.
137 if (!Is64Bit && SubIdx == X86::sub_8bit) {
138 A = X86GenRegisterInfo::getSubClassWithSubReg(A, X86::sub_8bit_hi);
142 return X86GenRegisterInfo::getMatchingSuperRegClass(A, B, SubIdx);
145 const TargetRegisterClass*
146 X86RegisterInfo::getLargestLegalSuperClass(const TargetRegisterClass *RC) const{
147 // Don't allow super-classes of GR8_NOREX. This class is only used after
148 // extrating sub_8bit_hi sub-registers. The H sub-registers cannot be copied
149 // to the full GR8 register class in 64-bit mode, so we cannot allow the
150 // reigster class inflation.
152 // The GR8_NOREX class is always used in a way that won't be constrained to a
153 // sub-class, so sub-classes like GR8_ABCD_L are allowed to expand to the
155 if (RC == &X86::GR8_NOREXRegClass)
158 const TargetRegisterClass *Super = RC;
159 TargetRegisterClass::sc_iterator I = RC->getSuperClasses();
161 switch (Super->getID()) {
162 case X86::GR8RegClassID:
163 case X86::GR16RegClassID:
164 case X86::GR32RegClassID:
165 case X86::GR64RegClassID:
166 case X86::FR32RegClassID:
167 case X86::FR64RegClassID:
168 case X86::RFP32RegClassID:
169 case X86::RFP64RegClassID:
170 case X86::RFP80RegClassID:
171 case X86::VR128RegClassID:
172 case X86::VR256RegClassID:
173 // Don't return a super-class that would shrink the spill size.
174 // That can happen with the vector and float classes.
175 if (Super->getSize() == RC->getSize())
183 const TargetRegisterClass *
184 X86RegisterInfo::getPointerRegClass(const MachineFunction &MF, unsigned Kind)
187 default: llvm_unreachable("Unexpected Kind in getPointerRegClass!");
188 case 0: // Normal GPRs.
189 if (TM.getSubtarget<X86Subtarget>().is64Bit())
190 return &X86::GR64RegClass;
191 return &X86::GR32RegClass;
192 case 1: // Normal GPRs except the stack pointer (for encoding reasons).
193 if (TM.getSubtarget<X86Subtarget>().is64Bit())
194 return &X86::GR64_NOSPRegClass;
195 return &X86::GR32_NOSPRegClass;
196 case 2: // Available for tailcall (not callee-saved GPRs).
197 if (TM.getSubtarget<X86Subtarget>().isTargetWin64())
198 return &X86::GR64_TCW64RegClass;
199 if (TM.getSubtarget<X86Subtarget>().is64Bit())
200 return &X86::GR64_TCRegClass;
201 return &X86::GR32_TCRegClass;
205 const TargetRegisterClass *
206 X86RegisterInfo::getCrossCopyRegClass(const TargetRegisterClass *RC) const {
207 if (RC == &X86::CCRRegClass) {
209 return &X86::GR64RegClass;
211 return &X86::GR32RegClass;
217 X86RegisterInfo::getRegPressureLimit(const TargetRegisterClass *RC,
218 MachineFunction &MF) const {
219 const TargetFrameLowering *TFI = MF.getTarget().getFrameLowering();
221 unsigned FPDiff = TFI->hasFP(MF) ? 1 : 0;
222 switch (RC->getID()) {
225 case X86::GR32RegClassID:
227 case X86::GR64RegClassID:
229 case X86::VR128RegClassID:
230 return TM.getSubtarget<X86Subtarget>().is64Bit() ? 10 : 4;
231 case X86::VR64RegClassID:
237 X86RegisterInfo::getCalleeSavedRegs(const MachineFunction *MF) const {
238 bool callsEHReturn = false;
239 bool ghcCall = false;
242 callsEHReturn = MF->getMMI().callsEHReturn();
243 const Function *F = MF->getFunction();
244 ghcCall = (F ? F->getCallingConv() == CallingConv::GHC : false);
248 return CSR_NoRegs_SaveList;
251 return CSR_Win64_SaveList;
253 return CSR_64EHRet_SaveList;
254 return CSR_64_SaveList;
257 return CSR_32EHRet_SaveList;
258 return CSR_32_SaveList;
262 X86RegisterInfo::getCallPreservedMask(CallingConv::ID CC) const {
263 if (CC == CallingConv::GHC)
264 return CSR_NoRegs_RegMask;
266 return CSR_32_RegMask;
268 return CSR_Win64_RegMask;
269 return CSR_64_RegMask;
272 BitVector X86RegisterInfo::getReservedRegs(const MachineFunction &MF) const {
273 BitVector Reserved(getNumRegs());
274 const TargetFrameLowering *TFI = MF.getTarget().getFrameLowering();
276 // Set the stack-pointer register and its aliases as reserved.
277 Reserved.set(X86::RSP);
278 Reserved.set(X86::ESP);
279 Reserved.set(X86::SP);
280 Reserved.set(X86::SPL);
282 // Set the instruction pointer register and its aliases as reserved.
283 Reserved.set(X86::RIP);
284 Reserved.set(X86::EIP);
285 Reserved.set(X86::IP);
287 // Set the frame-pointer register and its aliases as reserved if needed.
288 if (TFI->hasFP(MF)) {
289 Reserved.set(X86::RBP);
290 Reserved.set(X86::EBP);
291 Reserved.set(X86::BP);
292 Reserved.set(X86::BPL);
295 // Mark the segment registers as reserved.
296 Reserved.set(X86::CS);
297 Reserved.set(X86::SS);
298 Reserved.set(X86::DS);
299 Reserved.set(X86::ES);
300 Reserved.set(X86::FS);
301 Reserved.set(X86::GS);
303 // Mark the floating point stack registers as reserved.
304 Reserved.set(X86::ST0);
305 Reserved.set(X86::ST1);
306 Reserved.set(X86::ST2);
307 Reserved.set(X86::ST3);
308 Reserved.set(X86::ST4);
309 Reserved.set(X86::ST5);
310 Reserved.set(X86::ST6);
311 Reserved.set(X86::ST7);
313 // Reserve the registers that only exist in 64-bit mode.
315 // These 8-bit registers are part of the x86-64 extension even though their
316 // super-registers are old 32-bits.
317 Reserved.set(X86::SIL);
318 Reserved.set(X86::DIL);
319 Reserved.set(X86::BPL);
320 Reserved.set(X86::SPL);
322 for (unsigned n = 0; n != 8; ++n) {
324 static const uint16_t GPR64[] = {
325 X86::R8, X86::R9, X86::R10, X86::R11,
326 X86::R12, X86::R13, X86::R14, X86::R15
328 for (const uint16_t *AI = getOverlaps(GPR64[n]); unsigned Reg = *AI; ++AI)
332 assert(X86::XMM15 == X86::XMM8+7);
333 for (const uint16_t *AI = getOverlaps(X86::XMM8 + n); unsigned Reg = *AI;
342 //===----------------------------------------------------------------------===//
343 // Stack Frame Processing methods
344 //===----------------------------------------------------------------------===//
346 bool X86RegisterInfo::canRealignStack(const MachineFunction &MF) const {
347 const MachineFrameInfo *MFI = MF.getFrameInfo();
348 return (MF.getTarget().Options.RealignStack &&
349 !MFI->hasVarSizedObjects());
352 bool X86RegisterInfo::needsStackRealignment(const MachineFunction &MF) const {
353 const MachineFrameInfo *MFI = MF.getFrameInfo();
354 const Function *F = MF.getFunction();
355 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
356 bool requiresRealignment = ((MFI->getMaxAlignment() > StackAlign) ||
357 F->hasFnAttr(Attribute::StackAlignment));
359 // FIXME: Currently we don't support stack realignment for functions with
360 // variable-sized allocas.
361 // FIXME: It's more complicated than this...
362 if (0 && requiresRealignment && MFI->hasVarSizedObjects())
364 "Stack realignment in presence of dynamic allocas is not supported");
366 // If we've requested that we force align the stack do so now.
368 return canRealignStack(MF);
370 return requiresRealignment && canRealignStack(MF);
373 bool X86RegisterInfo::hasReservedSpillSlot(const MachineFunction &MF,
374 unsigned Reg, int &FrameIdx) const {
375 const TargetFrameLowering *TFI = MF.getTarget().getFrameLowering();
377 if (Reg == FramePtr && TFI->hasFP(MF)) {
378 FrameIdx = MF.getFrameInfo()->getObjectIndexBegin();
384 static unsigned getSUBriOpcode(unsigned is64Bit, int64_t Imm) {
387 return X86::SUB64ri8;
388 return X86::SUB64ri32;
391 return X86::SUB32ri8;
396 static unsigned getADDriOpcode(unsigned is64Bit, int64_t Imm) {
399 return X86::ADD64ri8;
400 return X86::ADD64ri32;
403 return X86::ADD32ri8;
408 void X86RegisterInfo::
409 eliminateCallFramePseudoInstr(MachineFunction &MF, MachineBasicBlock &MBB,
410 MachineBasicBlock::iterator I) const {
411 const TargetFrameLowering *TFI = MF.getTarget().getFrameLowering();
412 bool reseveCallFrame = TFI->hasReservedCallFrame(MF);
413 int Opcode = I->getOpcode();
414 bool isDestroy = Opcode == TII.getCallFrameDestroyOpcode();
415 DebugLoc DL = I->getDebugLoc();
416 uint64_t Amount = !reseveCallFrame ? I->getOperand(0).getImm() : 0;
417 uint64_t CalleeAmt = isDestroy ? I->getOperand(1).getImm() : 0;
420 if (!reseveCallFrame) {
421 // If the stack pointer can be changed after prologue, turn the
422 // adjcallstackup instruction into a 'sub ESP, <amt>' and the
423 // adjcallstackdown instruction into 'add ESP, <amt>'
424 // TODO: consider using push / pop instead of sub + store / add
428 // We need to keep the stack aligned properly. To do this, we round the
429 // amount of space needed for the outgoing arguments up to the next
430 // alignment boundary.
431 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
432 Amount = (Amount + StackAlign - 1) / StackAlign * StackAlign;
434 MachineInstr *New = 0;
435 if (Opcode == TII.getCallFrameSetupOpcode()) {
436 New = BuildMI(MF, DL, TII.get(getSUBriOpcode(Is64Bit, Amount)),
441 assert(Opcode == TII.getCallFrameDestroyOpcode());
443 // Factor out the amount the callee already popped.
447 unsigned Opc = getADDriOpcode(Is64Bit, Amount);
448 New = BuildMI(MF, DL, TII.get(Opc), StackPtr)
449 .addReg(StackPtr).addImm(Amount);
454 // The EFLAGS implicit def is dead.
455 New->getOperand(3).setIsDead();
457 // Replace the pseudo instruction with a new instruction.
464 if (Opcode == TII.getCallFrameDestroyOpcode() && CalleeAmt) {
465 // If we are performing frame pointer elimination and if the callee pops
466 // something off the stack pointer, add it back. We do this until we have
467 // more advanced stack pointer tracking ability.
468 unsigned Opc = getSUBriOpcode(Is64Bit, CalleeAmt);
469 MachineInstr *New = BuildMI(MF, DL, TII.get(Opc), StackPtr)
470 .addReg(StackPtr).addImm(CalleeAmt);
472 // The EFLAGS implicit def is dead.
473 New->getOperand(3).setIsDead();
475 // We are not tracking the stack pointer adjustment by the callee, so make
476 // sure we restore the stack pointer immediately after the call, there may
477 // be spill code inserted between the CALL and ADJCALLSTACKUP instructions.
478 MachineBasicBlock::iterator B = MBB.begin();
479 while (I != B && !llvm::prior(I)->isCall())
486 X86RegisterInfo::eliminateFrameIndex(MachineBasicBlock::iterator II,
487 int SPAdj, RegScavenger *RS) const{
488 assert(SPAdj == 0 && "Unexpected");
491 MachineInstr &MI = *II;
492 MachineFunction &MF = *MI.getParent()->getParent();
493 const TargetFrameLowering *TFI = MF.getTarget().getFrameLowering();
495 while (!MI.getOperand(i).isFI()) {
497 assert(i < MI.getNumOperands() && "Instr doesn't have FrameIndex operand!");
500 int FrameIndex = MI.getOperand(i).getIndex();
503 unsigned Opc = MI.getOpcode();
504 bool AfterFPPop = Opc == X86::TAILJMPm64 || Opc == X86::TAILJMPm;
505 if (needsStackRealignment(MF))
506 BasePtr = (FrameIndex < 0 ? FramePtr : StackPtr);
510 BasePtr = (TFI->hasFP(MF) ? FramePtr : StackPtr);
512 // This must be part of a four operand memory reference. Replace the
513 // FrameIndex with base register with EBP. Add an offset to the offset.
514 MI.getOperand(i).ChangeToRegister(BasePtr, false);
516 // Now add the frame object offset to the offset from EBP.
519 // Tail call jmp happens after FP is popped.
520 const MachineFrameInfo *MFI = MF.getFrameInfo();
521 FIOffset = MFI->getObjectOffset(FrameIndex) - TFI->getOffsetOfLocalArea();
523 FIOffset = TFI->getFrameIndexOffset(MF, FrameIndex);
525 if (MI.getOperand(i+3).isImm()) {
526 // Offset is a 32-bit integer.
527 int Imm = (int)(MI.getOperand(i + 3).getImm());
528 int Offset = FIOffset + Imm;
529 assert((!Is64Bit || isInt<32>((long long)FIOffset + Imm)) &&
530 "Requesting 64-bit offset in 32-bit immediate!");
531 MI.getOperand(i + 3).ChangeToImmediate(Offset);
533 // Offset is symbolic. This is extremely rare.
534 uint64_t Offset = FIOffset + (uint64_t)MI.getOperand(i+3).getOffset();
535 MI.getOperand(i+3).setOffset(Offset);
539 unsigned X86RegisterInfo::getFrameRegister(const MachineFunction &MF) const {
540 const TargetFrameLowering *TFI = MF.getTarget().getFrameLowering();
541 return TFI->hasFP(MF) ? FramePtr : StackPtr;
544 unsigned X86RegisterInfo::getEHExceptionRegister() const {
545 llvm_unreachable("What is the exception register");
548 unsigned X86RegisterInfo::getEHHandlerRegister() const {
549 llvm_unreachable("What is the exception handler register");
553 unsigned getX86SubSuperRegister(unsigned Reg, EVT VT, bool High) {
554 switch (VT.getSimpleVT().SimpleTy) {
559 default: return getX86SubSuperRegister(Reg, MVT::i64, High);
560 case X86::AH: case X86::AL: case X86::AX: case X86::EAX: case X86::RAX:
562 case X86::DH: case X86::DL: case X86::DX: case X86::EDX: case X86::RDX:
564 case X86::CH: case X86::CL: case X86::CX: case X86::ECX: case X86::RCX:
566 case X86::BH: case X86::BL: case X86::BX: case X86::EBX: case X86::RBX:
572 case X86::AH: case X86::AL: case X86::AX: case X86::EAX: case X86::RAX:
574 case X86::DH: case X86::DL: case X86::DX: case X86::EDX: case X86::RDX:
576 case X86::CH: case X86::CL: case X86::CX: case X86::ECX: case X86::RCX:
578 case X86::BH: case X86::BL: case X86::BX: case X86::EBX: case X86::RBX:
580 case X86::SIL: case X86::SI: case X86::ESI: case X86::RSI:
582 case X86::DIL: case X86::DI: case X86::EDI: case X86::RDI:
584 case X86::BPL: case X86::BP: case X86::EBP: case X86::RBP:
586 case X86::SPL: case X86::SP: case X86::ESP: case X86::RSP:
588 case X86::R8B: case X86::R8W: case X86::R8D: case X86::R8:
590 case X86::R9B: case X86::R9W: case X86::R9D: case X86::R9:
592 case X86::R10B: case X86::R10W: case X86::R10D: case X86::R10:
594 case X86::R11B: case X86::R11W: case X86::R11D: case X86::R11:
596 case X86::R12B: case X86::R12W: case X86::R12D: case X86::R12:
598 case X86::R13B: case X86::R13W: case X86::R13D: case X86::R13:
600 case X86::R14B: case X86::R14W: case X86::R14D: case X86::R14:
602 case X86::R15B: case X86::R15W: case X86::R15D: case X86::R15:
609 case X86::AH: case X86::AL: case X86::AX: case X86::EAX: case X86::RAX:
611 case X86::DH: case X86::DL: case X86::DX: case X86::EDX: case X86::RDX:
613 case X86::CH: case X86::CL: case X86::CX: case X86::ECX: case X86::RCX:
615 case X86::BH: case X86::BL: case X86::BX: case X86::EBX: case X86::RBX:
617 case X86::SIL: case X86::SI: case X86::ESI: case X86::RSI:
619 case X86::DIL: case X86::DI: case X86::EDI: case X86::RDI:
621 case X86::BPL: case X86::BP: case X86::EBP: case X86::RBP:
623 case X86::SPL: case X86::SP: case X86::ESP: case X86::RSP:
625 case X86::R8B: case X86::R8W: case X86::R8D: case X86::R8:
627 case X86::R9B: case X86::R9W: case X86::R9D: case X86::R9:
629 case X86::R10B: case X86::R10W: case X86::R10D: case X86::R10:
631 case X86::R11B: case X86::R11W: case X86::R11D: case X86::R11:
633 case X86::R12B: case X86::R12W: case X86::R12D: case X86::R12:
635 case X86::R13B: case X86::R13W: case X86::R13D: case X86::R13:
637 case X86::R14B: case X86::R14W: case X86::R14D: case X86::R14:
639 case X86::R15B: case X86::R15W: case X86::R15D: case X86::R15:
645 case X86::AH: case X86::AL: case X86::AX: case X86::EAX: case X86::RAX:
647 case X86::DH: case X86::DL: case X86::DX: case X86::EDX: case X86::RDX:
649 case X86::CH: case X86::CL: case X86::CX: case X86::ECX: case X86::RCX:
651 case X86::BH: case X86::BL: case X86::BX: case X86::EBX: case X86::RBX:
653 case X86::SIL: case X86::SI: case X86::ESI: case X86::RSI:
655 case X86::DIL: case X86::DI: case X86::EDI: case X86::RDI:
657 case X86::BPL: case X86::BP: case X86::EBP: case X86::RBP:
659 case X86::SPL: case X86::SP: case X86::ESP: case X86::RSP:
661 case X86::R8B: case X86::R8W: case X86::R8D: case X86::R8:
663 case X86::R9B: case X86::R9W: case X86::R9D: case X86::R9:
665 case X86::R10B: case X86::R10W: case X86::R10D: case X86::R10:
667 case X86::R11B: case X86::R11W: case X86::R11D: case X86::R11:
669 case X86::R12B: case X86::R12W: case X86::R12D: case X86::R12:
671 case X86::R13B: case X86::R13W: case X86::R13D: case X86::R13:
673 case X86::R14B: case X86::R14W: case X86::R14D: case X86::R14:
675 case X86::R15B: case X86::R15W: case X86::R15D: case X86::R15:
679 // For 64-bit mode if we've requested a "high" register and the
680 // Q or r constraints we want one of these high registers or
681 // just the register name otherwise.
684 case X86::SIL: case X86::SI: case X86::ESI: case X86::RSI:
686 case X86::DIL: case X86::DI: case X86::EDI: case X86::RDI:
688 case X86::BPL: case X86::BP: case X86::EBP: case X86::RBP:
690 case X86::SPL: case X86::SP: case X86::ESP: case X86::RSP:
697 case X86::AH: case X86::AL: case X86::AX: case X86::EAX: case X86::RAX:
699 case X86::DH: case X86::DL: case X86::DX: case X86::EDX: case X86::RDX:
701 case X86::CH: case X86::CL: case X86::CX: case X86::ECX: case X86::RCX:
703 case X86::BH: case X86::BL: case X86::BX: case X86::EBX: case X86::RBX:
705 case X86::SIL: case X86::SI: case X86::ESI: case X86::RSI:
707 case X86::DIL: case X86::DI: case X86::EDI: case X86::RDI:
709 case X86::BPL: case X86::BP: case X86::EBP: case X86::RBP:
711 case X86::SPL: case X86::SP: case X86::ESP: case X86::RSP:
713 case X86::R8B: case X86::R8W: case X86::R8D: case X86::R8:
715 case X86::R9B: case X86::R9W: case X86::R9D: case X86::R9:
717 case X86::R10B: case X86::R10W: case X86::R10D: case X86::R10:
719 case X86::R11B: case X86::R11W: case X86::R11D: case X86::R11:
721 case X86::R12B: case X86::R12W: case X86::R12D: case X86::R12:
723 case X86::R13B: case X86::R13W: case X86::R13D: case X86::R13:
725 case X86::R14B: case X86::R14W: case X86::R14D: case X86::R14:
727 case X86::R15B: case X86::R15W: case X86::R15D: case X86::R15:
735 struct MSAH : public MachineFunctionPass {
737 MSAH() : MachineFunctionPass(ID) {}
739 virtual bool runOnMachineFunction(MachineFunction &MF) {
740 const X86TargetMachine *TM =
741 static_cast<const X86TargetMachine *>(&MF.getTarget());
742 const TargetFrameLowering *TFI = TM->getFrameLowering();
743 MachineRegisterInfo &RI = MF.getRegInfo();
744 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
745 unsigned StackAlignment = TFI->getStackAlignment();
747 // Be over-conservative: scan over all vreg defs and find whether vector
748 // registers are used. If yes, there is a possibility that vector register
749 // will be spilled and thus require dynamic stack realignment.
750 for (unsigned i = 0, e = RI.getNumVirtRegs(); i != e; ++i) {
751 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
752 if (RI.getRegClass(Reg)->getAlignment() > StackAlignment) {
753 FuncInfo->setForceFramePointer(true);
761 virtual const char *getPassName() const {
762 return "X86 Maximal Stack Alignment Check";
765 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
766 AU.setPreservesCFG();
767 MachineFunctionPass::getAnalysisUsage(AU);
775 llvm::createX86MaxStackAlignmentHeuristicPass() { return new MSAH(); }