1 //===- X86InstrInfo.td - Describe the X86 Instruction Set -------*- C++ -*-===//
3 // The LLVM Compiler Infrastructure
5 // This file was developed by the LLVM research group and is distributed under
6 // the University of Illinois Open Source License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file describes the X86 instruction set, defining the instructions, and
11 // properties of the instructions which are needed for code generation, machine
12 // code emission, and analysis.
14 //===----------------------------------------------------------------------===//
16 // Format specifies the encoding used by the instruction. This is part of the
17 // ad-hoc solution used to emit machine instruction encodings by our machine
19 class Format<bits<5> val> {
23 def Pseudo : Format<0>; def RawFrm : Format<1>;
24 def AddRegFrm : Format<2>; def MRMDestReg : Format<3>;
25 def MRMDestMem : Format<4>; def MRMSrcReg : Format<5>;
26 def MRMSrcMem : Format<6>;
27 def MRM0r : Format<16>; def MRM1r : Format<17>; def MRM2r : Format<18>;
28 def MRM3r : Format<19>; def MRM4r : Format<20>; def MRM5r : Format<21>;
29 def MRM6r : Format<22>; def MRM7r : Format<23>;
30 def MRM0m : Format<24>; def MRM1m : Format<25>; def MRM2m : Format<26>;
31 def MRM3m : Format<27>; def MRM4m : Format<28>; def MRM5m : Format<29>;
32 def MRM6m : Format<30>; def MRM7m : Format<31>;
34 // ImmType - This specifies the immediate type used by an instruction. This is
35 // part of the ad-hoc solution used to emit machine instruction encodings by our
36 // machine code emitter.
37 class ImmType<bits<2> val> {
40 def NoImm : ImmType<0>;
41 def Imm8 : ImmType<1>;
42 def Imm16 : ImmType<2>;
43 def Imm32 : ImmType<3>;
45 // MemType - This specifies the immediate type used by an instruction. This is
46 // part of the ad-hoc solution used to emit machine instruction encodings by our
47 // machine code emitter.
48 class MemType<bits<3> val> {
51 def NoMem : MemType<0>;
52 def Mem8 : MemType<1>;
53 def Mem16 : MemType<2>;
54 def Mem32 : MemType<3>;
55 def Mem64 : MemType<4>;
56 def Mem80 : MemType<5>;
57 def Mem128 : MemType<6>;
59 // FPFormat - This specifies what form this FP instruction has. This is used by
60 // the Floating-Point stackifier pass.
61 class FPFormat<bits<3> val> {
64 def NotFP : FPFormat<0>;
65 def ZeroArgFP : FPFormat<1>;
66 def OneArgFP : FPFormat<2>;
67 def OneArgFPRW : FPFormat<3>;
68 def TwoArgFP : FPFormat<4>;
69 def CondMovFP : FPFormat<5>;
70 def SpecialFP : FPFormat<6>;
73 class X86Inst<string nam, bits<8> opcod, Format f, MemType m, ImmType i> : Instruction {
74 let Namespace = "X86";
77 bits<8> Opcode = opcod;
79 bits<5> FormBits = Form.Value;
81 bits<3> MemTypeBits = MemT.Value;
83 bits<2> ImmTypeBits = ImmT.Value;
85 // Attributes specific to X86 instructions...
86 bit hasOpSizePrefix = 0; // Does this inst have a 0x66 prefix?
87 bit printImplicitUsesBefore = 0; // Should we print implicit uses before this inst?
88 bit printImplicitUsesAfter = 0; // Should we print implicit uses after this inst?
90 bits<4> Prefix = 0; // Which prefix byte does this inst have?
91 FPFormat FPForm; // What flavor of FP instruction is this?
92 bits<3> FPFormBits = 0;
95 class Imp<list<Register> uses, list<Register> defs> {
96 list<Register> Uses = uses;
97 list<Register> Defs = defs;
100 class Pattern<dag P> {
105 // Prefix byte classes which are used to indicate to the ad-hoc machine code
106 // emitter that various prefix bytes are required.
107 class OpSize { bit hasOpSizePrefix = 1; }
108 class TB { bits<4> Prefix = 1; }
109 class REP { bits<4> Prefix = 2; }
110 class D8 { bits<4> Prefix = 3; }
111 class D9 { bits<4> Prefix = 4; }
112 class DA { bits<4> Prefix = 5; }
113 class DB { bits<4> Prefix = 6; }
114 class DC { bits<4> Prefix = 7; }
115 class DD { bits<4> Prefix = 8; }
116 class DE { bits<4> Prefix = 9; }
117 class DF { bits<4> Prefix = 10; }
120 //===----------------------------------------------------------------------===//
121 // Instruction templates...
123 class I<string n, bits<8> o, Format f> : X86Inst<n, o, f, NoMem, NoImm>;
125 class Im<string n, bits<8> o, Format f, MemType m> : X86Inst<n, o, f, m, NoImm>;
126 class Im8 <string n, bits<8> o, Format f> : Im<n, o, f, Mem8 >;
127 class Im16<string n, bits<8> o, Format f> : Im<n, o, f, Mem16>;
128 class Im32<string n, bits<8> o, Format f> : Im<n, o, f, Mem32>;
130 class Ii<string n, bits<8> o, Format f, ImmType i> : X86Inst<n, o, f, NoMem, i>;
131 class Ii8 <string n, bits<8> o, Format f> : Ii<n, o, f, Imm8 >;
132 class Ii16<string n, bits<8> o, Format f> : Ii<n, o, f, Imm16>;
133 class Ii32<string n, bits<8> o, Format f> : Ii<n, o, f, Imm32>;
135 class Im8i8 <string n, bits<8> o, Format f> : X86Inst<n, o, f, Mem8 , Imm8 >;
136 class Im16i16<string n, bits<8> o, Format f> : X86Inst<n, o, f, Mem16, Imm16>;
137 class Im32i32<string n, bits<8> o, Format f> : X86Inst<n, o, f, Mem32, Imm32>;
139 class Im16i8<string n, bits<8> o, Format f> : X86Inst<n, o, f, Mem16, Imm8>;
140 class Im32i8<string n, bits<8> o, Format f> : X86Inst<n, o, f, Mem32, Imm8>;
142 // Helper for shift instructions
143 class UsesCL { list<Register> Uses = [CL]; bit printImplicitUsesAfter = 1; }
145 //===----------------------------------------------------------------------===//
146 // Instruction list...
149 def PHI : I<"PHI", 0, Pseudo>; // PHI node...
151 def NOOP : I<"nop", 0x90, RawFrm>; // nop
153 def ADJCALLSTACKDOWN : I<"ADJCALLSTACKDOWN", 0, Pseudo>;
154 def ADJCALLSTACKUP : I<"ADJCALLSTACKUP", 0, Pseudo>;
155 def IMPLICIT_USE : I<"IMPLICIT_USE", 0, Pseudo>;
156 def IMPLICIT_DEF : I<"IMPLICIT_DEF", 0, Pseudo>;
157 let isTerminator = 1 in
158 let Defs = [FP0, FP1, FP2, FP3, FP4, FP5, FP6] in
159 def FP_REG_KILL : I<"FP_REG_KILL", 0, Pseudo>;
160 //===----------------------------------------------------------------------===//
161 // Control Flow Instructions...
164 // Return instruction...
165 let isTerminator = 1, isReturn = 1 in
166 def RET : I<"ret", 0xC3, RawFrm>, Pattern<(retvoid)>;
168 // All branches are RawFrm, Void, Branch, and Terminators
169 let isBranch = 1, isTerminator = 1 in
170 class IBr<string name, bits<8> opcode> : I<name, opcode, RawFrm>;
172 def JMP : IBr<"jmp", 0xE9>, Pattern<(br basicblock)>;
173 def JB : IBr<"jb" , 0x82>, TB;
174 def JAE : IBr<"jae", 0x83>, TB;
175 def JE : IBr<"je" , 0x84>, TB, Pattern<(isVoid (unspec1 basicblock))>;
176 def JNE : IBr<"jne", 0x85>, TB;
177 def JBE : IBr<"jbe", 0x86>, TB;
178 def JA : IBr<"ja" , 0x87>, TB;
179 def JS : IBr<"js" , 0x88>, TB;
180 def JNS : IBr<"jns", 0x89>, TB;
181 def JL : IBr<"jl" , 0x8C>, TB;
182 def JGE : IBr<"jge", 0x8D>, TB;
183 def JLE : IBr<"jle", 0x8E>, TB;
184 def JG : IBr<"jg" , 0x8F>, TB;
187 //===----------------------------------------------------------------------===//
188 // Call Instructions...
191 // All calls clobber the non-callee saved registers...
192 let Defs = [EAX, ECX, EDX, FP0, FP1, FP2, FP3, FP4, FP5, FP6] in {
193 def CALLpcrel32 : I <"call", 0xE8, RawFrm>;
194 def CALL32r : I <"call", 0xFF, MRM2r>;
195 def CALL32m : Im32<"call", 0xFF, MRM2m>;
199 //===----------------------------------------------------------------------===//
200 // Miscellaneous Instructions...
202 def LEAVE : I<"leave", 0xC9, RawFrm>, Imp<[EBP,ESP],[EBP,ESP]>;
203 def POP32r : I<"pop", 0x58, AddRegFrm>, Imp<[ESP],[ESP]>;
205 let isTwoAddress = 1 in // R32 = bswap R32
206 def BSWAP32r : I<"bswap", 0xC8, AddRegFrm>, TB;
208 def XCHG8rr : I <"xchg", 0x86, MRMDestReg>; // xchg R8, R8
209 def XCHG16rr : I <"xchg", 0x87, MRMDestReg>, OpSize; // xchg R16, R16
210 def XCHG32rr : I <"xchg", 0x87, MRMDestReg>; // xchg R32, R32
211 def XCHG8mr : Im8 <"xchg", 0x86, MRMDestMem>; // xchg [mem8], R8
212 def XCHG16mr : Im16<"xchg", 0x87, MRMDestMem>, OpSize; // xchg [mem16], R16
213 def XCHG32mr : Im32<"xchg", 0x87, MRMDestMem>; // xchg [mem32], R32
214 def XCHG8rm : Im8 <"xchg", 0x86, MRMSrcMem >; // xchg R8, [mem8]
215 def XCHG16rm : Im16<"xchg", 0x87, MRMSrcMem >, OpSize; // xchg R16, [mem16]
216 def XCHG32rm : Im32<"xchg", 0x87, MRMSrcMem >; // xchg R32, [mem32]
218 def LEA16r : Im32<"lea", 0x8D, MRMSrcMem>, OpSize; // R16 = lea [mem]
219 def LEA32r : Im32<"lea", 0x8D, MRMSrcMem>; // R32 = lea [mem]
222 def REP_MOVSB : I<"rep movsb", 0xA4, RawFrm>, REP,
223 Imp<[ECX,EDI,ESI], [ECX,EDI,ESI]>;
224 def REP_MOVSW : I<"rep movsw", 0xA5, RawFrm>, REP, OpSize,
225 Imp<[ECX,EDI,ESI], [ECX,EDI,ESI]>;
226 def REP_MOVSD : I<"rep movsd", 0xA5, RawFrm>, REP,
227 Imp<[ECX,EDI,ESI], [ECX,EDI,ESI]>;
229 def REP_STOSB : I<"rep stosb", 0xAA, RawFrm>, REP,
230 Imp<[AL,ECX,EDI], [ECX,EDI]>;
231 def REP_STOSW : I<"rep stosw", 0xAB, RawFrm>, REP, OpSize,
232 Imp<[AX,ECX,EDI], [ECX,EDI]>;
233 def REP_STOSD : I<"rep stosd", 0xAB, RawFrm>, REP,
234 Imp<[EAX,ECX,EDI], [ECX,EDI]>;
236 //===----------------------------------------------------------------------===//
237 // Move Instructions...
239 def MOV8rr : I <"mov", 0x88, MRMDestReg>, Pattern<(set R8 , R8 )>;
240 def MOV16rr : I <"mov", 0x89, MRMDestReg>, OpSize, Pattern<(set R16, R16)>;
241 def MOV32rr : I <"mov", 0x89, MRMDestReg>, Pattern<(set R32, R32)>;
242 def MOV8ri : Ii8 <"mov", 0xB0, AddRegFrm >, Pattern<(set R8 , imm )>;
243 def MOV16ri : Ii16 <"mov", 0xB8, AddRegFrm >, OpSize, Pattern<(set R16, imm)>;
244 def MOV32ri : Ii32 <"mov", 0xB8, AddRegFrm >, Pattern<(set R32, imm)>;
245 def MOV8mi : Im8i8 <"mov", 0xC6, MRM0m >; // [mem8] = imm8
246 def MOV16mi : Im16i16<"mov", 0xC7, MRM0m >, OpSize; // [mem16] = imm16
247 def MOV32mi : Im32i32<"mov", 0xC7, MRM0m >; // [mem32] = imm32
249 def MOV8rm : Im8 <"mov", 0x8A, MRMSrcMem>; // R8 = [mem8]
250 def MOV16rm : Im16 <"mov", 0x8B, MRMSrcMem>, OpSize, // R16 = [mem16]
251 Pattern<(set R16, (load (plus R32, (plus (times imm, R32), imm))))>;
252 def MOV32rm : Im32 <"mov", 0x8B, MRMSrcMem>, // R32 = [mem32]
253 Pattern<(set R32, (load (plus R32, (plus (times imm, R32), imm))))>;
255 def MOV8mr : Im8 <"mov", 0x88, MRMDestMem>; // [mem8] = R8
256 def MOV16mr : Im16 <"mov", 0x89, MRMDestMem>, OpSize; // [mem16] = R16
257 def MOV32mr : Im32 <"mov", 0x89, MRMDestMem>; // [mem32] = R32
259 //===----------------------------------------------------------------------===//
260 // Fixed-Register Multiplication and Division Instructions...
263 // Extra precision multiplication
264 def MUL8r : I <"mul", 0xF6, MRM4r>, Imp<[AL],[AX]>; // AL,AH = AL*R8
265 def MUL16r : I <"mul", 0xF7, MRM4r>, Imp<[AX],[AX,DX]>, OpSize; // AX,DX = AX*R16
266 def MUL32r : I <"mul", 0xF7, MRM4r>, Imp<[EAX],[EAX,EDX]>; // EAX,EDX = EAX*R32
267 def MUL8m : Im8 <"mul", 0xF6, MRM4m>, Imp<[AL],[AX]>; // AL,AH = AL*[mem8]
268 def MUL16m : Im16<"mul", 0xF7, MRM4m>, Imp<[AX],[AX,DX]>, OpSize; // AX,DX = AX*[mem16]
269 def MUL32m : Im32<"mul", 0xF7, MRM4m>, Imp<[EAX],[EAX,EDX]>; // EAX,EDX = EAX*[mem32]
271 // unsigned division/remainder
272 def DIV8r : I <"div", 0xF6, MRM6r>, Imp<[AX],[AX]>; // AX/r8 = AL,AH
273 def DIV16r : I <"div", 0xF7, MRM6r>, Imp<[AX,DX],[AX,DX]>, OpSize; // DX:AX/r16 = AX,DX
274 def DIV32r : I <"div", 0xF7, MRM6r>, Imp<[EAX,EDX],[EAX,EDX]>; // EDX:EAX/r32 = EAX,EDX
275 def DIV8m : Im8 <"div", 0xF6, MRM6m>, Imp<[AX],[AX]>; // AX/[mem8] = AL,AH
276 def DIV16m : Im16<"div", 0xF7, MRM6m>, Imp<[AX,DX],[AX,DX]>, OpSize; // DX:AX/[mem16] = AX,DX
277 def DIV32m : Im32<"div", 0xF7, MRM6m>, Imp<[EAX,EDX],[EAX,EDX]>; // EDX:EAX/[mem32] = EAX,EDX
279 // signed division/remainder
280 def IDIV8r : I <"idiv",0xF6, MRM7r>, Imp<[AX],[AX]>; // AX/r8 = AL,AH
281 def IDIV16r: I <"idiv",0xF7, MRM7r>, Imp<[AX,DX],[AX,DX]>, OpSize; // DX:AX/r16 = AX,DX
282 def IDIV32r: I <"idiv",0xF7, MRM7r>, Imp<[EAX,EDX],[EAX,EDX]>; // EDX:EAX/r32 = EAX,EDX
283 def IDIV8m : Im8 <"idiv",0xF6, MRM7m>, Imp<[AX],[AX]>; // AX/[mem8] = AL,AH
284 def IDIV16m: Im16<"idiv",0xF7, MRM7m>, Imp<[AX,DX],[AX,DX]>, OpSize; // DX:AX/[mem16] = AX,DX
285 def IDIV32m: Im32<"idiv",0xF7, MRM7m>, Imp<[EAX,EDX],[EAX,EDX]>; // EDX:EAX/[mem32] = EAX,EDX
287 // Sign-extenders for division
288 def CBW : I<"cbw", 0x98, RawFrm >, Imp<[AL],[AH]>; // AX = signext(AL)
289 def CWD : I<"cwd", 0x99, RawFrm >, Imp<[AX],[DX]>; // DX:AX = signext(AX)
290 def CDQ : I<"cdq", 0x99, RawFrm >, Imp<[EAX],[EDX]>; // EDX:EAX = signext(EAX)
292 //===----------------------------------------------------------------------===//
293 // Two address Instructions...
295 let isTwoAddress = 1 in {
298 def CMOVB16rr : I <"cmovb", 0x42, MRMSrcReg>, TB, OpSize; // if <u, R16 = R16
299 def CMOVB16rm : Im16<"cmovb", 0x42, MRMSrcMem>, TB, OpSize; // if <u, R16 = [mem16]
300 def CMOVB32rr : I <"cmovb", 0x42, MRMSrcReg>, TB; // if <u, R32 = R32
301 def CMOVB32rm : Im32<"cmovb", 0x42, MRMSrcMem>, TB; // if <u, R32 = [mem32]
303 def CMOVAE16rr: I <"cmovae", 0x43, MRMSrcReg>, TB, OpSize; // if >=u, R16 = R16
304 def CMOVAE16rm: Im16<"cmovae", 0x43, MRMSrcMem>, TB, OpSize; // if >=u, R16 = [mem16]
305 def CMOVAE32rr: I <"cmovae", 0x43, MRMSrcReg>, TB; // if >=u, R32 = R32
306 def CMOVAE32rm: Im32<"cmovae", 0x43, MRMSrcMem>, TB; // if >=u, R32 = [mem32]
308 def CMOVE16rr : I <"cmove", 0x44, MRMSrcReg>, TB, OpSize; // if ==, R16 = R16
309 def CMOVE16rm : Im16<"cmove", 0x44, MRMSrcMem>, TB, OpSize; // if ==, R16 = [mem16]
310 def CMOVE32rr : I <"cmove", 0x44, MRMSrcReg>, TB; // if ==, R32 = R32
311 def CMOVE32rm : Im32<"cmove", 0x44, MRMSrcMem>, TB; // if ==, R32 = [mem32]
313 def CMOVNE16rr: I <"cmovne",0x45, MRMSrcReg>, TB, OpSize; // if !=, R16 = R16
314 def CMOVNE16rm: Im16<"cmovne",0x45, MRMSrcMem>, TB, OpSize; // if !=, R16 = [mem16]
315 def CMOVNE32rr: I <"cmovne",0x45, MRMSrcReg>, TB; // if !=, R32 = R32
316 def CMOVNE32rm: Im32<"cmovne",0x45, MRMSrcMem>, TB; // if !=, R32 = [mem32]
318 def CMOVBE16rr: I <"cmovbe",0x46, MRMSrcReg>, TB, OpSize; // if <=u, R16 = R16
319 def CMOVBE16rm: Im16<"cmovbe",0x46, MRMSrcMem>, TB, OpSize; // if <=u, R16 = [mem16]
320 def CMOVBE32rr: I <"cmovbe",0x46, MRMSrcReg>, TB; // if <=u, R32 = R32
321 def CMOVBE32rm: Im32<"cmovbe",0x46, MRMSrcMem>, TB; // if <=u, R32 = [mem32]
323 def CMOVA16rr : I <"cmova", 0x47, MRMSrcReg>, TB, OpSize; // if >u, R16 = R16
324 def CMOVA16rm : Im16<"cmova", 0x47, MRMSrcMem>, TB, OpSize; // if >u, R16 = [mem16]
325 def CMOVA32rr : I <"cmova", 0x47, MRMSrcReg>, TB; // if >u, R32 = R32
326 def CMOVA32rm : Im32<"cmova", 0x47, MRMSrcMem>, TB; // if >u, R32 = [mem32]
328 def CMOVS16rr : I <"cmovs", 0x48, MRMSrcReg>, TB, OpSize; // if signed, R16 = R16
329 def CMOVS16rm : Im16<"cmovs", 0x48, MRMSrcMem>, TB, OpSize; // if signed, R16 = [mem16]
330 def CMOVS32rr : I <"cmovs", 0x48, MRMSrcReg>, TB; // if signed, R32 = R32
331 def CMOVS32rm : Im32<"cmovs", 0x48, MRMSrcMem>, TB; // if signed, R32 = [mem32]
333 def CMOVNS16rr: I <"cmovns",0x49, MRMSrcReg>, TB, OpSize; // if !signed, R16 = R16
334 def CMOVNS16rm: Im16<"cmovns",0x49, MRMSrcMem>, TB, OpSize; // if !signed, R16 = [mem16]
335 def CMOVNS32rr: I <"cmovns",0x49, MRMSrcReg>, TB; // if !signed, R32 = R32
336 def CMOVNS32rm: Im32<"cmovns",0x49, MRMSrcMem>, TB; // if !signed, R32 = [mem32]
338 def CMOVL16rr : I <"cmovl", 0x4C, MRMSrcReg>, TB, OpSize; // if <s, R16 = R16
339 def CMOVL16rm : Im16<"cmovl", 0x4C, MRMSrcMem>, TB, OpSize; // if <s, R16 = [mem16]
340 def CMOVL32rr : I <"cmovl", 0x4C, MRMSrcReg>, TB; // if <s, R32 = R32
341 def CMOVL32rm : Im32<"cmovl", 0x4C, MRMSrcMem>, TB; // if <s, R32 = [mem32]
343 def CMOVGE16rr: I <"cmovge",0x4D, MRMSrcReg>, TB, OpSize; // if >=s, R16 = R16
344 def CMOVGE16rm: Im16<"cmovge",0x4D, MRMSrcMem>, TB, OpSize; // if >=s, R16 = [mem16]
345 def CMOVGE32rr: I <"cmovge",0x4D, MRMSrcReg>, TB; // if >=s, R32 = R32
346 def CMOVGE32rm: Im32<"cmovge",0x4D, MRMSrcMem>, TB; // if >=s, R32 = [mem32]
348 def CMOVLE16rr: I <"cmovle",0x4E, MRMSrcReg>, TB, OpSize; // if <=s, R16 = R16
349 def CMOVLE16rm: Im16<"cmovle",0x4E, MRMSrcMem>, TB, OpSize; // if <=s, R16 = [mem16]
350 def CMOVLE32rr: I <"cmovle",0x4E, MRMSrcReg>, TB; // if <=s, R32 = R32
351 def CMOVLE32rm: Im32<"cmovle",0x4E, MRMSrcMem>, TB; // if <=s, R32 = [mem32]
353 def CMOVG16rr : I <"cmovg", 0x4F, MRMSrcReg>, TB, OpSize; // if >s, R16 = R16
354 def CMOVG16rm : Im16<"cmovg", 0x4F, MRMSrcMem>, TB, OpSize; // if >s, R16 = [mem16]
355 def CMOVG32rr : I <"cmovg", 0x4F, MRMSrcReg>, TB; // if >s, R32 = R32
356 def CMOVG32rm : Im32<"cmovg", 0x4F, MRMSrcMem>, TB; // if >s, R32 = [mem32]
358 // unary instructions
359 def NEG8r : I <"neg", 0xF6, MRM3r>; // R8 = -R8 = 0-R8
360 def NEG16r : I <"neg", 0xF7, MRM3r>, OpSize; // R16 = -R16 = 0-R16
361 def NEG32r : I <"neg", 0xF7, MRM3r>; // R32 = -R32 = 0-R32
362 def NEG8m : Im8 <"neg", 0xF6, MRM3m>; // [mem8] = -[mem8] = 0-[mem8]
363 def NEG16m : Im16<"neg", 0xF7, MRM3m>, OpSize; // [mem16] = -[mem16] = 0-[mem16]
364 def NEG32m : Im32<"neg", 0xF7, MRM3m>; // [mem32] = -[mem32] = 0-[mem32]
366 def NOT8r : I <"not", 0xF6, MRM2r>; // R8 = ~R8 = R8^-1
367 def NOT16r : I <"not", 0xF7, MRM2r>, OpSize; // R16 = ~R16 = R16^-1
368 def NOT32r : I <"not", 0xF7, MRM2r>; // R32 = ~R32 = R32^-1
369 def NOT8m : Im8 <"not", 0xF6, MRM2m>; // [mem8] = ~[mem8] = [mem8^-1]
370 def NOT16m : Im16<"not", 0xF7, MRM2m>, OpSize; // [mem16] = ~[mem16] = [mem16^-1]
371 def NOT32m : Im32<"not", 0xF7, MRM2m>; // [mem32] = ~[mem32] = [mem32^-1]
373 def INC8r : I <"inc", 0xFE, MRM0r>; // ++R8
374 def INC16r : I <"inc", 0xFF, MRM0r>, OpSize; // ++R16
375 def INC32r : I <"inc", 0xFF, MRM0r>; // ++R32
376 def INC8m : Im8 <"inc", 0xFE, MRM0m>; // ++R8
377 def INC16m : Im16<"inc", 0xFF, MRM0m>, OpSize; // ++R16
378 def INC32m : Im32<"inc", 0xFF, MRM0m>; // ++R32
380 def DEC8r : I <"dec", 0xFE, MRM1r>; // --R8
381 def DEC16r : I <"dec", 0xFF, MRM1r>, OpSize; // --R16
382 def DEC32r : I <"dec", 0xFF, MRM1r>; // --R32
383 def DEC8m : Im8 <"dec", 0xFE, MRM1m>; // --[mem8]
384 def DEC16m : Im16<"dec", 0xFF, MRM1m>, OpSize; // --[mem16]
385 def DEC32m : Im32<"dec", 0xFF, MRM1m>; // --[mem32]
387 // Logical operators...
388 def AND8rr : I <"and", 0x20, MRMDestReg>, Pattern<(set R8 , (and R8 , R8 ))>;
389 def AND16rr : I <"and", 0x21, MRMDestReg>, OpSize, Pattern<(set R16, (and R16, R16))>;
390 def AND32rr : I <"and", 0x21, MRMDestReg>, Pattern<(set R32, (and R32, R32))>;
391 def AND8mr : Im8 <"and", 0x20, MRMDestMem>; // [mem8] &= R8
392 def AND16mr : Im16 <"and", 0x21, MRMDestMem>, OpSize; // [mem16] &= R16
393 def AND32mr : Im32 <"and", 0x21, MRMDestMem>; // [mem32] &= R32
394 def AND8rm : Im8 <"and", 0x22, MRMSrcMem >; // R8 &= [mem8]
395 def AND16rm : Im16 <"and", 0x23, MRMSrcMem >, OpSize; // R16 &= [mem16]
396 def AND32rm : Im32 <"and", 0x23, MRMSrcMem >; // R32 &= [mem32]
398 def AND8ri : Ii8 <"and", 0x80, MRM4r >, Pattern<(set R8 , (and R8 , imm))>;
399 def AND16ri : Ii16 <"and", 0x81, MRM4r >, OpSize, Pattern<(set R16, (and R16, imm))>;
400 def AND32ri : Ii32 <"and", 0x81, MRM4r >, Pattern<(set R32, (and R32, imm))>;
401 def AND8mi : Im8i8 <"and", 0x80, MRM4m >; // [mem8] &= imm8
402 def AND16mi : Im16i16<"and", 0x81, MRM4m >, OpSize; // [mem16] &= imm16
403 def AND32mi : Im32i32<"and", 0x81, MRM4m >; // [mem32] &= imm32
405 def AND16ri8 : Ii8 <"and", 0x83, MRM4r >, OpSize; // R16 &= imm8
406 def AND32ri8 : Ii8 <"and", 0x83, MRM4r >; // R32 &= imm8
407 def AND16mi8 : Im16i8<"and", 0x83, MRM4m >, OpSize; // [mem16] &= imm8
408 def AND32mi8 : Im32i8<"and", 0x83, MRM4m >; // [mem32] &= imm8
411 def OR8rr : I <"or" , 0x08, MRMDestReg>, Pattern<(set R8 , (or R8 , R8 ))>;
412 def OR16rr : I <"or" , 0x09, MRMDestReg>, OpSize, Pattern<(set R16, (or R16, R16))>;
413 def OR32rr : I <"or" , 0x09, MRMDestReg>, Pattern<(set R32, (or R32, R32))>;
414 def OR8mr : Im8 <"or" , 0x08, MRMDestMem>; // [mem8] |= R8
415 def OR16mr : Im16 <"or" , 0x09, MRMDestMem>, OpSize; // [mem16] |= R16
416 def OR32mr : Im32 <"or" , 0x09, MRMDestMem>; // [mem32] |= R32
417 def OR8rm : Im8 <"or" , 0x0A, MRMSrcMem >; // R8 |= [mem8]
418 def OR16rm : Im16 <"or" , 0x0B, MRMSrcMem >, OpSize; // R16 |= [mem16]
419 def OR32rm : Im32 <"or" , 0x0B, MRMSrcMem >; // R32 |= [mem32]
421 def OR8ri : Ii8 <"or" , 0x80, MRM1r >, Pattern<(set R8 , (or R8 , imm))>;
422 def OR16ri : Ii16 <"or" , 0x81, MRM1r >, OpSize, Pattern<(set R16, (or R16, imm))>;
423 def OR32ri : Ii32 <"or" , 0x81, MRM1r >, Pattern<(set R32, (or R32, imm))>;
424 def OR8mi : Im8i8 <"or" , 0x80, MRM1m >; // [mem8] |= imm8
425 def OR16mi : Im16i16<"or" , 0x81, MRM1m >, OpSize; // [mem16] |= imm16
426 def OR32mi : Im32i32<"or" , 0x81, MRM1m >; // [mem32] |= imm32
428 def OR16ri8 : Ii8 <"or" , 0x83, MRM1r >, OpSize; // R16 |= imm8
429 def OR32ri8 : Ii8 <"or" , 0x83, MRM1r >; // R32 |= imm8
430 def OR16mi8 : Im16i8<"or" , 0x83, MRM1m >, OpSize; // [mem16] |= imm8
431 def OR32mi8 : Im32i8<"or" , 0x83, MRM1m >; // [mem32] |= imm8
434 def XOR8rr : I <"xor", 0x30, MRMDestReg>, Pattern<(set R8 , (xor R8 , R8 ))>;
435 def XOR16rr : I <"xor", 0x31, MRMDestReg>, OpSize, Pattern<(set R16, (xor R16, R16))>;
436 def XOR32rr : I <"xor", 0x31, MRMDestReg>, Pattern<(set R32, (xor R32, R32))>;
437 def XOR8mr : Im8 <"xor", 0x30, MRMDestMem>; // [mem8] ^= R8
438 def XOR16mr : Im16 <"xor", 0x31, MRMDestMem>, OpSize; // [mem16] ^= R16
439 def XOR32mr : Im32 <"xor", 0x31, MRMDestMem>; // [mem32] ^= R32
440 def XOR8rm : Im8 <"xor", 0x32, MRMSrcMem >; // R8 ^= [mem8]
441 def XOR16rm : Im16 <"xor", 0x33, MRMSrcMem >, OpSize; // R16 ^= [mem16]
442 def XOR32rm : Im32 <"xor", 0x33, MRMSrcMem >; // R32 ^= [mem32]
444 def XOR8ri : Ii8 <"xor", 0x80, MRM6r >, Pattern<(set R8 , (xor R8 , imm))>;
445 def XOR16ri : Ii16 <"xor", 0x81, MRM6r >, OpSize, Pattern<(set R16, (xor R16, imm))>;
446 def XOR32ri : Ii32 <"xor", 0x81, MRM6r >, Pattern<(set R32, (xor R32, imm))>;
447 def XOR8mi : Im8i8 <"xor", 0x80, MRM6m >; // [mem8] ^= R8
448 def XOR16mi : Im16i16<"xor", 0x81, MRM6m >, OpSize; // [mem16] ^= R16
449 def XOR32mi : Im32i32<"xor", 0x81, MRM6m >; // [mem32] ^= R32
451 def XOR16ri8 : Ii8 <"xor", 0x83, MRM6r >, OpSize; // R16 ^= imm8
452 def XOR32ri8 : Ii8 <"xor", 0x83, MRM6r >; // R32 ^= imm8
453 def XOR16mi8 : Im16i8<"xor", 0x83, MRM6m >, OpSize; // [mem16] ^= imm8
454 def XOR32mi8 : Im32i8<"xor", 0x83, MRM6m >; // [mem32] ^= imm8
456 // Shift instructions
457 // FIXME: provide shorter instructions when imm8 == 1
458 def SHL8rCL : I <"shl", 0xD2, MRM4r > , UsesCL; // R8 <<= cl
459 def SHL16rCL : I <"shl", 0xD3, MRM4r >, OpSize, UsesCL; // R16 <<= cl
460 def SHL32rCL : I <"shl", 0xD3, MRM4r > , UsesCL; // R32 <<= cl
461 def SHL8mCL : Im8 <"shl", 0xD2, MRM4m > , UsesCL; // [mem8] <<= cl
462 def SHL16mCL : Im16 <"shl", 0xD3, MRM4m >, OpSize, UsesCL; // [mem16] <<= cl
463 def SHL32mCL : Im32 <"shl", 0xD3, MRM4m > , UsesCL; // [mem32] <<= cl
465 def SHL8ri : Ii8 <"shl", 0xC0, MRM4r >; // R8 <<= imm8
466 def SHL16ri : Ii8 <"shl", 0xC1, MRM4r >, OpSize; // R16 <<= imm8
467 def SHL32ri : Ii8 <"shl", 0xC1, MRM4r >; // R32 <<= imm8
468 def SHL8mi : Im8i8 <"shl", 0xC0, MRM4m >; // [mem8] <<= imm8
469 def SHL16mi : Im16i8<"shl", 0xC1, MRM4m >, OpSize; // [mem16] <<= imm8
470 def SHL32mi : Im32i8<"shl", 0xC1, MRM4m >; // [mem32] <<= imm8
472 def SHR8rCL : I <"shr", 0xD2, MRM5r > , UsesCL; // R8 >>= cl
473 def SHR16rCL : I <"shr", 0xD3, MRM5r >, OpSize, UsesCL; // R16 >>= cl
474 def SHR32rCL : I <"shr", 0xD3, MRM5r > , UsesCL; // R32 >>= cl
475 def SHR8mCL : Im8 <"shr", 0xD2, MRM5m > , UsesCL; // [mem8] >>= cl
476 def SHR16mCL : Im16 <"shr", 0xD3, MRM5m >, OpSize, UsesCL; // [mem16] >>= cl
477 def SHR32mCL : Im32 <"shr", 0xD3, MRM5m > , UsesCL; // [mem32] >>= cl
479 def SHR8ri : Ii8 <"shr", 0xC0, MRM5r >; // R8 >>= imm8
480 def SHR16ri : Ii8 <"shr", 0xC1, MRM5r >, OpSize; // R16 >>= imm8
481 def SHR32ri : Ii8 <"shr", 0xC1, MRM5r >; // R32 >>= imm8
482 def SHR8mi : Im8i8 <"shr", 0xC0, MRM5m >; // [mem8] >>= imm8
483 def SHR16mi : Im16i8<"shr", 0xC1, MRM5m >, OpSize; // [mem16] >>= imm8
484 def SHR32mi : Im32i8<"shr", 0xC1, MRM5m >; // [mem32] >>= imm8
486 def SAR8rCL : I <"sar", 0xD2, MRM7r > , UsesCL; // R8 >>>= cl
487 def SAR16rCL : I <"sar", 0xD3, MRM7r >, OpSize, UsesCL; // R16 >>>= cl
488 def SAR32rCL : I <"sar", 0xD3, MRM7r > , UsesCL; // R32 >>>= cl
489 def SAR8mCL : Im8 <"sar", 0xD2, MRM7m > , UsesCL; // [mem8] >>>= cl
490 def SAR16mCL : Im16 <"sar", 0xD3, MRM7m >, OpSize, UsesCL; // [mem16] >>>= cl
491 def SAR32mCL : Im32 <"sar", 0xD3, MRM7m > , UsesCL; // [mem32] >>>= cl
493 def SAR8ri : Ii8 <"sar", 0xC0, MRM7r >; // R8 >>>= imm8
494 def SAR16ri : Ii8 <"sar", 0xC1, MRM7r >, OpSize; // R16 >>>= imm8
495 def SAR32ri : Ii8 <"sar", 0xC1, MRM7r >; // R32 >>>= imm8
496 def SAR8mi : Im8i8 <"sar", 0xC0, MRM7m >; // [mem8] >>>= imm8
497 def SAR16mi : Im16i8<"sar", 0xC1, MRM7m >, OpSize; // [mem16] >>>= imm8
498 def SAR32mi : Im32i8<"sar", 0xC1, MRM7m >; // [mem32] >>>= imm8
500 def SHLD32rrCL : I <"shld", 0xA5, MRMDestReg>, TB, UsesCL; // R32 <<= R32,R32 cl
501 def SHLD32mrCL : Im32 <"shld", 0xA5, MRMDestMem>, TB, UsesCL; // [mem32] <<= [mem32],R32 cl
502 def SHLD32rri8 : Ii8 <"shld", 0xA4, MRMDestReg>, TB; // R32 <<= R32,R32 imm8
503 def SHLD32mri8 : Im32i8<"shld", 0xA4, MRMDestMem>, TB; // [mem32] <<= [mem32],R32 imm8
505 def SHRD32rrCL : I <"shrd", 0xAD, MRMDestReg>, TB, UsesCL; // R32 >>= R32,R32 cl
506 def SHRD32mrCL : Im32 <"shrd", 0xAD, MRMDestMem>, TB, UsesCL; // [mem32] >>= [mem32],R32 cl
507 def SHRD32rri8 : Ii8 <"shrd", 0xAC, MRMDestReg>, TB; // R32 >>= R32,R32 imm8
508 def SHRD32mri8 : Im32i8<"shrd", 0xAC, MRMDestMem>, TB; // [mem32] >>= [mem32],R32 imm8
512 def ADD8rr : I <"add", 0x00, MRMDestReg>, Pattern<(set R8 , (plus R8 , R8 ))>;
513 def ADD16rr : I <"add", 0x01, MRMDestReg>, OpSize, Pattern<(set R16, (plus R16, R16))>;
514 def ADD32rr : I <"add", 0x01, MRMDestReg>, Pattern<(set R32, (plus R32, R32))>;
515 def ADD8mr : Im8 <"add", 0x00, MRMDestMem>; // [mem8] += R8
516 def ADD16mr : Im16 <"add", 0x01, MRMDestMem>, OpSize; // [mem16] += R16
517 def ADD32mr : Im32 <"add", 0x01, MRMDestMem>; // [mem32] += R32
518 def ADD8rm : Im8 <"add", 0x02, MRMSrcMem >; // R8 += [mem8]
519 def ADD16rm : Im16 <"add", 0x03, MRMSrcMem >, OpSize; // R16 += [mem16]
520 def ADD32rm : Im32 <"add", 0x03, MRMSrcMem >; // R32 += [mem32]
522 def ADD8ri : Ii8 <"add", 0x80, MRM0r >, Pattern<(set R8 , (plus R8 , imm))>;
523 def ADD16ri : Ii16 <"add", 0x81, MRM0r >, OpSize, Pattern<(set R16, (plus R16, imm))>;
524 def ADD32ri : Ii32 <"add", 0x81, MRM0r >, Pattern<(set R32, (plus R32, imm))>;
525 def ADD8mi : Im8i8 <"add", 0x80, MRM0m >; // [mem8] += I8
526 def ADD16mi : Im16i16<"add", 0x81, MRM0m >, OpSize; // [mem16] += I16
527 def ADD32mi : Im32i32<"add", 0x81, MRM0m >; // [mem32] += I32
529 def ADD16ri8 : Ii8 <"add", 0x83, MRM0r >, OpSize; // ADDri with sign extended 8 bit imm
530 def ADD32ri8 : Ii8 <"add", 0x83, MRM0r >;
531 def ADD16mi8 : Im16i8<"add", 0x83, MRM0m >, OpSize; // [mem16] += I8
532 def ADD32mi8 : Im32i8<"add", 0x83, MRM0m >; // [mem32] += I8
534 def ADC32rr : I <"adc", 0x11, MRMDestReg>; // R32 += R32+Carry
535 def ADC32rm : Im32 <"adc", 0x11, MRMSrcMem >; // R32 += [mem32]+Carry
536 def ADC32mr : Im32 <"adc", 0x13, MRMDestMem>; // [mem32] += R32+Carry
537 def ADC32ri : Ii32 <"adc", 0x81, MRM2r >; // R32 += I32+Carry
538 def ADC32ri8 : Ii8 <"adc", 0x83, MRM2r >; // R32 += I8+Carry
539 def ADC32mi : Im32i32<"adc", 0x81, MRM2m >; // [mem32] += I32+Carry
540 def ADC32mi8 : Im32i8 <"adc", 0x83, MRM2m >; // [mem32] += I8+Carry
542 def SUB8rr : I <"sub", 0x28, MRMDestReg>, Pattern<(set R8 , (minus R8 , R8 ))>;
543 def SUB16rr : I <"sub", 0x29, MRMDestReg>, OpSize, Pattern<(set R16, (minus R16, R16))>;
544 def SUB32rr : I <"sub", 0x29, MRMDestReg>, Pattern<(set R32, (minus R32, R32))>;
545 def SUB8mr : Im8 <"sub", 0x28, MRMDestMem>; // [mem8] -= R8
546 def SUB16mr : Im16 <"sub", 0x29, MRMDestMem>, OpSize; // [mem16] -= R16
547 def SUB32mr : Im32 <"sub", 0x29, MRMDestMem>; // [mem32] -= R32
548 def SUB8rm : Im8 <"sub", 0x2A, MRMSrcMem >; // R8 -= [mem8]
549 def SUB16rm : Im16 <"sub", 0x2B, MRMSrcMem >, OpSize; // R16 -= [mem16]
550 def SUB32rm : Im32 <"sub", 0x2B, MRMSrcMem >; // R32 -= [mem32]
552 def SUB8ri : Ii8 <"sub", 0x80, MRM5r >, Pattern<(set R8 , (minus R8 , imm))>;
553 def SUB16ri : Ii16 <"sub", 0x81, MRM5r >, OpSize, Pattern<(set R16, (minus R16, imm))>;
554 def SUB32ri : Ii32 <"sub", 0x81, MRM5r >, Pattern<(set R32, (minus R32, imm))>;
555 def SUB8mi : Im8i8 <"sub", 0x80, MRM5m >; // [mem8] -= I8
556 def SUB16mi : Im16i16<"sub", 0x81, MRM5m >, OpSize; // [mem16] -= I16
557 def SUB32mi : Im32i32<"sub", 0x81, MRM5m >; // [mem32] -= I32
559 def SUB16ri8 : Ii8 <"sub", 0x83, MRM5r >, OpSize;
560 def SUB32ri8 : Ii8 <"sub", 0x83, MRM5r >;
561 def SUB16mi8 : Im16i8<"sub", 0x83, MRM5m >, OpSize; // [mem16] -= I8
562 def SUB32mi8 : Im32i8<"sub", 0x83, MRM5m >; // [mem32] -= I8
564 def SBB32rr : I <"sbb", 0x19, MRMDestReg>; // R32 -= R32+Borrow
565 def SBB32rm : Im32 <"sbb", 0x19, MRMSrcMem >; // R32 -= [mem32]+Borrow
566 def SBB32mr : Im32 <"sbb", 0x1B, MRMDestMem>; // [mem32] -= R32+Borrow
567 def SBB32ri : Ii32 <"adc", 0x81, MRM3r >; // R32 -= I32+Borrow
568 def SBB32ri8 : Ii8 <"adc", 0x83, MRM3r >; // R32 -= I8+Borrow
569 def SBB32mi : Im32i32<"adc", 0x81, MRM3m >; // [mem32] -= I32+Borrow
570 def SBB32mi8 : Im32i8 <"adc", 0x83, MRM3m >; // [mem32] -= I8+Borrow
572 def IMUL16rr : I <"imul", 0xAF, MRMSrcReg>, TB, OpSize, Pattern<(set R16, (times R16, R16))>;
573 def IMUL32rr : I <"imul", 0xAF, MRMSrcReg>, TB , Pattern<(set R32, (times R32, R32))>;
574 def IMUL16rm : Im16 <"imul", 0xAF, MRMSrcMem>, TB, OpSize;
575 def IMUL32rm : Im32 <"imul", 0xAF, MRMSrcMem>, TB ;
577 } // end Two Address instructions
579 // These are suprisingly enough not two address instructions!
580 def IMUL16rri : Ii16 <"imul", 0x69, MRMSrcReg>, OpSize; // R16 = R16*I16
581 def IMUL32rri : Ii32 <"imul", 0x69, MRMSrcReg>; // R32 = R32*I32
582 def IMUL16rri8 : Ii8 <"imul", 0x6B, MRMSrcReg>, OpSize; // R16 = R16*I8
583 def IMUL32rri8 : Ii8 <"imul", 0x6B, MRMSrcReg>; // R32 = R32*I8
584 def IMUL16rmi : Im16i16<"imul",0x69, MRMSrcMem>, OpSize; // R16 = [mem16]*I16
585 def IMUL32rmi : Im32i32<"imul",0x69, MRMSrcMem>; // R32 = [mem32]*I32
586 def IMUL16rmi8 : Im16i8<"imul", 0x6B, MRMSrcMem>, OpSize; // R16 = [mem16]*I8
587 def IMUL32rmi8 : Im32i8<"imul", 0x6B, MRMSrcMem>; // R32 = [mem32]*I8
589 //===----------------------------------------------------------------------===//
590 // Test instructions are just like AND, except they don't generate a result.
591 def TEST8rr : I <"test", 0x84, MRMDestReg>; // flags = R8 & R8
592 def TEST16rr : I <"test", 0x85, MRMDestReg>, OpSize; // flags = R16 & R16
593 def TEST32rr : I <"test", 0x85, MRMDestReg>; // flags = R32 & R32
594 def TEST8mr : Im8 <"test", 0x84, MRMDestMem>; // flags = [mem8] & R8
595 def TEST16mr : Im16 <"test", 0x85, MRMDestMem>, OpSize; // flags = [mem16] & R16
596 def TEST32mr : Im32 <"test", 0x85, MRMDestMem>; // flags = [mem32] & R32
597 def TEST8rm : Im8 <"test", 0x84, MRMSrcMem >; // flags = R8 & [mem8]
598 def TEST16rm : Im16 <"test", 0x85, MRMSrcMem >, OpSize; // flags = R16 & [mem16]
599 def TEST32rm : Im32 <"test", 0x85, MRMSrcMem >; // flags = R32 & [mem32]
601 def TEST8ri : Ii8 <"test", 0xF6, MRM0r >; // flags = R8 & imm8
602 def TEST16ri : Ii16 <"test", 0xF7, MRM0r >, OpSize; // flags = R16 & imm16
603 def TEST32ri : Ii32 <"test", 0xF7, MRM0r >; // flags = R32 & imm32
604 def TEST8mi : Im8i8 <"test", 0xF6, MRM0m >; // flags = [mem8] & imm8
605 def TEST16mi : Im16i16<"test", 0xF7, MRM0m >, OpSize; // flags = [mem16] & imm16
606 def TEST32mi : Im32i32<"test", 0xF7, MRM0m >; // flags = [mem32] & imm32
610 // Condition code ops, incl. set if equal/not equal/...
611 def SAHF : I <"sahf" , 0x9E, RawFrm>, Imp<[AH],[]>; // flags = AH
612 def LAHF : I <"lahf" , 0x9F, RawFrm>, Imp<[],[AH]>; // AH = flags
614 def SETBr : I <"setb" , 0x92, MRM0r>, TB; // R8 = < unsign
615 def SETBm : Im8<"setb" , 0x92, MRM0m>, TB; // [mem8] = < unsign
616 def SETAEr : I <"setae", 0x93, MRM0r>, TB; // R8 = >= unsign
617 def SETAEm : Im8<"setae", 0x93, MRM0m>, TB; // [mem8] = >= unsign
618 def SETEr : I <"sete" , 0x94, MRM0r>, TB; // R8 = ==
619 def SETEm : Im8<"sete" , 0x94, MRM0m>, TB; // [mem8] = ==
620 def SETNEr : I <"setne", 0x95, MRM0r>, TB; // R8 = !=
621 def SETNEm : Im8<"setne", 0x95, MRM0m>, TB; // [mem8] = !=
622 def SETBEr : I <"setbe", 0x96, MRM0r>, TB; // R8 = <= unsign
623 def SETBEm : Im8<"setbe", 0x96, MRM0m>, TB; // [mem8] = <= unsign
624 def SETAr : I <"seta" , 0x97, MRM0r>, TB; // R8 = > signed
625 def SETAm : Im8<"seta" , 0x97, MRM0m>, TB; // [mem8] = > signed
626 def SETSr : I <"sets" , 0x98, MRM0r>, TB; // R8 = <sign bit>
627 def SETSm : Im8<"sets" , 0x98, MRM0m>, TB; // [mem8] = <sign bit>
628 def SETNSr : I <"setns", 0x99, MRM0r>, TB; // R8 = !<sign bit>
629 def SETNSm : Im8<"setns", 0x99, MRM0m>, TB; // [mem8] = !<sign bit>
630 def SETLr : I <"setl" , 0x9C, MRM0r>, TB; // R8 = < signed
631 def SETLm : Im8<"setl" , 0x9C, MRM0m>, TB; // [mem8] = < signed
632 def SETGEr : I <"setge", 0x9D, MRM0r>, TB; // R8 = >= signed
633 def SETGEm : Im8<"setge", 0x9D, MRM0m>, TB; // [mem8] = >= signed
634 def SETLEr : I <"setle", 0x9E, MRM0r>, TB; // R8 = <= signed
635 def SETLEm : Im8<"setle", 0x9E, MRM0m>, TB; // [mem8] = <= signed
636 def SETGr : I <"setg" , 0x9F, MRM0r>, TB; // R8 = < signed
637 def SETGm : Im8<"setg" , 0x9F, MRM0m>, TB; // [mem8] = < signed
639 // Integer comparisons
640 def CMP8rr : I <"cmp", 0x38, MRMDestReg>; // compare R8, R8
641 def CMP16rr : I <"cmp", 0x39, MRMDestReg>, OpSize; // compare R16, R16
642 def CMP32rr : I <"cmp", 0x39, MRMDestReg>, // compare R32, R32
643 Pattern<(isVoid (unspec2 R32, R32))>;
644 def CMP8mr : Im8 <"cmp", 0x38, MRMDestMem>; // compare [mem8], R8
645 def CMP16mr : Im16 <"cmp", 0x39, MRMDestMem>, OpSize; // compare [mem16], R16
646 def CMP32mr : Im32 <"cmp", 0x39, MRMDestMem>; // compare [mem32], R32
647 def CMP8rm : Im8 <"cmp", 0x3A, MRMSrcMem >; // compare R8, [mem8]
648 def CMP16rm : Im16 <"cmp", 0x3B, MRMSrcMem >, OpSize; // compare R16, [mem16]
649 def CMP32rm : Im32 <"cmp", 0x3B, MRMSrcMem >; // compare R32, [mem32]
650 def CMP8ri : Ii8 <"cmp", 0x80, MRM7r >; // compare R8, imm8
651 def CMP16ri : Ii16 <"cmp", 0x81, MRM7r >, OpSize; // compare R16, imm16
652 def CMP32ri : Ii32 <"cmp", 0x81, MRM7r >; // compare R32, imm32
653 def CMP8mi : Im8i8 <"cmp", 0x80, MRM7m >; // compare [mem8], imm8
654 def CMP16mi : Im16i16<"cmp", 0x81, MRM7m >, OpSize; // compare [mem16], imm16
655 def CMP32mi : Im32i32<"cmp", 0x81, MRM7m >; // compare [mem32], imm32
657 // Sign/Zero extenders
658 def MOVSX16rr8 : I <"movsx", 0xBE, MRMSrcReg>, TB, OpSize; // R16 = signext(R8)
659 def MOVSX32rr8 : I <"movsx", 0xBE, MRMSrcReg>, TB; // R32 = signext(R8)
660 def MOVSX32rr16: I <"movsx", 0xBF, MRMSrcReg>, TB; // R32 = signext(R16)
661 def MOVSX16rm8 : Im8 <"movsx", 0xBE, MRMSrcMem>, TB, OpSize; // R16 = signext([mem8])
662 def MOVSX32rm8 : Im8 <"movsx", 0xBE, MRMSrcMem>, TB; // R32 = signext([mem8])
663 def MOVSX32rm16: Im16<"movsx", 0xBF, MRMSrcMem>, TB; // R32 = signext([mem16])
665 def MOVZX16rr8 : I <"movzx", 0xB6, MRMSrcReg>, TB, OpSize; // R16 = zeroext(R8)
666 def MOVZX32rr8 : I <"movzx", 0xB6, MRMSrcReg>, TB; // R32 = zeroext(R8)
667 def MOVZX32rr16: I <"movzx", 0xB7, MRMSrcReg>, TB; // R32 = zeroext(R16)
668 def MOVZX16rm8 : Im8 <"movzx", 0xB6, MRMSrcMem>, TB, OpSize; // R16 = zeroext([mem8])
669 def MOVZX32rm8 : Im8 <"movzx", 0xB6, MRMSrcMem>, TB; // R32 = zeroext([mem8])
670 def MOVZX32rm16: Im16<"movzx", 0xB7, MRMSrcMem>, TB; // R32 = zeroext([mem16])
673 //===----------------------------------------------------------------------===//
674 // Floating point support
675 //===----------------------------------------------------------------------===//
677 // FIXME: These need to indicate mod/ref sets for FP regs... & FP 'TOP'
679 // Floating point instruction templates
680 class FPInst<string n, bits<8> o, Format F, FPFormat fp, MemType m, ImmType i>
681 : X86Inst<n, o, F, m, i> { let FPForm = fp; let FPFormBits = FPForm.Value; }
683 class FPI<string n, bits<8> o, Format F, FPFormat fp> : FPInst<n, o, F, fp, NoMem, NoImm>;
685 class FPIM<string n, bits<8> o, Format F, FPFormat fp, MemType m> : FPInst<n, o, F, fp, m, NoImm>;
687 class FPI16m<string n, bits<8> o, Format F, FPFormat fp> : FPIM<n, o, F, fp, Mem16>;
688 class FPI32m<string n, bits<8> o, Format F, FPFormat fp> : FPIM<n, o, F, fp, Mem32>;
689 class FPI64m<string n, bits<8> o, Format F, FPFormat fp> : FPIM<n, o, F, fp, Mem64>;
690 class FPI80m<string n, bits<8> o, Format F, FPFormat fp> : FPIM<n, o, F, fp, Mem80>;
692 // Pseudo instructions for floating point. We use these pseudo instructions
693 // because they can be expanded by the fp spackifier into one of many different
694 // forms of instructions for doing these operations. Until the stackifier runs,
695 // we prefer to be abstract.
696 def FpMOV : FPI<"FMOV", 0, Pseudo, SpecialFP>; // f1 = fmov f2
697 def FpADD : FPI<"FADD", 0, Pseudo, TwoArgFP>; // f1 = fadd f2, f3
698 def FpSUB : FPI<"FSUB", 0, Pseudo, TwoArgFP>; // f1 = fsub f2, f3
699 def FpMUL : FPI<"FMUL", 0, Pseudo, TwoArgFP>; // f1 = fmul f2, f3
700 def FpDIV : FPI<"FDIV", 0, Pseudo, TwoArgFP>; // f1 = fdiv f2, f3
702 def FpUCOM : FPI<"FUCOM", 0, Pseudo, TwoArgFP>; // FPSW = fucom f1, f2
703 def FpGETRESULT : FPI<"FGETRESULT",0, Pseudo, SpecialFP>; // FPR = ST(0)
704 def FpSETRESULT : FPI<"FSETRESULT",0, Pseudo, SpecialFP>; // ST(0) = FPR
707 // Floating point cmovs...
708 let isTwoAddress = 1, Uses = [ST0], Defs = [ST0], printImplicitUsesBefore = 1 in {
709 def FCMOVB : FPI <"fcmovb" , 0xC0, AddRegFrm, CondMovFP>, DA; // fcmovb ST(i) -> ST(0)
710 def FCMOVBE : FPI <"fcmovbe", 0xD0, AddRegFrm, CondMovFP>, DA; // fcmovbe ST(i) -> ST(0)
711 def FCMOVE : FPI <"fcmove" , 0xC8, AddRegFrm, CondMovFP>, DA; // fcmove ST(i) -> ST(0)
712 def FCMOVAE : FPI <"fcmovae", 0xC0, AddRegFrm, CondMovFP>, DB; // fcmovae ST(i) -> ST(0)
713 def FCMOVA : FPI <"fcmova" , 0xD0, AddRegFrm, CondMovFP>, DB; // fcmova ST(i) -> ST(0)
714 def FCMOVNE : FPI <"fcmovne", 0xC8, AddRegFrm, CondMovFP>, DB; // fcmovne ST(i) -> ST(0)
717 // Floating point loads & stores...
718 def FLDrr : FPI <"fld" , 0xC0, AddRegFrm, NotFP>, D9; // push(ST(i))
719 def FLD32m : FPI32m <"fld" , 0xD9, MRM0m , ZeroArgFP>; // load float
720 def FLD64m : FPI64m <"fld" , 0xDD, MRM0m , ZeroArgFP>; // load double
721 def FLD80m : FPI80m <"fld" , 0xDB, MRM5m , ZeroArgFP>; // load extended
722 def FILD16m : FPI16m <"fild" , 0xDF, MRM0m , ZeroArgFP>; // load signed short
723 def FILD32m : FPI32m <"fild" , 0xDB, MRM0m , ZeroArgFP>; // load signed int
724 def FILD64m : FPI64m <"fild" , 0xDF, MRM5m , ZeroArgFP>; // load signed long
726 def FSTrr : FPI <"fst" , 0xD0, AddRegFrm, NotFP >, DD; // ST(i) = ST(0)
727 def FSTPrr : FPI <"fstp", 0xD8, AddRegFrm, NotFP >, DD; // ST(i) = ST(0), pop
728 def FST32m : FPI32m <"fst" , 0xD9, MRM2m , OneArgFP>; // store float
729 def FST64m : FPI64m <"fst" , 0xDD, MRM2m , OneArgFP>; // store double
730 def FSTP32m : FPI32m <"fstp", 0xD9, MRM3m , OneArgFP>; // store float, pop
731 def FSTP64m : FPI64m <"fstp", 0xDD, MRM3m , OneArgFP>; // store double, pop
732 def FSTP80m : FPI80m <"fstp", 0xDB, MRM7m , OneArgFP>; // store extended, pop
734 def FIST16m : FPI16m <"fist", 0xDF, MRM2m , OneArgFP>; // store signed short
735 def FIST32m : FPI32m <"fist", 0xDB, MRM2m , OneArgFP>; // store signed int
736 def FISTP16m : FPI16m <"fistp", 0xDF, MRM3m , NotFP >; // store signed short, pop
737 def FISTP32m : FPI32m <"fistp", 0xDB, MRM3m , NotFP >; // store signed int, pop
738 def FISTP64m : FPI64m <"fistpll", 0xDF, MRM7m , OneArgFP>; // store signed long, pop
740 def FXCH : FPI <"fxch", 0xC8, AddRegFrm, NotFP>, D9; // fxch ST(i), ST(0)
742 // Floating point constant loads...
743 def FLD0 : FPI<"fldz", 0xEE, RawFrm, ZeroArgFP>, D9;
744 def FLD1 : FPI<"fld1", 0xE8, RawFrm, ZeroArgFP>, D9;
747 // Unary operations...
748 def FCHS : FPI<"fchs", 0xE0, RawFrm, OneArgFPRW>, D9; // f1 = fchs f2
750 def FTST : FPI<"ftst", 0xE4, RawFrm, OneArgFP>, D9; // ftst ST(0)
752 // Binary arithmetic operations...
753 class FPST0rInst<string n, bits<8> o> : I<n, o, AddRegFrm>, D8 {
754 list<Register> Uses = [ST0];
755 list<Register> Defs = [ST0];
757 class FPrST0Inst<string n, bits<8> o> : I<n, o, AddRegFrm>, DC {
758 bit printImplicitUsesAfter = 1;
759 list<Register> Uses = [ST0];
761 class FPrST0PInst<string n, bits<8> o> : I<n, o, AddRegFrm>, DE {
762 list<Register> Uses = [ST0];
765 def FADDST0r : FPST0rInst <"fadd", 0xC0>;
766 def FADDrST0 : FPrST0Inst <"fadd", 0xC0>;
767 def FADDPrST0 : FPrST0PInst<"faddp", 0xC0>;
769 def FSUBRST0r : FPST0rInst <"fsubr", 0xE8>;
770 def FSUBrST0 : FPrST0Inst <"fsub", 0xE8>;
771 def FSUBPrST0 : FPrST0PInst<"fsubp", 0xE8>;
773 def FSUBST0r : FPST0rInst <"fsub", 0xE0>;
774 def FSUBRrST0 : FPrST0Inst <"fsubr", 0xE0>;
775 def FSUBRPrST0 : FPrST0PInst<"fsubrp", 0xE0>;
777 def FMULST0r : FPST0rInst <"fmul", 0xC8>;
778 def FMULrST0 : FPrST0Inst <"fmul", 0xC8>;
779 def FMULPrST0 : FPrST0PInst<"fmulp", 0xC8>;
781 def FDIVRST0r : FPST0rInst <"fdivr", 0xF8>;
782 def FDIVrST0 : FPrST0Inst <"fdiv", 0xF8>;
783 def FDIVPrST0 : FPrST0PInst<"fdivp", 0xF8>;
785 def FDIVST0r : FPST0rInst <"fdiv", 0xF0>; // ST(0) = ST(0) / ST(i)
786 def FDIVRrST0 : FPrST0Inst <"fdivr", 0xF0>; // ST(i) = ST(0) / ST(i)
787 def FDIVRPrST0 : FPrST0PInst<"fdivrp", 0xF0>; // ST(i) = ST(0) / ST(i), pop
789 // Floating point compares
790 def FUCOMr : I<"fucom" , 0xE0, AddRegFrm>, DD, Imp<[ST0],[]>; // FPSW = compare ST(0) with ST(i)
791 def FUCOMPr : I<"fucomp" , 0xE8, AddRegFrm>, DD, Imp<[ST0],[]>; // FPSW = compare ST(0) with ST(i), pop
792 def FUCOMPPr : I<"fucompp", 0xE9, RawFrm >, DA, Imp<[ST0],[]>; // compare ST(0) with ST(1), pop, pop
794 // Floating point flag ops
795 def FNSTSW8r : I <"fnstsw" , 0xE0, RawFrm>, DF, Imp<[],[AX]>; // AX = fp flags
796 def FNSTCW16m : Im16<"fnstcw" , 0xD9, MRM7m >; // [mem16] = X87 control world
797 def FLDCW16m : Im16<"fldcw" , 0xD9, MRM5m >; // X87 control world = [mem16]
800 //===----------------------------------------------------------------------===//
801 // Instruction Expanders
804 def RET_R32 : Expander<(ret R32:$reg),
805 [(MOV32rr EAX, R32:$reg),
808 // FIXME: This should eventually just be implemented by defining a frameidx as a
809 // value address for a load.
810 def LOAD_FI16 : Expander<(set R16:$dest, (load frameidx:$fi)),
811 [(MOV16rm R16:$dest, frameidx:$fi, 1, 0/*NoReg*/, 0)]>;
813 def LOAD_FI32 : Expander<(set R32:$dest, (load frameidx:$fi)),
814 [(MOV32rm R32:$dest, frameidx:$fi, 1, 0/*NoReg*/, 0)]>;
817 def LOAD_R16 : Expander<(set R16:$dest, (load R32:$src)),
818 [(MOV16rm R16:$dest, R32:$src, 1, 0/*NoReg*/, 0)]>;
820 def LOAD_R32 : Expander<(set R32:$dest, (load R32:$src)),
821 [(MOV32rm R32:$dest, R32:$src, 1, 0/*NoReg*/, 0)]>;
823 def BR_EQ : Expander<(brcond (seteq R32:$a1, R32:$a2),
824 basicblock:$d1, basicblock:$d2),
825 [(CMP32rr R32:$a1, R32:$a2),
827 (JMP basicblock:$d2)]>;