1 //===- X86InstrInfo.cpp - X86 Instruction Information -----------*- C++ -*-===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file contains the X86 implementation of the TargetInstrInfo class.
12 //===----------------------------------------------------------------------===//
14 #include "X86InstrInfo.h"
16 #include "X86GenInstrInfo.inc"
17 #include "X86InstrBuilder.h"
18 #include "X86MachineFunctionInfo.h"
19 #include "X86Subtarget.h"
20 #include "X86TargetMachine.h"
21 #include "llvm/DerivedTypes.h"
22 #include "llvm/LLVMContext.h"
23 #include "llvm/ADT/STLExtras.h"
24 #include "llvm/CodeGen/MachineConstantPool.h"
25 #include "llvm/CodeGen/MachineFrameInfo.h"
26 #include "llvm/CodeGen/MachineInstrBuilder.h"
27 #include "llvm/CodeGen/MachineRegisterInfo.h"
28 #include "llvm/CodeGen/LiveVariables.h"
29 #include "llvm/CodeGen/PseudoSourceValue.h"
30 #include "llvm/Support/CommandLine.h"
31 #include "llvm/Support/Debug.h"
32 #include "llvm/Support/ErrorHandling.h"
33 #include "llvm/Support/raw_ostream.h"
34 #include "llvm/Target/TargetOptions.h"
35 #include "llvm/MC/MCAsmInfo.h"
42 NoFusing("disable-spill-fusing",
43 cl::desc("Disable fusing of spill code into instructions"));
45 PrintFailedFusing("print-failed-fuse-candidates",
46 cl::desc("Print instructions that the allocator wants to"
47 " fuse, but the X86 backend currently can't"),
50 ReMatPICStubLoad("remat-pic-stub-load",
51 cl::desc("Re-materialize load from stub in PIC mode"),
52 cl::init(false), cl::Hidden);
54 X86InstrInfo::X86InstrInfo(X86TargetMachine &tm)
55 : TargetInstrInfoImpl(X86Insts, array_lengthof(X86Insts)),
56 TM(tm), RI(tm, *this) {
57 SmallVector<unsigned,16> AmbEntries;
58 static const unsigned OpTbl2Addr[][2] = {
59 { X86::ADC32ri, X86::ADC32mi },
60 { X86::ADC32ri8, X86::ADC32mi8 },
61 { X86::ADC32rr, X86::ADC32mr },
62 { X86::ADC64ri32, X86::ADC64mi32 },
63 { X86::ADC64ri8, X86::ADC64mi8 },
64 { X86::ADC64rr, X86::ADC64mr },
65 { X86::ADD16ri, X86::ADD16mi },
66 { X86::ADD16ri8, X86::ADD16mi8 },
67 { X86::ADD16rr, X86::ADD16mr },
68 { X86::ADD32ri, X86::ADD32mi },
69 { X86::ADD32ri8, X86::ADD32mi8 },
70 { X86::ADD32rr, X86::ADD32mr },
71 { X86::ADD64ri32, X86::ADD64mi32 },
72 { X86::ADD64ri8, X86::ADD64mi8 },
73 { X86::ADD64rr, X86::ADD64mr },
74 { X86::ADD8ri, X86::ADD8mi },
75 { X86::ADD8rr, X86::ADD8mr },
76 { X86::AND16ri, X86::AND16mi },
77 { X86::AND16ri8, X86::AND16mi8 },
78 { X86::AND16rr, X86::AND16mr },
79 { X86::AND32ri, X86::AND32mi },
80 { X86::AND32ri8, X86::AND32mi8 },
81 { X86::AND32rr, X86::AND32mr },
82 { X86::AND64ri32, X86::AND64mi32 },
83 { X86::AND64ri8, X86::AND64mi8 },
84 { X86::AND64rr, X86::AND64mr },
85 { X86::AND8ri, X86::AND8mi },
86 { X86::AND8rr, X86::AND8mr },
87 { X86::DEC16r, X86::DEC16m },
88 { X86::DEC32r, X86::DEC32m },
89 { X86::DEC64_16r, X86::DEC64_16m },
90 { X86::DEC64_32r, X86::DEC64_32m },
91 { X86::DEC64r, X86::DEC64m },
92 { X86::DEC8r, X86::DEC8m },
93 { X86::INC16r, X86::INC16m },
94 { X86::INC32r, X86::INC32m },
95 { X86::INC64_16r, X86::INC64_16m },
96 { X86::INC64_32r, X86::INC64_32m },
97 { X86::INC64r, X86::INC64m },
98 { X86::INC8r, X86::INC8m },
99 { X86::NEG16r, X86::NEG16m },
100 { X86::NEG32r, X86::NEG32m },
101 { X86::NEG64r, X86::NEG64m },
102 { X86::NEG8r, X86::NEG8m },
103 { X86::NOT16r, X86::NOT16m },
104 { X86::NOT32r, X86::NOT32m },
105 { X86::NOT64r, X86::NOT64m },
106 { X86::NOT8r, X86::NOT8m },
107 { X86::OR16ri, X86::OR16mi },
108 { X86::OR16ri8, X86::OR16mi8 },
109 { X86::OR16rr, X86::OR16mr },
110 { X86::OR32ri, X86::OR32mi },
111 { X86::OR32ri8, X86::OR32mi8 },
112 { X86::OR32rr, X86::OR32mr },
113 { X86::OR64ri32, X86::OR64mi32 },
114 { X86::OR64ri8, X86::OR64mi8 },
115 { X86::OR64rr, X86::OR64mr },
116 { X86::OR8ri, X86::OR8mi },
117 { X86::OR8rr, X86::OR8mr },
118 { X86::ROL16r1, X86::ROL16m1 },
119 { X86::ROL16rCL, X86::ROL16mCL },
120 { X86::ROL16ri, X86::ROL16mi },
121 { X86::ROL32r1, X86::ROL32m1 },
122 { X86::ROL32rCL, X86::ROL32mCL },
123 { X86::ROL32ri, X86::ROL32mi },
124 { X86::ROL64r1, X86::ROL64m1 },
125 { X86::ROL64rCL, X86::ROL64mCL },
126 { X86::ROL64ri, X86::ROL64mi },
127 { X86::ROL8r1, X86::ROL8m1 },
128 { X86::ROL8rCL, X86::ROL8mCL },
129 { X86::ROL8ri, X86::ROL8mi },
130 { X86::ROR16r1, X86::ROR16m1 },
131 { X86::ROR16rCL, X86::ROR16mCL },
132 { X86::ROR16ri, X86::ROR16mi },
133 { X86::ROR32r1, X86::ROR32m1 },
134 { X86::ROR32rCL, X86::ROR32mCL },
135 { X86::ROR32ri, X86::ROR32mi },
136 { X86::ROR64r1, X86::ROR64m1 },
137 { X86::ROR64rCL, X86::ROR64mCL },
138 { X86::ROR64ri, X86::ROR64mi },
139 { X86::ROR8r1, X86::ROR8m1 },
140 { X86::ROR8rCL, X86::ROR8mCL },
141 { X86::ROR8ri, X86::ROR8mi },
142 { X86::SAR16r1, X86::SAR16m1 },
143 { X86::SAR16rCL, X86::SAR16mCL },
144 { X86::SAR16ri, X86::SAR16mi },
145 { X86::SAR32r1, X86::SAR32m1 },
146 { X86::SAR32rCL, X86::SAR32mCL },
147 { X86::SAR32ri, X86::SAR32mi },
148 { X86::SAR64r1, X86::SAR64m1 },
149 { X86::SAR64rCL, X86::SAR64mCL },
150 { X86::SAR64ri, X86::SAR64mi },
151 { X86::SAR8r1, X86::SAR8m1 },
152 { X86::SAR8rCL, X86::SAR8mCL },
153 { X86::SAR8ri, X86::SAR8mi },
154 { X86::SBB32ri, X86::SBB32mi },
155 { X86::SBB32ri8, X86::SBB32mi8 },
156 { X86::SBB32rr, X86::SBB32mr },
157 { X86::SBB64ri32, X86::SBB64mi32 },
158 { X86::SBB64ri8, X86::SBB64mi8 },
159 { X86::SBB64rr, X86::SBB64mr },
160 { X86::SHL16rCL, X86::SHL16mCL },
161 { X86::SHL16ri, X86::SHL16mi },
162 { X86::SHL32rCL, X86::SHL32mCL },
163 { X86::SHL32ri, X86::SHL32mi },
164 { X86::SHL64rCL, X86::SHL64mCL },
165 { X86::SHL64ri, X86::SHL64mi },
166 { X86::SHL8rCL, X86::SHL8mCL },
167 { X86::SHL8ri, X86::SHL8mi },
168 { X86::SHLD16rrCL, X86::SHLD16mrCL },
169 { X86::SHLD16rri8, X86::SHLD16mri8 },
170 { X86::SHLD32rrCL, X86::SHLD32mrCL },
171 { X86::SHLD32rri8, X86::SHLD32mri8 },
172 { X86::SHLD64rrCL, X86::SHLD64mrCL },
173 { X86::SHLD64rri8, X86::SHLD64mri8 },
174 { X86::SHR16r1, X86::SHR16m1 },
175 { X86::SHR16rCL, X86::SHR16mCL },
176 { X86::SHR16ri, X86::SHR16mi },
177 { X86::SHR32r1, X86::SHR32m1 },
178 { X86::SHR32rCL, X86::SHR32mCL },
179 { X86::SHR32ri, X86::SHR32mi },
180 { X86::SHR64r1, X86::SHR64m1 },
181 { X86::SHR64rCL, X86::SHR64mCL },
182 { X86::SHR64ri, X86::SHR64mi },
183 { X86::SHR8r1, X86::SHR8m1 },
184 { X86::SHR8rCL, X86::SHR8mCL },
185 { X86::SHR8ri, X86::SHR8mi },
186 { X86::SHRD16rrCL, X86::SHRD16mrCL },
187 { X86::SHRD16rri8, X86::SHRD16mri8 },
188 { X86::SHRD32rrCL, X86::SHRD32mrCL },
189 { X86::SHRD32rri8, X86::SHRD32mri8 },
190 { X86::SHRD64rrCL, X86::SHRD64mrCL },
191 { X86::SHRD64rri8, X86::SHRD64mri8 },
192 { X86::SUB16ri, X86::SUB16mi },
193 { X86::SUB16ri8, X86::SUB16mi8 },
194 { X86::SUB16rr, X86::SUB16mr },
195 { X86::SUB32ri, X86::SUB32mi },
196 { X86::SUB32ri8, X86::SUB32mi8 },
197 { X86::SUB32rr, X86::SUB32mr },
198 { X86::SUB64ri32, X86::SUB64mi32 },
199 { X86::SUB64ri8, X86::SUB64mi8 },
200 { X86::SUB64rr, X86::SUB64mr },
201 { X86::SUB8ri, X86::SUB8mi },
202 { X86::SUB8rr, X86::SUB8mr },
203 { X86::XOR16ri, X86::XOR16mi },
204 { X86::XOR16ri8, X86::XOR16mi8 },
205 { X86::XOR16rr, X86::XOR16mr },
206 { X86::XOR32ri, X86::XOR32mi },
207 { X86::XOR32ri8, X86::XOR32mi8 },
208 { X86::XOR32rr, X86::XOR32mr },
209 { X86::XOR64ri32, X86::XOR64mi32 },
210 { X86::XOR64ri8, X86::XOR64mi8 },
211 { X86::XOR64rr, X86::XOR64mr },
212 { X86::XOR8ri, X86::XOR8mi },
213 { X86::XOR8rr, X86::XOR8mr }
216 for (unsigned i = 0, e = array_lengthof(OpTbl2Addr); i != e; ++i) {
217 unsigned RegOp = OpTbl2Addr[i][0];
218 unsigned MemOp = OpTbl2Addr[i][1];
219 if (!RegOp2MemOpTable2Addr.insert(std::make_pair((unsigned*)RegOp,
220 std::make_pair(MemOp,0))).second)
221 assert(false && "Duplicated entries?");
222 // Index 0, folded load and store, no alignment requirement.
223 unsigned AuxInfo = 0 | (1 << 4) | (1 << 5);
224 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
225 std::make_pair(RegOp,
227 AmbEntries.push_back(MemOp);
230 // If the third value is 1, then it's folding either a load or a store.
231 static const unsigned OpTbl0[][4] = {
232 { X86::BT16ri8, X86::BT16mi8, 1, 0 },
233 { X86::BT32ri8, X86::BT32mi8, 1, 0 },
234 { X86::BT64ri8, X86::BT64mi8, 1, 0 },
235 { X86::CALL32r, X86::CALL32m, 1, 0 },
236 { X86::CALL64r, X86::CALL64m, 1, 0 },
237 { X86::CMP16ri, X86::CMP16mi, 1, 0 },
238 { X86::CMP16ri8, X86::CMP16mi8, 1, 0 },
239 { X86::CMP16rr, X86::CMP16mr, 1, 0 },
240 { X86::CMP32ri, X86::CMP32mi, 1, 0 },
241 { X86::CMP32ri8, X86::CMP32mi8, 1, 0 },
242 { X86::CMP32rr, X86::CMP32mr, 1, 0 },
243 { X86::CMP64ri32, X86::CMP64mi32, 1, 0 },
244 { X86::CMP64ri8, X86::CMP64mi8, 1, 0 },
245 { X86::CMP64rr, X86::CMP64mr, 1, 0 },
246 { X86::CMP8ri, X86::CMP8mi, 1, 0 },
247 { X86::CMP8rr, X86::CMP8mr, 1, 0 },
248 { X86::DIV16r, X86::DIV16m, 1, 0 },
249 { X86::DIV32r, X86::DIV32m, 1, 0 },
250 { X86::DIV64r, X86::DIV64m, 1, 0 },
251 { X86::DIV8r, X86::DIV8m, 1, 0 },
252 { X86::EXTRACTPSrr, X86::EXTRACTPSmr, 0, 16 },
253 { X86::FsMOVAPDrr, X86::MOVSDmr, 0, 0 },
254 { X86::FsMOVAPSrr, X86::MOVSSmr, 0, 0 },
255 { X86::IDIV16r, X86::IDIV16m, 1, 0 },
256 { X86::IDIV32r, X86::IDIV32m, 1, 0 },
257 { X86::IDIV64r, X86::IDIV64m, 1, 0 },
258 { X86::IDIV8r, X86::IDIV8m, 1, 0 },
259 { X86::IMUL16r, X86::IMUL16m, 1, 0 },
260 { X86::IMUL32r, X86::IMUL32m, 1, 0 },
261 { X86::IMUL64r, X86::IMUL64m, 1, 0 },
262 { X86::IMUL8r, X86::IMUL8m, 1, 0 },
263 { X86::JMP32r, X86::JMP32m, 1, 0 },
264 { X86::JMP64r, X86::JMP64m, 1, 0 },
265 { X86::MOV16ri, X86::MOV16mi, 0, 0 },
266 { X86::MOV16rr, X86::MOV16mr, 0, 0 },
267 { X86::MOV32ri, X86::MOV32mi, 0, 0 },
268 { X86::MOV32rr, X86::MOV32mr, 0, 0 },
269 { X86::MOV64ri32, X86::MOV64mi32, 0, 0 },
270 { X86::MOV64rr, X86::MOV64mr, 0, 0 },
271 { X86::MOV8ri, X86::MOV8mi, 0, 0 },
272 { X86::MOV8rr, X86::MOV8mr, 0, 0 },
273 { X86::MOV8rr_NOREX, X86::MOV8mr_NOREX, 0, 0 },
274 { X86::MOVAPDrr, X86::MOVAPDmr, 0, 16 },
275 { X86::MOVAPSrr, X86::MOVAPSmr, 0, 16 },
276 { X86::MOVDQArr, X86::MOVDQAmr, 0, 16 },
277 { X86::MOVPDI2DIrr, X86::MOVPDI2DImr, 0, 0 },
278 { X86::MOVPQIto64rr,X86::MOVPQI2QImr, 0, 0 },
279 { X86::MOVPS2SSrr, X86::MOVPS2SSmr, 0, 0 },
280 { X86::MOVSDrr, X86::MOVSDmr, 0, 0 },
281 { X86::MOVSDto64rr, X86::MOVSDto64mr, 0, 0 },
282 { X86::MOVSS2DIrr, X86::MOVSS2DImr, 0, 0 },
283 { X86::MOVSSrr, X86::MOVSSmr, 0, 0 },
284 { X86::MOVUPDrr, X86::MOVUPDmr, 0, 0 },
285 { X86::MOVUPSrr, X86::MOVUPSmr, 0, 0 },
286 { X86::MUL16r, X86::MUL16m, 1, 0 },
287 { X86::MUL32r, X86::MUL32m, 1, 0 },
288 { X86::MUL64r, X86::MUL64m, 1, 0 },
289 { X86::MUL8r, X86::MUL8m, 1, 0 },
290 { X86::SETAEr, X86::SETAEm, 0, 0 },
291 { X86::SETAr, X86::SETAm, 0, 0 },
292 { X86::SETBEr, X86::SETBEm, 0, 0 },
293 { X86::SETBr, X86::SETBm, 0, 0 },
294 { X86::SETEr, X86::SETEm, 0, 0 },
295 { X86::SETGEr, X86::SETGEm, 0, 0 },
296 { X86::SETGr, X86::SETGm, 0, 0 },
297 { X86::SETLEr, X86::SETLEm, 0, 0 },
298 { X86::SETLr, X86::SETLm, 0, 0 },
299 { X86::SETNEr, X86::SETNEm, 0, 0 },
300 { X86::SETNOr, X86::SETNOm, 0, 0 },
301 { X86::SETNPr, X86::SETNPm, 0, 0 },
302 { X86::SETNSr, X86::SETNSm, 0, 0 },
303 { X86::SETOr, X86::SETOm, 0, 0 },
304 { X86::SETPr, X86::SETPm, 0, 0 },
305 { X86::SETSr, X86::SETSm, 0, 0 },
306 { X86::TAILJMPr, X86::TAILJMPm, 1, 0 },
307 { X86::TEST16ri, X86::TEST16mi, 1, 0 },
308 { X86::TEST32ri, X86::TEST32mi, 1, 0 },
309 { X86::TEST64ri32, X86::TEST64mi32, 1, 0 },
310 { X86::TEST8ri, X86::TEST8mi, 1, 0 }
313 for (unsigned i = 0, e = array_lengthof(OpTbl0); i != e; ++i) {
314 unsigned RegOp = OpTbl0[i][0];
315 unsigned MemOp = OpTbl0[i][1];
316 unsigned Align = OpTbl0[i][3];
317 if (!RegOp2MemOpTable0.insert(std::make_pair((unsigned*)RegOp,
318 std::make_pair(MemOp,Align))).second)
319 assert(false && "Duplicated entries?");
320 unsigned FoldedLoad = OpTbl0[i][2];
321 // Index 0, folded load or store.
322 unsigned AuxInfo = 0 | (FoldedLoad << 4) | ((FoldedLoad^1) << 5);
323 if (RegOp != X86::FsMOVAPDrr && RegOp != X86::FsMOVAPSrr)
324 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
325 std::make_pair(RegOp, AuxInfo))).second)
326 AmbEntries.push_back(MemOp);
329 static const unsigned OpTbl1[][3] = {
330 { X86::CMP16rr, X86::CMP16rm, 0 },
331 { X86::CMP32rr, X86::CMP32rm, 0 },
332 { X86::CMP64rr, X86::CMP64rm, 0 },
333 { X86::CMP8rr, X86::CMP8rm, 0 },
334 { X86::CVTSD2SSrr, X86::CVTSD2SSrm, 0 },
335 { X86::CVTSI2SD64rr, X86::CVTSI2SD64rm, 0 },
336 { X86::CVTSI2SDrr, X86::CVTSI2SDrm, 0 },
337 { X86::CVTSI2SS64rr, X86::CVTSI2SS64rm, 0 },
338 { X86::CVTSI2SSrr, X86::CVTSI2SSrm, 0 },
339 { X86::CVTSS2SDrr, X86::CVTSS2SDrm, 0 },
340 { X86::CVTTSD2SI64rr, X86::CVTTSD2SI64rm, 0 },
341 { X86::CVTTSD2SIrr, X86::CVTTSD2SIrm, 0 },
342 { X86::CVTTSS2SI64rr, X86::CVTTSS2SI64rm, 0 },
343 { X86::CVTTSS2SIrr, X86::CVTTSS2SIrm, 0 },
344 { X86::FsMOVAPDrr, X86::MOVSDrm, 0 },
345 { X86::FsMOVAPSrr, X86::MOVSSrm, 0 },
346 { X86::IMUL16rri, X86::IMUL16rmi, 0 },
347 { X86::IMUL16rri8, X86::IMUL16rmi8, 0 },
348 { X86::IMUL32rri, X86::IMUL32rmi, 0 },
349 { X86::IMUL32rri8, X86::IMUL32rmi8, 0 },
350 { X86::IMUL64rri32, X86::IMUL64rmi32, 0 },
351 { X86::IMUL64rri8, X86::IMUL64rmi8, 0 },
352 { X86::Int_CMPSDrr, X86::Int_CMPSDrm, 0 },
353 { X86::Int_CMPSSrr, X86::Int_CMPSSrm, 0 },
354 { X86::Int_COMISDrr, X86::Int_COMISDrm, 0 },
355 { X86::Int_COMISSrr, X86::Int_COMISSrm, 0 },
356 { X86::Int_CVTDQ2PDrr, X86::Int_CVTDQ2PDrm, 16 },
357 { X86::Int_CVTDQ2PSrr, X86::Int_CVTDQ2PSrm, 16 },
358 { X86::Int_CVTPD2DQrr, X86::Int_CVTPD2DQrm, 16 },
359 { X86::Int_CVTPD2PSrr, X86::Int_CVTPD2PSrm, 16 },
360 { X86::Int_CVTPS2DQrr, X86::Int_CVTPS2DQrm, 16 },
361 { X86::Int_CVTPS2PDrr, X86::Int_CVTPS2PDrm, 0 },
362 { X86::Int_CVTSD2SI64rr,X86::Int_CVTSD2SI64rm, 0 },
363 { X86::Int_CVTSD2SIrr, X86::Int_CVTSD2SIrm, 0 },
364 { X86::Int_CVTSD2SSrr, X86::Int_CVTSD2SSrm, 0 },
365 { X86::Int_CVTSI2SD64rr,X86::Int_CVTSI2SD64rm, 0 },
366 { X86::Int_CVTSI2SDrr, X86::Int_CVTSI2SDrm, 0 },
367 { X86::Int_CVTSI2SS64rr,X86::Int_CVTSI2SS64rm, 0 },
368 { X86::Int_CVTSI2SSrr, X86::Int_CVTSI2SSrm, 0 },
369 { X86::Int_CVTSS2SDrr, X86::Int_CVTSS2SDrm, 0 },
370 { X86::Int_CVTSS2SI64rr,X86::Int_CVTSS2SI64rm, 0 },
371 { X86::Int_CVTSS2SIrr, X86::Int_CVTSS2SIrm, 0 },
372 { X86::Int_CVTTPD2DQrr, X86::Int_CVTTPD2DQrm, 16 },
373 { X86::Int_CVTTPS2DQrr, X86::Int_CVTTPS2DQrm, 16 },
374 { X86::Int_CVTTSD2SI64rr,X86::Int_CVTTSD2SI64rm, 0 },
375 { X86::Int_CVTTSD2SIrr, X86::Int_CVTTSD2SIrm, 0 },
376 { X86::Int_CVTTSS2SI64rr,X86::Int_CVTTSS2SI64rm, 0 },
377 { X86::Int_CVTTSS2SIrr, X86::Int_CVTTSS2SIrm, 0 },
378 { X86::Int_UCOMISDrr, X86::Int_UCOMISDrm, 0 },
379 { X86::Int_UCOMISSrr, X86::Int_UCOMISSrm, 0 },
380 { X86::MOV16rr, X86::MOV16rm, 0 },
381 { X86::MOV32rr, X86::MOV32rm, 0 },
382 { X86::MOV64rr, X86::MOV64rm, 0 },
383 { X86::MOV64toPQIrr, X86::MOVQI2PQIrm, 0 },
384 { X86::MOV64toSDrr, X86::MOV64toSDrm, 0 },
385 { X86::MOV8rr, X86::MOV8rm, 0 },
386 { X86::MOVAPDrr, X86::MOVAPDrm, 16 },
387 { X86::MOVAPSrr, X86::MOVAPSrm, 16 },
388 { X86::MOVDDUPrr, X86::MOVDDUPrm, 0 },
389 { X86::MOVDI2PDIrr, X86::MOVDI2PDIrm, 0 },
390 { X86::MOVDI2SSrr, X86::MOVDI2SSrm, 0 },
391 { X86::MOVDQArr, X86::MOVDQArm, 16 },
392 { X86::MOVSD2PDrr, X86::MOVSD2PDrm, 0 },
393 { X86::MOVSDrr, X86::MOVSDrm, 0 },
394 { X86::MOVSHDUPrr, X86::MOVSHDUPrm, 16 },
395 { X86::MOVSLDUPrr, X86::MOVSLDUPrm, 16 },
396 { X86::MOVSS2PSrr, X86::MOVSS2PSrm, 0 },
397 { X86::MOVSSrr, X86::MOVSSrm, 0 },
398 { X86::MOVSX16rr8, X86::MOVSX16rm8, 0 },
399 { X86::MOVSX32rr16, X86::MOVSX32rm16, 0 },
400 { X86::MOVSX32rr8, X86::MOVSX32rm8, 0 },
401 { X86::MOVSX64rr16, X86::MOVSX64rm16, 0 },
402 { X86::MOVSX64rr32, X86::MOVSX64rm32, 0 },
403 { X86::MOVSX64rr8, X86::MOVSX64rm8, 0 },
404 { X86::MOVUPDrr, X86::MOVUPDrm, 16 },
405 { X86::MOVUPSrr, X86::MOVUPSrm, 16 },
406 { X86::MOVZDI2PDIrr, X86::MOVZDI2PDIrm, 0 },
407 { X86::MOVZQI2PQIrr, X86::MOVZQI2PQIrm, 0 },
408 { X86::MOVZPQILo2PQIrr, X86::MOVZPQILo2PQIrm, 16 },
409 { X86::MOVZX16rr8, X86::MOVZX16rm8, 0 },
410 { X86::MOVZX32rr16, X86::MOVZX32rm16, 0 },
411 { X86::MOVZX32_NOREXrr8, X86::MOVZX32_NOREXrm8, 0 },
412 { X86::MOVZX32rr8, X86::MOVZX32rm8, 0 },
413 { X86::MOVZX64rr16, X86::MOVZX64rm16, 0 },
414 { X86::MOVZX64rr32, X86::MOVZX64rm32, 0 },
415 { X86::MOVZX64rr8, X86::MOVZX64rm8, 0 },
416 { X86::PSHUFDri, X86::PSHUFDmi, 16 },
417 { X86::PSHUFHWri, X86::PSHUFHWmi, 16 },
418 { X86::PSHUFLWri, X86::PSHUFLWmi, 16 },
419 { X86::RCPPSr, X86::RCPPSm, 16 },
420 { X86::RCPPSr_Int, X86::RCPPSm_Int, 16 },
421 { X86::RSQRTPSr, X86::RSQRTPSm, 16 },
422 { X86::RSQRTPSr_Int, X86::RSQRTPSm_Int, 16 },
423 { X86::RSQRTSSr, X86::RSQRTSSm, 0 },
424 { X86::RSQRTSSr_Int, X86::RSQRTSSm_Int, 0 },
425 { X86::SQRTPDr, X86::SQRTPDm, 16 },
426 { X86::SQRTPDr_Int, X86::SQRTPDm_Int, 16 },
427 { X86::SQRTPSr, X86::SQRTPSm, 16 },
428 { X86::SQRTPSr_Int, X86::SQRTPSm_Int, 16 },
429 { X86::SQRTSDr, X86::SQRTSDm, 0 },
430 { X86::SQRTSDr_Int, X86::SQRTSDm_Int, 0 },
431 { X86::SQRTSSr, X86::SQRTSSm, 0 },
432 { X86::SQRTSSr_Int, X86::SQRTSSm_Int, 0 },
433 { X86::TEST16rr, X86::TEST16rm, 0 },
434 { X86::TEST32rr, X86::TEST32rm, 0 },
435 { X86::TEST64rr, X86::TEST64rm, 0 },
436 { X86::TEST8rr, X86::TEST8rm, 0 },
437 // FIXME: TEST*rr EAX,EAX ---> CMP [mem], 0
438 { X86::UCOMISDrr, X86::UCOMISDrm, 0 },
439 { X86::UCOMISSrr, X86::UCOMISSrm, 0 }
442 for (unsigned i = 0, e = array_lengthof(OpTbl1); i != e; ++i) {
443 unsigned RegOp = OpTbl1[i][0];
444 unsigned MemOp = OpTbl1[i][1];
445 unsigned Align = OpTbl1[i][2];
446 if (!RegOp2MemOpTable1.insert(std::make_pair((unsigned*)RegOp,
447 std::make_pair(MemOp,Align))).second)
448 assert(false && "Duplicated entries?");
449 // Index 1, folded load
450 unsigned AuxInfo = 1 | (1 << 4);
451 if (RegOp != X86::FsMOVAPDrr && RegOp != X86::FsMOVAPSrr)
452 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
453 std::make_pair(RegOp, AuxInfo))).second)
454 AmbEntries.push_back(MemOp);
457 static const unsigned OpTbl2[][3] = {
458 { X86::ADC32rr, X86::ADC32rm, 0 },
459 { X86::ADC64rr, X86::ADC64rm, 0 },
460 { X86::ADD16rr, X86::ADD16rm, 0 },
461 { X86::ADD32rr, X86::ADD32rm, 0 },
462 { X86::ADD64rr, X86::ADD64rm, 0 },
463 { X86::ADD8rr, X86::ADD8rm, 0 },
464 { X86::ADDPDrr, X86::ADDPDrm, 16 },
465 { X86::ADDPSrr, X86::ADDPSrm, 16 },
466 { X86::ADDSDrr, X86::ADDSDrm, 0 },
467 { X86::ADDSSrr, X86::ADDSSrm, 0 },
468 { X86::ADDSUBPDrr, X86::ADDSUBPDrm, 16 },
469 { X86::ADDSUBPSrr, X86::ADDSUBPSrm, 16 },
470 { X86::AND16rr, X86::AND16rm, 0 },
471 { X86::AND32rr, X86::AND32rm, 0 },
472 { X86::AND64rr, X86::AND64rm, 0 },
473 { X86::AND8rr, X86::AND8rm, 0 },
474 { X86::ANDNPDrr, X86::ANDNPDrm, 16 },
475 { X86::ANDNPSrr, X86::ANDNPSrm, 16 },
476 { X86::ANDPDrr, X86::ANDPDrm, 16 },
477 { X86::ANDPSrr, X86::ANDPSrm, 16 },
478 { X86::CMOVA16rr, X86::CMOVA16rm, 0 },
479 { X86::CMOVA32rr, X86::CMOVA32rm, 0 },
480 { X86::CMOVA64rr, X86::CMOVA64rm, 0 },
481 { X86::CMOVAE16rr, X86::CMOVAE16rm, 0 },
482 { X86::CMOVAE32rr, X86::CMOVAE32rm, 0 },
483 { X86::CMOVAE64rr, X86::CMOVAE64rm, 0 },
484 { X86::CMOVB16rr, X86::CMOVB16rm, 0 },
485 { X86::CMOVB32rr, X86::CMOVB32rm, 0 },
486 { X86::CMOVB64rr, X86::CMOVB64rm, 0 },
487 { X86::CMOVBE16rr, X86::CMOVBE16rm, 0 },
488 { X86::CMOVBE32rr, X86::CMOVBE32rm, 0 },
489 { X86::CMOVBE64rr, X86::CMOVBE64rm, 0 },
490 { X86::CMOVE16rr, X86::CMOVE16rm, 0 },
491 { X86::CMOVE32rr, X86::CMOVE32rm, 0 },
492 { X86::CMOVE64rr, X86::CMOVE64rm, 0 },
493 { X86::CMOVG16rr, X86::CMOVG16rm, 0 },
494 { X86::CMOVG32rr, X86::CMOVG32rm, 0 },
495 { X86::CMOVG64rr, X86::CMOVG64rm, 0 },
496 { X86::CMOVGE16rr, X86::CMOVGE16rm, 0 },
497 { X86::CMOVGE32rr, X86::CMOVGE32rm, 0 },
498 { X86::CMOVGE64rr, X86::CMOVGE64rm, 0 },
499 { X86::CMOVL16rr, X86::CMOVL16rm, 0 },
500 { X86::CMOVL32rr, X86::CMOVL32rm, 0 },
501 { X86::CMOVL64rr, X86::CMOVL64rm, 0 },
502 { X86::CMOVLE16rr, X86::CMOVLE16rm, 0 },
503 { X86::CMOVLE32rr, X86::CMOVLE32rm, 0 },
504 { X86::CMOVLE64rr, X86::CMOVLE64rm, 0 },
505 { X86::CMOVNE16rr, X86::CMOVNE16rm, 0 },
506 { X86::CMOVNE32rr, X86::CMOVNE32rm, 0 },
507 { X86::CMOVNE64rr, X86::CMOVNE64rm, 0 },
508 { X86::CMOVNO16rr, X86::CMOVNO16rm, 0 },
509 { X86::CMOVNO32rr, X86::CMOVNO32rm, 0 },
510 { X86::CMOVNO64rr, X86::CMOVNO64rm, 0 },
511 { X86::CMOVNP16rr, X86::CMOVNP16rm, 0 },
512 { X86::CMOVNP32rr, X86::CMOVNP32rm, 0 },
513 { X86::CMOVNP64rr, X86::CMOVNP64rm, 0 },
514 { X86::CMOVNS16rr, X86::CMOVNS16rm, 0 },
515 { X86::CMOVNS32rr, X86::CMOVNS32rm, 0 },
516 { X86::CMOVNS64rr, X86::CMOVNS64rm, 0 },
517 { X86::CMOVO16rr, X86::CMOVO16rm, 0 },
518 { X86::CMOVO32rr, X86::CMOVO32rm, 0 },
519 { X86::CMOVO64rr, X86::CMOVO64rm, 0 },
520 { X86::CMOVP16rr, X86::CMOVP16rm, 0 },
521 { X86::CMOVP32rr, X86::CMOVP32rm, 0 },
522 { X86::CMOVP64rr, X86::CMOVP64rm, 0 },
523 { X86::CMOVS16rr, X86::CMOVS16rm, 0 },
524 { X86::CMOVS32rr, X86::CMOVS32rm, 0 },
525 { X86::CMOVS64rr, X86::CMOVS64rm, 0 },
526 { X86::CMPPDrri, X86::CMPPDrmi, 16 },
527 { X86::CMPPSrri, X86::CMPPSrmi, 16 },
528 { X86::CMPSDrr, X86::CMPSDrm, 0 },
529 { X86::CMPSSrr, X86::CMPSSrm, 0 },
530 { X86::DIVPDrr, X86::DIVPDrm, 16 },
531 { X86::DIVPSrr, X86::DIVPSrm, 16 },
532 { X86::DIVSDrr, X86::DIVSDrm, 0 },
533 { X86::DIVSSrr, X86::DIVSSrm, 0 },
534 { X86::FsANDNPDrr, X86::FsANDNPDrm, 16 },
535 { X86::FsANDNPSrr, X86::FsANDNPSrm, 16 },
536 { X86::FsANDPDrr, X86::FsANDPDrm, 16 },
537 { X86::FsANDPSrr, X86::FsANDPSrm, 16 },
538 { X86::FsORPDrr, X86::FsORPDrm, 16 },
539 { X86::FsORPSrr, X86::FsORPSrm, 16 },
540 { X86::FsXORPDrr, X86::FsXORPDrm, 16 },
541 { X86::FsXORPSrr, X86::FsXORPSrm, 16 },
542 { X86::HADDPDrr, X86::HADDPDrm, 16 },
543 { X86::HADDPSrr, X86::HADDPSrm, 16 },
544 { X86::HSUBPDrr, X86::HSUBPDrm, 16 },
545 { X86::HSUBPSrr, X86::HSUBPSrm, 16 },
546 { X86::IMUL16rr, X86::IMUL16rm, 0 },
547 { X86::IMUL32rr, X86::IMUL32rm, 0 },
548 { X86::IMUL64rr, X86::IMUL64rm, 0 },
549 { X86::MAXPDrr, X86::MAXPDrm, 16 },
550 { X86::MAXPDrr_Int, X86::MAXPDrm_Int, 16 },
551 { X86::MAXPSrr, X86::MAXPSrm, 16 },
552 { X86::MAXPSrr_Int, X86::MAXPSrm_Int, 16 },
553 { X86::MAXSDrr, X86::MAXSDrm, 0 },
554 { X86::MAXSDrr_Int, X86::MAXSDrm_Int, 0 },
555 { X86::MAXSSrr, X86::MAXSSrm, 0 },
556 { X86::MAXSSrr_Int, X86::MAXSSrm_Int, 0 },
557 { X86::MINPDrr, X86::MINPDrm, 16 },
558 { X86::MINPDrr_Int, X86::MINPDrm_Int, 16 },
559 { X86::MINPSrr, X86::MINPSrm, 16 },
560 { X86::MINPSrr_Int, X86::MINPSrm_Int, 16 },
561 { X86::MINSDrr, X86::MINSDrm, 0 },
562 { X86::MINSDrr_Int, X86::MINSDrm_Int, 0 },
563 { X86::MINSSrr, X86::MINSSrm, 0 },
564 { X86::MINSSrr_Int, X86::MINSSrm_Int, 0 },
565 { X86::MULPDrr, X86::MULPDrm, 16 },
566 { X86::MULPSrr, X86::MULPSrm, 16 },
567 { X86::MULSDrr, X86::MULSDrm, 0 },
568 { X86::MULSSrr, X86::MULSSrm, 0 },
569 { X86::OR16rr, X86::OR16rm, 0 },
570 { X86::OR32rr, X86::OR32rm, 0 },
571 { X86::OR64rr, X86::OR64rm, 0 },
572 { X86::OR8rr, X86::OR8rm, 0 },
573 { X86::ORPDrr, X86::ORPDrm, 16 },
574 { X86::ORPSrr, X86::ORPSrm, 16 },
575 { X86::PACKSSDWrr, X86::PACKSSDWrm, 16 },
576 { X86::PACKSSWBrr, X86::PACKSSWBrm, 16 },
577 { X86::PACKUSWBrr, X86::PACKUSWBrm, 16 },
578 { X86::PADDBrr, X86::PADDBrm, 16 },
579 { X86::PADDDrr, X86::PADDDrm, 16 },
580 { X86::PADDQrr, X86::PADDQrm, 16 },
581 { X86::PADDSBrr, X86::PADDSBrm, 16 },
582 { X86::PADDSWrr, X86::PADDSWrm, 16 },
583 { X86::PADDWrr, X86::PADDWrm, 16 },
584 { X86::PANDNrr, X86::PANDNrm, 16 },
585 { X86::PANDrr, X86::PANDrm, 16 },
586 { X86::PAVGBrr, X86::PAVGBrm, 16 },
587 { X86::PAVGWrr, X86::PAVGWrm, 16 },
588 { X86::PCMPEQBrr, X86::PCMPEQBrm, 16 },
589 { X86::PCMPEQDrr, X86::PCMPEQDrm, 16 },
590 { X86::PCMPEQWrr, X86::PCMPEQWrm, 16 },
591 { X86::PCMPGTBrr, X86::PCMPGTBrm, 16 },
592 { X86::PCMPGTDrr, X86::PCMPGTDrm, 16 },
593 { X86::PCMPGTWrr, X86::PCMPGTWrm, 16 },
594 { X86::PINSRWrri, X86::PINSRWrmi, 16 },
595 { X86::PMADDWDrr, X86::PMADDWDrm, 16 },
596 { X86::PMAXSWrr, X86::PMAXSWrm, 16 },
597 { X86::PMAXUBrr, X86::PMAXUBrm, 16 },
598 { X86::PMINSWrr, X86::PMINSWrm, 16 },
599 { X86::PMINUBrr, X86::PMINUBrm, 16 },
600 { X86::PMULDQrr, X86::PMULDQrm, 16 },
601 { X86::PMULHUWrr, X86::PMULHUWrm, 16 },
602 { X86::PMULHWrr, X86::PMULHWrm, 16 },
603 { X86::PMULLDrr, X86::PMULLDrm, 16 },
604 { X86::PMULLDrr_int, X86::PMULLDrm_int, 16 },
605 { X86::PMULLWrr, X86::PMULLWrm, 16 },
606 { X86::PMULUDQrr, X86::PMULUDQrm, 16 },
607 { X86::PORrr, X86::PORrm, 16 },
608 { X86::PSADBWrr, X86::PSADBWrm, 16 },
609 { X86::PSLLDrr, X86::PSLLDrm, 16 },
610 { X86::PSLLQrr, X86::PSLLQrm, 16 },
611 { X86::PSLLWrr, X86::PSLLWrm, 16 },
612 { X86::PSRADrr, X86::PSRADrm, 16 },
613 { X86::PSRAWrr, X86::PSRAWrm, 16 },
614 { X86::PSRLDrr, X86::PSRLDrm, 16 },
615 { X86::PSRLQrr, X86::PSRLQrm, 16 },
616 { X86::PSRLWrr, X86::PSRLWrm, 16 },
617 { X86::PSUBBrr, X86::PSUBBrm, 16 },
618 { X86::PSUBDrr, X86::PSUBDrm, 16 },
619 { X86::PSUBSBrr, X86::PSUBSBrm, 16 },
620 { X86::PSUBSWrr, X86::PSUBSWrm, 16 },
621 { X86::PSUBWrr, X86::PSUBWrm, 16 },
622 { X86::PUNPCKHBWrr, X86::PUNPCKHBWrm, 16 },
623 { X86::PUNPCKHDQrr, X86::PUNPCKHDQrm, 16 },
624 { X86::PUNPCKHQDQrr, X86::PUNPCKHQDQrm, 16 },
625 { X86::PUNPCKHWDrr, X86::PUNPCKHWDrm, 16 },
626 { X86::PUNPCKLBWrr, X86::PUNPCKLBWrm, 16 },
627 { X86::PUNPCKLDQrr, X86::PUNPCKLDQrm, 16 },
628 { X86::PUNPCKLQDQrr, X86::PUNPCKLQDQrm, 16 },
629 { X86::PUNPCKLWDrr, X86::PUNPCKLWDrm, 16 },
630 { X86::PXORrr, X86::PXORrm, 16 },
631 { X86::SBB32rr, X86::SBB32rm, 0 },
632 { X86::SBB64rr, X86::SBB64rm, 0 },
633 { X86::SHUFPDrri, X86::SHUFPDrmi, 16 },
634 { X86::SHUFPSrri, X86::SHUFPSrmi, 16 },
635 { X86::SUB16rr, X86::SUB16rm, 0 },
636 { X86::SUB32rr, X86::SUB32rm, 0 },
637 { X86::SUB64rr, X86::SUB64rm, 0 },
638 { X86::SUB8rr, X86::SUB8rm, 0 },
639 { X86::SUBPDrr, X86::SUBPDrm, 16 },
640 { X86::SUBPSrr, X86::SUBPSrm, 16 },
641 { X86::SUBSDrr, X86::SUBSDrm, 0 },
642 { X86::SUBSSrr, X86::SUBSSrm, 0 },
643 // FIXME: TEST*rr -> swapped operand of TEST*mr.
644 { X86::UNPCKHPDrr, X86::UNPCKHPDrm, 16 },
645 { X86::UNPCKHPSrr, X86::UNPCKHPSrm, 16 },
646 { X86::UNPCKLPDrr, X86::UNPCKLPDrm, 16 },
647 { X86::UNPCKLPSrr, X86::UNPCKLPSrm, 16 },
648 { X86::XOR16rr, X86::XOR16rm, 0 },
649 { X86::XOR32rr, X86::XOR32rm, 0 },
650 { X86::XOR64rr, X86::XOR64rm, 0 },
651 { X86::XOR8rr, X86::XOR8rm, 0 },
652 { X86::XORPDrr, X86::XORPDrm, 16 },
653 { X86::XORPSrr, X86::XORPSrm, 16 }
656 for (unsigned i = 0, e = array_lengthof(OpTbl2); i != e; ++i) {
657 unsigned RegOp = OpTbl2[i][0];
658 unsigned MemOp = OpTbl2[i][1];
659 unsigned Align = OpTbl2[i][2];
660 if (!RegOp2MemOpTable2.insert(std::make_pair((unsigned*)RegOp,
661 std::make_pair(MemOp,Align))).second)
662 assert(false && "Duplicated entries?");
663 // Index 2, folded load
664 unsigned AuxInfo = 2 | (1 << 4);
665 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
666 std::make_pair(RegOp, AuxInfo))).second)
667 AmbEntries.push_back(MemOp);
670 // Remove ambiguous entries.
671 assert(AmbEntries.empty() && "Duplicated entries in unfolding maps?");
674 bool X86InstrInfo::isMoveInstr(const MachineInstr& MI,
675 unsigned &SrcReg, unsigned &DstReg,
676 unsigned &SrcSubIdx, unsigned &DstSubIdx) const {
677 switch (MI.getOpcode()) {
681 case X86::MOV8rr_NOREX:
688 // FP Stack register class copies
689 case X86::MOV_Fp3232: case X86::MOV_Fp6464: case X86::MOV_Fp8080:
690 case X86::MOV_Fp3264: case X86::MOV_Fp3280:
691 case X86::MOV_Fp6432: case X86::MOV_Fp8032:
693 case X86::FsMOVAPSrr:
694 case X86::FsMOVAPDrr:
698 case X86::MOVSS2PSrr:
699 case X86::MOVSD2PDrr:
700 case X86::MOVPS2SSrr:
701 case X86::MOVPD2SDrr:
702 case X86::MMX_MOVQ64rr:
703 assert(MI.getNumOperands() >= 2 &&
704 MI.getOperand(0).isReg() &&
705 MI.getOperand(1).isReg() &&
706 "invalid register-register move instruction");
707 SrcReg = MI.getOperand(1).getReg();
708 DstReg = MI.getOperand(0).getReg();
709 SrcSubIdx = MI.getOperand(1).getSubReg();
710 DstSubIdx = MI.getOperand(0).getSubReg();
715 /// isFrameOperand - Return true and the FrameIndex if the specified
716 /// operand and follow operands form a reference to the stack frame.
717 bool X86InstrInfo::isFrameOperand(const MachineInstr *MI, unsigned int Op,
718 int &FrameIndex) const {
719 if (MI->getOperand(Op).isFI() && MI->getOperand(Op+1).isImm() &&
720 MI->getOperand(Op+2).isReg() && MI->getOperand(Op+3).isImm() &&
721 MI->getOperand(Op+1).getImm() == 1 &&
722 MI->getOperand(Op+2).getReg() == 0 &&
723 MI->getOperand(Op+3).getImm() == 0) {
724 FrameIndex = MI->getOperand(Op).getIndex();
730 static bool isFrameLoadOpcode(int Opcode) {
743 case X86::MMX_MOVD64rm:
744 case X86::MMX_MOVQ64rm:
751 static bool isFrameStoreOpcode(int Opcode) {
764 case X86::MMX_MOVD64mr:
765 case X86::MMX_MOVQ64mr:
766 case X86::MMX_MOVNTQmr:
772 unsigned X86InstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
773 int &FrameIndex) const {
774 if (isFrameLoadOpcode(MI->getOpcode()))
775 if (isFrameOperand(MI, 1, FrameIndex))
776 return MI->getOperand(0).getReg();
780 unsigned X86InstrInfo::isLoadFromStackSlotPostFE(const MachineInstr *MI,
781 int &FrameIndex) const {
782 if (isFrameLoadOpcode(MI->getOpcode())) {
784 if ((Reg = isLoadFromStackSlot(MI, FrameIndex)))
786 // Check for post-frame index elimination operations
787 const MachineMemOperand *Dummy;
788 return hasLoadFromStackSlot(MI, Dummy, FrameIndex);
793 bool X86InstrInfo::hasLoadFromStackSlot(const MachineInstr *MI,
794 const MachineMemOperand *&MMO,
795 int &FrameIndex) const {
796 for (MachineInstr::mmo_iterator o = MI->memoperands_begin(),
797 oe = MI->memoperands_end();
800 if ((*o)->isLoad() && (*o)->getValue())
801 if (const FixedStackPseudoSourceValue *Value =
802 dyn_cast<const FixedStackPseudoSourceValue>((*o)->getValue())) {
803 FrameIndex = Value->getFrameIndex();
811 unsigned X86InstrInfo::isStoreToStackSlot(const MachineInstr *MI,
812 int &FrameIndex) const {
813 if (isFrameStoreOpcode(MI->getOpcode()))
814 if (isFrameOperand(MI, 0, FrameIndex))
815 return MI->getOperand(X86AddrNumOperands).getReg();
819 unsigned X86InstrInfo::isStoreToStackSlotPostFE(const MachineInstr *MI,
820 int &FrameIndex) const {
821 if (isFrameStoreOpcode(MI->getOpcode())) {
823 if ((Reg = isStoreToStackSlot(MI, FrameIndex)))
825 // Check for post-frame index elimination operations
826 const MachineMemOperand *Dummy;
827 return hasStoreToStackSlot(MI, Dummy, FrameIndex);
832 bool X86InstrInfo::hasStoreToStackSlot(const MachineInstr *MI,
833 const MachineMemOperand *&MMO,
834 int &FrameIndex) const {
835 for (MachineInstr::mmo_iterator o = MI->memoperands_begin(),
836 oe = MI->memoperands_end();
839 if ((*o)->isStore() && (*o)->getValue())
840 if (const FixedStackPseudoSourceValue *Value =
841 dyn_cast<const FixedStackPseudoSourceValue>((*o)->getValue())) {
842 FrameIndex = Value->getFrameIndex();
850 /// regIsPICBase - Return true if register is PIC base (i.e.g defined by
852 static bool regIsPICBase(unsigned BaseReg, const MachineRegisterInfo &MRI) {
853 bool isPICBase = false;
854 for (MachineRegisterInfo::def_iterator I = MRI.def_begin(BaseReg),
855 E = MRI.def_end(); I != E; ++I) {
856 MachineInstr *DefMI = I.getOperand().getParent();
857 if (DefMI->getOpcode() != X86::MOVPC32r)
859 assert(!isPICBase && "More than one PIC base?");
866 X86InstrInfo::isReallyTriviallyReMaterializable(const MachineInstr *MI,
867 AliasAnalysis *AA) const {
868 switch (MI->getOpcode()) {
879 case X86::MOVUPSrm_Int:
882 case X86::MMX_MOVD64rm:
883 case X86::MMX_MOVQ64rm:
884 case X86::FsMOVAPSrm:
885 case X86::FsMOVAPDrm: {
886 // Loads from constant pools are trivially rematerializable.
887 if (MI->getOperand(1).isReg() &&
888 MI->getOperand(2).isImm() &&
889 MI->getOperand(3).isReg() && MI->getOperand(3).getReg() == 0 &&
890 MI->isInvariantLoad(AA)) {
891 unsigned BaseReg = MI->getOperand(1).getReg();
892 if (BaseReg == 0 || BaseReg == X86::RIP)
894 // Allow re-materialization of PIC load.
895 if (!ReMatPICStubLoad && MI->getOperand(4).isGlobal())
897 const MachineFunction &MF = *MI->getParent()->getParent();
898 const MachineRegisterInfo &MRI = MF.getRegInfo();
899 bool isPICBase = false;
900 for (MachineRegisterInfo::def_iterator I = MRI.def_begin(BaseReg),
901 E = MRI.def_end(); I != E; ++I) {
902 MachineInstr *DefMI = I.getOperand().getParent();
903 if (DefMI->getOpcode() != X86::MOVPC32r)
905 assert(!isPICBase && "More than one PIC base?");
915 if (MI->getOperand(2).isImm() &&
916 MI->getOperand(3).isReg() && MI->getOperand(3).getReg() == 0 &&
917 !MI->getOperand(4).isReg()) {
918 // lea fi#, lea GV, etc. are all rematerializable.
919 if (!MI->getOperand(1).isReg())
921 unsigned BaseReg = MI->getOperand(1).getReg();
924 // Allow re-materialization of lea PICBase + x.
925 const MachineFunction &MF = *MI->getParent()->getParent();
926 const MachineRegisterInfo &MRI = MF.getRegInfo();
927 return regIsPICBase(BaseReg, MRI);
933 // All other instructions marked M_REMATERIALIZABLE are always trivially
938 /// isSafeToClobberEFLAGS - Return true if it's safe insert an instruction that
939 /// would clobber the EFLAGS condition register. Note the result may be
940 /// conservative. If it cannot definitely determine the safety after visiting
941 /// a few instructions in each direction it assumes it's not safe.
942 static bool isSafeToClobberEFLAGS(MachineBasicBlock &MBB,
943 MachineBasicBlock::iterator I) {
944 // It's always safe to clobber EFLAGS at the end of a block.
948 // For compile time consideration, if we are not able to determine the
949 // safety after visiting 4 instructions in each direction, we will assume
951 MachineBasicBlock::iterator Iter = I;
952 for (unsigned i = 0; i < 4; ++i) {
953 bool SeenDef = false;
954 for (unsigned j = 0, e = Iter->getNumOperands(); j != e; ++j) {
955 MachineOperand &MO = Iter->getOperand(j);
958 if (MO.getReg() == X86::EFLAGS) {
966 // This instruction defines EFLAGS, no need to look any further.
970 // If we make it to the end of the block, it's safe to clobber EFLAGS.
971 if (Iter == MBB.end())
976 for (unsigned i = 0; i < 4; ++i) {
977 // If we make it to the beginning of the block, it's safe to clobber
978 // EFLAGS iff EFLAGS is not live-in.
979 if (Iter == MBB.begin())
980 return !MBB.isLiveIn(X86::EFLAGS);
983 bool SawKill = false;
984 for (unsigned j = 0, e = Iter->getNumOperands(); j != e; ++j) {
985 MachineOperand &MO = Iter->getOperand(j);
986 if (MO.isReg() && MO.getReg() == X86::EFLAGS) {
987 if (MO.isDef()) return MO.isDead();
988 if (MO.isKill()) SawKill = true;
993 // This instruction kills EFLAGS and doesn't redefine it, so
994 // there's no need to look further.
998 // Conservative answer.
1002 void X86InstrInfo::reMaterialize(MachineBasicBlock &MBB,
1003 MachineBasicBlock::iterator I,
1004 unsigned DestReg, unsigned SubIdx,
1005 const MachineInstr *Orig,
1006 const TargetRegisterInfo *TRI) const {
1007 DebugLoc DL = DebugLoc::getUnknownLoc();
1008 if (I != MBB.end()) DL = I->getDebugLoc();
1010 if (SubIdx && TargetRegisterInfo::isPhysicalRegister(DestReg)) {
1011 DestReg = TRI->getSubReg(DestReg, SubIdx);
1015 // MOV32r0 etc. are implemented with xor which clobbers condition code.
1016 // Re-materialize them as movri instructions to avoid side effects.
1018 unsigned Opc = Orig->getOpcode();
1022 case X86::MOV32r0: {
1023 if (!isSafeToClobberEFLAGS(MBB, I)) {
1026 case X86::MOV8r0: Opc = X86::MOV8ri; break;
1027 case X86::MOV32r0: Opc = X86::MOV32ri; break;
1036 MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
1037 MI->getOperand(0).setReg(DestReg);
1040 BuildMI(MBB, I, DL, get(Opc), DestReg).addImm(0);
1043 MachineInstr *NewMI = prior(I);
1044 NewMI->getOperand(0).setSubReg(SubIdx);
1047 /// hasLiveCondCodeDef - True if MI has a condition code def, e.g. EFLAGS, that
1048 /// is not marked dead.
1049 static bool hasLiveCondCodeDef(MachineInstr *MI) {
1050 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1051 MachineOperand &MO = MI->getOperand(i);
1052 if (MO.isReg() && MO.isDef() &&
1053 MO.getReg() == X86::EFLAGS && !MO.isDead()) {
1060 /// convertToThreeAddressWithLEA - Helper for convertToThreeAddress when
1061 /// 16-bit LEA is disabled, use 32-bit LEA to form 3-address code by promoting
1062 /// to a 32-bit superregister and then truncating back down to a 16-bit
1065 X86InstrInfo::convertToThreeAddressWithLEA(unsigned MIOpc,
1066 MachineFunction::iterator &MFI,
1067 MachineBasicBlock::iterator &MBBI,
1068 LiveVariables *LV) const {
1069 MachineInstr *MI = MBBI;
1070 unsigned Dest = MI->getOperand(0).getReg();
1071 unsigned Src = MI->getOperand(1).getReg();
1072 bool isDead = MI->getOperand(0).isDead();
1073 bool isKill = MI->getOperand(1).isKill();
1075 unsigned Opc = TM.getSubtarget<X86Subtarget>().is64Bit()
1076 ? X86::LEA64_32r : X86::LEA32r;
1077 MachineRegisterInfo &RegInfo = MFI->getParent()->getRegInfo();
1078 unsigned leaInReg = RegInfo.createVirtualRegister(&X86::GR32RegClass);
1079 unsigned leaOutReg = RegInfo.createVirtualRegister(&X86::GR32RegClass);
1081 // Build and insert into an implicit UNDEF value. This is OK because
1082 // well be shifting and then extracting the lower 16-bits.
1083 // This has the potential to cause partial register stall. e.g.
1084 // movw (%rbp,%rcx,2), %dx
1085 // leal -65(%rdx), %esi
1086 // But testing has shown this *does* help performance in 64-bit mode (at
1087 // least on modern x86 machines).
1088 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(X86::IMPLICIT_DEF), leaInReg);
1089 MachineInstr *InsMI =
1090 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(X86::INSERT_SUBREG),leaInReg)
1092 .addReg(Src, getKillRegState(isKill))
1093 .addImm(X86::SUBREG_16BIT);
1095 MachineInstrBuilder MIB = BuildMI(*MFI, MBBI, MI->getDebugLoc(),
1096 get(Opc), leaOutReg);
1099 llvm_unreachable(0);
1101 case X86::SHL16ri: {
1102 unsigned ShAmt = MI->getOperand(2).getImm();
1103 MIB.addReg(0).addImm(1 << ShAmt)
1104 .addReg(leaInReg, RegState::Kill).addImm(0);
1108 case X86::INC64_16r:
1109 addLeaRegOffset(MIB, leaInReg, true, 1);
1112 case X86::DEC64_16r:
1113 addLeaRegOffset(MIB, leaInReg, true, -1);
1117 addLeaRegOffset(MIB, leaInReg, true, MI->getOperand(2).getImm());
1119 case X86::ADD16rr: {
1120 unsigned Src2 = MI->getOperand(2).getReg();
1121 bool isKill2 = MI->getOperand(2).isKill();
1122 unsigned leaInReg2 = 0;
1123 MachineInstr *InsMI2 = 0;
1125 // ADD16rr %reg1028<kill>, %reg1028
1126 // just a single insert_subreg.
1127 addRegReg(MIB, leaInReg, true, leaInReg, false);
1129 leaInReg2 = RegInfo.createVirtualRegister(&X86::GR32RegClass);
1130 // Build and insert into an implicit UNDEF value. This is OK because
1131 // well be shifting and then extracting the lower 16-bits.
1132 BuildMI(*MFI, MIB, MI->getDebugLoc(), get(X86::IMPLICIT_DEF), leaInReg2);
1134 BuildMI(*MFI, MIB, MI->getDebugLoc(), get(X86::INSERT_SUBREG),leaInReg2)
1136 .addReg(Src2, getKillRegState(isKill2))
1137 .addImm(X86::SUBREG_16BIT);
1138 addRegReg(MIB, leaInReg, true, leaInReg2, true);
1140 if (LV && isKill2 && InsMI2)
1141 LV->replaceKillInstruction(Src2, MI, InsMI2);
1146 MachineInstr *NewMI = MIB;
1147 MachineInstr *ExtMI =
1148 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(X86::EXTRACT_SUBREG))
1149 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
1150 .addReg(leaOutReg, RegState::Kill)
1151 .addImm(X86::SUBREG_16BIT);
1154 // Update live variables
1155 LV->getVarInfo(leaInReg).Kills.push_back(NewMI);
1156 LV->getVarInfo(leaOutReg).Kills.push_back(ExtMI);
1158 LV->replaceKillInstruction(Src, MI, InsMI);
1160 LV->replaceKillInstruction(Dest, MI, ExtMI);
1166 /// convertToThreeAddress - This method must be implemented by targets that
1167 /// set the M_CONVERTIBLE_TO_3_ADDR flag. When this flag is set, the target
1168 /// may be able to convert a two-address instruction into a true
1169 /// three-address instruction on demand. This allows the X86 target (for
1170 /// example) to convert ADD and SHL instructions into LEA instructions if they
1171 /// would require register copies due to two-addressness.
1173 /// This method returns a null pointer if the transformation cannot be
1174 /// performed, otherwise it returns the new instruction.
1177 X86InstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
1178 MachineBasicBlock::iterator &MBBI,
1179 LiveVariables *LV) const {
1180 MachineInstr *MI = MBBI;
1181 MachineFunction &MF = *MI->getParent()->getParent();
1182 // All instructions input are two-addr instructions. Get the known operands.
1183 unsigned Dest = MI->getOperand(0).getReg();
1184 unsigned Src = MI->getOperand(1).getReg();
1185 bool isDead = MI->getOperand(0).isDead();
1186 bool isKill = MI->getOperand(1).isKill();
1188 MachineInstr *NewMI = NULL;
1189 // FIXME: 16-bit LEA's are really slow on Athlons, but not bad on P4's. When
1190 // we have better subtarget support, enable the 16-bit LEA generation here.
1191 // 16-bit LEA is also slow on Core2.
1192 bool DisableLEA16 = true;
1193 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
1195 unsigned MIOpc = MI->getOpcode();
1197 case X86::SHUFPSrri: {
1198 assert(MI->getNumOperands() == 4 && "Unknown shufps instruction!");
1199 if (!TM.getSubtarget<X86Subtarget>().hasSSE2()) return 0;
1201 unsigned B = MI->getOperand(1).getReg();
1202 unsigned C = MI->getOperand(2).getReg();
1203 if (B != C) return 0;
1204 unsigned A = MI->getOperand(0).getReg();
1205 unsigned M = MI->getOperand(3).getImm();
1206 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::PSHUFDri))
1207 .addReg(A, RegState::Define | getDeadRegState(isDead))
1208 .addReg(B, getKillRegState(isKill)).addImm(M);
1211 case X86::SHL64ri: {
1212 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
1213 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1214 // the flags produced by a shift yet, so this is safe.
1215 unsigned ShAmt = MI->getOperand(2).getImm();
1216 if (ShAmt == 0 || ShAmt >= 4) return 0;
1218 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::LEA64r))
1219 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
1220 .addReg(0).addImm(1 << ShAmt)
1221 .addReg(Src, getKillRegState(isKill))
1225 case X86::SHL32ri: {
1226 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
1227 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1228 // the flags produced by a shift yet, so this is safe.
1229 unsigned ShAmt = MI->getOperand(2).getImm();
1230 if (ShAmt == 0 || ShAmt >= 4) return 0;
1232 unsigned Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
1233 NewMI = BuildMI(MF, MI->getDebugLoc(), get(Opc))
1234 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
1235 .addReg(0).addImm(1 << ShAmt)
1236 .addReg(Src, getKillRegState(isKill)).addImm(0);
1239 case X86::SHL16ri: {
1240 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
1241 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1242 // the flags produced by a shift yet, so this is safe.
1243 unsigned ShAmt = MI->getOperand(2).getImm();
1244 if (ShAmt == 0 || ShAmt >= 4) return 0;
1247 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
1248 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
1249 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
1250 .addReg(0).addImm(1 << ShAmt)
1251 .addReg(Src, getKillRegState(isKill))
1256 // The following opcodes also sets the condition code register(s). Only
1257 // convert them to equivalent lea if the condition code register def's
1259 if (hasLiveCondCodeDef(MI))
1266 case X86::INC64_32r: {
1267 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
1268 unsigned Opc = MIOpc == X86::INC64r ? X86::LEA64r
1269 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
1270 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
1271 .addReg(Dest, RegState::Define |
1272 getDeadRegState(isDead)),
1277 case X86::INC64_16r:
1279 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
1280 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
1281 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
1282 .addReg(Dest, RegState::Define |
1283 getDeadRegState(isDead)),
1288 case X86::DEC64_32r: {
1289 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
1290 unsigned Opc = MIOpc == X86::DEC64r ? X86::LEA64r
1291 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
1292 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
1293 .addReg(Dest, RegState::Define |
1294 getDeadRegState(isDead)),
1299 case X86::DEC64_16r:
1301 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
1302 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
1303 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
1304 .addReg(Dest, RegState::Define |
1305 getDeadRegState(isDead)),
1309 case X86::ADD32rr: {
1310 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
1311 unsigned Opc = MIOpc == X86::ADD64rr ? X86::LEA64r
1312 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
1313 unsigned Src2 = MI->getOperand(2).getReg();
1314 bool isKill2 = MI->getOperand(2).isKill();
1315 NewMI = addRegReg(BuildMI(MF, MI->getDebugLoc(), get(Opc))
1316 .addReg(Dest, RegState::Define |
1317 getDeadRegState(isDead)),
1318 Src, isKill, Src2, isKill2);
1320 LV->replaceKillInstruction(Src2, MI, NewMI);
1323 case X86::ADD16rr: {
1325 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
1326 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
1327 unsigned Src2 = MI->getOperand(2).getReg();
1328 bool isKill2 = MI->getOperand(2).isKill();
1329 NewMI = addRegReg(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
1330 .addReg(Dest, RegState::Define |
1331 getDeadRegState(isDead)),
1332 Src, isKill, Src2, isKill2);
1334 LV->replaceKillInstruction(Src2, MI, NewMI);
1337 case X86::ADD64ri32:
1339 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
1340 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA64r))
1341 .addReg(Dest, RegState::Define |
1342 getDeadRegState(isDead)),
1343 Src, isKill, MI->getOperand(2).getImm());
1346 case X86::ADD32ri8: {
1347 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
1348 unsigned Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
1349 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
1350 .addReg(Dest, RegState::Define |
1351 getDeadRegState(isDead)),
1352 Src, isKill, MI->getOperand(2).getImm());
1358 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
1359 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
1360 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
1361 .addReg(Dest, RegState::Define |
1362 getDeadRegState(isDead)),
1363 Src, isKill, MI->getOperand(2).getImm());
1369 if (!NewMI) return 0;
1371 if (LV) { // Update live variables
1373 LV->replaceKillInstruction(Src, MI, NewMI);
1375 LV->replaceKillInstruction(Dest, MI, NewMI);
1378 MFI->insert(MBBI, NewMI); // Insert the new inst
1382 /// commuteInstruction - We have a few instructions that must be hacked on to
1386 X86InstrInfo::commuteInstruction(MachineInstr *MI, bool NewMI) const {
1387 switch (MI->getOpcode()) {
1388 case X86::SHRD16rri8: // A = SHRD16rri8 B, C, I -> A = SHLD16rri8 C, B, (16-I)
1389 case X86::SHLD16rri8: // A = SHLD16rri8 B, C, I -> A = SHRD16rri8 C, B, (16-I)
1390 case X86::SHRD32rri8: // A = SHRD32rri8 B, C, I -> A = SHLD32rri8 C, B, (32-I)
1391 case X86::SHLD32rri8: // A = SHLD32rri8 B, C, I -> A = SHRD32rri8 C, B, (32-I)
1392 case X86::SHRD64rri8: // A = SHRD64rri8 B, C, I -> A = SHLD64rri8 C, B, (64-I)
1393 case X86::SHLD64rri8:{// A = SHLD64rri8 B, C, I -> A = SHRD64rri8 C, B, (64-I)
1396 switch (MI->getOpcode()) {
1397 default: llvm_unreachable("Unreachable!");
1398 case X86::SHRD16rri8: Size = 16; Opc = X86::SHLD16rri8; break;
1399 case X86::SHLD16rri8: Size = 16; Opc = X86::SHRD16rri8; break;
1400 case X86::SHRD32rri8: Size = 32; Opc = X86::SHLD32rri8; break;
1401 case X86::SHLD32rri8: Size = 32; Opc = X86::SHRD32rri8; break;
1402 case X86::SHRD64rri8: Size = 64; Opc = X86::SHLD64rri8; break;
1403 case X86::SHLD64rri8: Size = 64; Opc = X86::SHRD64rri8; break;
1405 unsigned Amt = MI->getOperand(3).getImm();
1407 MachineFunction &MF = *MI->getParent()->getParent();
1408 MI = MF.CloneMachineInstr(MI);
1411 MI->setDesc(get(Opc));
1412 MI->getOperand(3).setImm(Size-Amt);
1413 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
1415 case X86::CMOVB16rr:
1416 case X86::CMOVB32rr:
1417 case X86::CMOVB64rr:
1418 case X86::CMOVAE16rr:
1419 case X86::CMOVAE32rr:
1420 case X86::CMOVAE64rr:
1421 case X86::CMOVE16rr:
1422 case X86::CMOVE32rr:
1423 case X86::CMOVE64rr:
1424 case X86::CMOVNE16rr:
1425 case X86::CMOVNE32rr:
1426 case X86::CMOVNE64rr:
1427 case X86::CMOVBE16rr:
1428 case X86::CMOVBE32rr:
1429 case X86::CMOVBE64rr:
1430 case X86::CMOVA16rr:
1431 case X86::CMOVA32rr:
1432 case X86::CMOVA64rr:
1433 case X86::CMOVL16rr:
1434 case X86::CMOVL32rr:
1435 case X86::CMOVL64rr:
1436 case X86::CMOVGE16rr:
1437 case X86::CMOVGE32rr:
1438 case X86::CMOVGE64rr:
1439 case X86::CMOVLE16rr:
1440 case X86::CMOVLE32rr:
1441 case X86::CMOVLE64rr:
1442 case X86::CMOVG16rr:
1443 case X86::CMOVG32rr:
1444 case X86::CMOVG64rr:
1445 case X86::CMOVS16rr:
1446 case X86::CMOVS32rr:
1447 case X86::CMOVS64rr:
1448 case X86::CMOVNS16rr:
1449 case X86::CMOVNS32rr:
1450 case X86::CMOVNS64rr:
1451 case X86::CMOVP16rr:
1452 case X86::CMOVP32rr:
1453 case X86::CMOVP64rr:
1454 case X86::CMOVNP16rr:
1455 case X86::CMOVNP32rr:
1456 case X86::CMOVNP64rr:
1457 case X86::CMOVO16rr:
1458 case X86::CMOVO32rr:
1459 case X86::CMOVO64rr:
1460 case X86::CMOVNO16rr:
1461 case X86::CMOVNO32rr:
1462 case X86::CMOVNO64rr: {
1464 switch (MI->getOpcode()) {
1466 case X86::CMOVB16rr: Opc = X86::CMOVAE16rr; break;
1467 case X86::CMOVB32rr: Opc = X86::CMOVAE32rr; break;
1468 case X86::CMOVB64rr: Opc = X86::CMOVAE64rr; break;
1469 case X86::CMOVAE16rr: Opc = X86::CMOVB16rr; break;
1470 case X86::CMOVAE32rr: Opc = X86::CMOVB32rr; break;
1471 case X86::CMOVAE64rr: Opc = X86::CMOVB64rr; break;
1472 case X86::CMOVE16rr: Opc = X86::CMOVNE16rr; break;
1473 case X86::CMOVE32rr: Opc = X86::CMOVNE32rr; break;
1474 case X86::CMOVE64rr: Opc = X86::CMOVNE64rr; break;
1475 case X86::CMOVNE16rr: Opc = X86::CMOVE16rr; break;
1476 case X86::CMOVNE32rr: Opc = X86::CMOVE32rr; break;
1477 case X86::CMOVNE64rr: Opc = X86::CMOVE64rr; break;
1478 case X86::CMOVBE16rr: Opc = X86::CMOVA16rr; break;
1479 case X86::CMOVBE32rr: Opc = X86::CMOVA32rr; break;
1480 case X86::CMOVBE64rr: Opc = X86::CMOVA64rr; break;
1481 case X86::CMOVA16rr: Opc = X86::CMOVBE16rr; break;
1482 case X86::CMOVA32rr: Opc = X86::CMOVBE32rr; break;
1483 case X86::CMOVA64rr: Opc = X86::CMOVBE64rr; break;
1484 case X86::CMOVL16rr: Opc = X86::CMOVGE16rr; break;
1485 case X86::CMOVL32rr: Opc = X86::CMOVGE32rr; break;
1486 case X86::CMOVL64rr: Opc = X86::CMOVGE64rr; break;
1487 case X86::CMOVGE16rr: Opc = X86::CMOVL16rr; break;
1488 case X86::CMOVGE32rr: Opc = X86::CMOVL32rr; break;
1489 case X86::CMOVGE64rr: Opc = X86::CMOVL64rr; break;
1490 case X86::CMOVLE16rr: Opc = X86::CMOVG16rr; break;
1491 case X86::CMOVLE32rr: Opc = X86::CMOVG32rr; break;
1492 case X86::CMOVLE64rr: Opc = X86::CMOVG64rr; break;
1493 case X86::CMOVG16rr: Opc = X86::CMOVLE16rr; break;
1494 case X86::CMOVG32rr: Opc = X86::CMOVLE32rr; break;
1495 case X86::CMOVG64rr: Opc = X86::CMOVLE64rr; break;
1496 case X86::CMOVS16rr: Opc = X86::CMOVNS16rr; break;
1497 case X86::CMOVS32rr: Opc = X86::CMOVNS32rr; break;
1498 case X86::CMOVS64rr: Opc = X86::CMOVNS64rr; break;
1499 case X86::CMOVNS16rr: Opc = X86::CMOVS16rr; break;
1500 case X86::CMOVNS32rr: Opc = X86::CMOVS32rr; break;
1501 case X86::CMOVNS64rr: Opc = X86::CMOVS64rr; break;
1502 case X86::CMOVP16rr: Opc = X86::CMOVNP16rr; break;
1503 case X86::CMOVP32rr: Opc = X86::CMOVNP32rr; break;
1504 case X86::CMOVP64rr: Opc = X86::CMOVNP64rr; break;
1505 case X86::CMOVNP16rr: Opc = X86::CMOVP16rr; break;
1506 case X86::CMOVNP32rr: Opc = X86::CMOVP32rr; break;
1507 case X86::CMOVNP64rr: Opc = X86::CMOVP64rr; break;
1508 case X86::CMOVO16rr: Opc = X86::CMOVNO16rr; break;
1509 case X86::CMOVO32rr: Opc = X86::CMOVNO32rr; break;
1510 case X86::CMOVO64rr: Opc = X86::CMOVNO64rr; break;
1511 case X86::CMOVNO16rr: Opc = X86::CMOVO16rr; break;
1512 case X86::CMOVNO32rr: Opc = X86::CMOVO32rr; break;
1513 case X86::CMOVNO64rr: Opc = X86::CMOVO64rr; break;
1516 MachineFunction &MF = *MI->getParent()->getParent();
1517 MI = MF.CloneMachineInstr(MI);
1520 MI->setDesc(get(Opc));
1521 // Fallthrough intended.
1524 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
1528 static X86::CondCode GetCondFromBranchOpc(unsigned BrOpc) {
1530 default: return X86::COND_INVALID;
1531 case X86::JE: return X86::COND_E;
1532 case X86::JNE: return X86::COND_NE;
1533 case X86::JL: return X86::COND_L;
1534 case X86::JLE: return X86::COND_LE;
1535 case X86::JG: return X86::COND_G;
1536 case X86::JGE: return X86::COND_GE;
1537 case X86::JB: return X86::COND_B;
1538 case X86::JBE: return X86::COND_BE;
1539 case X86::JA: return X86::COND_A;
1540 case X86::JAE: return X86::COND_AE;
1541 case X86::JS: return X86::COND_S;
1542 case X86::JNS: return X86::COND_NS;
1543 case X86::JP: return X86::COND_P;
1544 case X86::JNP: return X86::COND_NP;
1545 case X86::JO: return X86::COND_O;
1546 case X86::JNO: return X86::COND_NO;
1550 unsigned X86::GetCondBranchFromCond(X86::CondCode CC) {
1552 default: llvm_unreachable("Illegal condition code!");
1553 case X86::COND_E: return X86::JE;
1554 case X86::COND_NE: return X86::JNE;
1555 case X86::COND_L: return X86::JL;
1556 case X86::COND_LE: return X86::JLE;
1557 case X86::COND_G: return X86::JG;
1558 case X86::COND_GE: return X86::JGE;
1559 case X86::COND_B: return X86::JB;
1560 case X86::COND_BE: return X86::JBE;
1561 case X86::COND_A: return X86::JA;
1562 case X86::COND_AE: return X86::JAE;
1563 case X86::COND_S: return X86::JS;
1564 case X86::COND_NS: return X86::JNS;
1565 case X86::COND_P: return X86::JP;
1566 case X86::COND_NP: return X86::JNP;
1567 case X86::COND_O: return X86::JO;
1568 case X86::COND_NO: return X86::JNO;
1572 /// GetOppositeBranchCondition - Return the inverse of the specified condition,
1573 /// e.g. turning COND_E to COND_NE.
1574 X86::CondCode X86::GetOppositeBranchCondition(X86::CondCode CC) {
1576 default: llvm_unreachable("Illegal condition code!");
1577 case X86::COND_E: return X86::COND_NE;
1578 case X86::COND_NE: return X86::COND_E;
1579 case X86::COND_L: return X86::COND_GE;
1580 case X86::COND_LE: return X86::COND_G;
1581 case X86::COND_G: return X86::COND_LE;
1582 case X86::COND_GE: return X86::COND_L;
1583 case X86::COND_B: return X86::COND_AE;
1584 case X86::COND_BE: return X86::COND_A;
1585 case X86::COND_A: return X86::COND_BE;
1586 case X86::COND_AE: return X86::COND_B;
1587 case X86::COND_S: return X86::COND_NS;
1588 case X86::COND_NS: return X86::COND_S;
1589 case X86::COND_P: return X86::COND_NP;
1590 case X86::COND_NP: return X86::COND_P;
1591 case X86::COND_O: return X86::COND_NO;
1592 case X86::COND_NO: return X86::COND_O;
1596 bool X86InstrInfo::isUnpredicatedTerminator(const MachineInstr *MI) const {
1597 const TargetInstrDesc &TID = MI->getDesc();
1598 if (!TID.isTerminator()) return false;
1600 // Conditional branch is a special case.
1601 if (TID.isBranch() && !TID.isBarrier())
1603 if (!TID.isPredicable())
1605 return !isPredicated(MI);
1608 // For purposes of branch analysis do not count FP_REG_KILL as a terminator.
1609 static bool isBrAnalysisUnpredicatedTerminator(const MachineInstr *MI,
1610 const X86InstrInfo &TII) {
1611 if (MI->getOpcode() == X86::FP_REG_KILL)
1613 return TII.isUnpredicatedTerminator(MI);
1616 bool X86InstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,
1617 MachineBasicBlock *&TBB,
1618 MachineBasicBlock *&FBB,
1619 SmallVectorImpl<MachineOperand> &Cond,
1620 bool AllowModify) const {
1621 // Start from the bottom of the block and work up, examining the
1622 // terminator instructions.
1623 MachineBasicBlock::iterator I = MBB.end();
1624 while (I != MBB.begin()) {
1627 // Working from the bottom, when we see a non-terminator instruction, we're
1629 if (!isBrAnalysisUnpredicatedTerminator(I, *this))
1632 // A terminator that isn't a branch can't easily be handled by this
1634 if (!I->getDesc().isBranch())
1637 // Handle unconditional branches.
1638 if (I->getOpcode() == X86::JMP) {
1640 TBB = I->getOperand(0).getMBB();
1644 // If the block has any instructions after a JMP, delete them.
1645 while (llvm::next(I) != MBB.end())
1646 llvm::next(I)->eraseFromParent();
1651 // Delete the JMP if it's equivalent to a fall-through.
1652 if (MBB.isLayoutSuccessor(I->getOperand(0).getMBB())) {
1654 I->eraseFromParent();
1659 // TBB is used to indicate the unconditinal destination.
1660 TBB = I->getOperand(0).getMBB();
1664 // Handle conditional branches.
1665 X86::CondCode BranchCode = GetCondFromBranchOpc(I->getOpcode());
1666 if (BranchCode == X86::COND_INVALID)
1667 return true; // Can't handle indirect branch.
1669 // Working from the bottom, handle the first conditional branch.
1672 TBB = I->getOperand(0).getMBB();
1673 Cond.push_back(MachineOperand::CreateImm(BranchCode));
1677 // Handle subsequent conditional branches. Only handle the case where all
1678 // conditional branches branch to the same destination and their condition
1679 // opcodes fit one of the special multi-branch idioms.
1680 assert(Cond.size() == 1);
1683 // Only handle the case where all conditional branches branch to the same
1685 if (TBB != I->getOperand(0).getMBB())
1688 // If the conditions are the same, we can leave them alone.
1689 X86::CondCode OldBranchCode = (X86::CondCode)Cond[0].getImm();
1690 if (OldBranchCode == BranchCode)
1693 // If they differ, see if they fit one of the known patterns. Theoretically,
1694 // we could handle more patterns here, but we shouldn't expect to see them
1695 // if instruction selection has done a reasonable job.
1696 if ((OldBranchCode == X86::COND_NP &&
1697 BranchCode == X86::COND_E) ||
1698 (OldBranchCode == X86::COND_E &&
1699 BranchCode == X86::COND_NP))
1700 BranchCode = X86::COND_NP_OR_E;
1701 else if ((OldBranchCode == X86::COND_P &&
1702 BranchCode == X86::COND_NE) ||
1703 (OldBranchCode == X86::COND_NE &&
1704 BranchCode == X86::COND_P))
1705 BranchCode = X86::COND_NE_OR_P;
1709 // Update the MachineOperand.
1710 Cond[0].setImm(BranchCode);
1716 unsigned X86InstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
1717 MachineBasicBlock::iterator I = MBB.end();
1720 while (I != MBB.begin()) {
1722 if (I->getOpcode() != X86::JMP &&
1723 GetCondFromBranchOpc(I->getOpcode()) == X86::COND_INVALID)
1725 // Remove the branch.
1726 I->eraseFromParent();
1735 X86InstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
1736 MachineBasicBlock *FBB,
1737 const SmallVectorImpl<MachineOperand> &Cond) const {
1738 // FIXME this should probably have a DebugLoc operand
1739 DebugLoc dl = DebugLoc::getUnknownLoc();
1740 // Shouldn't be a fall through.
1741 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
1742 assert((Cond.size() == 1 || Cond.size() == 0) &&
1743 "X86 branch conditions have one component!");
1746 // Unconditional branch?
1747 assert(!FBB && "Unconditional branch with multiple successors!");
1748 BuildMI(&MBB, dl, get(X86::JMP)).addMBB(TBB);
1752 // Conditional branch.
1754 X86::CondCode CC = (X86::CondCode)Cond[0].getImm();
1756 case X86::COND_NP_OR_E:
1757 // Synthesize NP_OR_E with two branches.
1758 BuildMI(&MBB, dl, get(X86::JNP)).addMBB(TBB);
1760 BuildMI(&MBB, dl, get(X86::JE)).addMBB(TBB);
1763 case X86::COND_NE_OR_P:
1764 // Synthesize NE_OR_P with two branches.
1765 BuildMI(&MBB, dl, get(X86::JNE)).addMBB(TBB);
1767 BuildMI(&MBB, dl, get(X86::JP)).addMBB(TBB);
1771 unsigned Opc = GetCondBranchFromCond(CC);
1772 BuildMI(&MBB, dl, get(Opc)).addMBB(TBB);
1777 // Two-way Conditional branch. Insert the second branch.
1778 BuildMI(&MBB, dl, get(X86::JMP)).addMBB(FBB);
1784 /// isHReg - Test if the given register is a physical h register.
1785 static bool isHReg(unsigned Reg) {
1786 return X86::GR8_ABCD_HRegClass.contains(Reg);
1789 bool X86InstrInfo::copyRegToReg(MachineBasicBlock &MBB,
1790 MachineBasicBlock::iterator MI,
1791 unsigned DestReg, unsigned SrcReg,
1792 const TargetRegisterClass *DestRC,
1793 const TargetRegisterClass *SrcRC) const {
1794 DebugLoc DL = DebugLoc::getUnknownLoc();
1795 if (MI != MBB.end()) DL = MI->getDebugLoc();
1797 // Determine if DstRC and SrcRC have a common superclass in common.
1798 const TargetRegisterClass *CommonRC = DestRC;
1799 if (DestRC == SrcRC)
1800 /* Source and destination have the same register class. */;
1801 else if (CommonRC->hasSuperClass(SrcRC))
1803 else if (!DestRC->hasSubClass(SrcRC)) {
1804 // Neither of GR64_NOREX or GR64_NOSP is a superclass of the other,
1805 // but we want to copy then as GR64. Similarly, for GR32_NOREX and
1806 // GR32_NOSP, copy as GR32.
1807 if (SrcRC->hasSuperClass(&X86::GR64RegClass) &&
1808 DestRC->hasSuperClass(&X86::GR64RegClass))
1809 CommonRC = &X86::GR64RegClass;
1810 else if (SrcRC->hasSuperClass(&X86::GR32RegClass) &&
1811 DestRC->hasSuperClass(&X86::GR32RegClass))
1812 CommonRC = &X86::GR32RegClass;
1819 if (CommonRC == &X86::GR64RegClass || CommonRC == &X86::GR64_NOSPRegClass) {
1821 } else if (CommonRC == &X86::GR32RegClass ||
1822 CommonRC == &X86::GR32_NOSPRegClass) {
1824 } else if (CommonRC == &X86::GR16RegClass) {
1826 } else if (CommonRC == &X86::GR8RegClass) {
1827 // Copying to or from a physical H register on x86-64 requires a NOREX
1828 // move. Otherwise use a normal move.
1829 if ((isHReg(DestReg) || isHReg(SrcReg)) &&
1830 TM.getSubtarget<X86Subtarget>().is64Bit())
1831 Opc = X86::MOV8rr_NOREX;
1834 } else if (CommonRC == &X86::GR64_ABCDRegClass) {
1836 } else if (CommonRC == &X86::GR32_ABCDRegClass) {
1838 } else if (CommonRC == &X86::GR16_ABCDRegClass) {
1840 } else if (CommonRC == &X86::GR8_ABCD_LRegClass) {
1842 } else if (CommonRC == &X86::GR8_ABCD_HRegClass) {
1843 if (TM.getSubtarget<X86Subtarget>().is64Bit())
1844 Opc = X86::MOV8rr_NOREX;
1847 } else if (CommonRC == &X86::GR64_NOREXRegClass ||
1848 CommonRC == &X86::GR64_NOREX_NOSPRegClass) {
1850 } else if (CommonRC == &X86::GR32_NOREXRegClass) {
1852 } else if (CommonRC == &X86::GR16_NOREXRegClass) {
1854 } else if (CommonRC == &X86::GR8_NOREXRegClass) {
1856 } else if (CommonRC == &X86::RFP32RegClass) {
1857 Opc = X86::MOV_Fp3232;
1858 } else if (CommonRC == &X86::RFP64RegClass || CommonRC == &X86::RSTRegClass) {
1859 Opc = X86::MOV_Fp6464;
1860 } else if (CommonRC == &X86::RFP80RegClass) {
1861 Opc = X86::MOV_Fp8080;
1862 } else if (CommonRC == &X86::FR32RegClass) {
1863 Opc = X86::FsMOVAPSrr;
1864 } else if (CommonRC == &X86::FR64RegClass) {
1865 Opc = X86::FsMOVAPDrr;
1866 } else if (CommonRC == &X86::VR128RegClass) {
1867 Opc = X86::MOVAPSrr;
1868 } else if (CommonRC == &X86::VR64RegClass) {
1869 Opc = X86::MMX_MOVQ64rr;
1873 BuildMI(MBB, MI, DL, get(Opc), DestReg).addReg(SrcReg);
1877 // Moving EFLAGS to / from another register requires a push and a pop.
1878 if (SrcRC == &X86::CCRRegClass) {
1879 if (SrcReg != X86::EFLAGS)
1881 if (DestRC == &X86::GR64RegClass || DestRC == &X86::GR64_NOSPRegClass) {
1882 BuildMI(MBB, MI, DL, get(X86::PUSHFQ64));
1883 BuildMI(MBB, MI, DL, get(X86::POP64r), DestReg);
1885 } else if (DestRC == &X86::GR32RegClass ||
1886 DestRC == &X86::GR32_NOSPRegClass) {
1887 BuildMI(MBB, MI, DL, get(X86::PUSHFD));
1888 BuildMI(MBB, MI, DL, get(X86::POP32r), DestReg);
1891 } else if (DestRC == &X86::CCRRegClass) {
1892 if (DestReg != X86::EFLAGS)
1894 if (SrcRC == &X86::GR64RegClass || DestRC == &X86::GR64_NOSPRegClass) {
1895 BuildMI(MBB, MI, DL, get(X86::PUSH64r)).addReg(SrcReg);
1896 BuildMI(MBB, MI, DL, get(X86::POPFQ));
1898 } else if (SrcRC == &X86::GR32RegClass ||
1899 DestRC == &X86::GR32_NOSPRegClass) {
1900 BuildMI(MBB, MI, DL, get(X86::PUSH32r)).addReg(SrcReg);
1901 BuildMI(MBB, MI, DL, get(X86::POPFD));
1906 // Moving from ST(0) turns into FpGET_ST0_32 etc.
1907 if (SrcRC == &X86::RSTRegClass) {
1908 // Copying from ST(0)/ST(1).
1909 if (SrcReg != X86::ST0 && SrcReg != X86::ST1)
1910 // Can only copy from ST(0)/ST(1) right now
1912 bool isST0 = SrcReg == X86::ST0;
1914 if (DestRC == &X86::RFP32RegClass)
1915 Opc = isST0 ? X86::FpGET_ST0_32 : X86::FpGET_ST1_32;
1916 else if (DestRC == &X86::RFP64RegClass)
1917 Opc = isST0 ? X86::FpGET_ST0_64 : X86::FpGET_ST1_64;
1919 if (DestRC != &X86::RFP80RegClass)
1921 Opc = isST0 ? X86::FpGET_ST0_80 : X86::FpGET_ST1_80;
1923 BuildMI(MBB, MI, DL, get(Opc), DestReg);
1927 // Moving to ST(0) turns into FpSET_ST0_32 etc.
1928 if (DestRC == &X86::RSTRegClass) {
1929 // Copying to ST(0) / ST(1).
1930 if (DestReg != X86::ST0 && DestReg != X86::ST1)
1931 // Can only copy to TOS right now
1933 bool isST0 = DestReg == X86::ST0;
1935 if (SrcRC == &X86::RFP32RegClass)
1936 Opc = isST0 ? X86::FpSET_ST0_32 : X86::FpSET_ST1_32;
1937 else if (SrcRC == &X86::RFP64RegClass)
1938 Opc = isST0 ? X86::FpSET_ST0_64 : X86::FpSET_ST1_64;
1940 if (SrcRC != &X86::RFP80RegClass)
1942 Opc = isST0 ? X86::FpSET_ST0_80 : X86::FpSET_ST1_80;
1944 BuildMI(MBB, MI, DL, get(Opc)).addReg(SrcReg);
1948 // Not yet supported!
1952 static unsigned getStoreRegOpcode(unsigned SrcReg,
1953 const TargetRegisterClass *RC,
1954 bool isStackAligned,
1955 TargetMachine &TM) {
1957 if (RC == &X86::GR64RegClass || RC == &X86::GR64_NOSPRegClass) {
1959 } else if (RC == &X86::GR32RegClass || RC == &X86::GR32_NOSPRegClass) {
1961 } else if (RC == &X86::GR16RegClass) {
1963 } else if (RC == &X86::GR8RegClass) {
1964 // Copying to or from a physical H register on x86-64 requires a NOREX
1965 // move. Otherwise use a normal move.
1966 if (isHReg(SrcReg) &&
1967 TM.getSubtarget<X86Subtarget>().is64Bit())
1968 Opc = X86::MOV8mr_NOREX;
1971 } else if (RC == &X86::GR64_ABCDRegClass) {
1973 } else if (RC == &X86::GR32_ABCDRegClass) {
1975 } else if (RC == &X86::GR16_ABCDRegClass) {
1977 } else if (RC == &X86::GR8_ABCD_LRegClass) {
1979 } else if (RC == &X86::GR8_ABCD_HRegClass) {
1980 if (TM.getSubtarget<X86Subtarget>().is64Bit())
1981 Opc = X86::MOV8mr_NOREX;
1984 } else if (RC == &X86::GR64_NOREXRegClass ||
1985 RC == &X86::GR64_NOREX_NOSPRegClass) {
1987 } else if (RC == &X86::GR32_NOREXRegClass) {
1989 } else if (RC == &X86::GR16_NOREXRegClass) {
1991 } else if (RC == &X86::GR8_NOREXRegClass) {
1993 } else if (RC == &X86::RFP80RegClass) {
1994 Opc = X86::ST_FpP80m; // pops
1995 } else if (RC == &X86::RFP64RegClass) {
1996 Opc = X86::ST_Fp64m;
1997 } else if (RC == &X86::RFP32RegClass) {
1998 Opc = X86::ST_Fp32m;
1999 } else if (RC == &X86::FR32RegClass) {
2001 } else if (RC == &X86::FR64RegClass) {
2003 } else if (RC == &X86::VR128RegClass) {
2004 // If stack is realigned we can use aligned stores.
2005 Opc = isStackAligned ? X86::MOVAPSmr : X86::MOVUPSmr;
2006 } else if (RC == &X86::VR64RegClass) {
2007 Opc = X86::MMX_MOVQ64mr;
2009 llvm_unreachable("Unknown regclass");
2015 void X86InstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
2016 MachineBasicBlock::iterator MI,
2017 unsigned SrcReg, bool isKill, int FrameIdx,
2018 const TargetRegisterClass *RC) const {
2019 const MachineFunction &MF = *MBB.getParent();
2020 bool isAligned = (RI.getStackAlignment() >= 16) ||
2021 RI.needsStackRealignment(MF);
2022 unsigned Opc = getStoreRegOpcode(SrcReg, RC, isAligned, TM);
2023 DebugLoc DL = DebugLoc::getUnknownLoc();
2024 if (MI != MBB.end()) DL = MI->getDebugLoc();
2025 addFrameReference(BuildMI(MBB, MI, DL, get(Opc)), FrameIdx)
2026 .addReg(SrcReg, getKillRegState(isKill));
2029 void X86InstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg,
2031 SmallVectorImpl<MachineOperand> &Addr,
2032 const TargetRegisterClass *RC,
2033 MachineInstr::mmo_iterator MMOBegin,
2034 MachineInstr::mmo_iterator MMOEnd,
2035 SmallVectorImpl<MachineInstr*> &NewMIs) const {
2036 bool isAligned = (*MMOBegin)->getAlignment() >= 16;
2037 unsigned Opc = getStoreRegOpcode(SrcReg, RC, isAligned, TM);
2038 DebugLoc DL = DebugLoc::getUnknownLoc();
2039 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc));
2040 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
2041 MIB.addOperand(Addr[i]);
2042 MIB.addReg(SrcReg, getKillRegState(isKill));
2043 (*MIB).setMemRefs(MMOBegin, MMOEnd);
2044 NewMIs.push_back(MIB);
2047 static unsigned getLoadRegOpcode(unsigned DestReg,
2048 const TargetRegisterClass *RC,
2049 bool isStackAligned,
2050 const TargetMachine &TM) {
2052 if (RC == &X86::GR64RegClass || RC == &X86::GR64_NOSPRegClass) {
2054 } else if (RC == &X86::GR32RegClass || RC == &X86::GR32_NOSPRegClass) {
2056 } else if (RC == &X86::GR16RegClass) {
2058 } else if (RC == &X86::GR8RegClass) {
2059 // Copying to or from a physical H register on x86-64 requires a NOREX
2060 // move. Otherwise use a normal move.
2061 if (isHReg(DestReg) &&
2062 TM.getSubtarget<X86Subtarget>().is64Bit())
2063 Opc = X86::MOV8rm_NOREX;
2066 } else if (RC == &X86::GR64_ABCDRegClass) {
2068 } else if (RC == &X86::GR32_ABCDRegClass) {
2070 } else if (RC == &X86::GR16_ABCDRegClass) {
2072 } else if (RC == &X86::GR8_ABCD_LRegClass) {
2074 } else if (RC == &X86::GR8_ABCD_HRegClass) {
2075 if (TM.getSubtarget<X86Subtarget>().is64Bit())
2076 Opc = X86::MOV8rm_NOREX;
2079 } else if (RC == &X86::GR64_NOREXRegClass ||
2080 RC == &X86::GR64_NOREX_NOSPRegClass) {
2082 } else if (RC == &X86::GR32_NOREXRegClass) {
2084 } else if (RC == &X86::GR16_NOREXRegClass) {
2086 } else if (RC == &X86::GR8_NOREXRegClass) {
2088 } else if (RC == &X86::RFP80RegClass) {
2089 Opc = X86::LD_Fp80m;
2090 } else if (RC == &X86::RFP64RegClass) {
2091 Opc = X86::LD_Fp64m;
2092 } else if (RC == &X86::RFP32RegClass) {
2093 Opc = X86::LD_Fp32m;
2094 } else if (RC == &X86::FR32RegClass) {
2096 } else if (RC == &X86::FR64RegClass) {
2098 } else if (RC == &X86::VR128RegClass) {
2099 // If stack is realigned we can use aligned loads.
2100 Opc = isStackAligned ? X86::MOVAPSrm : X86::MOVUPSrm;
2101 } else if (RC == &X86::VR64RegClass) {
2102 Opc = X86::MMX_MOVQ64rm;
2104 llvm_unreachable("Unknown regclass");
2110 void X86InstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
2111 MachineBasicBlock::iterator MI,
2112 unsigned DestReg, int FrameIdx,
2113 const TargetRegisterClass *RC) const{
2114 const MachineFunction &MF = *MBB.getParent();
2115 bool isAligned = (RI.getStackAlignment() >= 16) ||
2116 RI.needsStackRealignment(MF);
2117 unsigned Opc = getLoadRegOpcode(DestReg, RC, isAligned, TM);
2118 DebugLoc DL = DebugLoc::getUnknownLoc();
2119 if (MI != MBB.end()) DL = MI->getDebugLoc();
2120 addFrameReference(BuildMI(MBB, MI, DL, get(Opc), DestReg), FrameIdx);
2123 void X86InstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
2124 SmallVectorImpl<MachineOperand> &Addr,
2125 const TargetRegisterClass *RC,
2126 MachineInstr::mmo_iterator MMOBegin,
2127 MachineInstr::mmo_iterator MMOEnd,
2128 SmallVectorImpl<MachineInstr*> &NewMIs) const {
2129 bool isAligned = (*MMOBegin)->getAlignment() >= 16;
2130 unsigned Opc = getLoadRegOpcode(DestReg, RC, isAligned, TM);
2131 DebugLoc DL = DebugLoc::getUnknownLoc();
2132 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc), DestReg);
2133 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
2134 MIB.addOperand(Addr[i]);
2135 (*MIB).setMemRefs(MMOBegin, MMOEnd);
2136 NewMIs.push_back(MIB);
2139 bool X86InstrInfo::spillCalleeSavedRegisters(MachineBasicBlock &MBB,
2140 MachineBasicBlock::iterator MI,
2141 const std::vector<CalleeSavedInfo> &CSI) const {
2145 DebugLoc DL = DebugLoc::getUnknownLoc();
2146 if (MI != MBB.end()) DL = MI->getDebugLoc();
2148 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
2149 bool isWin64 = TM.getSubtarget<X86Subtarget>().isTargetWin64();
2150 unsigned SlotSize = is64Bit ? 8 : 4;
2152 MachineFunction &MF = *MBB.getParent();
2153 unsigned FPReg = RI.getFrameRegister(MF);
2154 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
2155 unsigned CalleeFrameSize = 0;
2157 unsigned Opc = is64Bit ? X86::PUSH64r : X86::PUSH32r;
2158 for (unsigned i = CSI.size(); i != 0; --i) {
2159 unsigned Reg = CSI[i-1].getReg();
2160 const TargetRegisterClass *RegClass = CSI[i-1].getRegClass();
2161 // Add the callee-saved register as live-in. It's killed at the spill.
2164 // X86RegisterInfo::emitPrologue will handle spilling of frame register.
2166 if (RegClass != &X86::VR128RegClass && !isWin64) {
2167 CalleeFrameSize += SlotSize;
2168 BuildMI(MBB, MI, DL, get(Opc)).addReg(Reg, RegState::Kill);
2170 storeRegToStackSlot(MBB, MI, Reg, true, CSI[i-1].getFrameIdx(), RegClass);
2174 X86FI->setCalleeSavedFrameSize(CalleeFrameSize);
2178 bool X86InstrInfo::restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
2179 MachineBasicBlock::iterator MI,
2180 const std::vector<CalleeSavedInfo> &CSI) const {
2184 DebugLoc DL = DebugLoc::getUnknownLoc();
2185 if (MI != MBB.end()) DL = MI->getDebugLoc();
2187 MachineFunction &MF = *MBB.getParent();
2188 unsigned FPReg = RI.getFrameRegister(MF);
2189 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
2190 bool isWin64 = TM.getSubtarget<X86Subtarget>().isTargetWin64();
2191 unsigned Opc = is64Bit ? X86::POP64r : X86::POP32r;
2192 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
2193 unsigned Reg = CSI[i].getReg();
2195 // X86RegisterInfo::emitEpilogue will handle restoring of frame register.
2197 const TargetRegisterClass *RegClass = CSI[i].getRegClass();
2198 if (RegClass != &X86::VR128RegClass && !isWin64) {
2199 BuildMI(MBB, MI, DL, get(Opc), Reg);
2201 loadRegFromStackSlot(MBB, MI, Reg, CSI[i].getFrameIdx(), RegClass);
2207 static MachineInstr *FuseTwoAddrInst(MachineFunction &MF, unsigned Opcode,
2208 const SmallVectorImpl<MachineOperand> &MOs,
2210 const TargetInstrInfo &TII) {
2211 // Create the base instruction with the memory operand as the first part.
2212 MachineInstr *NewMI = MF.CreateMachineInstr(TII.get(Opcode),
2213 MI->getDebugLoc(), true);
2214 MachineInstrBuilder MIB(NewMI);
2215 unsigned NumAddrOps = MOs.size();
2216 for (unsigned i = 0; i != NumAddrOps; ++i)
2217 MIB.addOperand(MOs[i]);
2218 if (NumAddrOps < 4) // FrameIndex only
2221 // Loop over the rest of the ri operands, converting them over.
2222 unsigned NumOps = MI->getDesc().getNumOperands()-2;
2223 for (unsigned i = 0; i != NumOps; ++i) {
2224 MachineOperand &MO = MI->getOperand(i+2);
2227 for (unsigned i = NumOps+2, e = MI->getNumOperands(); i != e; ++i) {
2228 MachineOperand &MO = MI->getOperand(i);
2234 static MachineInstr *FuseInst(MachineFunction &MF,
2235 unsigned Opcode, unsigned OpNo,
2236 const SmallVectorImpl<MachineOperand> &MOs,
2237 MachineInstr *MI, const TargetInstrInfo &TII) {
2238 MachineInstr *NewMI = MF.CreateMachineInstr(TII.get(Opcode),
2239 MI->getDebugLoc(), true);
2240 MachineInstrBuilder MIB(NewMI);
2242 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
2243 MachineOperand &MO = MI->getOperand(i);
2245 assert(MO.isReg() && "Expected to fold into reg operand!");
2246 unsigned NumAddrOps = MOs.size();
2247 for (unsigned i = 0; i != NumAddrOps; ++i)
2248 MIB.addOperand(MOs[i]);
2249 if (NumAddrOps < 4) // FrameIndex only
2258 static MachineInstr *MakeM0Inst(const TargetInstrInfo &TII, unsigned Opcode,
2259 const SmallVectorImpl<MachineOperand> &MOs,
2261 MachineFunction &MF = *MI->getParent()->getParent();
2262 MachineInstrBuilder MIB = BuildMI(MF, MI->getDebugLoc(), TII.get(Opcode));
2264 unsigned NumAddrOps = MOs.size();
2265 for (unsigned i = 0; i != NumAddrOps; ++i)
2266 MIB.addOperand(MOs[i]);
2267 if (NumAddrOps < 4) // FrameIndex only
2269 return MIB.addImm(0);
2273 X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2274 MachineInstr *MI, unsigned i,
2275 const SmallVectorImpl<MachineOperand> &MOs,
2276 unsigned Size, unsigned Align) const {
2277 const DenseMap<unsigned*, std::pair<unsigned,unsigned> > *OpcodeTablePtr=NULL;
2278 bool isTwoAddrFold = false;
2279 unsigned NumOps = MI->getDesc().getNumOperands();
2280 bool isTwoAddr = NumOps > 1 &&
2281 MI->getDesc().getOperandConstraint(1, TOI::TIED_TO) != -1;
2283 MachineInstr *NewMI = NULL;
2284 // Folding a memory location into the two-address part of a two-address
2285 // instruction is different than folding it other places. It requires
2286 // replacing the *two* registers with the memory location.
2287 if (isTwoAddr && NumOps >= 2 && i < 2 &&
2288 MI->getOperand(0).isReg() &&
2289 MI->getOperand(1).isReg() &&
2290 MI->getOperand(0).getReg() == MI->getOperand(1).getReg()) {
2291 OpcodeTablePtr = &RegOp2MemOpTable2Addr;
2292 isTwoAddrFold = true;
2293 } else if (i == 0) { // If operand 0
2294 if (MI->getOpcode() == X86::MOV32r0)
2295 NewMI = MakeM0Inst(*this, X86::MOV32mi, MOs, MI);
2296 else if (MI->getOpcode() == X86::MOV8r0)
2297 NewMI = MakeM0Inst(*this, X86::MOV8mi, MOs, MI);
2301 OpcodeTablePtr = &RegOp2MemOpTable0;
2302 } else if (i == 1) {
2303 OpcodeTablePtr = &RegOp2MemOpTable1;
2304 } else if (i == 2) {
2305 OpcodeTablePtr = &RegOp2MemOpTable2;
2308 // If table selected...
2309 if (OpcodeTablePtr) {
2310 // Find the Opcode to fuse
2311 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
2312 OpcodeTablePtr->find((unsigned*)MI->getOpcode());
2313 if (I != OpcodeTablePtr->end()) {
2314 unsigned Opcode = I->second.first;
2315 unsigned MinAlign = I->second.second;
2316 if (Align < MinAlign)
2318 bool NarrowToMOV32rm = false;
2320 unsigned RCSize = MI->getDesc().OpInfo[i].getRegClass(&RI)->getSize();
2321 if (Size < RCSize) {
2322 // Check if it's safe to fold the load. If the size of the object is
2323 // narrower than the load width, then it's not.
2324 if (Opcode != X86::MOV64rm || RCSize != 8 || Size != 4)
2326 // If this is a 64-bit load, but the spill slot is 32, then we can do
2327 // a 32-bit load which is implicitly zero-extended. This likely is due
2328 // to liveintervalanalysis remat'ing a load from stack slot.
2329 if (MI->getOperand(0).getSubReg() || MI->getOperand(1).getSubReg())
2331 Opcode = X86::MOV32rm;
2332 NarrowToMOV32rm = true;
2337 NewMI = FuseTwoAddrInst(MF, Opcode, MOs, MI, *this);
2339 NewMI = FuseInst(MF, Opcode, i, MOs, MI, *this);
2341 if (NarrowToMOV32rm) {
2342 // If this is the special case where we use a MOV32rm to load a 32-bit
2343 // value and zero-extend the top bits. Change the destination register
2345 unsigned DstReg = NewMI->getOperand(0).getReg();
2346 if (TargetRegisterInfo::isPhysicalRegister(DstReg))
2347 NewMI->getOperand(0).setReg(RI.getSubReg(DstReg,
2348 4/*x86_subreg_32bit*/));
2350 NewMI->getOperand(0).setSubReg(4/*x86_subreg_32bit*/);
2357 if (PrintFailedFusing)
2358 dbgs() << "We failed to fuse operand " << i << " in " << *MI;
2363 MachineInstr* X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2365 const SmallVectorImpl<unsigned> &Ops,
2366 int FrameIndex) const {
2367 // Check switch flag
2368 if (NoFusing) return NULL;
2370 if (!MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize))
2371 switch (MI->getOpcode()) {
2372 case X86::CVTSD2SSrr:
2373 case X86::Int_CVTSD2SSrr:
2374 case X86::CVTSS2SDrr:
2375 case X86::Int_CVTSS2SDrr:
2377 case X86::RCPSSr_Int:
2378 case X86::ROUNDSDr_Int:
2379 case X86::ROUNDSSr_Int:
2381 case X86::RSQRTSSr_Int:
2383 case X86::SQRTSSr_Int:
2387 const MachineFrameInfo *MFI = MF.getFrameInfo();
2388 unsigned Size = MFI->getObjectSize(FrameIndex);
2389 unsigned Alignment = MFI->getObjectAlignment(FrameIndex);
2390 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2391 unsigned NewOpc = 0;
2392 unsigned RCSize = 0;
2393 switch (MI->getOpcode()) {
2394 default: return NULL;
2395 case X86::TEST8rr: NewOpc = X86::CMP8ri; RCSize = 1; break;
2396 case X86::TEST16rr: NewOpc = X86::CMP16ri; RCSize = 2; break;
2397 case X86::TEST32rr: NewOpc = X86::CMP32ri; RCSize = 4; break;
2398 case X86::TEST64rr: NewOpc = X86::CMP64ri32; RCSize = 8; break;
2400 // Check if it's safe to fold the load. If the size of the object is
2401 // narrower than the load width, then it's not.
2404 // Change to CMPXXri r, 0 first.
2405 MI->setDesc(get(NewOpc));
2406 MI->getOperand(1).ChangeToImmediate(0);
2407 } else if (Ops.size() != 1)
2410 SmallVector<MachineOperand,4> MOs;
2411 MOs.push_back(MachineOperand::CreateFI(FrameIndex));
2412 return foldMemoryOperandImpl(MF, MI, Ops[0], MOs, Size, Alignment);
2415 MachineInstr* X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2417 const SmallVectorImpl<unsigned> &Ops,
2418 MachineInstr *LoadMI) const {
2419 // Check switch flag
2420 if (NoFusing) return NULL;
2422 if (!MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize))
2423 switch (MI->getOpcode()) {
2424 case X86::CVTSD2SSrr:
2425 case X86::Int_CVTSD2SSrr:
2426 case X86::CVTSS2SDrr:
2427 case X86::Int_CVTSS2SDrr:
2429 case X86::RCPSSr_Int:
2430 case X86::ROUNDSDr_Int:
2431 case X86::ROUNDSSr_Int:
2433 case X86::RSQRTSSr_Int:
2435 case X86::SQRTSSr_Int:
2439 // Determine the alignment of the load.
2440 unsigned Alignment = 0;
2441 if (LoadMI->hasOneMemOperand())
2442 Alignment = (*LoadMI->memoperands_begin())->getAlignment();
2444 switch (LoadMI->getOpcode()) {
2446 case X86::V_SETALLONES:
2456 llvm_unreachable("Don't know how to fold this instruction!");
2458 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2459 unsigned NewOpc = 0;
2460 switch (MI->getOpcode()) {
2461 default: return NULL;
2462 case X86::TEST8rr: NewOpc = X86::CMP8ri; break;
2463 case X86::TEST16rr: NewOpc = X86::CMP16ri; break;
2464 case X86::TEST32rr: NewOpc = X86::CMP32ri; break;
2465 case X86::TEST64rr: NewOpc = X86::CMP64ri32; break;
2467 // Change to CMPXXri r, 0 first.
2468 MI->setDesc(get(NewOpc));
2469 MI->getOperand(1).ChangeToImmediate(0);
2470 } else if (Ops.size() != 1)
2473 SmallVector<MachineOperand,X86AddrNumOperands> MOs;
2474 switch (LoadMI->getOpcode()) {
2476 case X86::V_SETALLONES:
2478 case X86::FsFLD0SS: {
2479 // Folding a V_SET0 or V_SETALLONES as a load, to ease register pressure.
2480 // Create a constant-pool entry and operands to load from it.
2482 // x86-32 PIC requires a PIC base register for constant pools.
2483 unsigned PICBase = 0;
2484 if (TM.getRelocationModel() == Reloc::PIC_) {
2485 if (TM.getSubtarget<X86Subtarget>().is64Bit())
2488 // FIXME: PICBase = TM.getInstrInfo()->getGlobalBaseReg(&MF);
2489 // This doesn't work for several reasons.
2490 // 1. GlobalBaseReg may have been spilled.
2491 // 2. It may not be live at MI.
2495 // Create a constant-pool entry.
2496 MachineConstantPool &MCP = *MF.getConstantPool();
2498 if (LoadMI->getOpcode() == X86::FsFLD0SS)
2499 Ty = Type::getFloatTy(MF.getFunction()->getContext());
2500 else if (LoadMI->getOpcode() == X86::FsFLD0SD)
2501 Ty = Type::getDoubleTy(MF.getFunction()->getContext());
2503 Ty = VectorType::get(Type::getInt32Ty(MF.getFunction()->getContext()), 4);
2504 Constant *C = LoadMI->getOpcode() == X86::V_SETALLONES ?
2505 Constant::getAllOnesValue(Ty) :
2506 Constant::getNullValue(Ty);
2507 unsigned CPI = MCP.getConstantPoolIndex(C, Alignment);
2509 // Create operands to load from the constant pool entry.
2510 MOs.push_back(MachineOperand::CreateReg(PICBase, false));
2511 MOs.push_back(MachineOperand::CreateImm(1));
2512 MOs.push_back(MachineOperand::CreateReg(0, false));
2513 MOs.push_back(MachineOperand::CreateCPI(CPI, 0));
2514 MOs.push_back(MachineOperand::CreateReg(0, false));
2518 // Folding a normal load. Just copy the load's address operands.
2519 unsigned NumOps = LoadMI->getDesc().getNumOperands();
2520 for (unsigned i = NumOps - X86AddrNumOperands; i != NumOps; ++i)
2521 MOs.push_back(LoadMI->getOperand(i));
2525 return foldMemoryOperandImpl(MF, MI, Ops[0], MOs, 0, Alignment);
2529 bool X86InstrInfo::canFoldMemoryOperand(const MachineInstr *MI,
2530 const SmallVectorImpl<unsigned> &Ops) const {
2531 // Check switch flag
2532 if (NoFusing) return 0;
2534 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2535 switch (MI->getOpcode()) {
2536 default: return false;
2545 if (Ops.size() != 1)
2548 unsigned OpNum = Ops[0];
2549 unsigned Opc = MI->getOpcode();
2550 unsigned NumOps = MI->getDesc().getNumOperands();
2551 bool isTwoAddr = NumOps > 1 &&
2552 MI->getDesc().getOperandConstraint(1, TOI::TIED_TO) != -1;
2554 // Folding a memory location into the two-address part of a two-address
2555 // instruction is different than folding it other places. It requires
2556 // replacing the *two* registers with the memory location.
2557 const DenseMap<unsigned*, std::pair<unsigned,unsigned> > *OpcodeTablePtr=NULL;
2558 if (isTwoAddr && NumOps >= 2 && OpNum < 2) {
2559 OpcodeTablePtr = &RegOp2MemOpTable2Addr;
2560 } else if (OpNum == 0) { // If operand 0
2567 OpcodeTablePtr = &RegOp2MemOpTable0;
2568 } else if (OpNum == 1) {
2569 OpcodeTablePtr = &RegOp2MemOpTable1;
2570 } else if (OpNum == 2) {
2571 OpcodeTablePtr = &RegOp2MemOpTable2;
2574 if (OpcodeTablePtr) {
2575 // Find the Opcode to fuse
2576 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
2577 OpcodeTablePtr->find((unsigned*)Opc);
2578 if (I != OpcodeTablePtr->end())
2584 bool X86InstrInfo::unfoldMemoryOperand(MachineFunction &MF, MachineInstr *MI,
2585 unsigned Reg, bool UnfoldLoad, bool UnfoldStore,
2586 SmallVectorImpl<MachineInstr*> &NewMIs) const {
2587 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
2588 MemOp2RegOpTable.find((unsigned*)MI->getOpcode());
2589 if (I == MemOp2RegOpTable.end())
2591 unsigned Opc = I->second.first;
2592 unsigned Index = I->second.second & 0xf;
2593 bool FoldedLoad = I->second.second & (1 << 4);
2594 bool FoldedStore = I->second.second & (1 << 5);
2595 if (UnfoldLoad && !FoldedLoad)
2597 UnfoldLoad &= FoldedLoad;
2598 if (UnfoldStore && !FoldedStore)
2600 UnfoldStore &= FoldedStore;
2602 const TargetInstrDesc &TID = get(Opc);
2603 const TargetOperandInfo &TOI = TID.OpInfo[Index];
2604 const TargetRegisterClass *RC = TOI.getRegClass(&RI);
2605 SmallVector<MachineOperand, X86AddrNumOperands> AddrOps;
2606 SmallVector<MachineOperand,2> BeforeOps;
2607 SmallVector<MachineOperand,2> AfterOps;
2608 SmallVector<MachineOperand,4> ImpOps;
2609 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
2610 MachineOperand &Op = MI->getOperand(i);
2611 if (i >= Index && i < Index + X86AddrNumOperands)
2612 AddrOps.push_back(Op);
2613 else if (Op.isReg() && Op.isImplicit())
2614 ImpOps.push_back(Op);
2616 BeforeOps.push_back(Op);
2618 AfterOps.push_back(Op);
2621 // Emit the load instruction.
2623 std::pair<MachineInstr::mmo_iterator,
2624 MachineInstr::mmo_iterator> MMOs =
2625 MF.extractLoadMemRefs(MI->memoperands_begin(),
2626 MI->memoperands_end());
2627 loadRegFromAddr(MF, Reg, AddrOps, RC, MMOs.first, MMOs.second, NewMIs);
2629 // Address operands cannot be marked isKill.
2630 for (unsigned i = 1; i != 1 + X86AddrNumOperands; ++i) {
2631 MachineOperand &MO = NewMIs[0]->getOperand(i);
2633 MO.setIsKill(false);
2638 // Emit the data processing instruction.
2639 MachineInstr *DataMI = MF.CreateMachineInstr(TID, MI->getDebugLoc(), true);
2640 MachineInstrBuilder MIB(DataMI);
2643 MIB.addReg(Reg, RegState::Define);
2644 for (unsigned i = 0, e = BeforeOps.size(); i != e; ++i)
2645 MIB.addOperand(BeforeOps[i]);
2648 for (unsigned i = 0, e = AfterOps.size(); i != e; ++i)
2649 MIB.addOperand(AfterOps[i]);
2650 for (unsigned i = 0, e = ImpOps.size(); i != e; ++i) {
2651 MachineOperand &MO = ImpOps[i];
2652 MIB.addReg(MO.getReg(),
2653 getDefRegState(MO.isDef()) |
2654 RegState::Implicit |
2655 getKillRegState(MO.isKill()) |
2656 getDeadRegState(MO.isDead()) |
2657 getUndefRegState(MO.isUndef()));
2659 // Change CMP32ri r, 0 back to TEST32rr r, r, etc.
2660 unsigned NewOpc = 0;
2661 switch (DataMI->getOpcode()) {
2663 case X86::CMP64ri32:
2667 MachineOperand &MO0 = DataMI->getOperand(0);
2668 MachineOperand &MO1 = DataMI->getOperand(1);
2669 if (MO1.getImm() == 0) {
2670 switch (DataMI->getOpcode()) {
2672 case X86::CMP64ri32: NewOpc = X86::TEST64rr; break;
2673 case X86::CMP32ri: NewOpc = X86::TEST32rr; break;
2674 case X86::CMP16ri: NewOpc = X86::TEST16rr; break;
2675 case X86::CMP8ri: NewOpc = X86::TEST8rr; break;
2677 DataMI->setDesc(get(NewOpc));
2678 MO1.ChangeToRegister(MO0.getReg(), false);
2682 NewMIs.push_back(DataMI);
2684 // Emit the store instruction.
2686 const TargetRegisterClass *DstRC = TID.OpInfo[0].getRegClass(&RI);
2687 std::pair<MachineInstr::mmo_iterator,
2688 MachineInstr::mmo_iterator> MMOs =
2689 MF.extractStoreMemRefs(MI->memoperands_begin(),
2690 MI->memoperands_end());
2691 storeRegToAddr(MF, Reg, true, AddrOps, DstRC, MMOs.first, MMOs.second, NewMIs);
2698 X86InstrInfo::unfoldMemoryOperand(SelectionDAG &DAG, SDNode *N,
2699 SmallVectorImpl<SDNode*> &NewNodes) const {
2700 if (!N->isMachineOpcode())
2703 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
2704 MemOp2RegOpTable.find((unsigned*)N->getMachineOpcode());
2705 if (I == MemOp2RegOpTable.end())
2707 unsigned Opc = I->second.first;
2708 unsigned Index = I->second.second & 0xf;
2709 bool FoldedLoad = I->second.second & (1 << 4);
2710 bool FoldedStore = I->second.second & (1 << 5);
2711 const TargetInstrDesc &TID = get(Opc);
2712 const TargetRegisterClass *RC = TID.OpInfo[Index].getRegClass(&RI);
2713 unsigned NumDefs = TID.NumDefs;
2714 std::vector<SDValue> AddrOps;
2715 std::vector<SDValue> BeforeOps;
2716 std::vector<SDValue> AfterOps;
2717 DebugLoc dl = N->getDebugLoc();
2718 unsigned NumOps = N->getNumOperands();
2719 for (unsigned i = 0; i != NumOps-1; ++i) {
2720 SDValue Op = N->getOperand(i);
2721 if (i >= Index-NumDefs && i < Index-NumDefs + X86AddrNumOperands)
2722 AddrOps.push_back(Op);
2723 else if (i < Index-NumDefs)
2724 BeforeOps.push_back(Op);
2725 else if (i > Index-NumDefs)
2726 AfterOps.push_back(Op);
2728 SDValue Chain = N->getOperand(NumOps-1);
2729 AddrOps.push_back(Chain);
2731 // Emit the load instruction.
2733 MachineFunction &MF = DAG.getMachineFunction();
2735 EVT VT = *RC->vt_begin();
2736 std::pair<MachineInstr::mmo_iterator,
2737 MachineInstr::mmo_iterator> MMOs =
2738 MF.extractLoadMemRefs(cast<MachineSDNode>(N)->memoperands_begin(),
2739 cast<MachineSDNode>(N)->memoperands_end());
2740 bool isAligned = (*MMOs.first)->getAlignment() >= 16;
2741 Load = DAG.getMachineNode(getLoadRegOpcode(0, RC, isAligned, TM), dl,
2742 VT, MVT::Other, &AddrOps[0], AddrOps.size());
2743 NewNodes.push_back(Load);
2745 // Preserve memory reference information.
2746 cast<MachineSDNode>(Load)->setMemRefs(MMOs.first, MMOs.second);
2749 // Emit the data processing instruction.
2750 std::vector<EVT> VTs;
2751 const TargetRegisterClass *DstRC = 0;
2752 if (TID.getNumDefs() > 0) {
2753 DstRC = TID.OpInfo[0].getRegClass(&RI);
2754 VTs.push_back(*DstRC->vt_begin());
2756 for (unsigned i = 0, e = N->getNumValues(); i != e; ++i) {
2757 EVT VT = N->getValueType(i);
2758 if (VT != MVT::Other && i >= (unsigned)TID.getNumDefs())
2762 BeforeOps.push_back(SDValue(Load, 0));
2763 std::copy(AfterOps.begin(), AfterOps.end(), std::back_inserter(BeforeOps));
2764 SDNode *NewNode= DAG.getMachineNode(Opc, dl, VTs, &BeforeOps[0],
2766 NewNodes.push_back(NewNode);
2768 // Emit the store instruction.
2771 AddrOps.push_back(SDValue(NewNode, 0));
2772 AddrOps.push_back(Chain);
2773 std::pair<MachineInstr::mmo_iterator,
2774 MachineInstr::mmo_iterator> MMOs =
2775 MF.extractStoreMemRefs(cast<MachineSDNode>(N)->memoperands_begin(),
2776 cast<MachineSDNode>(N)->memoperands_end());
2777 bool isAligned = (*MMOs.first)->getAlignment() >= 16;
2778 SDNode *Store = DAG.getMachineNode(getStoreRegOpcode(0, DstRC,
2781 &AddrOps[0], AddrOps.size());
2782 NewNodes.push_back(Store);
2784 // Preserve memory reference information.
2785 cast<MachineSDNode>(Load)->setMemRefs(MMOs.first, MMOs.second);
2791 unsigned X86InstrInfo::getOpcodeAfterMemoryUnfold(unsigned Opc,
2792 bool UnfoldLoad, bool UnfoldStore,
2793 unsigned *LoadRegIndex) const {
2794 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
2795 MemOp2RegOpTable.find((unsigned*)Opc);
2796 if (I == MemOp2RegOpTable.end())
2798 bool FoldedLoad = I->second.second & (1 << 4);
2799 bool FoldedStore = I->second.second & (1 << 5);
2800 if (UnfoldLoad && !FoldedLoad)
2802 if (UnfoldStore && !FoldedStore)
2805 *LoadRegIndex = I->second.second & 0xf;
2806 return I->second.first;
2810 ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
2811 assert(Cond.size() == 1 && "Invalid X86 branch condition!");
2812 X86::CondCode CC = static_cast<X86::CondCode>(Cond[0].getImm());
2813 if (CC == X86::COND_NE_OR_P || CC == X86::COND_NP_OR_E)
2815 Cond[0].setImm(GetOppositeBranchCondition(CC));
2820 isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const {
2821 // FIXME: Return false for x87 stack register classes for now. We can't
2822 // allow any loads of these registers before FpGet_ST0_80.
2823 return !(RC == &X86::CCRRegClass || RC == &X86::RFP32RegClass ||
2824 RC == &X86::RFP64RegClass || RC == &X86::RFP80RegClass);
2827 unsigned X86InstrInfo::sizeOfImm(const TargetInstrDesc *Desc) {
2828 switch (Desc->TSFlags & X86II::ImmMask) {
2829 case X86II::Imm8: return 1;
2830 case X86II::Imm16: return 2;
2831 case X86II::Imm32: return 4;
2832 case X86II::Imm64: return 8;
2833 default: llvm_unreachable("Immediate size not set!");
2838 /// isX86_64ExtendedReg - Is the MachineOperand a x86-64 extended register?
2839 /// e.g. r8, xmm8, etc.
2840 bool X86InstrInfo::isX86_64ExtendedReg(const MachineOperand &MO) {
2841 if (!MO.isReg()) return false;
2842 switch (MO.getReg()) {
2844 case X86::R8: case X86::R9: case X86::R10: case X86::R11:
2845 case X86::R12: case X86::R13: case X86::R14: case X86::R15:
2846 case X86::R8D: case X86::R9D: case X86::R10D: case X86::R11D:
2847 case X86::R12D: case X86::R13D: case X86::R14D: case X86::R15D:
2848 case X86::R8W: case X86::R9W: case X86::R10W: case X86::R11W:
2849 case X86::R12W: case X86::R13W: case X86::R14W: case X86::R15W:
2850 case X86::R8B: case X86::R9B: case X86::R10B: case X86::R11B:
2851 case X86::R12B: case X86::R13B: case X86::R14B: case X86::R15B:
2852 case X86::XMM8: case X86::XMM9: case X86::XMM10: case X86::XMM11:
2853 case X86::XMM12: case X86::XMM13: case X86::XMM14: case X86::XMM15:
2860 /// determineREX - Determine if the MachineInstr has to be encoded with a X86-64
2861 /// REX prefix which specifies 1) 64-bit instructions, 2) non-default operand
2862 /// size, and 3) use of X86-64 extended registers.
2863 unsigned X86InstrInfo::determineREX(const MachineInstr &MI) {
2865 const TargetInstrDesc &Desc = MI.getDesc();
2867 // Pseudo instructions do not need REX prefix byte.
2868 if ((Desc.TSFlags & X86II::FormMask) == X86II::Pseudo)
2870 if (Desc.TSFlags & X86II::REX_W)
2873 unsigned NumOps = Desc.getNumOperands();
2875 bool isTwoAddr = NumOps > 1 &&
2876 Desc.getOperandConstraint(1, TOI::TIED_TO) != -1;
2878 // If it accesses SPL, BPL, SIL, or DIL, then it requires a 0x40 REX prefix.
2879 unsigned i = isTwoAddr ? 1 : 0;
2880 for (unsigned e = NumOps; i != e; ++i) {
2881 const MachineOperand& MO = MI.getOperand(i);
2883 unsigned Reg = MO.getReg();
2884 if (isX86_64NonExtLowByteReg(Reg))
2889 switch (Desc.TSFlags & X86II::FormMask) {
2890 case X86II::MRMInitReg:
2891 if (isX86_64ExtendedReg(MI.getOperand(0)))
2892 REX |= (1 << 0) | (1 << 2);
2894 case X86II::MRMSrcReg: {
2895 if (isX86_64ExtendedReg(MI.getOperand(0)))
2897 i = isTwoAddr ? 2 : 1;
2898 for (unsigned e = NumOps; i != e; ++i) {
2899 const MachineOperand& MO = MI.getOperand(i);
2900 if (isX86_64ExtendedReg(MO))
2905 case X86II::MRMSrcMem: {
2906 if (isX86_64ExtendedReg(MI.getOperand(0)))
2909 i = isTwoAddr ? 2 : 1;
2910 for (; i != NumOps; ++i) {
2911 const MachineOperand& MO = MI.getOperand(i);
2913 if (isX86_64ExtendedReg(MO))
2920 case X86II::MRM0m: case X86II::MRM1m:
2921 case X86II::MRM2m: case X86II::MRM3m:
2922 case X86II::MRM4m: case X86II::MRM5m:
2923 case X86II::MRM6m: case X86II::MRM7m:
2924 case X86II::MRMDestMem: {
2925 unsigned e = (isTwoAddr ? X86AddrNumOperands+1 : X86AddrNumOperands);
2926 i = isTwoAddr ? 1 : 0;
2927 if (NumOps > e && isX86_64ExtendedReg(MI.getOperand(e)))
2930 for (; i != e; ++i) {
2931 const MachineOperand& MO = MI.getOperand(i);
2933 if (isX86_64ExtendedReg(MO))
2941 if (isX86_64ExtendedReg(MI.getOperand(0)))
2943 i = isTwoAddr ? 2 : 1;
2944 for (unsigned e = NumOps; i != e; ++i) {
2945 const MachineOperand& MO = MI.getOperand(i);
2946 if (isX86_64ExtendedReg(MO))
2956 /// sizePCRelativeBlockAddress - This method returns the size of a PC
2957 /// relative block address instruction
2959 static unsigned sizePCRelativeBlockAddress() {
2963 /// sizeGlobalAddress - Give the size of the emission of this global address
2965 static unsigned sizeGlobalAddress(bool dword) {
2966 return dword ? 8 : 4;
2969 /// sizeConstPoolAddress - Give the size of the emission of this constant
2972 static unsigned sizeConstPoolAddress(bool dword) {
2973 return dword ? 8 : 4;
2976 /// sizeExternalSymbolAddress - Give the size of the emission of this external
2979 static unsigned sizeExternalSymbolAddress(bool dword) {
2980 return dword ? 8 : 4;
2983 /// sizeJumpTableAddress - Give the size of the emission of this jump
2986 static unsigned sizeJumpTableAddress(bool dword) {
2987 return dword ? 8 : 4;
2990 static unsigned sizeConstant(unsigned Size) {
2994 static unsigned sizeRegModRMByte(){
2998 static unsigned sizeSIBByte(){
3002 static unsigned getDisplacementFieldSize(const MachineOperand *RelocOp) {
3003 unsigned FinalSize = 0;
3004 // If this is a simple integer displacement that doesn't require a relocation.
3006 FinalSize += sizeConstant(4);
3010 // Otherwise, this is something that requires a relocation.
3011 if (RelocOp->isGlobal()) {
3012 FinalSize += sizeGlobalAddress(false);
3013 } else if (RelocOp->isCPI()) {
3014 FinalSize += sizeConstPoolAddress(false);
3015 } else if (RelocOp->isJTI()) {
3016 FinalSize += sizeJumpTableAddress(false);
3018 llvm_unreachable("Unknown value to relocate!");
3023 static unsigned getMemModRMByteSize(const MachineInstr &MI, unsigned Op,
3024 bool IsPIC, bool Is64BitMode) {
3025 const MachineOperand &Op3 = MI.getOperand(Op+3);
3027 const MachineOperand *DispForReloc = 0;
3028 unsigned FinalSize = 0;
3030 // Figure out what sort of displacement we have to handle here.
3031 if (Op3.isGlobal()) {
3032 DispForReloc = &Op3;
3033 } else if (Op3.isCPI()) {
3034 if (Is64BitMode || IsPIC) {
3035 DispForReloc = &Op3;
3039 } else if (Op3.isJTI()) {
3040 if (Is64BitMode || IsPIC) {
3041 DispForReloc = &Op3;
3049 const MachineOperand &Base = MI.getOperand(Op);
3050 const MachineOperand &IndexReg = MI.getOperand(Op+2);
3052 unsigned BaseReg = Base.getReg();
3054 // Is a SIB byte needed?
3055 if ((!Is64BitMode || DispForReloc || BaseReg != 0) &&
3056 IndexReg.getReg() == 0 &&
3057 (BaseReg == 0 || X86RegisterInfo::getX86RegNum(BaseReg) != N86::ESP)) {
3058 if (BaseReg == 0) { // Just a displacement?
3059 // Emit special case [disp32] encoding
3061 FinalSize += getDisplacementFieldSize(DispForReloc);
3063 unsigned BaseRegNo = X86RegisterInfo::getX86RegNum(BaseReg);
3064 if (!DispForReloc && DispVal == 0 && BaseRegNo != N86::EBP) {
3065 // Emit simple indirect register encoding... [EAX] f.e.
3067 // Be pessimistic and assume it's a disp32, not a disp8
3069 // Emit the most general non-SIB encoding: [REG+disp32]
3071 FinalSize += getDisplacementFieldSize(DispForReloc);
3075 } else { // We need a SIB byte, so start by outputting the ModR/M byte first
3076 assert(IndexReg.getReg() != X86::ESP &&
3077 IndexReg.getReg() != X86::RSP && "Cannot use ESP as index reg!");
3079 bool ForceDisp32 = false;
3080 if (BaseReg == 0 || DispForReloc) {
3081 // Emit the normal disp32 encoding.
3088 FinalSize += sizeSIBByte();
3090 // Do we need to output a displacement?
3091 if (DispVal != 0 || ForceDisp32) {
3092 FinalSize += getDisplacementFieldSize(DispForReloc);
3099 static unsigned GetInstSizeWithDesc(const MachineInstr &MI,
3100 const TargetInstrDesc *Desc,
3101 bool IsPIC, bool Is64BitMode) {
3103 unsigned Opcode = Desc->Opcode;
3104 unsigned FinalSize = 0;
3106 // Emit the lock opcode prefix as needed.
3107 if (Desc->TSFlags & X86II::LOCK) ++FinalSize;
3109 // Emit segment override opcode prefix as needed.
3110 switch (Desc->TSFlags & X86II::SegOvrMask) {
3115 default: llvm_unreachable("Invalid segment!");
3116 case 0: break; // No segment override!
3119 // Emit the repeat opcode prefix as needed.
3120 if ((Desc->TSFlags & X86II::Op0Mask) == X86II::REP) ++FinalSize;
3122 // Emit the operand size opcode prefix as needed.
3123 if (Desc->TSFlags & X86II::OpSize) ++FinalSize;
3125 // Emit the address size opcode prefix as needed.
3126 if (Desc->TSFlags & X86II::AdSize) ++FinalSize;
3128 bool Need0FPrefix = false;
3129 switch (Desc->TSFlags & X86II::Op0Mask) {
3130 case X86II::TB: // Two-byte opcode prefix
3131 case X86II::T8: // 0F 38
3132 case X86II::TA: // 0F 3A
3133 Need0FPrefix = true;
3135 case X86II::TF: // F2 0F 38
3137 Need0FPrefix = true;
3139 case X86II::REP: break; // already handled.
3140 case X86II::XS: // F3 0F
3142 Need0FPrefix = true;
3144 case X86II::XD: // F2 0F
3146 Need0FPrefix = true;
3148 case X86II::D8: case X86II::D9: case X86II::DA: case X86II::DB:
3149 case X86II::DC: case X86II::DD: case X86II::DE: case X86II::DF:
3151 break; // Two-byte opcode prefix
3152 default: llvm_unreachable("Invalid prefix!");
3153 case 0: break; // No prefix!
3158 unsigned REX = X86InstrInfo::determineREX(MI);
3163 // 0x0F escape code must be emitted just before the opcode.
3167 switch (Desc->TSFlags & X86II::Op0Mask) {
3168 case X86II::T8: // 0F 38
3171 case X86II::TA: // 0F 3A
3174 case X86II::TF: // F2 0F 38
3179 // If this is a two-address instruction, skip one of the register operands.
3180 unsigned NumOps = Desc->getNumOperands();
3182 if (NumOps > 1 && Desc->getOperandConstraint(1, TOI::TIED_TO) != -1)
3184 else if (NumOps > 2 && Desc->getOperandConstraint(NumOps-1, TOI::TIED_TO)== 0)
3185 // Skip the last source operand that is tied_to the dest reg. e.g. LXADD32
3188 switch (Desc->TSFlags & X86II::FormMask) {
3189 default: llvm_unreachable("Unknown FormMask value in X86 MachineCodeEmitter!");
3191 // Remember the current PC offset, this is the PIC relocation
3196 case TargetInstrInfo::INLINEASM: {
3197 const MachineFunction *MF = MI.getParent()->getParent();
3198 const TargetInstrInfo &TII = *MF->getTarget().getInstrInfo();
3199 FinalSize += TII.getInlineAsmLength(MI.getOperand(0).getSymbolName(),
3200 *MF->getTarget().getMCAsmInfo());
3203 case TargetInstrInfo::DBG_LABEL:
3204 case TargetInstrInfo::EH_LABEL:
3206 case TargetInstrInfo::IMPLICIT_DEF:
3207 case TargetInstrInfo::KILL:
3208 case X86::FP_REG_KILL:
3210 case X86::MOVPC32r: {
3211 // This emits the "call" portion of this pseudo instruction.
3213 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
3222 if (CurOp != NumOps) {
3223 const MachineOperand &MO = MI.getOperand(CurOp++);
3225 FinalSize += sizePCRelativeBlockAddress();
3226 } else if (MO.isGlobal()) {
3227 FinalSize += sizeGlobalAddress(false);
3228 } else if (MO.isSymbol()) {
3229 FinalSize += sizeExternalSymbolAddress(false);
3230 } else if (MO.isImm()) {
3231 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
3233 llvm_unreachable("Unknown RawFrm operand!");
3238 case X86II::AddRegFrm:
3242 if (CurOp != NumOps) {
3243 const MachineOperand &MO1 = MI.getOperand(CurOp++);
3244 unsigned Size = X86InstrInfo::sizeOfImm(Desc);
3246 FinalSize += sizeConstant(Size);
3249 if (Opcode == X86::MOV64ri)
3251 if (MO1.isGlobal()) {
3252 FinalSize += sizeGlobalAddress(dword);
3253 } else if (MO1.isSymbol())
3254 FinalSize += sizeExternalSymbolAddress(dword);
3255 else if (MO1.isCPI())
3256 FinalSize += sizeConstPoolAddress(dword);
3257 else if (MO1.isJTI())
3258 FinalSize += sizeJumpTableAddress(dword);
3263 case X86II::MRMDestReg: {
3265 FinalSize += sizeRegModRMByte();
3267 if (CurOp != NumOps) {
3269 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
3273 case X86II::MRMDestMem: {
3275 FinalSize += getMemModRMByteSize(MI, CurOp, IsPIC, Is64BitMode);
3276 CurOp += X86AddrNumOperands + 1;
3277 if (CurOp != NumOps) {
3279 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
3284 case X86II::MRMSrcReg:
3286 FinalSize += sizeRegModRMByte();
3288 if (CurOp != NumOps) {
3290 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
3294 case X86II::MRMSrcMem: {
3296 if (Opcode == X86::LEA64r || Opcode == X86::LEA64_32r ||
3297 Opcode == X86::LEA16r || Opcode == X86::LEA32r)
3298 AddrOperands = X86AddrNumOperands - 1; // No segment register
3300 AddrOperands = X86AddrNumOperands;
3303 FinalSize += getMemModRMByteSize(MI, CurOp+1, IsPIC, Is64BitMode);
3304 CurOp += AddrOperands + 1;
3305 if (CurOp != NumOps) {
3307 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
3312 case X86II::MRM0r: case X86II::MRM1r:
3313 case X86II::MRM2r: case X86II::MRM3r:
3314 case X86II::MRM4r: case X86II::MRM5r:
3315 case X86II::MRM6r: case X86II::MRM7r:
3317 if (Desc->getOpcode() == X86::LFENCE ||
3318 Desc->getOpcode() == X86::MFENCE) {
3319 // Special handling of lfence and mfence;
3320 FinalSize += sizeRegModRMByte();
3321 } else if (Desc->getOpcode() == X86::MONITOR ||
3322 Desc->getOpcode() == X86::MWAIT) {
3323 // Special handling of monitor and mwait.
3324 FinalSize += sizeRegModRMByte() + 1; // +1 for the opcode.
3327 FinalSize += sizeRegModRMByte();
3330 if (CurOp != NumOps) {
3331 const MachineOperand &MO1 = MI.getOperand(CurOp++);
3332 unsigned Size = X86InstrInfo::sizeOfImm(Desc);
3334 FinalSize += sizeConstant(Size);
3337 if (Opcode == X86::MOV64ri32)
3339 if (MO1.isGlobal()) {
3340 FinalSize += sizeGlobalAddress(dword);
3341 } else if (MO1.isSymbol())
3342 FinalSize += sizeExternalSymbolAddress(dword);
3343 else if (MO1.isCPI())
3344 FinalSize += sizeConstPoolAddress(dword);
3345 else if (MO1.isJTI())
3346 FinalSize += sizeJumpTableAddress(dword);
3351 case X86II::MRM0m: case X86II::MRM1m:
3352 case X86II::MRM2m: case X86II::MRM3m:
3353 case X86II::MRM4m: case X86II::MRM5m:
3354 case X86II::MRM6m: case X86II::MRM7m: {
3357 FinalSize += getMemModRMByteSize(MI, CurOp, IsPIC, Is64BitMode);
3358 CurOp += X86AddrNumOperands;
3360 if (CurOp != NumOps) {
3361 const MachineOperand &MO = MI.getOperand(CurOp++);
3362 unsigned Size = X86InstrInfo::sizeOfImm(Desc);
3364 FinalSize += sizeConstant(Size);
3367 if (Opcode == X86::MOV64mi32)
3369 if (MO.isGlobal()) {
3370 FinalSize += sizeGlobalAddress(dword);
3371 } else if (MO.isSymbol())
3372 FinalSize += sizeExternalSymbolAddress(dword);
3373 else if (MO.isCPI())
3374 FinalSize += sizeConstPoolAddress(dword);
3375 else if (MO.isJTI())
3376 FinalSize += sizeJumpTableAddress(dword);
3382 case X86II::MRMInitReg:
3384 // Duplicate register, used by things like MOV8r0 (aka xor reg,reg).
3385 FinalSize += sizeRegModRMByte();
3390 if (!Desc->isVariadic() && CurOp != NumOps) {
3392 raw_string_ostream Msg(msg);
3393 Msg << "Cannot determine size: " << MI;
3394 llvm_report_error(Msg.str());
3402 unsigned X86InstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
3403 const TargetInstrDesc &Desc = MI->getDesc();
3404 bool IsPIC = TM.getRelocationModel() == Reloc::PIC_;
3405 bool Is64BitMode = TM.getSubtargetImpl()->is64Bit();
3406 unsigned Size = GetInstSizeWithDesc(*MI, &Desc, IsPIC, Is64BitMode);
3407 if (Desc.getOpcode() == X86::MOVPC32r)
3408 Size += GetInstSizeWithDesc(*MI, &get(X86::POP32r), IsPIC, Is64BitMode);
3412 /// getGlobalBaseReg - Return a virtual register initialized with the
3413 /// the global base register value. Output instructions required to
3414 /// initialize the register in the function entry block, if necessary.
3416 unsigned X86InstrInfo::getGlobalBaseReg(MachineFunction *MF) const {
3417 assert(!TM.getSubtarget<X86Subtarget>().is64Bit() &&
3418 "X86-64 PIC uses RIP relative addressing");
3420 X86MachineFunctionInfo *X86FI = MF->getInfo<X86MachineFunctionInfo>();
3421 unsigned GlobalBaseReg = X86FI->getGlobalBaseReg();
3422 if (GlobalBaseReg != 0)
3423 return GlobalBaseReg;
3425 // Insert the set of GlobalBaseReg into the first MBB of the function
3426 MachineBasicBlock &FirstMBB = MF->front();
3427 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
3428 DebugLoc DL = DebugLoc::getUnknownLoc();
3429 if (MBBI != FirstMBB.end()) DL = MBBI->getDebugLoc();
3430 MachineRegisterInfo &RegInfo = MF->getRegInfo();
3431 unsigned PC = RegInfo.createVirtualRegister(X86::GR32RegisterClass);
3433 const TargetInstrInfo *TII = TM.getInstrInfo();
3434 // Operand of MovePCtoStack is completely ignored by asm printer. It's
3435 // only used in JIT code emission as displacement to pc.
3436 BuildMI(FirstMBB, MBBI, DL, TII->get(X86::MOVPC32r), PC).addImm(0);
3438 // If we're using vanilla 'GOT' PIC style, we should use relative addressing
3439 // not to pc, but to _GLOBAL_OFFSET_TABLE_ external.
3440 if (TM.getSubtarget<X86Subtarget>().isPICStyleGOT()) {
3441 GlobalBaseReg = RegInfo.createVirtualRegister(X86::GR32RegisterClass);
3442 // Generate addl $__GLOBAL_OFFSET_TABLE_ + [.-piclabel], %some_register
3443 BuildMI(FirstMBB, MBBI, DL, TII->get(X86::ADD32ri), GlobalBaseReg)
3444 .addReg(PC).addExternalSymbol("_GLOBAL_OFFSET_TABLE_",
3445 X86II::MO_GOT_ABSOLUTE_ADDRESS);
3450 X86FI->setGlobalBaseReg(GlobalBaseReg);
3451 return GlobalBaseReg;