1 //===-- X86InstrInfo.cpp - X86 Instruction Information --------------------===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file contains the X86 implementation of the TargetInstrInfo class.
12 //===----------------------------------------------------------------------===//
14 #include "X86InstrInfo.h"
16 #include "X86InstrBuilder.h"
17 #include "X86MachineFunctionInfo.h"
18 #include "X86Subtarget.h"
19 #include "X86TargetMachine.h"
20 #include "llvm/DerivedTypes.h"
21 #include "llvm/LLVMContext.h"
22 #include "llvm/ADT/STLExtras.h"
23 #include "llvm/CodeGen/MachineConstantPool.h"
24 #include "llvm/CodeGen/MachineFrameInfo.h"
25 #include "llvm/CodeGen/MachineInstrBuilder.h"
26 #include "llvm/CodeGen/MachineRegisterInfo.h"
27 #include "llvm/CodeGen/LiveVariables.h"
28 #include "llvm/MC/MCAsmInfo.h"
29 #include "llvm/MC/MCInst.h"
30 #include "llvm/Support/CommandLine.h"
31 #include "llvm/Support/Debug.h"
32 #include "llvm/Support/ErrorHandling.h"
33 #include "llvm/Support/raw_ostream.h"
34 #include "llvm/Target/TargetOptions.h"
37 #define GET_INSTRINFO_CTOR
38 #include "X86GenInstrInfo.inc"
43 NoFusing("disable-spill-fusing",
44 cl::desc("Disable fusing of spill code into instructions"));
46 PrintFailedFusing("print-failed-fuse-candidates",
47 cl::desc("Print instructions that the allocator wants to"
48 " fuse, but the X86 backend currently can't"),
51 ReMatPICStubLoad("remat-pic-stub-load",
52 cl::desc("Re-materialize load from stub in PIC mode"),
53 cl::init(false), cl::Hidden);
56 // Select which memory operand is being unfolded.
57 // (stored in bits 0 - 7)
63 // Minimum alignment required for load/store.
64 // Used for RegOp->MemOp conversion.
65 // (stored in bits 8 - 15)
67 TB_ALIGN_NONE = 0 << TB_ALIGN_SHIFT,
68 TB_ALIGN_16 = 16 << TB_ALIGN_SHIFT,
69 TB_ALIGN_32 = 32 << TB_ALIGN_SHIFT,
70 TB_ALIGN_MASK = 0xff << TB_ALIGN_SHIFT,
72 // Do not insert the reverse map (MemOp -> RegOp) into the table.
73 // This may be needed because there is a many -> one mapping.
74 TB_NO_REVERSE = 1 << 16,
76 // Do not insert the forward map (RegOp -> MemOp) into the table.
77 // This is needed for Native Client, which prohibits branch
78 // instructions from using a memory operand.
79 TB_NO_FORWARD = 1 << 17,
81 TB_FOLDED_LOAD = 1 << 18,
82 TB_FOLDED_STORE = 1 << 19
85 struct X86OpTblEntry {
91 X86InstrInfo::X86InstrInfo(X86TargetMachine &tm)
92 : X86GenInstrInfo((tm.getSubtarget<X86Subtarget>().is64Bit()
93 ? X86::ADJCALLSTACKDOWN64
94 : X86::ADJCALLSTACKDOWN32),
95 (tm.getSubtarget<X86Subtarget>().is64Bit()
96 ? X86::ADJCALLSTACKUP64
97 : X86::ADJCALLSTACKUP32)),
98 TM(tm), RI(tm, *this) {
100 static const X86OpTblEntry OpTbl2Addr[] = {
101 { X86::ADC32ri, X86::ADC32mi, 0 },
102 { X86::ADC32ri8, X86::ADC32mi8, 0 },
103 { X86::ADC32rr, X86::ADC32mr, 0 },
104 { X86::ADC64ri32, X86::ADC64mi32, 0 },
105 { X86::ADC64ri8, X86::ADC64mi8, 0 },
106 { X86::ADC64rr, X86::ADC64mr, 0 },
107 { X86::ADD16ri, X86::ADD16mi, 0 },
108 { X86::ADD16ri8, X86::ADD16mi8, 0 },
109 { X86::ADD16ri_DB, X86::ADD16mi, TB_NO_REVERSE },
110 { X86::ADD16ri8_DB, X86::ADD16mi8, TB_NO_REVERSE },
111 { X86::ADD16rr, X86::ADD16mr, 0 },
112 { X86::ADD16rr_DB, X86::ADD16mr, TB_NO_REVERSE },
113 { X86::ADD32ri, X86::ADD32mi, 0 },
114 { X86::ADD32ri8, X86::ADD32mi8, 0 },
115 { X86::ADD32ri_DB, X86::ADD32mi, TB_NO_REVERSE },
116 { X86::ADD32ri8_DB, X86::ADD32mi8, TB_NO_REVERSE },
117 { X86::ADD32rr, X86::ADD32mr, 0 },
118 { X86::ADD32rr_DB, X86::ADD32mr, TB_NO_REVERSE },
119 { X86::ADD64ri32, X86::ADD64mi32, 0 },
120 { X86::ADD64ri8, X86::ADD64mi8, 0 },
121 { X86::ADD64ri32_DB,X86::ADD64mi32, TB_NO_REVERSE },
122 { X86::ADD64ri8_DB, X86::ADD64mi8, TB_NO_REVERSE },
123 { X86::ADD64rr, X86::ADD64mr, 0 },
124 { X86::ADD64rr_DB, X86::ADD64mr, TB_NO_REVERSE },
125 { X86::ADD8ri, X86::ADD8mi, 0 },
126 { X86::ADD8rr, X86::ADD8mr, 0 },
127 { X86::AND16ri, X86::AND16mi, 0 },
128 { X86::AND16ri8, X86::AND16mi8, 0 },
129 { X86::AND16rr, X86::AND16mr, 0 },
130 { X86::AND32ri, X86::AND32mi, 0 },
131 { X86::AND32ri8, X86::AND32mi8, 0 },
132 { X86::AND32rr, X86::AND32mr, 0 },
133 { X86::AND64ri32, X86::AND64mi32, 0 },
134 { X86::AND64ri8, X86::AND64mi8, 0 },
135 { X86::AND64rr, X86::AND64mr, 0 },
136 { X86::AND8ri, X86::AND8mi, 0 },
137 { X86::AND8rr, X86::AND8mr, 0 },
138 { X86::DEC16r, X86::DEC16m, 0 },
139 { X86::DEC32r, X86::DEC32m, 0 },
140 { X86::DEC64_16r, X86::DEC64_16m, 0 },
141 { X86::DEC64_32r, X86::DEC64_32m, 0 },
142 { X86::DEC64r, X86::DEC64m, 0 },
143 { X86::DEC8r, X86::DEC8m, 0 },
144 { X86::INC16r, X86::INC16m, 0 },
145 { X86::INC32r, X86::INC32m, 0 },
146 { X86::INC64_16r, X86::INC64_16m, 0 },
147 { X86::INC64_32r, X86::INC64_32m, 0 },
148 { X86::INC64r, X86::INC64m, 0 },
149 { X86::INC8r, X86::INC8m, 0 },
150 { X86::NEG16r, X86::NEG16m, 0 },
151 { X86::NEG32r, X86::NEG32m, 0 },
152 { X86::NEG64r, X86::NEG64m, 0 },
153 { X86::NEG8r, X86::NEG8m, 0 },
154 { X86::NOT16r, X86::NOT16m, 0 },
155 { X86::NOT32r, X86::NOT32m, 0 },
156 { X86::NOT64r, X86::NOT64m, 0 },
157 { X86::NOT8r, X86::NOT8m, 0 },
158 { X86::OR16ri, X86::OR16mi, 0 },
159 { X86::OR16ri8, X86::OR16mi8, 0 },
160 { X86::OR16rr, X86::OR16mr, 0 },
161 { X86::OR32ri, X86::OR32mi, 0 },
162 { X86::OR32ri8, X86::OR32mi8, 0 },
163 { X86::OR32rr, X86::OR32mr, 0 },
164 { X86::OR64ri32, X86::OR64mi32, 0 },
165 { X86::OR64ri8, X86::OR64mi8, 0 },
166 { X86::OR64rr, X86::OR64mr, 0 },
167 { X86::OR8ri, X86::OR8mi, 0 },
168 { X86::OR8rr, X86::OR8mr, 0 },
169 { X86::ROL16r1, X86::ROL16m1, 0 },
170 { X86::ROL16rCL, X86::ROL16mCL, 0 },
171 { X86::ROL16ri, X86::ROL16mi, 0 },
172 { X86::ROL32r1, X86::ROL32m1, 0 },
173 { X86::ROL32rCL, X86::ROL32mCL, 0 },
174 { X86::ROL32ri, X86::ROL32mi, 0 },
175 { X86::ROL64r1, X86::ROL64m1, 0 },
176 { X86::ROL64rCL, X86::ROL64mCL, 0 },
177 { X86::ROL64ri, X86::ROL64mi, 0 },
178 { X86::ROL8r1, X86::ROL8m1, 0 },
179 { X86::ROL8rCL, X86::ROL8mCL, 0 },
180 { X86::ROL8ri, X86::ROL8mi, 0 },
181 { X86::ROR16r1, X86::ROR16m1, 0 },
182 { X86::ROR16rCL, X86::ROR16mCL, 0 },
183 { X86::ROR16ri, X86::ROR16mi, 0 },
184 { X86::ROR32r1, X86::ROR32m1, 0 },
185 { X86::ROR32rCL, X86::ROR32mCL, 0 },
186 { X86::ROR32ri, X86::ROR32mi, 0 },
187 { X86::ROR64r1, X86::ROR64m1, 0 },
188 { X86::ROR64rCL, X86::ROR64mCL, 0 },
189 { X86::ROR64ri, X86::ROR64mi, 0 },
190 { X86::ROR8r1, X86::ROR8m1, 0 },
191 { X86::ROR8rCL, X86::ROR8mCL, 0 },
192 { X86::ROR8ri, X86::ROR8mi, 0 },
193 { X86::SAR16r1, X86::SAR16m1, 0 },
194 { X86::SAR16rCL, X86::SAR16mCL, 0 },
195 { X86::SAR16ri, X86::SAR16mi, 0 },
196 { X86::SAR32r1, X86::SAR32m1, 0 },
197 { X86::SAR32rCL, X86::SAR32mCL, 0 },
198 { X86::SAR32ri, X86::SAR32mi, 0 },
199 { X86::SAR64r1, X86::SAR64m1, 0 },
200 { X86::SAR64rCL, X86::SAR64mCL, 0 },
201 { X86::SAR64ri, X86::SAR64mi, 0 },
202 { X86::SAR8r1, X86::SAR8m1, 0 },
203 { X86::SAR8rCL, X86::SAR8mCL, 0 },
204 { X86::SAR8ri, X86::SAR8mi, 0 },
205 { X86::SBB32ri, X86::SBB32mi, 0 },
206 { X86::SBB32ri8, X86::SBB32mi8, 0 },
207 { X86::SBB32rr, X86::SBB32mr, 0 },
208 { X86::SBB64ri32, X86::SBB64mi32, 0 },
209 { X86::SBB64ri8, X86::SBB64mi8, 0 },
210 { X86::SBB64rr, X86::SBB64mr, 0 },
211 { X86::SHL16rCL, X86::SHL16mCL, 0 },
212 { X86::SHL16ri, X86::SHL16mi, 0 },
213 { X86::SHL32rCL, X86::SHL32mCL, 0 },
214 { X86::SHL32ri, X86::SHL32mi, 0 },
215 { X86::SHL64rCL, X86::SHL64mCL, 0 },
216 { X86::SHL64ri, X86::SHL64mi, 0 },
217 { X86::SHL8rCL, X86::SHL8mCL, 0 },
218 { X86::SHL8ri, X86::SHL8mi, 0 },
219 { X86::SHLD16rrCL, X86::SHLD16mrCL, 0 },
220 { X86::SHLD16rri8, X86::SHLD16mri8, 0 },
221 { X86::SHLD32rrCL, X86::SHLD32mrCL, 0 },
222 { X86::SHLD32rri8, X86::SHLD32mri8, 0 },
223 { X86::SHLD64rrCL, X86::SHLD64mrCL, 0 },
224 { X86::SHLD64rri8, X86::SHLD64mri8, 0 },
225 { X86::SHR16r1, X86::SHR16m1, 0 },
226 { X86::SHR16rCL, X86::SHR16mCL, 0 },
227 { X86::SHR16ri, X86::SHR16mi, 0 },
228 { X86::SHR32r1, X86::SHR32m1, 0 },
229 { X86::SHR32rCL, X86::SHR32mCL, 0 },
230 { X86::SHR32ri, X86::SHR32mi, 0 },
231 { X86::SHR64r1, X86::SHR64m1, 0 },
232 { X86::SHR64rCL, X86::SHR64mCL, 0 },
233 { X86::SHR64ri, X86::SHR64mi, 0 },
234 { X86::SHR8r1, X86::SHR8m1, 0 },
235 { X86::SHR8rCL, X86::SHR8mCL, 0 },
236 { X86::SHR8ri, X86::SHR8mi, 0 },
237 { X86::SHRD16rrCL, X86::SHRD16mrCL, 0 },
238 { X86::SHRD16rri8, X86::SHRD16mri8, 0 },
239 { X86::SHRD32rrCL, X86::SHRD32mrCL, 0 },
240 { X86::SHRD32rri8, X86::SHRD32mri8, 0 },
241 { X86::SHRD64rrCL, X86::SHRD64mrCL, 0 },
242 { X86::SHRD64rri8, X86::SHRD64mri8, 0 },
243 { X86::SUB16ri, X86::SUB16mi, 0 },
244 { X86::SUB16ri8, X86::SUB16mi8, 0 },
245 { X86::SUB16rr, X86::SUB16mr, 0 },
246 { X86::SUB32ri, X86::SUB32mi, 0 },
247 { X86::SUB32ri8, X86::SUB32mi8, 0 },
248 { X86::SUB32rr, X86::SUB32mr, 0 },
249 { X86::SUB64ri32, X86::SUB64mi32, 0 },
250 { X86::SUB64ri8, X86::SUB64mi8, 0 },
251 { X86::SUB64rr, X86::SUB64mr, 0 },
252 { X86::SUB8ri, X86::SUB8mi, 0 },
253 { X86::SUB8rr, X86::SUB8mr, 0 },
254 { X86::XOR16ri, X86::XOR16mi, 0 },
255 { X86::XOR16ri8, X86::XOR16mi8, 0 },
256 { X86::XOR16rr, X86::XOR16mr, 0 },
257 { X86::XOR32ri, X86::XOR32mi, 0 },
258 { X86::XOR32ri8, X86::XOR32mi8, 0 },
259 { X86::XOR32rr, X86::XOR32mr, 0 },
260 { X86::XOR64ri32, X86::XOR64mi32, 0 },
261 { X86::XOR64ri8, X86::XOR64mi8, 0 },
262 { X86::XOR64rr, X86::XOR64mr, 0 },
263 { X86::XOR8ri, X86::XOR8mi, 0 },
264 { X86::XOR8rr, X86::XOR8mr, 0 }
267 for (unsigned i = 0, e = array_lengthof(OpTbl2Addr); i != e; ++i) {
268 unsigned RegOp = OpTbl2Addr[i].RegOp;
269 unsigned MemOp = OpTbl2Addr[i].MemOp;
270 unsigned Flags = OpTbl2Addr[i].Flags;
271 AddTableEntry(RegOp2MemOpTable2Addr, MemOp2RegOpTable,
273 // Index 0, folded load and store, no alignment requirement.
274 Flags | TB_INDEX_0 | TB_FOLDED_LOAD | TB_FOLDED_STORE);
277 static const X86OpTblEntry OpTbl0[] = {
278 { X86::BT16ri8, X86::BT16mi8, TB_FOLDED_LOAD },
279 { X86::BT32ri8, X86::BT32mi8, TB_FOLDED_LOAD },
280 { X86::BT64ri8, X86::BT64mi8, TB_FOLDED_LOAD },
281 { X86::CALL32r, X86::CALL32m, TB_FOLDED_LOAD },
282 { X86::CALL64r, X86::CALL64m, TB_FOLDED_LOAD },
283 { X86::CMP16ri, X86::CMP16mi, TB_FOLDED_LOAD },
284 { X86::CMP16ri8, X86::CMP16mi8, TB_FOLDED_LOAD },
285 { X86::CMP16rr, X86::CMP16mr, TB_FOLDED_LOAD },
286 { X86::CMP32ri, X86::CMP32mi, TB_FOLDED_LOAD },
287 { X86::CMP32ri8, X86::CMP32mi8, TB_FOLDED_LOAD },
288 { X86::CMP32rr, X86::CMP32mr, TB_FOLDED_LOAD },
289 { X86::CMP64ri32, X86::CMP64mi32, TB_FOLDED_LOAD },
290 { X86::CMP64ri8, X86::CMP64mi8, TB_FOLDED_LOAD },
291 { X86::CMP64rr, X86::CMP64mr, TB_FOLDED_LOAD },
292 { X86::CMP8ri, X86::CMP8mi, TB_FOLDED_LOAD },
293 { X86::CMP8rr, X86::CMP8mr, TB_FOLDED_LOAD },
294 { X86::DIV16r, X86::DIV16m, TB_FOLDED_LOAD },
295 { X86::DIV32r, X86::DIV32m, TB_FOLDED_LOAD },
296 { X86::DIV64r, X86::DIV64m, TB_FOLDED_LOAD },
297 { X86::DIV8r, X86::DIV8m, TB_FOLDED_LOAD },
298 { X86::EXTRACTPSrr, X86::EXTRACTPSmr, TB_FOLDED_STORE | TB_ALIGN_16 },
299 { X86::FsMOVAPDrr, X86::MOVSDmr, TB_FOLDED_STORE | TB_NO_REVERSE },
300 { X86::FsMOVAPSrr, X86::MOVSSmr, TB_FOLDED_STORE | TB_NO_REVERSE },
301 { X86::IDIV16r, X86::IDIV16m, TB_FOLDED_LOAD },
302 { X86::IDIV32r, X86::IDIV32m, TB_FOLDED_LOAD },
303 { X86::IDIV64r, X86::IDIV64m, TB_FOLDED_LOAD },
304 { X86::IDIV8r, X86::IDIV8m, TB_FOLDED_LOAD },
305 { X86::IMUL16r, X86::IMUL16m, TB_FOLDED_LOAD },
306 { X86::IMUL32r, X86::IMUL32m, TB_FOLDED_LOAD },
307 { X86::IMUL64r, X86::IMUL64m, TB_FOLDED_LOAD },
308 { X86::IMUL8r, X86::IMUL8m, TB_FOLDED_LOAD },
309 { X86::JMP32r, X86::JMP32m, TB_FOLDED_LOAD },
310 { X86::JMP64r, X86::JMP64m, TB_FOLDED_LOAD },
311 { X86::MOV16ri, X86::MOV16mi, TB_FOLDED_STORE },
312 { X86::MOV16rr, X86::MOV16mr, TB_FOLDED_STORE },
313 { X86::MOV32ri, X86::MOV32mi, TB_FOLDED_STORE },
314 { X86::MOV32rr, X86::MOV32mr, TB_FOLDED_STORE },
315 { X86::MOV64ri32, X86::MOV64mi32, TB_FOLDED_STORE },
316 { X86::MOV64rr, X86::MOV64mr, TB_FOLDED_STORE },
317 { X86::MOV8ri, X86::MOV8mi, TB_FOLDED_STORE },
318 { X86::MOV8rr, X86::MOV8mr, TB_FOLDED_STORE },
319 { X86::MOV8rr_NOREX, X86::MOV8mr_NOREX, TB_FOLDED_STORE },
320 { X86::MOVAPDrr, X86::MOVAPDmr, TB_FOLDED_STORE | TB_ALIGN_16 },
321 { X86::MOVAPSrr, X86::MOVAPSmr, TB_FOLDED_STORE | TB_ALIGN_16 },
322 { X86::MOVDQArr, X86::MOVDQAmr, TB_FOLDED_STORE | TB_ALIGN_16 },
323 { X86::MOVPDI2DIrr, X86::MOVPDI2DImr, TB_FOLDED_STORE },
324 { X86::MOVPQIto64rr,X86::MOVPQI2QImr, TB_FOLDED_STORE },
325 { X86::MOVSDto64rr, X86::MOVSDto64mr, TB_FOLDED_STORE },
326 { X86::MOVSS2DIrr, X86::MOVSS2DImr, TB_FOLDED_STORE },
327 { X86::MOVUPDrr, X86::MOVUPDmr, TB_FOLDED_STORE },
328 { X86::MOVUPSrr, X86::MOVUPSmr, TB_FOLDED_STORE },
329 { X86::MUL16r, X86::MUL16m, TB_FOLDED_LOAD },
330 { X86::MUL32r, X86::MUL32m, TB_FOLDED_LOAD },
331 { X86::MUL64r, X86::MUL64m, TB_FOLDED_LOAD },
332 { X86::MUL8r, X86::MUL8m, TB_FOLDED_LOAD },
333 { X86::SETAEr, X86::SETAEm, TB_FOLDED_STORE },
334 { X86::SETAr, X86::SETAm, TB_FOLDED_STORE },
335 { X86::SETBEr, X86::SETBEm, TB_FOLDED_STORE },
336 { X86::SETBr, X86::SETBm, TB_FOLDED_STORE },
337 { X86::SETEr, X86::SETEm, TB_FOLDED_STORE },
338 { X86::SETGEr, X86::SETGEm, TB_FOLDED_STORE },
339 { X86::SETGr, X86::SETGm, TB_FOLDED_STORE },
340 { X86::SETLEr, X86::SETLEm, TB_FOLDED_STORE },
341 { X86::SETLr, X86::SETLm, TB_FOLDED_STORE },
342 { X86::SETNEr, X86::SETNEm, TB_FOLDED_STORE },
343 { X86::SETNOr, X86::SETNOm, TB_FOLDED_STORE },
344 { X86::SETNPr, X86::SETNPm, TB_FOLDED_STORE },
345 { X86::SETNSr, X86::SETNSm, TB_FOLDED_STORE },
346 { X86::SETOr, X86::SETOm, TB_FOLDED_STORE },
347 { X86::SETPr, X86::SETPm, TB_FOLDED_STORE },
348 { X86::SETSr, X86::SETSm, TB_FOLDED_STORE },
349 { X86::TAILJMPr, X86::TAILJMPm, TB_FOLDED_LOAD },
350 { X86::TAILJMPr64, X86::TAILJMPm64, TB_FOLDED_LOAD },
351 { X86::TEST16ri, X86::TEST16mi, TB_FOLDED_LOAD },
352 { X86::TEST32ri, X86::TEST32mi, TB_FOLDED_LOAD },
353 { X86::TEST64ri32, X86::TEST64mi32, TB_FOLDED_LOAD },
354 { X86::TEST8ri, X86::TEST8mi, TB_FOLDED_LOAD },
355 // AVX 128-bit versions of foldable instructions
356 { X86::VEXTRACTPSrr,X86::VEXTRACTPSmr, TB_FOLDED_STORE | TB_ALIGN_16 },
357 { X86::FsVMOVAPDrr, X86::VMOVSDmr, TB_FOLDED_STORE | TB_NO_REVERSE },
358 { X86::FsVMOVAPSrr, X86::VMOVSSmr, TB_FOLDED_STORE | TB_NO_REVERSE },
359 { X86::VEXTRACTF128rr, X86::VEXTRACTF128mr, TB_FOLDED_STORE | TB_ALIGN_16 },
360 { X86::VMOVAPDrr, X86::VMOVAPDmr, TB_FOLDED_STORE | TB_ALIGN_16 },
361 { X86::VMOVAPSrr, X86::VMOVAPSmr, TB_FOLDED_STORE | TB_ALIGN_16 },
362 { X86::VMOVDQArr, X86::VMOVDQAmr, TB_FOLDED_STORE | TB_ALIGN_16 },
363 { X86::VMOVPDI2DIrr,X86::VMOVPDI2DImr, TB_FOLDED_STORE },
364 { X86::VMOVPQIto64rr, X86::VMOVPQI2QImr,TB_FOLDED_STORE },
365 { X86::VMOVSDto64rr,X86::VMOVSDto64mr, TB_FOLDED_STORE },
366 { X86::VMOVSS2DIrr, X86::VMOVSS2DImr, TB_FOLDED_STORE },
367 { X86::VMOVUPDrr, X86::VMOVUPDmr, TB_FOLDED_STORE },
368 { X86::VMOVUPSrr, X86::VMOVUPSmr, TB_FOLDED_STORE },
369 // AVX 256-bit foldable instructions
370 { X86::VEXTRACTI128rr, X86::VEXTRACTI128mr, TB_FOLDED_STORE | TB_ALIGN_16 },
371 { X86::VMOVAPDYrr, X86::VMOVAPDYmr, TB_FOLDED_STORE | TB_ALIGN_32 },
372 { X86::VMOVAPSYrr, X86::VMOVAPSYmr, TB_FOLDED_STORE | TB_ALIGN_32 },
373 { X86::VMOVDQAYrr, X86::VMOVDQAYmr, TB_FOLDED_STORE | TB_ALIGN_32 },
374 { X86::VMOVUPDYrr, X86::VMOVUPDYmr, TB_FOLDED_STORE },
375 { X86::VMOVUPSYrr, X86::VMOVUPSYmr, TB_FOLDED_STORE }
378 for (unsigned i = 0, e = array_lengthof(OpTbl0); i != e; ++i) {
379 unsigned RegOp = OpTbl0[i].RegOp;
380 unsigned MemOp = OpTbl0[i].MemOp;
381 unsigned Flags = OpTbl0[i].Flags;
382 AddTableEntry(RegOp2MemOpTable0, MemOp2RegOpTable,
383 RegOp, MemOp, TB_INDEX_0 | Flags);
386 static const X86OpTblEntry OpTbl1[] = {
387 { X86::CMP16rr, X86::CMP16rm, 0 },
388 { X86::CMP32rr, X86::CMP32rm, 0 },
389 { X86::CMP64rr, X86::CMP64rm, 0 },
390 { X86::CMP8rr, X86::CMP8rm, 0 },
391 { X86::CVTSD2SSrr, X86::CVTSD2SSrm, 0 },
392 { X86::CVTSI2SD64rr, X86::CVTSI2SD64rm, 0 },
393 { X86::CVTSI2SDrr, X86::CVTSI2SDrm, 0 },
394 { X86::CVTSI2SS64rr, X86::CVTSI2SS64rm, 0 },
395 { X86::CVTSI2SSrr, X86::CVTSI2SSrm, 0 },
396 { X86::CVTSS2SDrr, X86::CVTSS2SDrm, 0 },
397 { X86::CVTTSD2SI64rr, X86::CVTTSD2SI64rm, 0 },
398 { X86::CVTTSD2SIrr, X86::CVTTSD2SIrm, 0 },
399 { X86::CVTTSS2SI64rr, X86::CVTTSS2SI64rm, 0 },
400 { X86::CVTTSS2SIrr, X86::CVTTSS2SIrm, 0 },
401 { X86::FsMOVAPDrr, X86::MOVSDrm, TB_NO_REVERSE },
402 { X86::FsMOVAPSrr, X86::MOVSSrm, TB_NO_REVERSE },
403 { X86::IMUL16rri, X86::IMUL16rmi, 0 },
404 { X86::IMUL16rri8, X86::IMUL16rmi8, 0 },
405 { X86::IMUL32rri, X86::IMUL32rmi, 0 },
406 { X86::IMUL32rri8, X86::IMUL32rmi8, 0 },
407 { X86::IMUL64rri32, X86::IMUL64rmi32, 0 },
408 { X86::IMUL64rri8, X86::IMUL64rmi8, 0 },
409 { X86::Int_COMISDrr, X86::Int_COMISDrm, 0 },
410 { X86::Int_COMISSrr, X86::Int_COMISSrm, 0 },
411 { X86::Int_CVTDQ2PDrr, X86::Int_CVTDQ2PDrm, TB_ALIGN_16 },
412 { X86::Int_CVTDQ2PSrr, X86::Int_CVTDQ2PSrm, TB_ALIGN_16 },
413 { X86::Int_CVTPD2DQrr, X86::Int_CVTPD2DQrm, TB_ALIGN_16 },
414 { X86::Int_CVTPD2PSrr, X86::Int_CVTPD2PSrm, TB_ALIGN_16 },
415 { X86::Int_CVTPS2DQrr, X86::Int_CVTPS2DQrm, TB_ALIGN_16 },
416 { X86::Int_CVTPS2PDrr, X86::Int_CVTPS2PDrm, 0 },
417 { X86::CVTSD2SI64rr, X86::CVTSD2SI64rm, 0 },
418 { X86::CVTSD2SIrr, X86::CVTSD2SIrm, 0 },
419 { X86::Int_CVTSD2SSrr, X86::Int_CVTSD2SSrm, 0 },
420 { X86::Int_CVTSI2SD64rr,X86::Int_CVTSI2SD64rm, 0 },
421 { X86::Int_CVTSI2SDrr, X86::Int_CVTSI2SDrm, 0 },
422 { X86::Int_CVTSI2SS64rr,X86::Int_CVTSI2SS64rm, 0 },
423 { X86::Int_CVTSI2SSrr, X86::Int_CVTSI2SSrm, 0 },
424 { X86::Int_CVTSS2SDrr, X86::Int_CVTSS2SDrm, 0 },
425 { X86::CVTTPD2DQrr, X86::CVTTPD2DQrm, TB_ALIGN_16 },
426 { X86::CVTTPS2DQrr, X86::CVTTPS2DQrm, TB_ALIGN_16 },
427 { X86::Int_CVTTSD2SI64rr,X86::Int_CVTTSD2SI64rm, 0 },
428 { X86::Int_CVTTSD2SIrr, X86::Int_CVTTSD2SIrm, 0 },
429 { X86::Int_CVTTSS2SI64rr,X86::Int_CVTTSS2SI64rm, 0 },
430 { X86::Int_CVTTSS2SIrr, X86::Int_CVTTSS2SIrm, 0 },
431 { X86::Int_UCOMISDrr, X86::Int_UCOMISDrm, 0 },
432 { X86::Int_UCOMISSrr, X86::Int_UCOMISSrm, 0 },
433 { X86::MOV16rr, X86::MOV16rm, 0 },
434 { X86::MOV32rr, X86::MOV32rm, 0 },
435 { X86::MOV64rr, X86::MOV64rm, 0 },
436 { X86::MOV64toPQIrr, X86::MOVQI2PQIrm, 0 },
437 { X86::MOV64toSDrr, X86::MOV64toSDrm, 0 },
438 { X86::MOV8rr, X86::MOV8rm, 0 },
439 { X86::MOVAPDrr, X86::MOVAPDrm, TB_ALIGN_16 },
440 { X86::MOVAPSrr, X86::MOVAPSrm, TB_ALIGN_16 },
441 { X86::MOVDDUPrr, X86::MOVDDUPrm, 0 },
442 { X86::MOVDI2PDIrr, X86::MOVDI2PDIrm, 0 },
443 { X86::MOVDI2SSrr, X86::MOVDI2SSrm, 0 },
444 { X86::MOVDQArr, X86::MOVDQArm, TB_ALIGN_16 },
445 { X86::MOVSHDUPrr, X86::MOVSHDUPrm, TB_ALIGN_16 },
446 { X86::MOVSLDUPrr, X86::MOVSLDUPrm, TB_ALIGN_16 },
447 { X86::MOVSX16rr8, X86::MOVSX16rm8, 0 },
448 { X86::MOVSX32rr16, X86::MOVSX32rm16, 0 },
449 { X86::MOVSX32rr8, X86::MOVSX32rm8, 0 },
450 { X86::MOVSX64rr16, X86::MOVSX64rm16, 0 },
451 { X86::MOVSX64rr32, X86::MOVSX64rm32, 0 },
452 { X86::MOVSX64rr8, X86::MOVSX64rm8, 0 },
453 { X86::MOVUPDrr, X86::MOVUPDrm, TB_ALIGN_16 },
454 { X86::MOVUPSrr, X86::MOVUPSrm, 0 },
455 { X86::MOVZDI2PDIrr, X86::MOVZDI2PDIrm, 0 },
456 { X86::MOVZQI2PQIrr, X86::MOVZQI2PQIrm, 0 },
457 { X86::MOVZPQILo2PQIrr, X86::MOVZPQILo2PQIrm, TB_ALIGN_16 },
458 { X86::MOVZX16rr8, X86::MOVZX16rm8, 0 },
459 { X86::MOVZX32rr16, X86::MOVZX32rm16, 0 },
460 { X86::MOVZX32_NOREXrr8, X86::MOVZX32_NOREXrm8, 0 },
461 { X86::MOVZX32rr8, X86::MOVZX32rm8, 0 },
462 { X86::MOVZX64rr16, X86::MOVZX64rm16, 0 },
463 { X86::MOVZX64rr32, X86::MOVZX64rm32, 0 },
464 { X86::MOVZX64rr8, X86::MOVZX64rm8, 0 },
465 { X86::PABSBrr128, X86::PABSBrm128, TB_ALIGN_16 },
466 { X86::PABSDrr128, X86::PABSDrm128, TB_ALIGN_16 },
467 { X86::PABSWrr128, X86::PABSWrm128, TB_ALIGN_16 },
468 { X86::PSHUFDri, X86::PSHUFDmi, TB_ALIGN_16 },
469 { X86::PSHUFHWri, X86::PSHUFHWmi, TB_ALIGN_16 },
470 { X86::PSHUFLWri, X86::PSHUFLWmi, TB_ALIGN_16 },
471 { X86::RCPPSr, X86::RCPPSm, TB_ALIGN_16 },
472 { X86::RCPPSr_Int, X86::RCPPSm_Int, TB_ALIGN_16 },
473 { X86::RSQRTPSr, X86::RSQRTPSm, TB_ALIGN_16 },
474 { X86::RSQRTPSr_Int, X86::RSQRTPSm_Int, TB_ALIGN_16 },
475 { X86::RSQRTSSr, X86::RSQRTSSm, 0 },
476 { X86::RSQRTSSr_Int, X86::RSQRTSSm_Int, 0 },
477 { X86::SQRTPDr, X86::SQRTPDm, TB_ALIGN_16 },
478 { X86::SQRTPDr_Int, X86::SQRTPDm_Int, TB_ALIGN_16 },
479 { X86::SQRTPSr, X86::SQRTPSm, TB_ALIGN_16 },
480 { X86::SQRTPSr_Int, X86::SQRTPSm_Int, TB_ALIGN_16 },
481 { X86::SQRTSDr, X86::SQRTSDm, 0 },
482 { X86::SQRTSDr_Int, X86::SQRTSDm_Int, 0 },
483 { X86::SQRTSSr, X86::SQRTSSm, 0 },
484 { X86::SQRTSSr_Int, X86::SQRTSSm_Int, 0 },
485 { X86::TEST16rr, X86::TEST16rm, 0 },
486 { X86::TEST32rr, X86::TEST32rm, 0 },
487 { X86::TEST64rr, X86::TEST64rm, 0 },
488 { X86::TEST8rr, X86::TEST8rm, 0 },
489 // FIXME: TEST*rr EAX,EAX ---> CMP [mem], 0
490 { X86::UCOMISDrr, X86::UCOMISDrm, 0 },
491 { X86::UCOMISSrr, X86::UCOMISSrm, 0 },
492 // AVX 128-bit versions of foldable instructions
493 { X86::Int_VCOMISDrr, X86::Int_VCOMISDrm, 0 },
494 { X86::Int_VCOMISSrr, X86::Int_VCOMISSrm, 0 },
495 { X86::Int_VCVTDQ2PDrr, X86::Int_VCVTDQ2PDrm, TB_ALIGN_16 },
496 { X86::Int_VCVTDQ2PSrr, X86::Int_VCVTDQ2PSrm, TB_ALIGN_16 },
497 { X86::Int_VCVTPD2DQrr, X86::Int_VCVTPD2DQrm, TB_ALIGN_16 },
498 { X86::Int_VCVTPD2PSrr, X86::Int_VCVTPD2PSrm, TB_ALIGN_16 },
499 { X86::Int_VCVTPS2DQrr, X86::Int_VCVTPS2DQrm, TB_ALIGN_16 },
500 { X86::Int_VCVTPS2PDrr, X86::Int_VCVTPS2PDrm, 0 },
501 { X86::Int_VUCOMISDrr, X86::Int_VUCOMISDrm, 0 },
502 { X86::Int_VUCOMISSrr, X86::Int_VUCOMISSrm, 0 },
503 { X86::FsVMOVAPDrr, X86::VMOVSDrm, TB_NO_REVERSE },
504 { X86::FsVMOVAPSrr, X86::VMOVSSrm, TB_NO_REVERSE },
505 { X86::VMOV64toPQIrr, X86::VMOVQI2PQIrm, 0 },
506 { X86::VMOV64toSDrr, X86::VMOV64toSDrm, 0 },
507 { X86::VMOVAPDrr, X86::VMOVAPDrm, TB_ALIGN_16 },
508 { X86::VMOVAPSrr, X86::VMOVAPSrm, TB_ALIGN_16 },
509 { X86::VMOVDDUPrr, X86::VMOVDDUPrm, 0 },
510 { X86::VMOVDI2PDIrr, X86::VMOVDI2PDIrm, 0 },
511 { X86::VMOVDI2SSrr, X86::VMOVDI2SSrm, 0 },
512 { X86::VMOVDQArr, X86::VMOVDQArm, TB_ALIGN_16 },
513 { X86::VMOVSLDUPrr, X86::VMOVSLDUPrm, TB_ALIGN_16 },
514 { X86::VMOVSHDUPrr, X86::VMOVSHDUPrm, TB_ALIGN_16 },
515 { X86::VMOVUPDrr, X86::VMOVUPDrm, TB_ALIGN_16 },
516 { X86::VMOVUPSrr, X86::VMOVUPSrm, 0 },
517 { X86::VMOVZDI2PDIrr, X86::VMOVZDI2PDIrm, 0 },
518 { X86::VMOVZQI2PQIrr, X86::VMOVZQI2PQIrm, 0 },
519 { X86::VMOVZPQILo2PQIrr,X86::VMOVZPQILo2PQIrm, TB_ALIGN_16 },
520 { X86::VPABSBrr128, X86::VPABSBrm128, TB_ALIGN_16 },
521 { X86::VPABSDrr128, X86::VPABSDrm128, TB_ALIGN_16 },
522 { X86::VPABSWrr128, X86::VPABSWrm128, TB_ALIGN_16 },
523 { X86::VPERMILPDri, X86::VPERMILPDmi, TB_ALIGN_16 },
524 { X86::VPERMILPSri, X86::VPERMILPSmi, TB_ALIGN_16 },
525 { X86::VPSHUFDri, X86::VPSHUFDmi, TB_ALIGN_16 },
526 { X86::VPSHUFHWri, X86::VPSHUFHWmi, TB_ALIGN_16 },
527 { X86::VPSHUFLWri, X86::VPSHUFLWmi, TB_ALIGN_16 },
528 { X86::VRCPPSr, X86::VRCPPSm, TB_ALIGN_16 },
529 { X86::VRCPPSr_Int, X86::VRCPPSm_Int, TB_ALIGN_16 },
530 { X86::VRSQRTPSr, X86::VRSQRTPSm, TB_ALIGN_16 },
531 { X86::VRSQRTPSr_Int, X86::VRSQRTPSm_Int, TB_ALIGN_16 },
532 { X86::VSQRTPDr, X86::VSQRTPDm, TB_ALIGN_16 },
533 { X86::VSQRTPDr_Int, X86::VSQRTPDm_Int, TB_ALIGN_16 },
534 { X86::VSQRTPSr, X86::VSQRTPSm, TB_ALIGN_16 },
535 { X86::VSQRTPSr_Int, X86::VSQRTPSm_Int, TB_ALIGN_16 },
536 { X86::VUCOMISDrr, X86::VUCOMISDrm, 0 },
537 { X86::VUCOMISSrr, X86::VUCOMISSrm, 0 },
538 // AVX 256-bit foldable instructions
539 { X86::VMOVAPDYrr, X86::VMOVAPDYrm, TB_ALIGN_32 },
540 { X86::VMOVAPSYrr, X86::VMOVAPSYrm, TB_ALIGN_32 },
541 { X86::VMOVDQAYrr, X86::VMOVDQAYrm, TB_ALIGN_32 },
542 { X86::VMOVUPDYrr, X86::VMOVUPDYrm, 0 },
543 { X86::VMOVUPSYrr, X86::VMOVUPSYrm, 0 },
544 { X86::VPERMILPDYri, X86::VPERMILPDYmi, TB_ALIGN_32 },
545 { X86::VPERMILPSYri, X86::VPERMILPSYmi, TB_ALIGN_32 },
546 // AVX2 foldable instructions
547 { X86::VPABSBrr256, X86::VPABSBrm256, TB_ALIGN_32 },
548 { X86::VPABSDrr256, X86::VPABSDrm256, TB_ALIGN_32 },
549 { X86::VPABSWrr256, X86::VPABSWrm256, TB_ALIGN_32 },
550 { X86::VPSHUFDYri, X86::VPSHUFDYmi, TB_ALIGN_32 },
551 { X86::VPSHUFHWYri, X86::VPSHUFHWYmi, TB_ALIGN_32 },
552 { X86::VPSHUFLWYri, X86::VPSHUFLWYmi, TB_ALIGN_32 },
553 { X86::VRCPPSYr, X86::VRCPPSYm, TB_ALIGN_32 },
554 { X86::VRCPPSYr_Int, X86::VRCPPSYm_Int, TB_ALIGN_32 },
555 { X86::VRSQRTPSYr, X86::VRSQRTPSYm, TB_ALIGN_32 },
556 { X86::VRSQRTPSYr_Int, X86::VRSQRTPSYm_Int, TB_ALIGN_32 },
557 { X86::VSQRTPDYr, X86::VSQRTPDYm, TB_ALIGN_32 },
558 { X86::VSQRTPDYr_Int, X86::VSQRTPDYm_Int, TB_ALIGN_32 },
559 { X86::VSQRTPSYr, X86::VSQRTPSYm, TB_ALIGN_32 },
560 { X86::VSQRTPSYr_Int, X86::VSQRTPSYm_Int, TB_ALIGN_32 },
563 for (unsigned i = 0, e = array_lengthof(OpTbl1); i != e; ++i) {
564 unsigned RegOp = OpTbl1[i].RegOp;
565 unsigned MemOp = OpTbl1[i].MemOp;
566 unsigned Flags = OpTbl1[i].Flags;
567 AddTableEntry(RegOp2MemOpTable1, MemOp2RegOpTable,
569 // Index 1, folded load
570 Flags | TB_INDEX_1 | TB_FOLDED_LOAD);
573 static const X86OpTblEntry OpTbl2[] = {
574 { X86::ADC32rr, X86::ADC32rm, 0 },
575 { X86::ADC64rr, X86::ADC64rm, 0 },
576 { X86::ADD16rr, X86::ADD16rm, 0 },
577 { X86::ADD16rr_DB, X86::ADD16rm, TB_NO_REVERSE },
578 { X86::ADD32rr, X86::ADD32rm, 0 },
579 { X86::ADD32rr_DB, X86::ADD32rm, TB_NO_REVERSE },
580 { X86::ADD64rr, X86::ADD64rm, 0 },
581 { X86::ADD64rr_DB, X86::ADD64rm, TB_NO_REVERSE },
582 { X86::ADD8rr, X86::ADD8rm, 0 },
583 { X86::ADDPDrr, X86::ADDPDrm, TB_ALIGN_16 },
584 { X86::ADDPSrr, X86::ADDPSrm, TB_ALIGN_16 },
585 { X86::ADDSDrr, X86::ADDSDrm, 0 },
586 { X86::ADDSSrr, X86::ADDSSrm, 0 },
587 { X86::ADDSUBPDrr, X86::ADDSUBPDrm, TB_ALIGN_16 },
588 { X86::ADDSUBPSrr, X86::ADDSUBPSrm, TB_ALIGN_16 },
589 { X86::AND16rr, X86::AND16rm, 0 },
590 { X86::AND32rr, X86::AND32rm, 0 },
591 { X86::AND64rr, X86::AND64rm, 0 },
592 { X86::AND8rr, X86::AND8rm, 0 },
593 { X86::ANDNPDrr, X86::ANDNPDrm, TB_ALIGN_16 },
594 { X86::ANDNPSrr, X86::ANDNPSrm, TB_ALIGN_16 },
595 { X86::ANDPDrr, X86::ANDPDrm, TB_ALIGN_16 },
596 { X86::ANDPSrr, X86::ANDPSrm, TB_ALIGN_16 },
597 { X86::BLENDPDrri, X86::BLENDPDrmi, TB_ALIGN_16 },
598 { X86::BLENDPSrri, X86::BLENDPSrmi, TB_ALIGN_16 },
599 { X86::BLENDVPDrr0, X86::BLENDVPDrm0, TB_ALIGN_16 },
600 { X86::BLENDVPSrr0, X86::BLENDVPSrm0, TB_ALIGN_16 },
601 { X86::CMOVA16rr, X86::CMOVA16rm, 0 },
602 { X86::CMOVA32rr, X86::CMOVA32rm, 0 },
603 { X86::CMOVA64rr, X86::CMOVA64rm, 0 },
604 { X86::CMOVAE16rr, X86::CMOVAE16rm, 0 },
605 { X86::CMOVAE32rr, X86::CMOVAE32rm, 0 },
606 { X86::CMOVAE64rr, X86::CMOVAE64rm, 0 },
607 { X86::CMOVB16rr, X86::CMOVB16rm, 0 },
608 { X86::CMOVB32rr, X86::CMOVB32rm, 0 },
609 { X86::CMOVB64rr, X86::CMOVB64rm, 0 },
610 { X86::CMOVBE16rr, X86::CMOVBE16rm, 0 },
611 { X86::CMOVBE32rr, X86::CMOVBE32rm, 0 },
612 { X86::CMOVBE64rr, X86::CMOVBE64rm, 0 },
613 { X86::CMOVE16rr, X86::CMOVE16rm, 0 },
614 { X86::CMOVE32rr, X86::CMOVE32rm, 0 },
615 { X86::CMOVE64rr, X86::CMOVE64rm, 0 },
616 { X86::CMOVG16rr, X86::CMOVG16rm, 0 },
617 { X86::CMOVG32rr, X86::CMOVG32rm, 0 },
618 { X86::CMOVG64rr, X86::CMOVG64rm, 0 },
619 { X86::CMOVGE16rr, X86::CMOVGE16rm, 0 },
620 { X86::CMOVGE32rr, X86::CMOVGE32rm, 0 },
621 { X86::CMOVGE64rr, X86::CMOVGE64rm, 0 },
622 { X86::CMOVL16rr, X86::CMOVL16rm, 0 },
623 { X86::CMOVL32rr, X86::CMOVL32rm, 0 },
624 { X86::CMOVL64rr, X86::CMOVL64rm, 0 },
625 { X86::CMOVLE16rr, X86::CMOVLE16rm, 0 },
626 { X86::CMOVLE32rr, X86::CMOVLE32rm, 0 },
627 { X86::CMOVLE64rr, X86::CMOVLE64rm, 0 },
628 { X86::CMOVNE16rr, X86::CMOVNE16rm, 0 },
629 { X86::CMOVNE32rr, X86::CMOVNE32rm, 0 },
630 { X86::CMOVNE64rr, X86::CMOVNE64rm, 0 },
631 { X86::CMOVNO16rr, X86::CMOVNO16rm, 0 },
632 { X86::CMOVNO32rr, X86::CMOVNO32rm, 0 },
633 { X86::CMOVNO64rr, X86::CMOVNO64rm, 0 },
634 { X86::CMOVNP16rr, X86::CMOVNP16rm, 0 },
635 { X86::CMOVNP32rr, X86::CMOVNP32rm, 0 },
636 { X86::CMOVNP64rr, X86::CMOVNP64rm, 0 },
637 { X86::CMOVNS16rr, X86::CMOVNS16rm, 0 },
638 { X86::CMOVNS32rr, X86::CMOVNS32rm, 0 },
639 { X86::CMOVNS64rr, X86::CMOVNS64rm, 0 },
640 { X86::CMOVO16rr, X86::CMOVO16rm, 0 },
641 { X86::CMOVO32rr, X86::CMOVO32rm, 0 },
642 { X86::CMOVO64rr, X86::CMOVO64rm, 0 },
643 { X86::CMOVP16rr, X86::CMOVP16rm, 0 },
644 { X86::CMOVP32rr, X86::CMOVP32rm, 0 },
645 { X86::CMOVP64rr, X86::CMOVP64rm, 0 },
646 { X86::CMOVS16rr, X86::CMOVS16rm, 0 },
647 { X86::CMOVS32rr, X86::CMOVS32rm, 0 },
648 { X86::CMOVS64rr, X86::CMOVS64rm, 0 },
649 { X86::CMPPDrri, X86::CMPPDrmi, TB_ALIGN_16 },
650 { X86::CMPPSrri, X86::CMPPSrmi, TB_ALIGN_16 },
651 { X86::CMPSDrr, X86::CMPSDrm, 0 },
652 { X86::CMPSSrr, X86::CMPSSrm, 0 },
653 { X86::DIVPDrr, X86::DIVPDrm, TB_ALIGN_16 },
654 { X86::DIVPSrr, X86::DIVPSrm, TB_ALIGN_16 },
655 { X86::DIVSDrr, X86::DIVSDrm, 0 },
656 { X86::DIVSSrr, X86::DIVSSrm, 0 },
657 { X86::FsANDNPDrr, X86::FsANDNPDrm, TB_ALIGN_16 },
658 { X86::FsANDNPSrr, X86::FsANDNPSrm, TB_ALIGN_16 },
659 { X86::FsANDPDrr, X86::FsANDPDrm, TB_ALIGN_16 },
660 { X86::FsANDPSrr, X86::FsANDPSrm, TB_ALIGN_16 },
661 { X86::FsORPDrr, X86::FsORPDrm, TB_ALIGN_16 },
662 { X86::FsORPSrr, X86::FsORPSrm, TB_ALIGN_16 },
663 { X86::FsXORPDrr, X86::FsXORPDrm, TB_ALIGN_16 },
664 { X86::FsXORPSrr, X86::FsXORPSrm, TB_ALIGN_16 },
665 { X86::HADDPDrr, X86::HADDPDrm, TB_ALIGN_16 },
666 { X86::HADDPSrr, X86::HADDPSrm, TB_ALIGN_16 },
667 { X86::HSUBPDrr, X86::HSUBPDrm, TB_ALIGN_16 },
668 { X86::HSUBPSrr, X86::HSUBPSrm, TB_ALIGN_16 },
669 { X86::IMUL16rr, X86::IMUL16rm, 0 },
670 { X86::IMUL32rr, X86::IMUL32rm, 0 },
671 { X86::IMUL64rr, X86::IMUL64rm, 0 },
672 { X86::Int_CMPSDrr, X86::Int_CMPSDrm, 0 },
673 { X86::Int_CMPSSrr, X86::Int_CMPSSrm, 0 },
674 { X86::MAXPDrr, X86::MAXPDrm, TB_ALIGN_16 },
675 { X86::MAXPDrr_Int, X86::MAXPDrm_Int, TB_ALIGN_16 },
676 { X86::MAXPSrr, X86::MAXPSrm, TB_ALIGN_16 },
677 { X86::MAXPSrr_Int, X86::MAXPSrm_Int, TB_ALIGN_16 },
678 { X86::MAXSDrr, X86::MAXSDrm, 0 },
679 { X86::MAXSDrr_Int, X86::MAXSDrm_Int, 0 },
680 { X86::MAXSSrr, X86::MAXSSrm, 0 },
681 { X86::MAXSSrr_Int, X86::MAXSSrm_Int, 0 },
682 { X86::MINPDrr, X86::MINPDrm, TB_ALIGN_16 },
683 { X86::MINPDrr_Int, X86::MINPDrm_Int, TB_ALIGN_16 },
684 { X86::MINPSrr, X86::MINPSrm, TB_ALIGN_16 },
685 { X86::MINPSrr_Int, X86::MINPSrm_Int, TB_ALIGN_16 },
686 { X86::MINSDrr, X86::MINSDrm, 0 },
687 { X86::MINSDrr_Int, X86::MINSDrm_Int, 0 },
688 { X86::MINSSrr, X86::MINSSrm, 0 },
689 { X86::MINSSrr_Int, X86::MINSSrm_Int, 0 },
690 { X86::MPSADBWrri, X86::MPSADBWrmi, TB_ALIGN_16 },
691 { X86::MULPDrr, X86::MULPDrm, TB_ALIGN_16 },
692 { X86::MULPSrr, X86::MULPSrm, TB_ALIGN_16 },
693 { X86::MULSDrr, X86::MULSDrm, 0 },
694 { X86::MULSSrr, X86::MULSSrm, 0 },
695 { X86::OR16rr, X86::OR16rm, 0 },
696 { X86::OR32rr, X86::OR32rm, 0 },
697 { X86::OR64rr, X86::OR64rm, 0 },
698 { X86::OR8rr, X86::OR8rm, 0 },
699 { X86::ORPDrr, X86::ORPDrm, TB_ALIGN_16 },
700 { X86::ORPSrr, X86::ORPSrm, TB_ALIGN_16 },
701 { X86::PACKSSDWrr, X86::PACKSSDWrm, TB_ALIGN_16 },
702 { X86::PACKSSWBrr, X86::PACKSSWBrm, TB_ALIGN_16 },
703 { X86::PACKUSDWrr, X86::PACKUSDWrm, TB_ALIGN_16 },
704 { X86::PACKUSWBrr, X86::PACKUSWBrm, TB_ALIGN_16 },
705 { X86::PADDBrr, X86::PADDBrm, TB_ALIGN_16 },
706 { X86::PADDDrr, X86::PADDDrm, TB_ALIGN_16 },
707 { X86::PADDQrr, X86::PADDQrm, TB_ALIGN_16 },
708 { X86::PADDSBrr, X86::PADDSBrm, TB_ALIGN_16 },
709 { X86::PADDSWrr, X86::PADDSWrm, TB_ALIGN_16 },
710 { X86::PADDUSBrr, X86::PADDUSBrm, TB_ALIGN_16 },
711 { X86::PADDUSWrr, X86::PADDUSWrm, TB_ALIGN_16 },
712 { X86::PADDWrr, X86::PADDWrm, TB_ALIGN_16 },
713 { X86::PALIGNR128rr, X86::PALIGNR128rm, TB_ALIGN_16 },
714 { X86::PANDNrr, X86::PANDNrm, TB_ALIGN_16 },
715 { X86::PANDrr, X86::PANDrm, TB_ALIGN_16 },
716 { X86::PAVGBrr, X86::PAVGBrm, TB_ALIGN_16 },
717 { X86::PAVGWrr, X86::PAVGWrm, TB_ALIGN_16 },
718 { X86::PBLENDWrri, X86::PBLENDWrmi, TB_ALIGN_16 },
719 { X86::PCMPEQBrr, X86::PCMPEQBrm, TB_ALIGN_16 },
720 { X86::PCMPEQDrr, X86::PCMPEQDrm, TB_ALIGN_16 },
721 { X86::PCMPEQQrr, X86::PCMPEQQrm, TB_ALIGN_16 },
722 { X86::PCMPEQWrr, X86::PCMPEQWrm, TB_ALIGN_16 },
723 { X86::PCMPGTBrr, X86::PCMPGTBrm, TB_ALIGN_16 },
724 { X86::PCMPGTDrr, X86::PCMPGTDrm, TB_ALIGN_16 },
725 { X86::PCMPGTQrr, X86::PCMPGTQrm, TB_ALIGN_16 },
726 { X86::PCMPGTWrr, X86::PCMPGTWrm, TB_ALIGN_16 },
727 { X86::PHADDDrr, X86::PHADDDrm, TB_ALIGN_16 },
728 { X86::PHADDWrr, X86::PHADDWrm, TB_ALIGN_16 },
729 { X86::PHADDSWrr128, X86::PHADDSWrm128, TB_ALIGN_16 },
730 { X86::PHSUBDrr, X86::PHSUBDrm, TB_ALIGN_16 },
731 { X86::PHSUBSWrr128, X86::PHSUBSWrm128, TB_ALIGN_16 },
732 { X86::PHSUBWrr, X86::PHSUBWrm, TB_ALIGN_16 },
733 { X86::PINSRWrri, X86::PINSRWrmi, TB_ALIGN_16 },
734 { X86::PMADDUBSWrr128, X86::PMADDUBSWrm128, TB_ALIGN_16 },
735 { X86::PMADDWDrr, X86::PMADDWDrm, TB_ALIGN_16 },
736 { X86::PMAXSWrr, X86::PMAXSWrm, TB_ALIGN_16 },
737 { X86::PMAXUBrr, X86::PMAXUBrm, TB_ALIGN_16 },
738 { X86::PMINSWrr, X86::PMINSWrm, TB_ALIGN_16 },
739 { X86::PMINUBrr, X86::PMINUBrm, TB_ALIGN_16 },
740 { X86::PMULDQrr, X86::PMULDQrm, TB_ALIGN_16 },
741 { X86::PMULHRSWrr128, X86::PMULHRSWrm128, TB_ALIGN_16 },
742 { X86::PMULHUWrr, X86::PMULHUWrm, TB_ALIGN_16 },
743 { X86::PMULHWrr, X86::PMULHWrm, TB_ALIGN_16 },
744 { X86::PMULLDrr, X86::PMULLDrm, TB_ALIGN_16 },
745 { X86::PMULLWrr, X86::PMULLWrm, TB_ALIGN_16 },
746 { X86::PMULUDQrr, X86::PMULUDQrm, TB_ALIGN_16 },
747 { X86::PORrr, X86::PORrm, TB_ALIGN_16 },
748 { X86::PSADBWrr, X86::PSADBWrm, TB_ALIGN_16 },
749 { X86::PSHUFBrr, X86::PSHUFBrm, TB_ALIGN_16 },
750 { X86::PSIGNBrr, X86::PSIGNBrm, TB_ALIGN_16 },
751 { X86::PSIGNWrr, X86::PSIGNWrm, TB_ALIGN_16 },
752 { X86::PSIGNDrr, X86::PSIGNDrm, TB_ALIGN_16 },
753 { X86::PSLLDrr, X86::PSLLDrm, TB_ALIGN_16 },
754 { X86::PSLLQrr, X86::PSLLQrm, TB_ALIGN_16 },
755 { X86::PSLLWrr, X86::PSLLWrm, TB_ALIGN_16 },
756 { X86::PSRADrr, X86::PSRADrm, TB_ALIGN_16 },
757 { X86::PSRAWrr, X86::PSRAWrm, TB_ALIGN_16 },
758 { X86::PSRLDrr, X86::PSRLDrm, TB_ALIGN_16 },
759 { X86::PSRLQrr, X86::PSRLQrm, TB_ALIGN_16 },
760 { X86::PSRLWrr, X86::PSRLWrm, TB_ALIGN_16 },
761 { X86::PSUBBrr, X86::PSUBBrm, TB_ALIGN_16 },
762 { X86::PSUBDrr, X86::PSUBDrm, TB_ALIGN_16 },
763 { X86::PSUBSBrr, X86::PSUBSBrm, TB_ALIGN_16 },
764 { X86::PSUBSWrr, X86::PSUBSWrm, TB_ALIGN_16 },
765 { X86::PSUBWrr, X86::PSUBWrm, TB_ALIGN_16 },
766 { X86::PUNPCKHBWrr, X86::PUNPCKHBWrm, TB_ALIGN_16 },
767 { X86::PUNPCKHDQrr, X86::PUNPCKHDQrm, TB_ALIGN_16 },
768 { X86::PUNPCKHQDQrr, X86::PUNPCKHQDQrm, TB_ALIGN_16 },
769 { X86::PUNPCKHWDrr, X86::PUNPCKHWDrm, TB_ALIGN_16 },
770 { X86::PUNPCKLBWrr, X86::PUNPCKLBWrm, TB_ALIGN_16 },
771 { X86::PUNPCKLDQrr, X86::PUNPCKLDQrm, TB_ALIGN_16 },
772 { X86::PUNPCKLQDQrr, X86::PUNPCKLQDQrm, TB_ALIGN_16 },
773 { X86::PUNPCKLWDrr, X86::PUNPCKLWDrm, TB_ALIGN_16 },
774 { X86::PXORrr, X86::PXORrm, TB_ALIGN_16 },
775 { X86::SBB32rr, X86::SBB32rm, 0 },
776 { X86::SBB64rr, X86::SBB64rm, 0 },
777 { X86::SHUFPDrri, X86::SHUFPDrmi, TB_ALIGN_16 },
778 { X86::SHUFPSrri, X86::SHUFPSrmi, TB_ALIGN_16 },
779 { X86::SUB16rr, X86::SUB16rm, 0 },
780 { X86::SUB32rr, X86::SUB32rm, 0 },
781 { X86::SUB64rr, X86::SUB64rm, 0 },
782 { X86::SUB8rr, X86::SUB8rm, 0 },
783 { X86::SUBPDrr, X86::SUBPDrm, TB_ALIGN_16 },
784 { X86::SUBPSrr, X86::SUBPSrm, TB_ALIGN_16 },
785 { X86::SUBSDrr, X86::SUBSDrm, 0 },
786 { X86::SUBSSrr, X86::SUBSSrm, 0 },
787 // FIXME: TEST*rr -> swapped operand of TEST*mr.
788 { X86::UNPCKHPDrr, X86::UNPCKHPDrm, TB_ALIGN_16 },
789 { X86::UNPCKHPSrr, X86::UNPCKHPSrm, TB_ALIGN_16 },
790 { X86::UNPCKLPDrr, X86::UNPCKLPDrm, TB_ALIGN_16 },
791 { X86::UNPCKLPSrr, X86::UNPCKLPSrm, TB_ALIGN_16 },
792 { X86::XOR16rr, X86::XOR16rm, 0 },
793 { X86::XOR32rr, X86::XOR32rm, 0 },
794 { X86::XOR64rr, X86::XOR64rm, 0 },
795 { X86::XOR8rr, X86::XOR8rm, 0 },
796 { X86::XORPDrr, X86::XORPDrm, TB_ALIGN_16 },
797 { X86::XORPSrr, X86::XORPSrm, TB_ALIGN_16 },
798 // AVX 128-bit versions of foldable instructions
799 { X86::VCVTSD2SSrr, X86::VCVTSD2SSrm, 0 },
800 { X86::Int_VCVTSD2SSrr, X86::Int_VCVTSD2SSrm, 0 },
801 { X86::VCVTSI2SD64rr, X86::VCVTSI2SD64rm, 0 },
802 { X86::Int_VCVTSI2SD64rr, X86::Int_VCVTSI2SD64rm, 0 },
803 { X86::VCVTSI2SDrr, X86::VCVTSI2SDrm, 0 },
804 { X86::Int_VCVTSI2SDrr, X86::Int_VCVTSI2SDrm, 0 },
805 { X86::VCVTSI2SS64rr, X86::VCVTSI2SS64rm, 0 },
806 { X86::Int_VCVTSI2SS64rr, X86::Int_VCVTSI2SS64rm, 0 },
807 { X86::VCVTSI2SSrr, X86::VCVTSI2SSrm, 0 },
808 { X86::Int_VCVTSI2SSrr, X86::Int_VCVTSI2SSrm, 0 },
809 { X86::VCVTSS2SDrr, X86::VCVTSS2SDrm, 0 },
810 { X86::Int_VCVTSS2SDrr, X86::Int_VCVTSS2SDrm, 0 },
811 { X86::VCVTTSD2SI64rr, X86::VCVTTSD2SI64rm, 0 },
812 { X86::Int_VCVTTSD2SI64rr,X86::Int_VCVTTSD2SI64rm, 0 },
813 { X86::VCVTTSD2SIrr, X86::VCVTTSD2SIrm, 0 },
814 { X86::Int_VCVTTSD2SIrr, X86::Int_VCVTTSD2SIrm, 0 },
815 { X86::VCVTTSS2SI64rr, X86::VCVTTSS2SI64rm, 0 },
816 { X86::Int_VCVTTSS2SI64rr,X86::Int_VCVTTSS2SI64rm, 0 },
817 { X86::VCVTTSS2SIrr, X86::VCVTTSS2SIrm, 0 },
818 { X86::Int_VCVTTSS2SIrr, X86::Int_VCVTTSS2SIrm, 0 },
819 { X86::VCVTSD2SI64rr, X86::VCVTSD2SI64rm, 0 },
820 { X86::VCVTSD2SIrr, X86::VCVTSD2SIrm, 0 },
821 { X86::VCVTTPD2DQrr, X86::VCVTTPD2DQrm, TB_ALIGN_16 },
822 { X86::VCVTTPS2DQrr, X86::VCVTTPS2DQrm, TB_ALIGN_16 },
823 { X86::VRSQRTSSr, X86::VRSQRTSSm, 0 },
824 { X86::VSQRTSDr, X86::VSQRTSDm, 0 },
825 { X86::VSQRTSSr, X86::VSQRTSSm, 0 },
826 { X86::VADDPDrr, X86::VADDPDrm, TB_ALIGN_16 },
827 { X86::VADDPSrr, X86::VADDPSrm, TB_ALIGN_16 },
828 { X86::VADDSDrr, X86::VADDSDrm, 0 },
829 { X86::VADDSSrr, X86::VADDSSrm, 0 },
830 { X86::VADDSUBPDrr, X86::VADDSUBPDrm, TB_ALIGN_16 },
831 { X86::VADDSUBPSrr, X86::VADDSUBPSrm, TB_ALIGN_16 },
832 { X86::VANDNPDrr, X86::VANDNPDrm, TB_ALIGN_16 },
833 { X86::VANDNPSrr, X86::VANDNPSrm, TB_ALIGN_16 },
834 { X86::VANDPDrr, X86::VANDPDrm, TB_ALIGN_16 },
835 { X86::VANDPSrr, X86::VANDPSrm, TB_ALIGN_16 },
836 { X86::VBLENDPDrri, X86::VBLENDPDrmi, TB_ALIGN_16 },
837 { X86::VBLENDPSrri, X86::VBLENDPSrmi, TB_ALIGN_16 },
838 { X86::VBLENDVPDrr, X86::VBLENDVPDrm, TB_ALIGN_16 },
839 { X86::VBLENDVPSrr, X86::VBLENDVPSrm, TB_ALIGN_16 },
840 { X86::VCMPPDrri, X86::VCMPPDrmi, TB_ALIGN_16 },
841 { X86::VCMPPSrri, X86::VCMPPSrmi, TB_ALIGN_16 },
842 { X86::VCMPSDrr, X86::VCMPSDrm, 0 },
843 { X86::VCMPSSrr, X86::VCMPSSrm, 0 },
844 { X86::VDIVPDrr, X86::VDIVPDrm, TB_ALIGN_16 },
845 { X86::VDIVPSrr, X86::VDIVPSrm, TB_ALIGN_16 },
846 { X86::VDIVSDrr, X86::VDIVSDrm, 0 },
847 { X86::VDIVSSrr, X86::VDIVSSrm, 0 },
848 { X86::VFsANDNPDrr, X86::VFsANDNPDrm, TB_ALIGN_16 },
849 { X86::VFsANDNPSrr, X86::VFsANDNPSrm, TB_ALIGN_16 },
850 { X86::VFsANDPDrr, X86::VFsANDPDrm, TB_ALIGN_16 },
851 { X86::VFsANDPSrr, X86::VFsANDPSrm, TB_ALIGN_16 },
852 { X86::VFsORPDrr, X86::VFsORPDrm, TB_ALIGN_16 },
853 { X86::VFsORPSrr, X86::VFsORPSrm, TB_ALIGN_16 },
854 { X86::VFsXORPDrr, X86::VFsXORPDrm, TB_ALIGN_16 },
855 { X86::VFsXORPSrr, X86::VFsXORPSrm, TB_ALIGN_16 },
856 { X86::VHADDPDrr, X86::VHADDPDrm, TB_ALIGN_16 },
857 { X86::VHADDPSrr, X86::VHADDPSrm, TB_ALIGN_16 },
858 { X86::VHSUBPDrr, X86::VHSUBPDrm, TB_ALIGN_16 },
859 { X86::VHSUBPSrr, X86::VHSUBPSrm, TB_ALIGN_16 },
860 { X86::Int_VCMPSDrr, X86::Int_VCMPSDrm, 0 },
861 { X86::Int_VCMPSSrr, X86::Int_VCMPSSrm, 0 },
862 { X86::VMAXPDrr, X86::VMAXPDrm, TB_ALIGN_16 },
863 { X86::VMAXPDrr_Int, X86::VMAXPDrm_Int, TB_ALIGN_16 },
864 { X86::VMAXPSrr, X86::VMAXPSrm, TB_ALIGN_16 },
865 { X86::VMAXPSrr_Int, X86::VMAXPSrm_Int, TB_ALIGN_16 },
866 { X86::VMAXSDrr, X86::VMAXSDrm, 0 },
867 { X86::VMAXSDrr_Int, X86::VMAXSDrm_Int, 0 },
868 { X86::VMAXSSrr, X86::VMAXSSrm, 0 },
869 { X86::VMAXSSrr_Int, X86::VMAXSSrm_Int, 0 },
870 { X86::VMINPDrr, X86::VMINPDrm, TB_ALIGN_16 },
871 { X86::VMINPDrr_Int, X86::VMINPDrm_Int, TB_ALIGN_16 },
872 { X86::VMINPSrr, X86::VMINPSrm, TB_ALIGN_16 },
873 { X86::VMINPSrr_Int, X86::VMINPSrm_Int, TB_ALIGN_16 },
874 { X86::VMINSDrr, X86::VMINSDrm, 0 },
875 { X86::VMINSDrr_Int, X86::VMINSDrm_Int, 0 },
876 { X86::VMINSSrr, X86::VMINSSrm, 0 },
877 { X86::VMINSSrr_Int, X86::VMINSSrm_Int, 0 },
878 { X86::VMPSADBWrri, X86::VMPSADBWrmi, TB_ALIGN_16 },
879 { X86::VMULPDrr, X86::VMULPDrm, TB_ALIGN_16 },
880 { X86::VMULPSrr, X86::VMULPSrm, TB_ALIGN_16 },
881 { X86::VMULSDrr, X86::VMULSDrm, 0 },
882 { X86::VMULSSrr, X86::VMULSSrm, 0 },
883 { X86::VORPDrr, X86::VORPDrm, TB_ALIGN_16 },
884 { X86::VORPSrr, X86::VORPSrm, TB_ALIGN_16 },
885 { X86::VPACKSSDWrr, X86::VPACKSSDWrm, TB_ALIGN_16 },
886 { X86::VPACKSSWBrr, X86::VPACKSSWBrm, TB_ALIGN_16 },
887 { X86::VPACKUSDWrr, X86::VPACKUSDWrm, TB_ALIGN_16 },
888 { X86::VPACKUSWBrr, X86::VPACKUSWBrm, TB_ALIGN_16 },
889 { X86::VPADDBrr, X86::VPADDBrm, TB_ALIGN_16 },
890 { X86::VPADDDrr, X86::VPADDDrm, TB_ALIGN_16 },
891 { X86::VPADDQrr, X86::VPADDQrm, TB_ALIGN_16 },
892 { X86::VPADDSBrr, X86::VPADDSBrm, TB_ALIGN_16 },
893 { X86::VPADDSWrr, X86::VPADDSWrm, TB_ALIGN_16 },
894 { X86::VPADDUSBrr, X86::VPADDUSBrm, TB_ALIGN_16 },
895 { X86::VPADDUSWrr, X86::VPADDUSWrm, TB_ALIGN_16 },
896 { X86::VPADDWrr, X86::VPADDWrm, TB_ALIGN_16 },
897 { X86::VPALIGNR128rr, X86::VPALIGNR128rm, TB_ALIGN_16 },
898 { X86::VPANDNrr, X86::VPANDNrm, TB_ALIGN_16 },
899 { X86::VPANDrr, X86::VPANDrm, TB_ALIGN_16 },
900 { X86::VPAVGBrr, X86::VPAVGBrm, TB_ALIGN_16 },
901 { X86::VPAVGWrr, X86::VPAVGWrm, TB_ALIGN_16 },
902 { X86::VPBLENDWrri, X86::VPBLENDWrmi, TB_ALIGN_16 },
903 { X86::VPCMPEQBrr, X86::VPCMPEQBrm, TB_ALIGN_16 },
904 { X86::VPCMPEQDrr, X86::VPCMPEQDrm, TB_ALIGN_16 },
905 { X86::VPCMPEQQrr, X86::VPCMPEQQrm, TB_ALIGN_16 },
906 { X86::VPCMPEQWrr, X86::VPCMPEQWrm, TB_ALIGN_16 },
907 { X86::VPCMPGTBrr, X86::VPCMPGTBrm, TB_ALIGN_16 },
908 { X86::VPCMPGTDrr, X86::VPCMPGTDrm, TB_ALIGN_16 },
909 { X86::VPCMPGTQrr, X86::VPCMPGTQrm, TB_ALIGN_16 },
910 { X86::VPCMPGTWrr, X86::VPCMPGTWrm, TB_ALIGN_16 },
911 { X86::VPHADDDrr, X86::VPHADDDrm, TB_ALIGN_16 },
912 { X86::VPHADDSWrr128, X86::VPHADDSWrm128, TB_ALIGN_16 },
913 { X86::VPHADDWrr, X86::VPHADDWrm, TB_ALIGN_16 },
914 { X86::VPHSUBDrr, X86::VPHSUBDrm, TB_ALIGN_16 },
915 { X86::VPHSUBSWrr128, X86::VPHSUBSWrm128, TB_ALIGN_16 },
916 { X86::VPHSUBWrr, X86::VPHSUBWrm, TB_ALIGN_16 },
917 { X86::VPERMILPDrr, X86::VPERMILPDrm, TB_ALIGN_16 },
918 { X86::VPERMILPSrr, X86::VPERMILPSrm, TB_ALIGN_16 },
919 { X86::VPINSRWrri, X86::VPINSRWrmi, TB_ALIGN_16 },
920 { X86::VPMADDUBSWrr128, X86::VPMADDUBSWrm128, TB_ALIGN_16 },
921 { X86::VPMADDWDrr, X86::VPMADDWDrm, TB_ALIGN_16 },
922 { X86::VPMAXSWrr, X86::VPMAXSWrm, TB_ALIGN_16 },
923 { X86::VPMAXUBrr, X86::VPMAXUBrm, TB_ALIGN_16 },
924 { X86::VPMINSWrr, X86::VPMINSWrm, TB_ALIGN_16 },
925 { X86::VPMINUBrr, X86::VPMINUBrm, TB_ALIGN_16 },
926 { X86::VPMULDQrr, X86::VPMULDQrm, TB_ALIGN_16 },
927 { X86::VPMULHRSWrr128, X86::VPMULHRSWrm128, TB_ALIGN_16 },
928 { X86::VPMULHUWrr, X86::VPMULHUWrm, TB_ALIGN_16 },
929 { X86::VPMULHWrr, X86::VPMULHWrm, TB_ALIGN_16 },
930 { X86::VPMULLDrr, X86::VPMULLDrm, TB_ALIGN_16 },
931 { X86::VPMULLWrr, X86::VPMULLWrm, TB_ALIGN_16 },
932 { X86::VPMULUDQrr, X86::VPMULUDQrm, TB_ALIGN_16 },
933 { X86::VPORrr, X86::VPORrm, TB_ALIGN_16 },
934 { X86::VPSADBWrr, X86::VPSADBWrm, TB_ALIGN_16 },
935 { X86::VPSHUFBrr, X86::VPSHUFBrm, TB_ALIGN_16 },
936 { X86::VPSIGNBrr, X86::VPSIGNBrm, TB_ALIGN_16 },
937 { X86::VPSIGNWrr, X86::VPSIGNWrm, TB_ALIGN_16 },
938 { X86::VPSIGNDrr, X86::VPSIGNDrm, TB_ALIGN_16 },
939 { X86::VPSLLDrr, X86::VPSLLDrm, TB_ALIGN_16 },
940 { X86::VPSLLQrr, X86::VPSLLQrm, TB_ALIGN_16 },
941 { X86::VPSLLWrr, X86::VPSLLWrm, TB_ALIGN_16 },
942 { X86::VPSRADrr, X86::VPSRADrm, TB_ALIGN_16 },
943 { X86::VPSRAWrr, X86::VPSRAWrm, TB_ALIGN_16 },
944 { X86::VPSRLDrr, X86::VPSRLDrm, TB_ALIGN_16 },
945 { X86::VPSRLQrr, X86::VPSRLQrm, TB_ALIGN_16 },
946 { X86::VPSRLWrr, X86::VPSRLWrm, TB_ALIGN_16 },
947 { X86::VPSUBBrr, X86::VPSUBBrm, TB_ALIGN_16 },
948 { X86::VPSUBDrr, X86::VPSUBDrm, TB_ALIGN_16 },
949 { X86::VPSUBSBrr, X86::VPSUBSBrm, TB_ALIGN_16 },
950 { X86::VPSUBSWrr, X86::VPSUBSWrm, TB_ALIGN_16 },
951 { X86::VPSUBWrr, X86::VPSUBWrm, TB_ALIGN_16 },
952 { X86::VPUNPCKHBWrr, X86::VPUNPCKHBWrm, TB_ALIGN_16 },
953 { X86::VPUNPCKHDQrr, X86::VPUNPCKHDQrm, TB_ALIGN_16 },
954 { X86::VPUNPCKHQDQrr, X86::VPUNPCKHQDQrm, TB_ALIGN_16 },
955 { X86::VPUNPCKHWDrr, X86::VPUNPCKHWDrm, TB_ALIGN_16 },
956 { X86::VPUNPCKLBWrr, X86::VPUNPCKLBWrm, TB_ALIGN_16 },
957 { X86::VPUNPCKLDQrr, X86::VPUNPCKLDQrm, TB_ALIGN_16 },
958 { X86::VPUNPCKLQDQrr, X86::VPUNPCKLQDQrm, TB_ALIGN_16 },
959 { X86::VPUNPCKLWDrr, X86::VPUNPCKLWDrm, TB_ALIGN_16 },
960 { X86::VPXORrr, X86::VPXORrm, TB_ALIGN_16 },
961 { X86::VSHUFPDrri, X86::VSHUFPDrmi, TB_ALIGN_16 },
962 { X86::VSHUFPSrri, X86::VSHUFPSrmi, TB_ALIGN_16 },
963 { X86::VSUBPDrr, X86::VSUBPDrm, TB_ALIGN_16 },
964 { X86::VSUBPSrr, X86::VSUBPSrm, TB_ALIGN_16 },
965 { X86::VSUBSDrr, X86::VSUBSDrm, 0 },
966 { X86::VSUBSSrr, X86::VSUBSSrm, 0 },
967 { X86::VUNPCKHPDrr, X86::VUNPCKHPDrm, TB_ALIGN_16 },
968 { X86::VUNPCKHPSrr, X86::VUNPCKHPSrm, TB_ALIGN_16 },
969 { X86::VUNPCKLPDrr, X86::VUNPCKLPDrm, TB_ALIGN_16 },
970 { X86::VUNPCKLPSrr, X86::VUNPCKLPSrm, TB_ALIGN_16 },
971 { X86::VXORPDrr, X86::VXORPDrm, TB_ALIGN_16 },
972 { X86::VXORPSrr, X86::VXORPSrm, TB_ALIGN_16 },
973 // AVX 256-bit foldable instructions
974 { X86::VADDPDYrr, X86::VADDPDYrm, TB_ALIGN_32 },
975 { X86::VADDPSYrr, X86::VADDPSYrm, TB_ALIGN_32 },
976 { X86::VADDSUBPDYrr, X86::VADDSUBPDYrm, TB_ALIGN_32 },
977 { X86::VADDSUBPSYrr, X86::VADDSUBPSYrm, TB_ALIGN_32 },
978 { X86::VANDNPDYrr, X86::VANDNPDYrm, TB_ALIGN_32 },
979 { X86::VANDNPSYrr, X86::VANDNPSYrm, TB_ALIGN_32 },
980 { X86::VANDPDYrr, X86::VANDPDYrm, TB_ALIGN_32 },
981 { X86::VANDPSYrr, X86::VANDPSYrm, TB_ALIGN_32 },
982 { X86::VBLENDPDYrri, X86::VBLENDPDYrmi, TB_ALIGN_32 },
983 { X86::VBLENDPSYrri, X86::VBLENDPSYrmi, TB_ALIGN_32 },
984 { X86::VBLENDVPDYrr, X86::VBLENDVPDYrm, TB_ALIGN_32 },
985 { X86::VBLENDVPSYrr, X86::VBLENDVPSYrm, TB_ALIGN_32 },
986 { X86::VCMPPDYrri, X86::VCMPPDYrmi, TB_ALIGN_32 },
987 { X86::VCMPPSYrri, X86::VCMPPSYrmi, TB_ALIGN_32 },
988 { X86::VDIVPDYrr, X86::VDIVPDYrm, TB_ALIGN_32 },
989 { X86::VDIVPSYrr, X86::VDIVPSYrm, TB_ALIGN_32 },
990 { X86::VHADDPDYrr, X86::VHADDPDYrm, TB_ALIGN_32 },
991 { X86::VHADDPSYrr, X86::VHADDPSYrm, TB_ALIGN_32 },
992 { X86::VHSUBPDYrr, X86::VHSUBPDYrm, TB_ALIGN_32 },
993 { X86::VHSUBPSYrr, X86::VHSUBPSYrm, TB_ALIGN_32 },
994 { X86::VINSERTF128rr, X86::VINSERTF128rm, TB_ALIGN_32 },
995 { X86::VMAXPDYrr, X86::VMAXPDYrm, TB_ALIGN_32 },
996 { X86::VMAXPDYrr_Int, X86::VMAXPDYrm_Int, TB_ALIGN_32 },
997 { X86::VMAXPSYrr, X86::VMAXPSYrm, TB_ALIGN_32 },
998 { X86::VMAXPSYrr_Int, X86::VMAXPSYrm_Int, TB_ALIGN_32 },
999 { X86::VMINPDYrr, X86::VMINPDYrm, TB_ALIGN_32 },
1000 { X86::VMINPDYrr_Int, X86::VMINPDYrm_Int, TB_ALIGN_32 },
1001 { X86::VMINPSYrr, X86::VMINPSYrm, TB_ALIGN_32 },
1002 { X86::VMINPSYrr_Int, X86::VMINPSYrm_Int, TB_ALIGN_32 },
1003 { X86::VMULPDYrr, X86::VMULPDYrm, TB_ALIGN_32 },
1004 { X86::VMULPSYrr, X86::VMULPSYrm, TB_ALIGN_32 },
1005 { X86::VORPDYrr, X86::VORPDYrm, TB_ALIGN_32 },
1006 { X86::VORPSYrr, X86::VORPSYrm, TB_ALIGN_32 },
1007 { X86::VPERM2F128rr, X86::VPERM2F128rm, TB_ALIGN_32 },
1008 { X86::VPERMILPDYrr, X86::VPERMILPDYrm, TB_ALIGN_32 },
1009 { X86::VPERMILPSYrr, X86::VPERMILPSYrm, TB_ALIGN_32 },
1010 { X86::VSHUFPDYrri, X86::VSHUFPDYrmi, TB_ALIGN_32 },
1011 { X86::VSHUFPSYrri, X86::VSHUFPSYrmi, TB_ALIGN_32 },
1012 { X86::VSUBPDYrr, X86::VSUBPDYrm, TB_ALIGN_32 },
1013 { X86::VSUBPSYrr, X86::VSUBPSYrm, TB_ALIGN_32 },
1014 { X86::VUNPCKHPDYrr, X86::VUNPCKHPDYrm, TB_ALIGN_32 },
1015 { X86::VUNPCKHPSYrr, X86::VUNPCKHPSYrm, TB_ALIGN_32 },
1016 { X86::VUNPCKLPDYrr, X86::VUNPCKLPDYrm, TB_ALIGN_32 },
1017 { X86::VUNPCKLPSYrr, X86::VUNPCKLPSYrm, TB_ALIGN_32 },
1018 { X86::VXORPDYrr, X86::VXORPDYrm, TB_ALIGN_32 },
1019 { X86::VXORPSYrr, X86::VXORPSYrm, TB_ALIGN_32 },
1020 // AVX2 foldable instructions
1021 { X86::VINSERTI128rr, X86::VINSERTI128rm, TB_ALIGN_16 },
1022 { X86::VPACKSSDWYrr, X86::VPACKSSDWYrm, TB_ALIGN_32 },
1023 { X86::VPACKSSWBYrr, X86::VPACKSSWBYrm, TB_ALIGN_32 },
1024 { X86::VPACKUSDWYrr, X86::VPACKUSDWYrm, TB_ALIGN_32 },
1025 { X86::VPACKUSWBYrr, X86::VPACKUSWBYrm, TB_ALIGN_32 },
1026 { X86::VPADDBYrr, X86::VPADDBYrm, TB_ALIGN_32 },
1027 { X86::VPADDDYrr, X86::VPADDDYrm, TB_ALIGN_32 },
1028 { X86::VPADDQYrr, X86::VPADDQYrm, TB_ALIGN_32 },
1029 { X86::VPADDSBYrr, X86::VPADDSBYrm, TB_ALIGN_32 },
1030 { X86::VPADDSWYrr, X86::VPADDSWYrm, TB_ALIGN_32 },
1031 { X86::VPADDUSBYrr, X86::VPADDUSBYrm, TB_ALIGN_32 },
1032 { X86::VPADDUSWYrr, X86::VPADDUSWYrm, TB_ALIGN_32 },
1033 { X86::VPADDWYrr, X86::VPADDWYrm, TB_ALIGN_32 },
1034 { X86::VPALIGNR256rr, X86::VPALIGNR256rm, TB_ALIGN_32 },
1035 { X86::VPANDNYrr, X86::VPANDNYrm, TB_ALIGN_32 },
1036 { X86::VPANDYrr, X86::VPANDYrm, TB_ALIGN_32 },
1037 { X86::VPAVGBYrr, X86::VPAVGBYrm, TB_ALIGN_32 },
1038 { X86::VPAVGWYrr, X86::VPAVGWYrm, TB_ALIGN_32 },
1039 { X86::VPBLENDDrri, X86::VPBLENDDrmi, TB_ALIGN_32 },
1040 { X86::VPBLENDDYrri, X86::VPBLENDDYrmi, TB_ALIGN_32 },
1041 { X86::VPBLENDWYrri, X86::VPBLENDWYrmi, TB_ALIGN_32 },
1042 { X86::VPCMPEQBYrr, X86::VPCMPEQBYrm, TB_ALIGN_32 },
1043 { X86::VPCMPEQDYrr, X86::VPCMPEQDYrm, TB_ALIGN_32 },
1044 { X86::VPCMPEQQYrr, X86::VPCMPEQQYrm, TB_ALIGN_32 },
1045 { X86::VPCMPEQWYrr, X86::VPCMPEQWYrm, TB_ALIGN_32 },
1046 { X86::VPCMPGTBYrr, X86::VPCMPGTBYrm, TB_ALIGN_32 },
1047 { X86::VPCMPGTDYrr, X86::VPCMPGTDYrm, TB_ALIGN_32 },
1048 { X86::VPCMPGTQYrr, X86::VPCMPGTQYrm, TB_ALIGN_32 },
1049 { X86::VPCMPGTWYrr, X86::VPCMPGTWYrm, TB_ALIGN_32 },
1050 { X86::VPERM2I128rr, X86::VPERM2I128rm, TB_ALIGN_32 },
1051 { X86::VPERMDYrr, X86::VPERMDYrm, TB_ALIGN_32 },
1052 { X86::VPERMPDYri, X86::VPERMPDYmi, TB_ALIGN_32 },
1053 { X86::VPERMPSYrr, X86::VPERMPSYrm, TB_ALIGN_32 },
1054 { X86::VPERMQYri, X86::VPERMQYmi, TB_ALIGN_32 },
1055 { X86::VPHADDDYrr, X86::VPHADDDYrm, TB_ALIGN_32 },
1056 { X86::VPHADDSWrr256, X86::VPHADDSWrm256, TB_ALIGN_32 },
1057 { X86::VPHADDWYrr, X86::VPHADDWYrm, TB_ALIGN_32 },
1058 { X86::VPHSUBDYrr, X86::VPHSUBDYrm, TB_ALIGN_32 },
1059 { X86::VPHSUBSWrr256, X86::VPHSUBSWrm256, TB_ALIGN_32 },
1060 { X86::VPHSUBWYrr, X86::VPHSUBWYrm, TB_ALIGN_32 },
1061 { X86::VPMADDUBSWrr256, X86::VPMADDUBSWrm256, TB_ALIGN_32 },
1062 { X86::VPMADDWDYrr, X86::VPMADDWDYrm, TB_ALIGN_32 },
1063 { X86::VPMAXSWYrr, X86::VPMAXSWYrm, TB_ALIGN_32 },
1064 { X86::VPMAXUBYrr, X86::VPMAXUBYrm, TB_ALIGN_32 },
1065 { X86::VPMINSWYrr, X86::VPMINSWYrm, TB_ALIGN_32 },
1066 { X86::VPMINUBYrr, X86::VPMINUBYrm, TB_ALIGN_32 },
1067 { X86::VMPSADBWYrri, X86::VMPSADBWYrmi, TB_ALIGN_32 },
1068 { X86::VPMULDQYrr, X86::VPMULDQYrm, TB_ALIGN_32 },
1069 { X86::VPMULHRSWrr256, X86::VPMULHRSWrm256, TB_ALIGN_32 },
1070 { X86::VPMULHUWYrr, X86::VPMULHUWYrm, TB_ALIGN_32 },
1071 { X86::VPMULHWYrr, X86::VPMULHWYrm, TB_ALIGN_32 },
1072 { X86::VPMULLDYrr, X86::VPMULLDYrm, TB_ALIGN_32 },
1073 { X86::VPMULLWYrr, X86::VPMULLWYrm, TB_ALIGN_32 },
1074 { X86::VPMULUDQYrr, X86::VPMULUDQYrm, TB_ALIGN_32 },
1075 { X86::VPORYrr, X86::VPORYrm, TB_ALIGN_32 },
1076 { X86::VPSADBWYrr, X86::VPSADBWYrm, TB_ALIGN_32 },
1077 { X86::VPSHUFBYrr, X86::VPSHUFBYrm, TB_ALIGN_32 },
1078 { X86::VPSIGNBYrr, X86::VPSIGNBYrm, TB_ALIGN_32 },
1079 { X86::VPSIGNWYrr, X86::VPSIGNWYrm, TB_ALIGN_32 },
1080 { X86::VPSIGNDYrr, X86::VPSIGNDYrm, TB_ALIGN_32 },
1081 { X86::VPSLLDYrr, X86::VPSLLDYrm, TB_ALIGN_16 },
1082 { X86::VPSLLQYrr, X86::VPSLLQYrm, TB_ALIGN_16 },
1083 { X86::VPSLLWYrr, X86::VPSLLWYrm, TB_ALIGN_16 },
1084 { X86::VPSLLVDrr, X86::VPSLLVDrm, TB_ALIGN_16 },
1085 { X86::VPSLLVDYrr, X86::VPSLLVDYrm, TB_ALIGN_32 },
1086 { X86::VPSLLVQrr, X86::VPSLLVQrm, TB_ALIGN_16 },
1087 { X86::VPSLLVQYrr, X86::VPSLLVQYrm, TB_ALIGN_32 },
1088 { X86::VPSRADYrr, X86::VPSRADYrm, TB_ALIGN_16 },
1089 { X86::VPSRAWYrr, X86::VPSRAWYrm, TB_ALIGN_16 },
1090 { X86::VPSRAVDrr, X86::VPSRAVDrm, TB_ALIGN_16 },
1091 { X86::VPSRAVDYrr, X86::VPSRAVDYrm, TB_ALIGN_32 },
1092 { X86::VPSRLDYrr, X86::VPSRLDYrm, TB_ALIGN_16 },
1093 { X86::VPSRLQYrr, X86::VPSRLQYrm, TB_ALIGN_16 },
1094 { X86::VPSRLWYrr, X86::VPSRLWYrm, TB_ALIGN_16 },
1095 { X86::VPSRLVDrr, X86::VPSRLVDrm, TB_ALIGN_16 },
1096 { X86::VPSRLVDYrr, X86::VPSRLVDYrm, TB_ALIGN_32 },
1097 { X86::VPSRLVQrr, X86::VPSRLVQrm, TB_ALIGN_16 },
1098 { X86::VPSRLVQYrr, X86::VPSRLVQYrm, TB_ALIGN_32 },
1099 { X86::VPSUBBYrr, X86::VPSUBBYrm, TB_ALIGN_32 },
1100 { X86::VPSUBDYrr, X86::VPSUBDYrm, TB_ALIGN_32 },
1101 { X86::VPSUBSBYrr, X86::VPSUBSBYrm, TB_ALIGN_32 },
1102 { X86::VPSUBSWYrr, X86::VPSUBSWYrm, TB_ALIGN_32 },
1103 { X86::VPSUBWYrr, X86::VPSUBWYrm, TB_ALIGN_32 },
1104 { X86::VPUNPCKHBWYrr, X86::VPUNPCKHBWYrm, TB_ALIGN_32 },
1105 { X86::VPUNPCKHDQYrr, X86::VPUNPCKHDQYrm, TB_ALIGN_32 },
1106 { X86::VPUNPCKHQDQYrr, X86::VPUNPCKHQDQYrm, TB_ALIGN_16 },
1107 { X86::VPUNPCKHWDYrr, X86::VPUNPCKHWDYrm, TB_ALIGN_32 },
1108 { X86::VPUNPCKLBWYrr, X86::VPUNPCKLBWYrm, TB_ALIGN_32 },
1109 { X86::VPUNPCKLDQYrr, X86::VPUNPCKLDQYrm, TB_ALIGN_32 },
1110 { X86::VPUNPCKLQDQYrr, X86::VPUNPCKLQDQYrm, TB_ALIGN_32 },
1111 { X86::VPUNPCKLWDYrr, X86::VPUNPCKLWDYrm, TB_ALIGN_32 },
1112 { X86::VPXORYrr, X86::VPXORYrm, TB_ALIGN_32 },
1113 // FIXME: add AVX 256-bit foldable instructions
1116 for (unsigned i = 0, e = array_lengthof(OpTbl2); i != e; ++i) {
1117 unsigned RegOp = OpTbl2[i].RegOp;
1118 unsigned MemOp = OpTbl2[i].MemOp;
1119 unsigned Flags = OpTbl2[i].Flags;
1120 AddTableEntry(RegOp2MemOpTable2, MemOp2RegOpTable,
1122 // Index 2, folded load
1123 Flags | TB_INDEX_2 | TB_FOLDED_LOAD);
1128 X86InstrInfo::AddTableEntry(RegOp2MemOpTableType &R2MTable,
1129 MemOp2RegOpTableType &M2RTable,
1130 unsigned RegOp, unsigned MemOp, unsigned Flags) {
1131 if ((Flags & TB_NO_FORWARD) == 0) {
1132 assert(!R2MTable.count(RegOp) && "Duplicate entry!");
1133 R2MTable[RegOp] = std::make_pair(MemOp, Flags);
1135 if ((Flags & TB_NO_REVERSE) == 0) {
1136 assert(!M2RTable.count(MemOp) &&
1137 "Duplicated entries in unfolding maps?");
1138 M2RTable[MemOp] = std::make_pair(RegOp, Flags);
1143 X86InstrInfo::isCoalescableExtInstr(const MachineInstr &MI,
1144 unsigned &SrcReg, unsigned &DstReg,
1145 unsigned &SubIdx) const {
1146 switch (MI.getOpcode()) {
1148 case X86::MOVSX16rr8:
1149 case X86::MOVZX16rr8:
1150 case X86::MOVSX32rr8:
1151 case X86::MOVZX32rr8:
1152 case X86::MOVSX64rr8:
1153 case X86::MOVZX64rr8:
1154 if (!TM.getSubtarget<X86Subtarget>().is64Bit())
1155 // It's not always legal to reference the low 8-bit of the larger
1156 // register in 32-bit mode.
1158 case X86::MOVSX32rr16:
1159 case X86::MOVZX32rr16:
1160 case X86::MOVSX64rr16:
1161 case X86::MOVZX64rr16:
1162 case X86::MOVSX64rr32:
1163 case X86::MOVZX64rr32: {
1164 if (MI.getOperand(0).getSubReg() || MI.getOperand(1).getSubReg())
1167 SrcReg = MI.getOperand(1).getReg();
1168 DstReg = MI.getOperand(0).getReg();
1169 switch (MI.getOpcode()) {
1171 llvm_unreachable(0);
1172 case X86::MOVSX16rr8:
1173 case X86::MOVZX16rr8:
1174 case X86::MOVSX32rr8:
1175 case X86::MOVZX32rr8:
1176 case X86::MOVSX64rr8:
1177 case X86::MOVZX64rr8:
1178 SubIdx = X86::sub_8bit;
1180 case X86::MOVSX32rr16:
1181 case X86::MOVZX32rr16:
1182 case X86::MOVSX64rr16:
1183 case X86::MOVZX64rr16:
1184 SubIdx = X86::sub_16bit;
1186 case X86::MOVSX64rr32:
1187 case X86::MOVZX64rr32:
1188 SubIdx = X86::sub_32bit;
1197 /// isFrameOperand - Return true and the FrameIndex if the specified
1198 /// operand and follow operands form a reference to the stack frame.
1199 bool X86InstrInfo::isFrameOperand(const MachineInstr *MI, unsigned int Op,
1200 int &FrameIndex) const {
1201 if (MI->getOperand(Op).isFI() && MI->getOperand(Op+1).isImm() &&
1202 MI->getOperand(Op+2).isReg() && MI->getOperand(Op+3).isImm() &&
1203 MI->getOperand(Op+1).getImm() == 1 &&
1204 MI->getOperand(Op+2).getReg() == 0 &&
1205 MI->getOperand(Op+3).getImm() == 0) {
1206 FrameIndex = MI->getOperand(Op).getIndex();
1212 static bool isFrameLoadOpcode(int Opcode) {
1228 case X86::VMOVAPSrm:
1229 case X86::VMOVAPDrm:
1230 case X86::VMOVDQArm:
1231 case X86::VMOVAPSYrm:
1232 case X86::VMOVAPDYrm:
1233 case X86::VMOVDQAYrm:
1234 case X86::MMX_MOVD64rm:
1235 case X86::MMX_MOVQ64rm:
1240 static bool isFrameStoreOpcode(int Opcode) {
1247 case X86::ST_FpP64m:
1255 case X86::VMOVAPSmr:
1256 case X86::VMOVAPDmr:
1257 case X86::VMOVDQAmr:
1258 case X86::VMOVAPSYmr:
1259 case X86::VMOVAPDYmr:
1260 case X86::VMOVDQAYmr:
1261 case X86::MMX_MOVD64mr:
1262 case X86::MMX_MOVQ64mr:
1263 case X86::MMX_MOVNTQmr:
1269 unsigned X86InstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
1270 int &FrameIndex) const {
1271 if (isFrameLoadOpcode(MI->getOpcode()))
1272 if (MI->getOperand(0).getSubReg() == 0 && isFrameOperand(MI, 1, FrameIndex))
1273 return MI->getOperand(0).getReg();
1277 unsigned X86InstrInfo::isLoadFromStackSlotPostFE(const MachineInstr *MI,
1278 int &FrameIndex) const {
1279 if (isFrameLoadOpcode(MI->getOpcode())) {
1281 if ((Reg = isLoadFromStackSlot(MI, FrameIndex)))
1283 // Check for post-frame index elimination operations
1284 const MachineMemOperand *Dummy;
1285 return hasLoadFromStackSlot(MI, Dummy, FrameIndex);
1290 unsigned X86InstrInfo::isStoreToStackSlot(const MachineInstr *MI,
1291 int &FrameIndex) const {
1292 if (isFrameStoreOpcode(MI->getOpcode()))
1293 if (MI->getOperand(X86::AddrNumOperands).getSubReg() == 0 &&
1294 isFrameOperand(MI, 0, FrameIndex))
1295 return MI->getOperand(X86::AddrNumOperands).getReg();
1299 unsigned X86InstrInfo::isStoreToStackSlotPostFE(const MachineInstr *MI,
1300 int &FrameIndex) const {
1301 if (isFrameStoreOpcode(MI->getOpcode())) {
1303 if ((Reg = isStoreToStackSlot(MI, FrameIndex)))
1305 // Check for post-frame index elimination operations
1306 const MachineMemOperand *Dummy;
1307 return hasStoreToStackSlot(MI, Dummy, FrameIndex);
1312 /// regIsPICBase - Return true if register is PIC base (i.e.g defined by
1314 static bool regIsPICBase(unsigned BaseReg, const MachineRegisterInfo &MRI) {
1315 bool isPICBase = false;
1316 for (MachineRegisterInfo::def_iterator I = MRI.def_begin(BaseReg),
1317 E = MRI.def_end(); I != E; ++I) {
1318 MachineInstr *DefMI = I.getOperand().getParent();
1319 if (DefMI->getOpcode() != X86::MOVPC32r)
1321 assert(!isPICBase && "More than one PIC base?");
1328 X86InstrInfo::isReallyTriviallyReMaterializable(const MachineInstr *MI,
1329 AliasAnalysis *AA) const {
1330 switch (MI->getOpcode()) {
1345 case X86::VMOVAPSrm:
1346 case X86::VMOVUPSrm:
1347 case X86::VMOVAPDrm:
1348 case X86::VMOVDQArm:
1349 case X86::VMOVAPSYrm:
1350 case X86::VMOVUPSYrm:
1351 case X86::VMOVAPDYrm:
1352 case X86::VMOVDQAYrm:
1353 case X86::MMX_MOVD64rm:
1354 case X86::MMX_MOVQ64rm:
1355 case X86::FsVMOVAPSrm:
1356 case X86::FsVMOVAPDrm:
1357 case X86::FsMOVAPSrm:
1358 case X86::FsMOVAPDrm: {
1359 // Loads from constant pools are trivially rematerializable.
1360 if (MI->getOperand(1).isReg() &&
1361 MI->getOperand(2).isImm() &&
1362 MI->getOperand(3).isReg() && MI->getOperand(3).getReg() == 0 &&
1363 MI->isInvariantLoad(AA)) {
1364 unsigned BaseReg = MI->getOperand(1).getReg();
1365 if (BaseReg == 0 || BaseReg == X86::RIP)
1367 // Allow re-materialization of PIC load.
1368 if (!ReMatPICStubLoad && MI->getOperand(4).isGlobal())
1370 const MachineFunction &MF = *MI->getParent()->getParent();
1371 const MachineRegisterInfo &MRI = MF.getRegInfo();
1372 bool isPICBase = false;
1373 for (MachineRegisterInfo::def_iterator I = MRI.def_begin(BaseReg),
1374 E = MRI.def_end(); I != E; ++I) {
1375 MachineInstr *DefMI = I.getOperand().getParent();
1376 if (DefMI->getOpcode() != X86::MOVPC32r)
1378 assert(!isPICBase && "More than one PIC base?");
1388 if (MI->getOperand(2).isImm() &&
1389 MI->getOperand(3).isReg() && MI->getOperand(3).getReg() == 0 &&
1390 !MI->getOperand(4).isReg()) {
1391 // lea fi#, lea GV, etc. are all rematerializable.
1392 if (!MI->getOperand(1).isReg())
1394 unsigned BaseReg = MI->getOperand(1).getReg();
1397 // Allow re-materialization of lea PICBase + x.
1398 const MachineFunction &MF = *MI->getParent()->getParent();
1399 const MachineRegisterInfo &MRI = MF.getRegInfo();
1400 return regIsPICBase(BaseReg, MRI);
1406 // All other instructions marked M_REMATERIALIZABLE are always trivially
1407 // rematerializable.
1411 /// isSafeToClobberEFLAGS - Return true if it's safe insert an instruction that
1412 /// would clobber the EFLAGS condition register. Note the result may be
1413 /// conservative. If it cannot definitely determine the safety after visiting
1414 /// a few instructions in each direction it assumes it's not safe.
1415 static bool isSafeToClobberEFLAGS(MachineBasicBlock &MBB,
1416 MachineBasicBlock::iterator I) {
1417 MachineBasicBlock::iterator E = MBB.end();
1419 // For compile time consideration, if we are not able to determine the
1420 // safety after visiting 4 instructions in each direction, we will assume
1422 MachineBasicBlock::iterator Iter = I;
1423 for (unsigned i = 0; Iter != E && i < 4; ++i) {
1424 bool SeenDef = false;
1425 for (unsigned j = 0, e = Iter->getNumOperands(); j != e; ++j) {
1426 MachineOperand &MO = Iter->getOperand(j);
1427 if (MO.isRegMask() && MO.clobbersPhysReg(X86::EFLAGS))
1431 if (MO.getReg() == X86::EFLAGS) {
1439 // This instruction defines EFLAGS, no need to look any further.
1442 // Skip over DBG_VALUE.
1443 while (Iter != E && Iter->isDebugValue())
1447 // It is safe to clobber EFLAGS at the end of a block of no successor has it
1450 for (MachineBasicBlock::succ_iterator SI = MBB.succ_begin(),
1451 SE = MBB.succ_end(); SI != SE; ++SI)
1452 if ((*SI)->isLiveIn(X86::EFLAGS))
1457 MachineBasicBlock::iterator B = MBB.begin();
1459 for (unsigned i = 0; i < 4; ++i) {
1460 // If we make it to the beginning of the block, it's safe to clobber
1461 // EFLAGS iff EFLAGS is not live-in.
1463 return !MBB.isLiveIn(X86::EFLAGS);
1466 // Skip over DBG_VALUE.
1467 while (Iter != B && Iter->isDebugValue())
1470 bool SawKill = false;
1471 for (unsigned j = 0, e = Iter->getNumOperands(); j != e; ++j) {
1472 MachineOperand &MO = Iter->getOperand(j);
1473 // A register mask may clobber EFLAGS, but we should still look for a
1475 if (MO.isRegMask() && MO.clobbersPhysReg(X86::EFLAGS))
1477 if (MO.isReg() && MO.getReg() == X86::EFLAGS) {
1478 if (MO.isDef()) return MO.isDead();
1479 if (MO.isKill()) SawKill = true;
1484 // This instruction kills EFLAGS and doesn't redefine it, so
1485 // there's no need to look further.
1489 // Conservative answer.
1493 void X86InstrInfo::reMaterialize(MachineBasicBlock &MBB,
1494 MachineBasicBlock::iterator I,
1495 unsigned DestReg, unsigned SubIdx,
1496 const MachineInstr *Orig,
1497 const TargetRegisterInfo &TRI) const {
1498 DebugLoc DL = Orig->getDebugLoc();
1500 // MOV32r0 etc. are implemented with xor which clobbers condition code.
1501 // Re-materialize them as movri instructions to avoid side effects.
1503 unsigned Opc = Orig->getOpcode();
1509 case X86::MOV64r0: {
1510 if (!isSafeToClobberEFLAGS(MBB, I)) {
1513 case X86::MOV8r0: Opc = X86::MOV8ri; break;
1514 case X86::MOV16r0: Opc = X86::MOV16ri; break;
1515 case X86::MOV32r0: Opc = X86::MOV32ri; break;
1516 case X86::MOV64r0: Opc = X86::MOV64ri64i32; break;
1525 MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
1528 BuildMI(MBB, I, DL, get(Opc)).addOperand(Orig->getOperand(0)).addImm(0);
1531 MachineInstr *NewMI = prior(I);
1532 NewMI->substituteRegister(Orig->getOperand(0).getReg(), DestReg, SubIdx, TRI);
1535 /// hasLiveCondCodeDef - True if MI has a condition code def, e.g. EFLAGS, that
1536 /// is not marked dead.
1537 static bool hasLiveCondCodeDef(MachineInstr *MI) {
1538 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1539 MachineOperand &MO = MI->getOperand(i);
1540 if (MO.isReg() && MO.isDef() &&
1541 MO.getReg() == X86::EFLAGS && !MO.isDead()) {
1548 /// convertToThreeAddressWithLEA - Helper for convertToThreeAddress when
1549 /// 16-bit LEA is disabled, use 32-bit LEA to form 3-address code by promoting
1550 /// to a 32-bit superregister and then truncating back down to a 16-bit
1553 X86InstrInfo::convertToThreeAddressWithLEA(unsigned MIOpc,
1554 MachineFunction::iterator &MFI,
1555 MachineBasicBlock::iterator &MBBI,
1556 LiveVariables *LV) const {
1557 MachineInstr *MI = MBBI;
1558 unsigned Dest = MI->getOperand(0).getReg();
1559 unsigned Src = MI->getOperand(1).getReg();
1560 bool isDead = MI->getOperand(0).isDead();
1561 bool isKill = MI->getOperand(1).isKill();
1563 unsigned Opc = TM.getSubtarget<X86Subtarget>().is64Bit()
1564 ? X86::LEA64_32r : X86::LEA32r;
1565 MachineRegisterInfo &RegInfo = MFI->getParent()->getRegInfo();
1566 unsigned leaInReg = RegInfo.createVirtualRegister(&X86::GR32_NOSPRegClass);
1567 unsigned leaOutReg = RegInfo.createVirtualRegister(&X86::GR32RegClass);
1569 // Build and insert into an implicit UNDEF value. This is OK because
1570 // well be shifting and then extracting the lower 16-bits.
1571 // This has the potential to cause partial register stall. e.g.
1572 // movw (%rbp,%rcx,2), %dx
1573 // leal -65(%rdx), %esi
1574 // But testing has shown this *does* help performance in 64-bit mode (at
1575 // least on modern x86 machines).
1576 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(X86::IMPLICIT_DEF), leaInReg);
1577 MachineInstr *InsMI =
1578 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(TargetOpcode::COPY))
1579 .addReg(leaInReg, RegState::Define, X86::sub_16bit)
1580 .addReg(Src, getKillRegState(isKill));
1582 MachineInstrBuilder MIB = BuildMI(*MFI, MBBI, MI->getDebugLoc(),
1583 get(Opc), leaOutReg);
1586 llvm_unreachable(0);
1587 case X86::SHL16ri: {
1588 unsigned ShAmt = MI->getOperand(2).getImm();
1589 MIB.addReg(0).addImm(1 << ShAmt)
1590 .addReg(leaInReg, RegState::Kill).addImm(0).addReg(0);
1594 case X86::INC64_16r:
1595 addRegOffset(MIB, leaInReg, true, 1);
1598 case X86::DEC64_16r:
1599 addRegOffset(MIB, leaInReg, true, -1);
1603 case X86::ADD16ri_DB:
1604 case X86::ADD16ri8_DB:
1605 addRegOffset(MIB, leaInReg, true, MI->getOperand(2).getImm());
1608 case X86::ADD16rr_DB: {
1609 unsigned Src2 = MI->getOperand(2).getReg();
1610 bool isKill2 = MI->getOperand(2).isKill();
1611 unsigned leaInReg2 = 0;
1612 MachineInstr *InsMI2 = 0;
1614 // ADD16rr %reg1028<kill>, %reg1028
1615 // just a single insert_subreg.
1616 addRegReg(MIB, leaInReg, true, leaInReg, false);
1618 leaInReg2 = RegInfo.createVirtualRegister(&X86::GR32_NOSPRegClass);
1619 // Build and insert into an implicit UNDEF value. This is OK because
1620 // well be shifting and then extracting the lower 16-bits.
1621 BuildMI(*MFI, &*MIB, MI->getDebugLoc(), get(X86::IMPLICIT_DEF),leaInReg2);
1623 BuildMI(*MFI, &*MIB, MI->getDebugLoc(), get(TargetOpcode::COPY))
1624 .addReg(leaInReg2, RegState::Define, X86::sub_16bit)
1625 .addReg(Src2, getKillRegState(isKill2));
1626 addRegReg(MIB, leaInReg, true, leaInReg2, true);
1628 if (LV && isKill2 && InsMI2)
1629 LV->replaceKillInstruction(Src2, MI, InsMI2);
1634 MachineInstr *NewMI = MIB;
1635 MachineInstr *ExtMI =
1636 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(TargetOpcode::COPY))
1637 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
1638 .addReg(leaOutReg, RegState::Kill, X86::sub_16bit);
1641 // Update live variables
1642 LV->getVarInfo(leaInReg).Kills.push_back(NewMI);
1643 LV->getVarInfo(leaOutReg).Kills.push_back(ExtMI);
1645 LV->replaceKillInstruction(Src, MI, InsMI);
1647 LV->replaceKillInstruction(Dest, MI, ExtMI);
1653 /// convertToThreeAddress - This method must be implemented by targets that
1654 /// set the M_CONVERTIBLE_TO_3_ADDR flag. When this flag is set, the target
1655 /// may be able to convert a two-address instruction into a true
1656 /// three-address instruction on demand. This allows the X86 target (for
1657 /// example) to convert ADD and SHL instructions into LEA instructions if they
1658 /// would require register copies due to two-addressness.
1660 /// This method returns a null pointer if the transformation cannot be
1661 /// performed, otherwise it returns the new instruction.
1664 X86InstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
1665 MachineBasicBlock::iterator &MBBI,
1666 LiveVariables *LV) const {
1667 MachineInstr *MI = MBBI;
1668 MachineFunction &MF = *MI->getParent()->getParent();
1669 // All instructions input are two-addr instructions. Get the known operands.
1670 unsigned Dest = MI->getOperand(0).getReg();
1671 unsigned Src = MI->getOperand(1).getReg();
1672 bool isDead = MI->getOperand(0).isDead();
1673 bool isKill = MI->getOperand(1).isKill();
1675 MachineInstr *NewMI = NULL;
1676 // FIXME: 16-bit LEA's are really slow on Athlons, but not bad on P4's. When
1677 // we have better subtarget support, enable the 16-bit LEA generation here.
1678 // 16-bit LEA is also slow on Core2.
1679 bool DisableLEA16 = true;
1680 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
1682 unsigned MIOpc = MI->getOpcode();
1684 case X86::SHUFPSrri: {
1685 assert(MI->getNumOperands() == 4 && "Unknown shufps instruction!");
1686 if (!TM.getSubtarget<X86Subtarget>().hasSSE2()) return 0;
1688 unsigned B = MI->getOperand(1).getReg();
1689 unsigned C = MI->getOperand(2).getReg();
1690 if (B != C) return 0;
1691 unsigned A = MI->getOperand(0).getReg();
1692 unsigned M = MI->getOperand(3).getImm();
1693 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::PSHUFDri))
1694 .addReg(A, RegState::Define | getDeadRegState(isDead))
1695 .addReg(B, getKillRegState(isKill)).addImm(M);
1698 case X86::SHUFPDrri: {
1699 assert(MI->getNumOperands() == 4 && "Unknown shufpd instruction!");
1700 if (!TM.getSubtarget<X86Subtarget>().hasSSE2()) return 0;
1702 unsigned B = MI->getOperand(1).getReg();
1703 unsigned C = MI->getOperand(2).getReg();
1704 if (B != C) return 0;
1705 unsigned A = MI->getOperand(0).getReg();
1706 unsigned M = MI->getOperand(3).getImm();
1708 // Convert to PSHUFD mask.
1709 M = ((M & 1) << 1) | ((M & 1) << 3) | ((M & 2) << 4) | ((M & 2) << 6)| 0x44;
1711 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::PSHUFDri))
1712 .addReg(A, RegState::Define | getDeadRegState(isDead))
1713 .addReg(B, getKillRegState(isKill)).addImm(M);
1716 case X86::SHL64ri: {
1717 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
1718 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1719 // the flags produced by a shift yet, so this is safe.
1720 unsigned ShAmt = MI->getOperand(2).getImm();
1721 if (ShAmt == 0 || ShAmt >= 4) return 0;
1723 // LEA can't handle RSP.
1724 if (TargetRegisterInfo::isVirtualRegister(Src) &&
1725 !MF.getRegInfo().constrainRegClass(Src, &X86::GR64_NOSPRegClass))
1728 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::LEA64r))
1729 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
1730 .addReg(0).addImm(1 << ShAmt)
1731 .addReg(Src, getKillRegState(isKill))
1732 .addImm(0).addReg(0);
1735 case X86::SHL32ri: {
1736 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
1737 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1738 // the flags produced by a shift yet, so this is safe.
1739 unsigned ShAmt = MI->getOperand(2).getImm();
1740 if (ShAmt == 0 || ShAmt >= 4) return 0;
1742 // LEA can't handle ESP.
1743 if (TargetRegisterInfo::isVirtualRegister(Src) &&
1744 !MF.getRegInfo().constrainRegClass(Src, &X86::GR32_NOSPRegClass))
1747 unsigned Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
1748 NewMI = BuildMI(MF, MI->getDebugLoc(), get(Opc))
1749 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
1750 .addReg(0).addImm(1 << ShAmt)
1751 .addReg(Src, getKillRegState(isKill)).addImm(0).addReg(0);
1754 case X86::SHL16ri: {
1755 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
1756 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1757 // the flags produced by a shift yet, so this is safe.
1758 unsigned ShAmt = MI->getOperand(2).getImm();
1759 if (ShAmt == 0 || ShAmt >= 4) return 0;
1762 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
1763 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
1764 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
1765 .addReg(0).addImm(1 << ShAmt)
1766 .addReg(Src, getKillRegState(isKill))
1767 .addImm(0).addReg(0);
1771 // The following opcodes also sets the condition code register(s). Only
1772 // convert them to equivalent lea if the condition code register def's
1774 if (hasLiveCondCodeDef(MI))
1781 case X86::INC64_32r: {
1782 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
1783 unsigned Opc = MIOpc == X86::INC64r ? X86::LEA64r
1784 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
1785 const TargetRegisterClass *RC = MIOpc == X86::INC64r ?
1786 (const TargetRegisterClass*)&X86::GR64_NOSPRegClass :
1787 (const TargetRegisterClass*)&X86::GR32_NOSPRegClass;
1789 // LEA can't handle RSP.
1790 if (TargetRegisterInfo::isVirtualRegister(Src) &&
1791 !MF.getRegInfo().constrainRegClass(Src, RC))
1794 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
1795 .addReg(Dest, RegState::Define |
1796 getDeadRegState(isDead)),
1801 case X86::INC64_16r:
1803 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
1804 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
1805 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
1806 .addReg(Dest, RegState::Define |
1807 getDeadRegState(isDead)),
1812 case X86::DEC64_32r: {
1813 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
1814 unsigned Opc = MIOpc == X86::DEC64r ? X86::LEA64r
1815 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
1816 const TargetRegisterClass *RC = MIOpc == X86::DEC64r ?
1817 (const TargetRegisterClass*)&X86::GR64_NOSPRegClass :
1818 (const TargetRegisterClass*)&X86::GR32_NOSPRegClass;
1819 // LEA can't handle RSP.
1820 if (TargetRegisterInfo::isVirtualRegister(Src) &&
1821 !MF.getRegInfo().constrainRegClass(Src, RC))
1824 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
1825 .addReg(Dest, RegState::Define |
1826 getDeadRegState(isDead)),
1831 case X86::DEC64_16r:
1833 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
1834 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
1835 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
1836 .addReg(Dest, RegState::Define |
1837 getDeadRegState(isDead)),
1841 case X86::ADD64rr_DB:
1843 case X86::ADD32rr_DB: {
1844 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
1846 const TargetRegisterClass *RC;
1847 if (MIOpc == X86::ADD64rr || MIOpc == X86::ADD64rr_DB) {
1849 RC = &X86::GR64_NOSPRegClass;
1851 Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
1852 RC = &X86::GR32_NOSPRegClass;
1856 unsigned Src2 = MI->getOperand(2).getReg();
1857 bool isKill2 = MI->getOperand(2).isKill();
1859 // LEA can't handle RSP.
1860 if (TargetRegisterInfo::isVirtualRegister(Src2) &&
1861 !MF.getRegInfo().constrainRegClass(Src2, RC))
1864 NewMI = addRegReg(BuildMI(MF, MI->getDebugLoc(), get(Opc))
1865 .addReg(Dest, RegState::Define |
1866 getDeadRegState(isDead)),
1867 Src, isKill, Src2, isKill2);
1869 LV->replaceKillInstruction(Src2, MI, NewMI);
1873 case X86::ADD16rr_DB: {
1875 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
1876 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
1877 unsigned Src2 = MI->getOperand(2).getReg();
1878 bool isKill2 = MI->getOperand(2).isKill();
1879 NewMI = addRegReg(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
1880 .addReg(Dest, RegState::Define |
1881 getDeadRegState(isDead)),
1882 Src, isKill, Src2, isKill2);
1884 LV->replaceKillInstruction(Src2, MI, NewMI);
1887 case X86::ADD64ri32:
1889 case X86::ADD64ri32_DB:
1890 case X86::ADD64ri8_DB:
1891 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
1892 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA64r))
1893 .addReg(Dest, RegState::Define |
1894 getDeadRegState(isDead)),
1895 Src, isKill, MI->getOperand(2).getImm());
1899 case X86::ADD32ri_DB:
1900 case X86::ADD32ri8_DB: {
1901 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
1902 unsigned Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
1903 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
1904 .addReg(Dest, RegState::Define |
1905 getDeadRegState(isDead)),
1906 Src, isKill, MI->getOperand(2).getImm());
1911 case X86::ADD16ri_DB:
1912 case X86::ADD16ri8_DB:
1914 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
1915 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
1916 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
1917 .addReg(Dest, RegState::Define |
1918 getDeadRegState(isDead)),
1919 Src, isKill, MI->getOperand(2).getImm());
1925 if (!NewMI) return 0;
1927 if (LV) { // Update live variables
1929 LV->replaceKillInstruction(Src, MI, NewMI);
1931 LV->replaceKillInstruction(Dest, MI, NewMI);
1934 MFI->insert(MBBI, NewMI); // Insert the new inst
1938 /// commuteInstruction - We have a few instructions that must be hacked on to
1942 X86InstrInfo::commuteInstruction(MachineInstr *MI, bool NewMI) const {
1943 switch (MI->getOpcode()) {
1944 case X86::SHRD16rri8: // A = SHRD16rri8 B, C, I -> A = SHLD16rri8 C, B, (16-I)
1945 case X86::SHLD16rri8: // A = SHLD16rri8 B, C, I -> A = SHRD16rri8 C, B, (16-I)
1946 case X86::SHRD32rri8: // A = SHRD32rri8 B, C, I -> A = SHLD32rri8 C, B, (32-I)
1947 case X86::SHLD32rri8: // A = SHLD32rri8 B, C, I -> A = SHRD32rri8 C, B, (32-I)
1948 case X86::SHRD64rri8: // A = SHRD64rri8 B, C, I -> A = SHLD64rri8 C, B, (64-I)
1949 case X86::SHLD64rri8:{// A = SHLD64rri8 B, C, I -> A = SHRD64rri8 C, B, (64-I)
1952 switch (MI->getOpcode()) {
1953 default: llvm_unreachable("Unreachable!");
1954 case X86::SHRD16rri8: Size = 16; Opc = X86::SHLD16rri8; break;
1955 case X86::SHLD16rri8: Size = 16; Opc = X86::SHRD16rri8; break;
1956 case X86::SHRD32rri8: Size = 32; Opc = X86::SHLD32rri8; break;
1957 case X86::SHLD32rri8: Size = 32; Opc = X86::SHRD32rri8; break;
1958 case X86::SHRD64rri8: Size = 64; Opc = X86::SHLD64rri8; break;
1959 case X86::SHLD64rri8: Size = 64; Opc = X86::SHRD64rri8; break;
1961 unsigned Amt = MI->getOperand(3).getImm();
1963 MachineFunction &MF = *MI->getParent()->getParent();
1964 MI = MF.CloneMachineInstr(MI);
1967 MI->setDesc(get(Opc));
1968 MI->getOperand(3).setImm(Size-Amt);
1969 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
1971 case X86::CMOVB16rr:
1972 case X86::CMOVB32rr:
1973 case X86::CMOVB64rr:
1974 case X86::CMOVAE16rr:
1975 case X86::CMOVAE32rr:
1976 case X86::CMOVAE64rr:
1977 case X86::CMOVE16rr:
1978 case X86::CMOVE32rr:
1979 case X86::CMOVE64rr:
1980 case X86::CMOVNE16rr:
1981 case X86::CMOVNE32rr:
1982 case X86::CMOVNE64rr:
1983 case X86::CMOVBE16rr:
1984 case X86::CMOVBE32rr:
1985 case X86::CMOVBE64rr:
1986 case X86::CMOVA16rr:
1987 case X86::CMOVA32rr:
1988 case X86::CMOVA64rr:
1989 case X86::CMOVL16rr:
1990 case X86::CMOVL32rr:
1991 case X86::CMOVL64rr:
1992 case X86::CMOVGE16rr:
1993 case X86::CMOVGE32rr:
1994 case X86::CMOVGE64rr:
1995 case X86::CMOVLE16rr:
1996 case X86::CMOVLE32rr:
1997 case X86::CMOVLE64rr:
1998 case X86::CMOVG16rr:
1999 case X86::CMOVG32rr:
2000 case X86::CMOVG64rr:
2001 case X86::CMOVS16rr:
2002 case X86::CMOVS32rr:
2003 case X86::CMOVS64rr:
2004 case X86::CMOVNS16rr:
2005 case X86::CMOVNS32rr:
2006 case X86::CMOVNS64rr:
2007 case X86::CMOVP16rr:
2008 case X86::CMOVP32rr:
2009 case X86::CMOVP64rr:
2010 case X86::CMOVNP16rr:
2011 case X86::CMOVNP32rr:
2012 case X86::CMOVNP64rr:
2013 case X86::CMOVO16rr:
2014 case X86::CMOVO32rr:
2015 case X86::CMOVO64rr:
2016 case X86::CMOVNO16rr:
2017 case X86::CMOVNO32rr:
2018 case X86::CMOVNO64rr: {
2020 switch (MI->getOpcode()) {
2022 case X86::CMOVB16rr: Opc = X86::CMOVAE16rr; break;
2023 case X86::CMOVB32rr: Opc = X86::CMOVAE32rr; break;
2024 case X86::CMOVB64rr: Opc = X86::CMOVAE64rr; break;
2025 case X86::CMOVAE16rr: Opc = X86::CMOVB16rr; break;
2026 case X86::CMOVAE32rr: Opc = X86::CMOVB32rr; break;
2027 case X86::CMOVAE64rr: Opc = X86::CMOVB64rr; break;
2028 case X86::CMOVE16rr: Opc = X86::CMOVNE16rr; break;
2029 case X86::CMOVE32rr: Opc = X86::CMOVNE32rr; break;
2030 case X86::CMOVE64rr: Opc = X86::CMOVNE64rr; break;
2031 case X86::CMOVNE16rr: Opc = X86::CMOVE16rr; break;
2032 case X86::CMOVNE32rr: Opc = X86::CMOVE32rr; break;
2033 case X86::CMOVNE64rr: Opc = X86::CMOVE64rr; break;
2034 case X86::CMOVBE16rr: Opc = X86::CMOVA16rr; break;
2035 case X86::CMOVBE32rr: Opc = X86::CMOVA32rr; break;
2036 case X86::CMOVBE64rr: Opc = X86::CMOVA64rr; break;
2037 case X86::CMOVA16rr: Opc = X86::CMOVBE16rr; break;
2038 case X86::CMOVA32rr: Opc = X86::CMOVBE32rr; break;
2039 case X86::CMOVA64rr: Opc = X86::CMOVBE64rr; break;
2040 case X86::CMOVL16rr: Opc = X86::CMOVGE16rr; break;
2041 case X86::CMOVL32rr: Opc = X86::CMOVGE32rr; break;
2042 case X86::CMOVL64rr: Opc = X86::CMOVGE64rr; break;
2043 case X86::CMOVGE16rr: Opc = X86::CMOVL16rr; break;
2044 case X86::CMOVGE32rr: Opc = X86::CMOVL32rr; break;
2045 case X86::CMOVGE64rr: Opc = X86::CMOVL64rr; break;
2046 case X86::CMOVLE16rr: Opc = X86::CMOVG16rr; break;
2047 case X86::CMOVLE32rr: Opc = X86::CMOVG32rr; break;
2048 case X86::CMOVLE64rr: Opc = X86::CMOVG64rr; break;
2049 case X86::CMOVG16rr: Opc = X86::CMOVLE16rr; break;
2050 case X86::CMOVG32rr: Opc = X86::CMOVLE32rr; break;
2051 case X86::CMOVG64rr: Opc = X86::CMOVLE64rr; break;
2052 case X86::CMOVS16rr: Opc = X86::CMOVNS16rr; break;
2053 case X86::CMOVS32rr: Opc = X86::CMOVNS32rr; break;
2054 case X86::CMOVS64rr: Opc = X86::CMOVNS64rr; break;
2055 case X86::CMOVNS16rr: Opc = X86::CMOVS16rr; break;
2056 case X86::CMOVNS32rr: Opc = X86::CMOVS32rr; break;
2057 case X86::CMOVNS64rr: Opc = X86::CMOVS64rr; break;
2058 case X86::CMOVP16rr: Opc = X86::CMOVNP16rr; break;
2059 case X86::CMOVP32rr: Opc = X86::CMOVNP32rr; break;
2060 case X86::CMOVP64rr: Opc = X86::CMOVNP64rr; break;
2061 case X86::CMOVNP16rr: Opc = X86::CMOVP16rr; break;
2062 case X86::CMOVNP32rr: Opc = X86::CMOVP32rr; break;
2063 case X86::CMOVNP64rr: Opc = X86::CMOVP64rr; break;
2064 case X86::CMOVO16rr: Opc = X86::CMOVNO16rr; break;
2065 case X86::CMOVO32rr: Opc = X86::CMOVNO32rr; break;
2066 case X86::CMOVO64rr: Opc = X86::CMOVNO64rr; break;
2067 case X86::CMOVNO16rr: Opc = X86::CMOVO16rr; break;
2068 case X86::CMOVNO32rr: Opc = X86::CMOVO32rr; break;
2069 case X86::CMOVNO64rr: Opc = X86::CMOVO64rr; break;
2072 MachineFunction &MF = *MI->getParent()->getParent();
2073 MI = MF.CloneMachineInstr(MI);
2076 MI->setDesc(get(Opc));
2077 // Fallthrough intended.
2080 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
2084 static X86::CondCode GetCondFromBranchOpc(unsigned BrOpc) {
2086 default: return X86::COND_INVALID;
2087 case X86::JE_4: return X86::COND_E;
2088 case X86::JNE_4: return X86::COND_NE;
2089 case X86::JL_4: return X86::COND_L;
2090 case X86::JLE_4: return X86::COND_LE;
2091 case X86::JG_4: return X86::COND_G;
2092 case X86::JGE_4: return X86::COND_GE;
2093 case X86::JB_4: return X86::COND_B;
2094 case X86::JBE_4: return X86::COND_BE;
2095 case X86::JA_4: return X86::COND_A;
2096 case X86::JAE_4: return X86::COND_AE;
2097 case X86::JS_4: return X86::COND_S;
2098 case X86::JNS_4: return X86::COND_NS;
2099 case X86::JP_4: return X86::COND_P;
2100 case X86::JNP_4: return X86::COND_NP;
2101 case X86::JO_4: return X86::COND_O;
2102 case X86::JNO_4: return X86::COND_NO;
2106 unsigned X86::GetCondBranchFromCond(X86::CondCode CC) {
2108 default: llvm_unreachable("Illegal condition code!");
2109 case X86::COND_E: return X86::JE_4;
2110 case X86::COND_NE: return X86::JNE_4;
2111 case X86::COND_L: return X86::JL_4;
2112 case X86::COND_LE: return X86::JLE_4;
2113 case X86::COND_G: return X86::JG_4;
2114 case X86::COND_GE: return X86::JGE_4;
2115 case X86::COND_B: return X86::JB_4;
2116 case X86::COND_BE: return X86::JBE_4;
2117 case X86::COND_A: return X86::JA_4;
2118 case X86::COND_AE: return X86::JAE_4;
2119 case X86::COND_S: return X86::JS_4;
2120 case X86::COND_NS: return X86::JNS_4;
2121 case X86::COND_P: return X86::JP_4;
2122 case X86::COND_NP: return X86::JNP_4;
2123 case X86::COND_O: return X86::JO_4;
2124 case X86::COND_NO: return X86::JNO_4;
2128 /// GetOppositeBranchCondition - Return the inverse of the specified condition,
2129 /// e.g. turning COND_E to COND_NE.
2130 X86::CondCode X86::GetOppositeBranchCondition(X86::CondCode CC) {
2132 default: llvm_unreachable("Illegal condition code!");
2133 case X86::COND_E: return X86::COND_NE;
2134 case X86::COND_NE: return X86::COND_E;
2135 case X86::COND_L: return X86::COND_GE;
2136 case X86::COND_LE: return X86::COND_G;
2137 case X86::COND_G: return X86::COND_LE;
2138 case X86::COND_GE: return X86::COND_L;
2139 case X86::COND_B: return X86::COND_AE;
2140 case X86::COND_BE: return X86::COND_A;
2141 case X86::COND_A: return X86::COND_BE;
2142 case X86::COND_AE: return X86::COND_B;
2143 case X86::COND_S: return X86::COND_NS;
2144 case X86::COND_NS: return X86::COND_S;
2145 case X86::COND_P: return X86::COND_NP;
2146 case X86::COND_NP: return X86::COND_P;
2147 case X86::COND_O: return X86::COND_NO;
2148 case X86::COND_NO: return X86::COND_O;
2152 bool X86InstrInfo::isUnpredicatedTerminator(const MachineInstr *MI) const {
2153 if (!MI->isTerminator()) return false;
2155 // Conditional branch is a special case.
2156 if (MI->isBranch() && !MI->isBarrier())
2158 if (!MI->isPredicable())
2160 return !isPredicated(MI);
2163 bool X86InstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,
2164 MachineBasicBlock *&TBB,
2165 MachineBasicBlock *&FBB,
2166 SmallVectorImpl<MachineOperand> &Cond,
2167 bool AllowModify) const {
2168 // Start from the bottom of the block and work up, examining the
2169 // terminator instructions.
2170 MachineBasicBlock::iterator I = MBB.end();
2171 MachineBasicBlock::iterator UnCondBrIter = MBB.end();
2172 while (I != MBB.begin()) {
2174 if (I->isDebugValue())
2177 // Working from the bottom, when we see a non-terminator instruction, we're
2179 if (!isUnpredicatedTerminator(I))
2182 // A terminator that isn't a branch can't easily be handled by this
2187 // Handle unconditional branches.
2188 if (I->getOpcode() == X86::JMP_4) {
2192 TBB = I->getOperand(0).getMBB();
2196 // If the block has any instructions after a JMP, delete them.
2197 while (llvm::next(I) != MBB.end())
2198 llvm::next(I)->eraseFromParent();
2203 // Delete the JMP if it's equivalent to a fall-through.
2204 if (MBB.isLayoutSuccessor(I->getOperand(0).getMBB())) {
2206 I->eraseFromParent();
2208 UnCondBrIter = MBB.end();
2212 // TBB is used to indicate the unconditional destination.
2213 TBB = I->getOperand(0).getMBB();
2217 // Handle conditional branches.
2218 X86::CondCode BranchCode = GetCondFromBranchOpc(I->getOpcode());
2219 if (BranchCode == X86::COND_INVALID)
2220 return true; // Can't handle indirect branch.
2222 // Working from the bottom, handle the first conditional branch.
2224 MachineBasicBlock *TargetBB = I->getOperand(0).getMBB();
2225 if (AllowModify && UnCondBrIter != MBB.end() &&
2226 MBB.isLayoutSuccessor(TargetBB)) {
2227 // If we can modify the code and it ends in something like:
2235 // Then we can change this to:
2242 // Which is a bit more efficient.
2243 // We conditionally jump to the fall-through block.
2244 BranchCode = GetOppositeBranchCondition(BranchCode);
2245 unsigned JNCC = GetCondBranchFromCond(BranchCode);
2246 MachineBasicBlock::iterator OldInst = I;
2248 BuildMI(MBB, UnCondBrIter, MBB.findDebugLoc(I), get(JNCC))
2249 .addMBB(UnCondBrIter->getOperand(0).getMBB());
2250 BuildMI(MBB, UnCondBrIter, MBB.findDebugLoc(I), get(X86::JMP_4))
2253 OldInst->eraseFromParent();
2254 UnCondBrIter->eraseFromParent();
2256 // Restart the analysis.
2257 UnCondBrIter = MBB.end();
2263 TBB = I->getOperand(0).getMBB();
2264 Cond.push_back(MachineOperand::CreateImm(BranchCode));
2268 // Handle subsequent conditional branches. Only handle the case where all
2269 // conditional branches branch to the same destination and their condition
2270 // opcodes fit one of the special multi-branch idioms.
2271 assert(Cond.size() == 1);
2274 // Only handle the case where all conditional branches branch to the same
2276 if (TBB != I->getOperand(0).getMBB())
2279 // If the conditions are the same, we can leave them alone.
2280 X86::CondCode OldBranchCode = (X86::CondCode)Cond[0].getImm();
2281 if (OldBranchCode == BranchCode)
2284 // If they differ, see if they fit one of the known patterns. Theoretically,
2285 // we could handle more patterns here, but we shouldn't expect to see them
2286 // if instruction selection has done a reasonable job.
2287 if ((OldBranchCode == X86::COND_NP &&
2288 BranchCode == X86::COND_E) ||
2289 (OldBranchCode == X86::COND_E &&
2290 BranchCode == X86::COND_NP))
2291 BranchCode = X86::COND_NP_OR_E;
2292 else if ((OldBranchCode == X86::COND_P &&
2293 BranchCode == X86::COND_NE) ||
2294 (OldBranchCode == X86::COND_NE &&
2295 BranchCode == X86::COND_P))
2296 BranchCode = X86::COND_NE_OR_P;
2300 // Update the MachineOperand.
2301 Cond[0].setImm(BranchCode);
2307 unsigned X86InstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
2308 MachineBasicBlock::iterator I = MBB.end();
2311 while (I != MBB.begin()) {
2313 if (I->isDebugValue())
2315 if (I->getOpcode() != X86::JMP_4 &&
2316 GetCondFromBranchOpc(I->getOpcode()) == X86::COND_INVALID)
2318 // Remove the branch.
2319 I->eraseFromParent();
2328 X86InstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
2329 MachineBasicBlock *FBB,
2330 const SmallVectorImpl<MachineOperand> &Cond,
2331 DebugLoc DL) const {
2332 // Shouldn't be a fall through.
2333 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
2334 assert((Cond.size() == 1 || Cond.size() == 0) &&
2335 "X86 branch conditions have one component!");
2338 // Unconditional branch?
2339 assert(!FBB && "Unconditional branch with multiple successors!");
2340 BuildMI(&MBB, DL, get(X86::JMP_4)).addMBB(TBB);
2344 // Conditional branch.
2346 X86::CondCode CC = (X86::CondCode)Cond[0].getImm();
2348 case X86::COND_NP_OR_E:
2349 // Synthesize NP_OR_E with two branches.
2350 BuildMI(&MBB, DL, get(X86::JNP_4)).addMBB(TBB);
2352 BuildMI(&MBB, DL, get(X86::JE_4)).addMBB(TBB);
2355 case X86::COND_NE_OR_P:
2356 // Synthesize NE_OR_P with two branches.
2357 BuildMI(&MBB, DL, get(X86::JNE_4)).addMBB(TBB);
2359 BuildMI(&MBB, DL, get(X86::JP_4)).addMBB(TBB);
2363 unsigned Opc = GetCondBranchFromCond(CC);
2364 BuildMI(&MBB, DL, get(Opc)).addMBB(TBB);
2369 // Two-way Conditional branch. Insert the second branch.
2370 BuildMI(&MBB, DL, get(X86::JMP_4)).addMBB(FBB);
2376 /// isHReg - Test if the given register is a physical h register.
2377 static bool isHReg(unsigned Reg) {
2378 return X86::GR8_ABCD_HRegClass.contains(Reg);
2381 // Try and copy between VR128/VR64 and GR64 registers.
2382 static unsigned CopyToFromAsymmetricReg(unsigned DestReg, unsigned SrcReg,
2384 // SrcReg(VR128) -> DestReg(GR64)
2385 // SrcReg(VR64) -> DestReg(GR64)
2386 // SrcReg(GR64) -> DestReg(VR128)
2387 // SrcReg(GR64) -> DestReg(VR64)
2389 if (X86::GR64RegClass.contains(DestReg)) {
2390 if (X86::VR128RegClass.contains(SrcReg)) {
2391 // Copy from a VR128 register to a GR64 register.
2392 return HasAVX ? X86::VMOVPQIto64rr : X86::MOVPQIto64rr;
2393 } else if (X86::VR64RegClass.contains(SrcReg)) {
2394 // Copy from a VR64 register to a GR64 register.
2395 return X86::MOVSDto64rr;
2397 } else if (X86::GR64RegClass.contains(SrcReg)) {
2398 // Copy from a GR64 register to a VR128 register.
2399 if (X86::VR128RegClass.contains(DestReg))
2400 return HasAVX ? X86::VMOV64toPQIrr : X86::MOV64toPQIrr;
2401 // Copy from a GR64 register to a VR64 register.
2402 else if (X86::VR64RegClass.contains(DestReg))
2403 return X86::MOV64toSDrr;
2406 // SrcReg(FR32) -> DestReg(GR32)
2407 // SrcReg(GR32) -> DestReg(FR32)
2409 if (X86::GR32RegClass.contains(DestReg) && X86::FR32RegClass.contains(SrcReg))
2410 // Copy from a FR32 register to a GR32 register.
2411 return HasAVX ? X86::VMOVSS2DIrr : X86::MOVSS2DIrr;
2413 if (X86::FR32RegClass.contains(DestReg) && X86::GR32RegClass.contains(SrcReg))
2414 // Copy from a GR32 register to a FR32 register.
2415 return HasAVX ? X86::VMOVDI2SSrr : X86::MOVDI2SSrr;
2420 void X86InstrInfo::copyPhysReg(MachineBasicBlock &MBB,
2421 MachineBasicBlock::iterator MI, DebugLoc DL,
2422 unsigned DestReg, unsigned SrcReg,
2423 bool KillSrc) const {
2424 // First deal with the normal symmetric copies.
2425 bool HasAVX = TM.getSubtarget<X86Subtarget>().hasAVX();
2427 if (X86::GR64RegClass.contains(DestReg, SrcReg))
2429 else if (X86::GR32RegClass.contains(DestReg, SrcReg))
2431 else if (X86::GR16RegClass.contains(DestReg, SrcReg))
2433 else if (X86::GR8RegClass.contains(DestReg, SrcReg)) {
2434 // Copying to or from a physical H register on x86-64 requires a NOREX
2435 // move. Otherwise use a normal move.
2436 if ((isHReg(DestReg) || isHReg(SrcReg)) &&
2437 TM.getSubtarget<X86Subtarget>().is64Bit()) {
2438 Opc = X86::MOV8rr_NOREX;
2439 // Both operands must be encodable without an REX prefix.
2440 assert(X86::GR8_NOREXRegClass.contains(SrcReg, DestReg) &&
2441 "8-bit H register can not be copied outside GR8_NOREX");
2444 } else if (X86::VR128RegClass.contains(DestReg, SrcReg))
2445 Opc = HasAVX ? X86::VMOVAPSrr : X86::MOVAPSrr;
2446 else if (X86::VR256RegClass.contains(DestReg, SrcReg))
2447 Opc = X86::VMOVAPSYrr;
2448 else if (X86::VR64RegClass.contains(DestReg, SrcReg))
2449 Opc = X86::MMX_MOVQ64rr;
2451 Opc = CopyToFromAsymmetricReg(DestReg, SrcReg, HasAVX);
2454 BuildMI(MBB, MI, DL, get(Opc), DestReg)
2455 .addReg(SrcReg, getKillRegState(KillSrc));
2459 // Moving EFLAGS to / from another register requires a push and a pop.
2460 if (SrcReg == X86::EFLAGS) {
2461 if (X86::GR64RegClass.contains(DestReg)) {
2462 BuildMI(MBB, MI, DL, get(X86::PUSHF64));
2463 BuildMI(MBB, MI, DL, get(X86::POP64r), DestReg);
2465 } else if (X86::GR32RegClass.contains(DestReg)) {
2466 BuildMI(MBB, MI, DL, get(X86::PUSHF32));
2467 BuildMI(MBB, MI, DL, get(X86::POP32r), DestReg);
2471 if (DestReg == X86::EFLAGS) {
2472 if (X86::GR64RegClass.contains(SrcReg)) {
2473 BuildMI(MBB, MI, DL, get(X86::PUSH64r))
2474 .addReg(SrcReg, getKillRegState(KillSrc));
2475 BuildMI(MBB, MI, DL, get(X86::POPF64));
2477 } else if (X86::GR32RegClass.contains(SrcReg)) {
2478 BuildMI(MBB, MI, DL, get(X86::PUSH32r))
2479 .addReg(SrcReg, getKillRegState(KillSrc));
2480 BuildMI(MBB, MI, DL, get(X86::POPF32));
2485 DEBUG(dbgs() << "Cannot copy " << RI.getName(SrcReg)
2486 << " to " << RI.getName(DestReg) << '\n');
2487 llvm_unreachable("Cannot emit physreg copy instruction");
2490 static unsigned getLoadStoreRegOpcode(unsigned Reg,
2491 const TargetRegisterClass *RC,
2492 bool isStackAligned,
2493 const TargetMachine &TM,
2495 bool HasAVX = TM.getSubtarget<X86Subtarget>().hasAVX();
2496 switch (RC->getSize()) {
2498 llvm_unreachable("Unknown spill size");
2500 assert(X86::GR8RegClass.hasSubClassEq(RC) && "Unknown 1-byte regclass");
2501 if (TM.getSubtarget<X86Subtarget>().is64Bit())
2502 // Copying to or from a physical H register on x86-64 requires a NOREX
2503 // move. Otherwise use a normal move.
2504 if (isHReg(Reg) || X86::GR8_ABCD_HRegClass.hasSubClassEq(RC))
2505 return load ? X86::MOV8rm_NOREX : X86::MOV8mr_NOREX;
2506 return load ? X86::MOV8rm : X86::MOV8mr;
2508 assert(X86::GR16RegClass.hasSubClassEq(RC) && "Unknown 2-byte regclass");
2509 return load ? X86::MOV16rm : X86::MOV16mr;
2511 if (X86::GR32RegClass.hasSubClassEq(RC))
2512 return load ? X86::MOV32rm : X86::MOV32mr;
2513 if (X86::FR32RegClass.hasSubClassEq(RC))
2515 (HasAVX ? X86::VMOVSSrm : X86::MOVSSrm) :
2516 (HasAVX ? X86::VMOVSSmr : X86::MOVSSmr);
2517 if (X86::RFP32RegClass.hasSubClassEq(RC))
2518 return load ? X86::LD_Fp32m : X86::ST_Fp32m;
2519 llvm_unreachable("Unknown 4-byte regclass");
2521 if (X86::GR64RegClass.hasSubClassEq(RC))
2522 return load ? X86::MOV64rm : X86::MOV64mr;
2523 if (X86::FR64RegClass.hasSubClassEq(RC))
2525 (HasAVX ? X86::VMOVSDrm : X86::MOVSDrm) :
2526 (HasAVX ? X86::VMOVSDmr : X86::MOVSDmr);
2527 if (X86::VR64RegClass.hasSubClassEq(RC))
2528 return load ? X86::MMX_MOVQ64rm : X86::MMX_MOVQ64mr;
2529 if (X86::RFP64RegClass.hasSubClassEq(RC))
2530 return load ? X86::LD_Fp64m : X86::ST_Fp64m;
2531 llvm_unreachable("Unknown 8-byte regclass");
2533 assert(X86::RFP80RegClass.hasSubClassEq(RC) && "Unknown 10-byte regclass");
2534 return load ? X86::LD_Fp80m : X86::ST_FpP80m;
2536 assert(X86::VR128RegClass.hasSubClassEq(RC) && "Unknown 16-byte regclass");
2537 // If stack is realigned we can use aligned stores.
2540 (HasAVX ? X86::VMOVAPSrm : X86::MOVAPSrm) :
2541 (HasAVX ? X86::VMOVAPSmr : X86::MOVAPSmr);
2544 (HasAVX ? X86::VMOVUPSrm : X86::MOVUPSrm) :
2545 (HasAVX ? X86::VMOVUPSmr : X86::MOVUPSmr);
2548 assert(X86::VR256RegClass.hasSubClassEq(RC) && "Unknown 32-byte regclass");
2549 // If stack is realigned we can use aligned stores.
2551 return load ? X86::VMOVAPSYrm : X86::VMOVAPSYmr;
2553 return load ? X86::VMOVUPSYrm : X86::VMOVUPSYmr;
2557 static unsigned getStoreRegOpcode(unsigned SrcReg,
2558 const TargetRegisterClass *RC,
2559 bool isStackAligned,
2560 TargetMachine &TM) {
2561 return getLoadStoreRegOpcode(SrcReg, RC, isStackAligned, TM, false);
2565 static unsigned getLoadRegOpcode(unsigned DestReg,
2566 const TargetRegisterClass *RC,
2567 bool isStackAligned,
2568 const TargetMachine &TM) {
2569 return getLoadStoreRegOpcode(DestReg, RC, isStackAligned, TM, true);
2572 void X86InstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
2573 MachineBasicBlock::iterator MI,
2574 unsigned SrcReg, bool isKill, int FrameIdx,
2575 const TargetRegisterClass *RC,
2576 const TargetRegisterInfo *TRI) const {
2577 const MachineFunction &MF = *MBB.getParent();
2578 assert(MF.getFrameInfo()->getObjectSize(FrameIdx) >= RC->getSize() &&
2579 "Stack slot too small for store");
2580 unsigned Alignment = RC->getSize() == 32 ? 32 : 16;
2581 bool isAligned = (TM.getFrameLowering()->getStackAlignment() >= Alignment) ||
2582 RI.canRealignStack(MF);
2583 unsigned Opc = getStoreRegOpcode(SrcReg, RC, isAligned, TM);
2584 DebugLoc DL = MBB.findDebugLoc(MI);
2585 addFrameReference(BuildMI(MBB, MI, DL, get(Opc)), FrameIdx)
2586 .addReg(SrcReg, getKillRegState(isKill));
2589 void X86InstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg,
2591 SmallVectorImpl<MachineOperand> &Addr,
2592 const TargetRegisterClass *RC,
2593 MachineInstr::mmo_iterator MMOBegin,
2594 MachineInstr::mmo_iterator MMOEnd,
2595 SmallVectorImpl<MachineInstr*> &NewMIs) const {
2596 unsigned Alignment = RC->getSize() == 32 ? 32 : 16;
2597 bool isAligned = MMOBegin != MMOEnd &&
2598 (*MMOBegin)->getAlignment() >= Alignment;
2599 unsigned Opc = getStoreRegOpcode(SrcReg, RC, isAligned, TM);
2601 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc));
2602 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
2603 MIB.addOperand(Addr[i]);
2604 MIB.addReg(SrcReg, getKillRegState(isKill));
2605 (*MIB).setMemRefs(MMOBegin, MMOEnd);
2606 NewMIs.push_back(MIB);
2610 void X86InstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
2611 MachineBasicBlock::iterator MI,
2612 unsigned DestReg, int FrameIdx,
2613 const TargetRegisterClass *RC,
2614 const TargetRegisterInfo *TRI) const {
2615 const MachineFunction &MF = *MBB.getParent();
2616 unsigned Alignment = RC->getSize() == 32 ? 32 : 16;
2617 bool isAligned = (TM.getFrameLowering()->getStackAlignment() >= Alignment) ||
2618 RI.canRealignStack(MF);
2619 unsigned Opc = getLoadRegOpcode(DestReg, RC, isAligned, TM);
2620 DebugLoc DL = MBB.findDebugLoc(MI);
2621 addFrameReference(BuildMI(MBB, MI, DL, get(Opc), DestReg), FrameIdx);
2624 void X86InstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
2625 SmallVectorImpl<MachineOperand> &Addr,
2626 const TargetRegisterClass *RC,
2627 MachineInstr::mmo_iterator MMOBegin,
2628 MachineInstr::mmo_iterator MMOEnd,
2629 SmallVectorImpl<MachineInstr*> &NewMIs) const {
2630 unsigned Alignment = RC->getSize() == 32 ? 32 : 16;
2631 bool isAligned = MMOBegin != MMOEnd &&
2632 (*MMOBegin)->getAlignment() >= Alignment;
2633 unsigned Opc = getLoadRegOpcode(DestReg, RC, isAligned, TM);
2635 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc), DestReg);
2636 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
2637 MIB.addOperand(Addr[i]);
2638 (*MIB).setMemRefs(MMOBegin, MMOEnd);
2639 NewMIs.push_back(MIB);
2642 /// Expand2AddrUndef - Expand a single-def pseudo instruction to a two-addr
2643 /// instruction with two undef reads of the register being defined. This is
2644 /// used for mapping:
2647 /// %xmm4 = PXORrr %xmm4<undef>, %xmm4<undef>
2649 static bool Expand2AddrUndef(MachineInstr *MI, const MCInstrDesc &Desc) {
2650 assert(Desc.getNumOperands() == 3 && "Expected two-addr instruction.");
2651 unsigned Reg = MI->getOperand(0).getReg();
2654 // MachineInstr::addOperand() will insert explicit operands before any
2655 // implicit operands.
2656 MachineInstrBuilder(MI).addReg(Reg, RegState::Undef)
2657 .addReg(Reg, RegState::Undef);
2658 // But we don't trust that.
2659 assert(MI->getOperand(1).getReg() == Reg &&
2660 MI->getOperand(2).getReg() == Reg && "Misplaced operand");
2664 bool X86InstrInfo::expandPostRAPseudo(MachineBasicBlock::iterator MI) const {
2665 bool HasAVX = TM.getSubtarget<X86Subtarget>().hasAVX();
2666 switch (MI->getOpcode()) {
2670 return Expand2AddrUndef(MI, get(HasAVX ? X86::VXORPSrr : X86::XORPSrr));
2671 case X86::TEST8ri_NOREX:
2672 MI->setDesc(get(X86::TEST8ri));
2679 X86InstrInfo::emitFrameIndexDebugValue(MachineFunction &MF,
2680 int FrameIx, uint64_t Offset,
2681 const MDNode *MDPtr,
2682 DebugLoc DL) const {
2684 AM.BaseType = X86AddressMode::FrameIndexBase;
2685 AM.Base.FrameIndex = FrameIx;
2686 MachineInstrBuilder MIB = BuildMI(MF, DL, get(X86::DBG_VALUE));
2687 addFullAddress(MIB, AM).addImm(Offset).addMetadata(MDPtr);
2691 static MachineInstr *FuseTwoAddrInst(MachineFunction &MF, unsigned Opcode,
2692 const SmallVectorImpl<MachineOperand> &MOs,
2694 const TargetInstrInfo &TII) {
2695 // Create the base instruction with the memory operand as the first part.
2696 MachineInstr *NewMI = MF.CreateMachineInstr(TII.get(Opcode),
2697 MI->getDebugLoc(), true);
2698 MachineInstrBuilder MIB(NewMI);
2699 unsigned NumAddrOps = MOs.size();
2700 for (unsigned i = 0; i != NumAddrOps; ++i)
2701 MIB.addOperand(MOs[i]);
2702 if (NumAddrOps < 4) // FrameIndex only
2705 // Loop over the rest of the ri operands, converting them over.
2706 unsigned NumOps = MI->getDesc().getNumOperands()-2;
2707 for (unsigned i = 0; i != NumOps; ++i) {
2708 MachineOperand &MO = MI->getOperand(i+2);
2711 for (unsigned i = NumOps+2, e = MI->getNumOperands(); i != e; ++i) {
2712 MachineOperand &MO = MI->getOperand(i);
2718 static MachineInstr *FuseInst(MachineFunction &MF,
2719 unsigned Opcode, unsigned OpNo,
2720 const SmallVectorImpl<MachineOperand> &MOs,
2721 MachineInstr *MI, const TargetInstrInfo &TII) {
2722 MachineInstr *NewMI = MF.CreateMachineInstr(TII.get(Opcode),
2723 MI->getDebugLoc(), true);
2724 MachineInstrBuilder MIB(NewMI);
2726 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
2727 MachineOperand &MO = MI->getOperand(i);
2729 assert(MO.isReg() && "Expected to fold into reg operand!");
2730 unsigned NumAddrOps = MOs.size();
2731 for (unsigned i = 0; i != NumAddrOps; ++i)
2732 MIB.addOperand(MOs[i]);
2733 if (NumAddrOps < 4) // FrameIndex only
2742 static MachineInstr *MakeM0Inst(const TargetInstrInfo &TII, unsigned Opcode,
2743 const SmallVectorImpl<MachineOperand> &MOs,
2745 MachineFunction &MF = *MI->getParent()->getParent();
2746 MachineInstrBuilder MIB = BuildMI(MF, MI->getDebugLoc(), TII.get(Opcode));
2748 unsigned NumAddrOps = MOs.size();
2749 for (unsigned i = 0; i != NumAddrOps; ++i)
2750 MIB.addOperand(MOs[i]);
2751 if (NumAddrOps < 4) // FrameIndex only
2753 return MIB.addImm(0);
2757 X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2758 MachineInstr *MI, unsigned i,
2759 const SmallVectorImpl<MachineOperand> &MOs,
2760 unsigned Size, unsigned Align) const {
2761 const DenseMap<unsigned, std::pair<unsigned,unsigned> > *OpcodeTablePtr = 0;
2762 bool isTwoAddrFold = false;
2763 unsigned NumOps = MI->getDesc().getNumOperands();
2764 bool isTwoAddr = NumOps > 1 &&
2765 MI->getDesc().getOperandConstraint(1, MCOI::TIED_TO) != -1;
2767 // FIXME: AsmPrinter doesn't know how to handle
2768 // X86II::MO_GOT_ABSOLUTE_ADDRESS after folding.
2769 if (MI->getOpcode() == X86::ADD32ri &&
2770 MI->getOperand(2).getTargetFlags() == X86II::MO_GOT_ABSOLUTE_ADDRESS)
2773 MachineInstr *NewMI = NULL;
2774 // Folding a memory location into the two-address part of a two-address
2775 // instruction is different than folding it other places. It requires
2776 // replacing the *two* registers with the memory location.
2777 if (isTwoAddr && NumOps >= 2 && i < 2 &&
2778 MI->getOperand(0).isReg() &&
2779 MI->getOperand(1).isReg() &&
2780 MI->getOperand(0).getReg() == MI->getOperand(1).getReg()) {
2781 OpcodeTablePtr = &RegOp2MemOpTable2Addr;
2782 isTwoAddrFold = true;
2783 } else if (i == 0) { // If operand 0
2784 if (MI->getOpcode() == X86::MOV64r0)
2785 NewMI = MakeM0Inst(*this, X86::MOV64mi32, MOs, MI);
2786 else if (MI->getOpcode() == X86::MOV32r0)
2787 NewMI = MakeM0Inst(*this, X86::MOV32mi, MOs, MI);
2788 else if (MI->getOpcode() == X86::MOV16r0)
2789 NewMI = MakeM0Inst(*this, X86::MOV16mi, MOs, MI);
2790 else if (MI->getOpcode() == X86::MOV8r0)
2791 NewMI = MakeM0Inst(*this, X86::MOV8mi, MOs, MI);
2795 OpcodeTablePtr = &RegOp2MemOpTable0;
2796 } else if (i == 1) {
2797 OpcodeTablePtr = &RegOp2MemOpTable1;
2798 } else if (i == 2) {
2799 OpcodeTablePtr = &RegOp2MemOpTable2;
2802 // If table selected...
2803 if (OpcodeTablePtr) {
2804 // Find the Opcode to fuse
2805 DenseMap<unsigned, std::pair<unsigned,unsigned> >::const_iterator I =
2806 OpcodeTablePtr->find(MI->getOpcode());
2807 if (I != OpcodeTablePtr->end()) {
2808 unsigned Opcode = I->second.first;
2809 unsigned MinAlign = (I->second.second & TB_ALIGN_MASK) >> TB_ALIGN_SHIFT;
2810 if (Align < MinAlign)
2812 bool NarrowToMOV32rm = false;
2814 unsigned RCSize = getRegClass(MI->getDesc(), i, &RI)->getSize();
2815 if (Size < RCSize) {
2816 // Check if it's safe to fold the load. If the size of the object is
2817 // narrower than the load width, then it's not.
2818 if (Opcode != X86::MOV64rm || RCSize != 8 || Size != 4)
2820 // If this is a 64-bit load, but the spill slot is 32, then we can do
2821 // a 32-bit load which is implicitly zero-extended. This likely is due
2822 // to liveintervalanalysis remat'ing a load from stack slot.
2823 if (MI->getOperand(0).getSubReg() || MI->getOperand(1).getSubReg())
2825 Opcode = X86::MOV32rm;
2826 NarrowToMOV32rm = true;
2831 NewMI = FuseTwoAddrInst(MF, Opcode, MOs, MI, *this);
2833 NewMI = FuseInst(MF, Opcode, i, MOs, MI, *this);
2835 if (NarrowToMOV32rm) {
2836 // If this is the special case where we use a MOV32rm to load a 32-bit
2837 // value and zero-extend the top bits. Change the destination register
2839 unsigned DstReg = NewMI->getOperand(0).getReg();
2840 if (TargetRegisterInfo::isPhysicalRegister(DstReg))
2841 NewMI->getOperand(0).setReg(RI.getSubReg(DstReg,
2844 NewMI->getOperand(0).setSubReg(X86::sub_32bit);
2851 if (PrintFailedFusing && !MI->isCopy())
2852 dbgs() << "We failed to fuse operand " << i << " in " << *MI;
2856 /// hasPartialRegUpdate - Return true for all instructions that only update
2857 /// the first 32 or 64-bits of the destination register and leave the rest
2858 /// unmodified. This can be used to avoid folding loads if the instructions
2859 /// only update part of the destination register, and the non-updated part is
2860 /// not needed. e.g. cvtss2sd, sqrtss. Unfolding the load from these
2861 /// instructions breaks the partial register dependency and it can improve
2862 /// performance. e.g.:
2864 /// movss (%rdi), %xmm0
2865 /// cvtss2sd %xmm0, %xmm0
2868 /// cvtss2sd (%rdi), %xmm0
2870 /// FIXME: This should be turned into a TSFlags.
2872 static bool hasPartialRegUpdate(unsigned Opcode) {
2874 case X86::CVTSI2SSrr:
2875 case X86::CVTSI2SS64rr:
2876 case X86::CVTSI2SDrr:
2877 case X86::CVTSI2SD64rr:
2878 case X86::CVTSD2SSrr:
2879 case X86::Int_CVTSD2SSrr:
2880 case X86::CVTSS2SDrr:
2881 case X86::Int_CVTSS2SDrr:
2883 case X86::RCPSSr_Int:
2885 case X86::ROUNDSDr_Int:
2887 case X86::ROUNDSSr_Int:
2889 case X86::RSQRTSSr_Int:
2891 case X86::SQRTSSr_Int:
2892 // AVX encoded versions
2893 case X86::VCVTSD2SSrr:
2894 case X86::Int_VCVTSD2SSrr:
2895 case X86::VCVTSS2SDrr:
2896 case X86::Int_VCVTSS2SDrr:
2898 case X86::VROUNDSDr:
2899 case X86::VROUNDSDr_Int:
2900 case X86::VROUNDSSr:
2901 case X86::VROUNDSSr_Int:
2902 case X86::VRSQRTSSr:
2910 /// getPartialRegUpdateClearance - Inform the ExeDepsFix pass how many idle
2911 /// instructions we would like before a partial register update.
2912 unsigned X86InstrInfo::
2913 getPartialRegUpdateClearance(const MachineInstr *MI, unsigned OpNum,
2914 const TargetRegisterInfo *TRI) const {
2915 if (OpNum != 0 || !hasPartialRegUpdate(MI->getOpcode()))
2918 // If MI is marked as reading Reg, the partial register update is wanted.
2919 const MachineOperand &MO = MI->getOperand(0);
2920 unsigned Reg = MO.getReg();
2921 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
2922 if (MO.readsReg() || MI->readsVirtualRegister(Reg))
2925 if (MI->readsRegister(Reg, TRI))
2929 // If any of the preceding 16 instructions are reading Reg, insert a
2930 // dependency breaking instruction. The magic number is based on a few
2931 // Nehalem experiments.
2936 breakPartialRegDependency(MachineBasicBlock::iterator MI, unsigned OpNum,
2937 const TargetRegisterInfo *TRI) const {
2938 unsigned Reg = MI->getOperand(OpNum).getReg();
2939 if (X86::VR128RegClass.contains(Reg)) {
2940 // These instructions are all floating point domain, so xorps is the best
2942 bool HasAVX = TM.getSubtarget<X86Subtarget>().hasAVX();
2943 unsigned Opc = HasAVX ? X86::VXORPSrr : X86::XORPSrr;
2944 BuildMI(*MI->getParent(), MI, MI->getDebugLoc(), get(Opc), Reg)
2945 .addReg(Reg, RegState::Undef).addReg(Reg, RegState::Undef);
2946 } else if (X86::VR256RegClass.contains(Reg)) {
2947 // Use vxorps to clear the full ymm register.
2948 // It wants to read and write the xmm sub-register.
2949 unsigned XReg = TRI->getSubReg(Reg, X86::sub_xmm);
2950 BuildMI(*MI->getParent(), MI, MI->getDebugLoc(), get(X86::VXORPSrr), XReg)
2951 .addReg(XReg, RegState::Undef).addReg(XReg, RegState::Undef)
2952 .addReg(Reg, RegState::ImplicitDefine);
2955 MI->addRegisterKilled(Reg, TRI, true);
2958 MachineInstr* X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2960 const SmallVectorImpl<unsigned> &Ops,
2961 int FrameIndex) const {
2962 // Check switch flag
2963 if (NoFusing) return NULL;
2965 // Unless optimizing for size, don't fold to avoid partial
2966 // register update stalls
2967 if (!MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize) &&
2968 hasPartialRegUpdate(MI->getOpcode()))
2971 const MachineFrameInfo *MFI = MF.getFrameInfo();
2972 unsigned Size = MFI->getObjectSize(FrameIndex);
2973 unsigned Alignment = MFI->getObjectAlignment(FrameIndex);
2974 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2975 unsigned NewOpc = 0;
2976 unsigned RCSize = 0;
2977 switch (MI->getOpcode()) {
2978 default: return NULL;
2979 case X86::TEST8rr: NewOpc = X86::CMP8ri; RCSize = 1; break;
2980 case X86::TEST16rr: NewOpc = X86::CMP16ri8; RCSize = 2; break;
2981 case X86::TEST32rr: NewOpc = X86::CMP32ri8; RCSize = 4; break;
2982 case X86::TEST64rr: NewOpc = X86::CMP64ri8; RCSize = 8; break;
2984 // Check if it's safe to fold the load. If the size of the object is
2985 // narrower than the load width, then it's not.
2988 // Change to CMPXXri r, 0 first.
2989 MI->setDesc(get(NewOpc));
2990 MI->getOperand(1).ChangeToImmediate(0);
2991 } else if (Ops.size() != 1)
2994 SmallVector<MachineOperand,4> MOs;
2995 MOs.push_back(MachineOperand::CreateFI(FrameIndex));
2996 return foldMemoryOperandImpl(MF, MI, Ops[0], MOs, Size, Alignment);
2999 MachineInstr* X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
3001 const SmallVectorImpl<unsigned> &Ops,
3002 MachineInstr *LoadMI) const {
3003 // Check switch flag
3004 if (NoFusing) return NULL;
3006 // Unless optimizing for size, don't fold to avoid partial
3007 // register update stalls
3008 if (!MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize) &&
3009 hasPartialRegUpdate(MI->getOpcode()))
3012 // Determine the alignment of the load.
3013 unsigned Alignment = 0;
3014 if (LoadMI->hasOneMemOperand())
3015 Alignment = (*LoadMI->memoperands_begin())->getAlignment();
3017 switch (LoadMI->getOpcode()) {
3018 case X86::AVX_SET0PSY:
3019 case X86::AVX_SET0PDY:
3020 case X86::AVX2_SETALLONES:
3021 case X86::AVX2_SET0:
3025 case X86::V_SETALLONES:
3026 case X86::AVX_SETALLONES:
3038 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
3039 unsigned NewOpc = 0;
3040 switch (MI->getOpcode()) {
3041 default: return NULL;
3042 case X86::TEST8rr: NewOpc = X86::CMP8ri; break;
3043 case X86::TEST16rr: NewOpc = X86::CMP16ri8; break;
3044 case X86::TEST32rr: NewOpc = X86::CMP32ri8; break;
3045 case X86::TEST64rr: NewOpc = X86::CMP64ri8; break;
3047 // Change to CMPXXri r, 0 first.
3048 MI->setDesc(get(NewOpc));
3049 MI->getOperand(1).ChangeToImmediate(0);
3050 } else if (Ops.size() != 1)
3053 // Make sure the subregisters match.
3054 // Otherwise we risk changing the size of the load.
3055 if (LoadMI->getOperand(0).getSubReg() != MI->getOperand(Ops[0]).getSubReg())
3058 SmallVector<MachineOperand,X86::AddrNumOperands> MOs;
3059 switch (LoadMI->getOpcode()) {
3061 case X86::V_SETALLONES:
3062 case X86::AVX_SET0PSY:
3063 case X86::AVX_SET0PDY:
3064 case X86::AVX_SETALLONES:
3065 case X86::AVX2_SETALLONES:
3066 case X86::AVX2_SET0:
3068 case X86::FsFLD0SS: {
3069 // Folding a V_SET0 or V_SETALLONES as a load, to ease register pressure.
3070 // Create a constant-pool entry and operands to load from it.
3072 // Medium and large mode can't fold loads this way.
3073 if (TM.getCodeModel() != CodeModel::Small &&
3074 TM.getCodeModel() != CodeModel::Kernel)
3077 // x86-32 PIC requires a PIC base register for constant pools.
3078 unsigned PICBase = 0;
3079 if (TM.getRelocationModel() == Reloc::PIC_) {
3080 if (TM.getSubtarget<X86Subtarget>().is64Bit())
3083 // FIXME: PICBase = getGlobalBaseReg(&MF);
3084 // This doesn't work for several reasons.
3085 // 1. GlobalBaseReg may have been spilled.
3086 // 2. It may not be live at MI.
3090 // Create a constant-pool entry.
3091 MachineConstantPool &MCP = *MF.getConstantPool();
3093 unsigned Opc = LoadMI->getOpcode();
3094 if (Opc == X86::FsFLD0SS)
3095 Ty = Type::getFloatTy(MF.getFunction()->getContext());
3096 else if (Opc == X86::FsFLD0SD)
3097 Ty = Type::getDoubleTy(MF.getFunction()->getContext());
3098 else if (Opc == X86::AVX_SET0PSY || Opc == X86::AVX_SET0PDY)
3099 Ty = VectorType::get(Type::getFloatTy(MF.getFunction()->getContext()), 8);
3100 else if (Opc == X86::AVX2_SETALLONES || Opc == X86::AVX2_SET0)
3101 Ty = VectorType::get(Type::getInt32Ty(MF.getFunction()->getContext()), 8);
3103 Ty = VectorType::get(Type::getInt32Ty(MF.getFunction()->getContext()), 4);
3105 bool IsAllOnes = (Opc == X86::V_SETALLONES || Opc == X86::AVX_SETALLONES ||
3106 Opc == X86::AVX2_SETALLONES);
3107 const Constant *C = IsAllOnes ? Constant::getAllOnesValue(Ty) :
3108 Constant::getNullValue(Ty);
3109 unsigned CPI = MCP.getConstantPoolIndex(C, Alignment);
3111 // Create operands to load from the constant pool entry.
3112 MOs.push_back(MachineOperand::CreateReg(PICBase, false));
3113 MOs.push_back(MachineOperand::CreateImm(1));
3114 MOs.push_back(MachineOperand::CreateReg(0, false));
3115 MOs.push_back(MachineOperand::CreateCPI(CPI, 0));
3116 MOs.push_back(MachineOperand::CreateReg(0, false));
3120 // Folding a normal load. Just copy the load's address operands.
3121 unsigned NumOps = LoadMI->getDesc().getNumOperands();
3122 for (unsigned i = NumOps - X86::AddrNumOperands; i != NumOps; ++i)
3123 MOs.push_back(LoadMI->getOperand(i));
3127 return foldMemoryOperandImpl(MF, MI, Ops[0], MOs, 0, Alignment);
3131 bool X86InstrInfo::canFoldMemoryOperand(const MachineInstr *MI,
3132 const SmallVectorImpl<unsigned> &Ops) const {
3133 // Check switch flag
3134 if (NoFusing) return 0;
3136 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
3137 switch (MI->getOpcode()) {
3138 default: return false;
3145 // FIXME: AsmPrinter doesn't know how to handle
3146 // X86II::MO_GOT_ABSOLUTE_ADDRESS after folding.
3147 if (MI->getOperand(2).getTargetFlags() == X86II::MO_GOT_ABSOLUTE_ADDRESS)
3153 if (Ops.size() != 1)
3156 unsigned OpNum = Ops[0];
3157 unsigned Opc = MI->getOpcode();
3158 unsigned NumOps = MI->getDesc().getNumOperands();
3159 bool isTwoAddr = NumOps > 1 &&
3160 MI->getDesc().getOperandConstraint(1, MCOI::TIED_TO) != -1;
3162 // Folding a memory location into the two-address part of a two-address
3163 // instruction is different than folding it other places. It requires
3164 // replacing the *two* registers with the memory location.
3165 const DenseMap<unsigned, std::pair<unsigned,unsigned> > *OpcodeTablePtr = 0;
3166 if (isTwoAddr && NumOps >= 2 && OpNum < 2) {
3167 OpcodeTablePtr = &RegOp2MemOpTable2Addr;
3168 } else if (OpNum == 0) { // If operand 0
3173 case X86::MOV64r0: return true;
3176 OpcodeTablePtr = &RegOp2MemOpTable0;
3177 } else if (OpNum == 1) {
3178 OpcodeTablePtr = &RegOp2MemOpTable1;
3179 } else if (OpNum == 2) {
3180 OpcodeTablePtr = &RegOp2MemOpTable2;
3183 if (OpcodeTablePtr && OpcodeTablePtr->count(Opc))
3185 return TargetInstrInfoImpl::canFoldMemoryOperand(MI, Ops);
3188 bool X86InstrInfo::unfoldMemoryOperand(MachineFunction &MF, MachineInstr *MI,
3189 unsigned Reg, bool UnfoldLoad, bool UnfoldStore,
3190 SmallVectorImpl<MachineInstr*> &NewMIs) const {
3191 DenseMap<unsigned, std::pair<unsigned,unsigned> >::const_iterator I =
3192 MemOp2RegOpTable.find(MI->getOpcode());
3193 if (I == MemOp2RegOpTable.end())
3195 unsigned Opc = I->second.first;
3196 unsigned Index = I->second.second & TB_INDEX_MASK;
3197 bool FoldedLoad = I->second.second & TB_FOLDED_LOAD;
3198 bool FoldedStore = I->second.second & TB_FOLDED_STORE;
3199 if (UnfoldLoad && !FoldedLoad)
3201 UnfoldLoad &= FoldedLoad;
3202 if (UnfoldStore && !FoldedStore)
3204 UnfoldStore &= FoldedStore;
3206 const MCInstrDesc &MCID = get(Opc);
3207 const TargetRegisterClass *RC = getRegClass(MCID, Index, &RI);
3208 if (!MI->hasOneMemOperand() &&
3209 RC == &X86::VR128RegClass &&
3210 !TM.getSubtarget<X86Subtarget>().isUnalignedMemAccessFast())
3211 // Without memoperands, loadRegFromAddr and storeRegToStackSlot will
3212 // conservatively assume the address is unaligned. That's bad for
3215 SmallVector<MachineOperand, X86::AddrNumOperands> AddrOps;
3216 SmallVector<MachineOperand,2> BeforeOps;
3217 SmallVector<MachineOperand,2> AfterOps;
3218 SmallVector<MachineOperand,4> ImpOps;
3219 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
3220 MachineOperand &Op = MI->getOperand(i);
3221 if (i >= Index && i < Index + X86::AddrNumOperands)
3222 AddrOps.push_back(Op);
3223 else if (Op.isReg() && Op.isImplicit())
3224 ImpOps.push_back(Op);
3226 BeforeOps.push_back(Op);
3228 AfterOps.push_back(Op);
3231 // Emit the load instruction.
3233 std::pair<MachineInstr::mmo_iterator,
3234 MachineInstr::mmo_iterator> MMOs =
3235 MF.extractLoadMemRefs(MI->memoperands_begin(),
3236 MI->memoperands_end());
3237 loadRegFromAddr(MF, Reg, AddrOps, RC, MMOs.first, MMOs.second, NewMIs);
3239 // Address operands cannot be marked isKill.
3240 for (unsigned i = 1; i != 1 + X86::AddrNumOperands; ++i) {
3241 MachineOperand &MO = NewMIs[0]->getOperand(i);
3243 MO.setIsKill(false);
3248 // Emit the data processing instruction.
3249 MachineInstr *DataMI = MF.CreateMachineInstr(MCID, MI->getDebugLoc(), true);
3250 MachineInstrBuilder MIB(DataMI);
3253 MIB.addReg(Reg, RegState::Define);
3254 for (unsigned i = 0, e = BeforeOps.size(); i != e; ++i)
3255 MIB.addOperand(BeforeOps[i]);
3258 for (unsigned i = 0, e = AfterOps.size(); i != e; ++i)
3259 MIB.addOperand(AfterOps[i]);
3260 for (unsigned i = 0, e = ImpOps.size(); i != e; ++i) {
3261 MachineOperand &MO = ImpOps[i];
3262 MIB.addReg(MO.getReg(),
3263 getDefRegState(MO.isDef()) |
3264 RegState::Implicit |
3265 getKillRegState(MO.isKill()) |
3266 getDeadRegState(MO.isDead()) |
3267 getUndefRegState(MO.isUndef()));
3269 // Change CMP32ri r, 0 back to TEST32rr r, r, etc.
3270 unsigned NewOpc = 0;
3271 switch (DataMI->getOpcode()) {
3273 case X86::CMP64ri32:
3280 MachineOperand &MO0 = DataMI->getOperand(0);
3281 MachineOperand &MO1 = DataMI->getOperand(1);
3282 if (MO1.getImm() == 0) {
3283 switch (DataMI->getOpcode()) {
3286 case X86::CMP64ri32: NewOpc = X86::TEST64rr; break;
3288 case X86::CMP32ri: NewOpc = X86::TEST32rr; break;
3290 case X86::CMP16ri: NewOpc = X86::TEST16rr; break;
3291 case X86::CMP8ri: NewOpc = X86::TEST8rr; break;
3293 DataMI->setDesc(get(NewOpc));
3294 MO1.ChangeToRegister(MO0.getReg(), false);
3298 NewMIs.push_back(DataMI);
3300 // Emit the store instruction.
3302 const TargetRegisterClass *DstRC = getRegClass(MCID, 0, &RI);
3303 std::pair<MachineInstr::mmo_iterator,
3304 MachineInstr::mmo_iterator> MMOs =
3305 MF.extractStoreMemRefs(MI->memoperands_begin(),
3306 MI->memoperands_end());
3307 storeRegToAddr(MF, Reg, true, AddrOps, DstRC, MMOs.first, MMOs.second, NewMIs);
3314 X86InstrInfo::unfoldMemoryOperand(SelectionDAG &DAG, SDNode *N,
3315 SmallVectorImpl<SDNode*> &NewNodes) const {
3316 if (!N->isMachineOpcode())
3319 DenseMap<unsigned, std::pair<unsigned,unsigned> >::const_iterator I =
3320 MemOp2RegOpTable.find(N->getMachineOpcode());
3321 if (I == MemOp2RegOpTable.end())
3323 unsigned Opc = I->second.first;
3324 unsigned Index = I->second.second & TB_INDEX_MASK;
3325 bool FoldedLoad = I->second.second & TB_FOLDED_LOAD;
3326 bool FoldedStore = I->second.second & TB_FOLDED_STORE;
3327 const MCInstrDesc &MCID = get(Opc);
3328 const TargetRegisterClass *RC = getRegClass(MCID, Index, &RI);
3329 unsigned NumDefs = MCID.NumDefs;
3330 std::vector<SDValue> AddrOps;
3331 std::vector<SDValue> BeforeOps;
3332 std::vector<SDValue> AfterOps;
3333 DebugLoc dl = N->getDebugLoc();
3334 unsigned NumOps = N->getNumOperands();
3335 for (unsigned i = 0; i != NumOps-1; ++i) {
3336 SDValue Op = N->getOperand(i);
3337 if (i >= Index-NumDefs && i < Index-NumDefs + X86::AddrNumOperands)
3338 AddrOps.push_back(Op);
3339 else if (i < Index-NumDefs)
3340 BeforeOps.push_back(Op);
3341 else if (i > Index-NumDefs)
3342 AfterOps.push_back(Op);
3344 SDValue Chain = N->getOperand(NumOps-1);
3345 AddrOps.push_back(Chain);
3347 // Emit the load instruction.
3349 MachineFunction &MF = DAG.getMachineFunction();
3351 EVT VT = *RC->vt_begin();
3352 std::pair<MachineInstr::mmo_iterator,
3353 MachineInstr::mmo_iterator> MMOs =
3354 MF.extractLoadMemRefs(cast<MachineSDNode>(N)->memoperands_begin(),
3355 cast<MachineSDNode>(N)->memoperands_end());
3356 if (!(*MMOs.first) &&
3357 RC == &X86::VR128RegClass &&
3358 !TM.getSubtarget<X86Subtarget>().isUnalignedMemAccessFast())
3359 // Do not introduce a slow unaligned load.
3361 unsigned Alignment = RC->getSize() == 32 ? 32 : 16;
3362 bool isAligned = (*MMOs.first) &&
3363 (*MMOs.first)->getAlignment() >= Alignment;
3364 Load = DAG.getMachineNode(getLoadRegOpcode(0, RC, isAligned, TM), dl,
3365 VT, MVT::Other, &AddrOps[0], AddrOps.size());
3366 NewNodes.push_back(Load);
3368 // Preserve memory reference information.
3369 cast<MachineSDNode>(Load)->setMemRefs(MMOs.first, MMOs.second);
3372 // Emit the data processing instruction.
3373 std::vector<EVT> VTs;
3374 const TargetRegisterClass *DstRC = 0;
3375 if (MCID.getNumDefs() > 0) {
3376 DstRC = getRegClass(MCID, 0, &RI);
3377 VTs.push_back(*DstRC->vt_begin());
3379 for (unsigned i = 0, e = N->getNumValues(); i != e; ++i) {
3380 EVT VT = N->getValueType(i);
3381 if (VT != MVT::Other && i >= (unsigned)MCID.getNumDefs())
3385 BeforeOps.push_back(SDValue(Load, 0));
3386 std::copy(AfterOps.begin(), AfterOps.end(), std::back_inserter(BeforeOps));
3387 SDNode *NewNode= DAG.getMachineNode(Opc, dl, VTs, &BeforeOps[0],
3389 NewNodes.push_back(NewNode);
3391 // Emit the store instruction.
3394 AddrOps.push_back(SDValue(NewNode, 0));
3395 AddrOps.push_back(Chain);
3396 std::pair<MachineInstr::mmo_iterator,
3397 MachineInstr::mmo_iterator> MMOs =
3398 MF.extractStoreMemRefs(cast<MachineSDNode>(N)->memoperands_begin(),
3399 cast<MachineSDNode>(N)->memoperands_end());
3400 if (!(*MMOs.first) &&
3401 RC == &X86::VR128RegClass &&
3402 !TM.getSubtarget<X86Subtarget>().isUnalignedMemAccessFast())
3403 // Do not introduce a slow unaligned store.
3405 unsigned Alignment = RC->getSize() == 32 ? 32 : 16;
3406 bool isAligned = (*MMOs.first) &&
3407 (*MMOs.first)->getAlignment() >= Alignment;
3408 SDNode *Store = DAG.getMachineNode(getStoreRegOpcode(0, DstRC,
3411 &AddrOps[0], AddrOps.size());
3412 NewNodes.push_back(Store);
3414 // Preserve memory reference information.
3415 cast<MachineSDNode>(Load)->setMemRefs(MMOs.first, MMOs.second);
3421 unsigned X86InstrInfo::getOpcodeAfterMemoryUnfold(unsigned Opc,
3422 bool UnfoldLoad, bool UnfoldStore,
3423 unsigned *LoadRegIndex) const {
3424 DenseMap<unsigned, std::pair<unsigned,unsigned> >::const_iterator I =
3425 MemOp2RegOpTable.find(Opc);
3426 if (I == MemOp2RegOpTable.end())
3428 bool FoldedLoad = I->second.second & TB_FOLDED_LOAD;
3429 bool FoldedStore = I->second.second & TB_FOLDED_STORE;
3430 if (UnfoldLoad && !FoldedLoad)
3432 if (UnfoldStore && !FoldedStore)
3435 *LoadRegIndex = I->second.second & TB_INDEX_MASK;
3436 return I->second.first;
3440 X86InstrInfo::areLoadsFromSameBasePtr(SDNode *Load1, SDNode *Load2,
3441 int64_t &Offset1, int64_t &Offset2) const {
3442 if (!Load1->isMachineOpcode() || !Load2->isMachineOpcode())
3444 unsigned Opc1 = Load1->getMachineOpcode();
3445 unsigned Opc2 = Load2->getMachineOpcode();
3447 default: return false;
3457 case X86::MMX_MOVD64rm:
3458 case X86::MMX_MOVQ64rm:
3459 case X86::FsMOVAPSrm:
3460 case X86::FsMOVAPDrm:
3466 // AVX load instructions
3469 case X86::FsVMOVAPSrm:
3470 case X86::FsVMOVAPDrm:
3471 case X86::VMOVAPSrm:
3472 case X86::VMOVUPSrm:
3473 case X86::VMOVAPDrm:
3474 case X86::VMOVDQArm:
3475 case X86::VMOVDQUrm:
3476 case X86::VMOVAPSYrm:
3477 case X86::VMOVUPSYrm:
3478 case X86::VMOVAPDYrm:
3479 case X86::VMOVDQAYrm:
3480 case X86::VMOVDQUYrm:
3484 default: return false;
3494 case X86::MMX_MOVD64rm:
3495 case X86::MMX_MOVQ64rm:
3496 case X86::FsMOVAPSrm:
3497 case X86::FsMOVAPDrm:
3503 // AVX load instructions
3506 case X86::FsVMOVAPSrm:
3507 case X86::FsVMOVAPDrm:
3508 case X86::VMOVAPSrm:
3509 case X86::VMOVUPSrm:
3510 case X86::VMOVAPDrm:
3511 case X86::VMOVDQArm:
3512 case X86::VMOVDQUrm:
3513 case X86::VMOVAPSYrm:
3514 case X86::VMOVUPSYrm:
3515 case X86::VMOVAPDYrm:
3516 case X86::VMOVDQAYrm:
3517 case X86::VMOVDQUYrm:
3521 // Check if chain operands and base addresses match.
3522 if (Load1->getOperand(0) != Load2->getOperand(0) ||
3523 Load1->getOperand(5) != Load2->getOperand(5))
3525 // Segment operands should match as well.
3526 if (Load1->getOperand(4) != Load2->getOperand(4))
3528 // Scale should be 1, Index should be Reg0.
3529 if (Load1->getOperand(1) == Load2->getOperand(1) &&
3530 Load1->getOperand(2) == Load2->getOperand(2)) {
3531 if (cast<ConstantSDNode>(Load1->getOperand(1))->getZExtValue() != 1)
3534 // Now let's examine the displacements.
3535 if (isa<ConstantSDNode>(Load1->getOperand(3)) &&
3536 isa<ConstantSDNode>(Load2->getOperand(3))) {
3537 Offset1 = cast<ConstantSDNode>(Load1->getOperand(3))->getSExtValue();
3538 Offset2 = cast<ConstantSDNode>(Load2->getOperand(3))->getSExtValue();
3545 bool X86InstrInfo::shouldScheduleLoadsNear(SDNode *Load1, SDNode *Load2,
3546 int64_t Offset1, int64_t Offset2,
3547 unsigned NumLoads) const {
3548 assert(Offset2 > Offset1);
3549 if ((Offset2 - Offset1) / 8 > 64)
3552 unsigned Opc1 = Load1->getMachineOpcode();
3553 unsigned Opc2 = Load2->getMachineOpcode();
3555 return false; // FIXME: overly conservative?
3562 case X86::MMX_MOVD64rm:
3563 case X86::MMX_MOVQ64rm:
3567 EVT VT = Load1->getValueType(0);
3568 switch (VT.getSimpleVT().SimpleTy) {
3570 // XMM registers. In 64-bit mode we can be a bit more aggressive since we
3571 // have 16 of them to play with.
3572 if (TM.getSubtargetImpl()->is64Bit()) {
3575 } else if (NumLoads) {
3595 ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
3596 assert(Cond.size() == 1 && "Invalid X86 branch condition!");
3597 X86::CondCode CC = static_cast<X86::CondCode>(Cond[0].getImm());
3598 if (CC == X86::COND_NE_OR_P || CC == X86::COND_NP_OR_E)
3600 Cond[0].setImm(GetOppositeBranchCondition(CC));
3605 isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const {
3606 // FIXME: Return false for x87 stack register classes for now. We can't
3607 // allow any loads of these registers before FpGet_ST0_80.
3608 return !(RC == &X86::CCRRegClass || RC == &X86::RFP32RegClass ||
3609 RC == &X86::RFP64RegClass || RC == &X86::RFP80RegClass);
3612 /// getGlobalBaseReg - Return a virtual register initialized with the
3613 /// the global base register value. Output instructions required to
3614 /// initialize the register in the function entry block, if necessary.
3616 /// TODO: Eliminate this and move the code to X86MachineFunctionInfo.
3618 unsigned X86InstrInfo::getGlobalBaseReg(MachineFunction *MF) const {
3619 assert(!TM.getSubtarget<X86Subtarget>().is64Bit() &&
3620 "X86-64 PIC uses RIP relative addressing");
3622 X86MachineFunctionInfo *X86FI = MF->getInfo<X86MachineFunctionInfo>();
3623 unsigned GlobalBaseReg = X86FI->getGlobalBaseReg();
3624 if (GlobalBaseReg != 0)
3625 return GlobalBaseReg;
3627 // Create the register. The code to initialize it is inserted
3628 // later, by the CGBR pass (below).
3629 MachineRegisterInfo &RegInfo = MF->getRegInfo();
3630 GlobalBaseReg = RegInfo.createVirtualRegister(&X86::GR32RegClass);
3631 X86FI->setGlobalBaseReg(GlobalBaseReg);
3632 return GlobalBaseReg;
3635 // These are the replaceable SSE instructions. Some of these have Int variants
3636 // that we don't include here. We don't want to replace instructions selected
3638 static const uint16_t ReplaceableInstrs[][3] = {
3639 //PackedSingle PackedDouble PackedInt
3640 { X86::MOVAPSmr, X86::MOVAPDmr, X86::MOVDQAmr },
3641 { X86::MOVAPSrm, X86::MOVAPDrm, X86::MOVDQArm },
3642 { X86::MOVAPSrr, X86::MOVAPDrr, X86::MOVDQArr },
3643 { X86::MOVUPSmr, X86::MOVUPDmr, X86::MOVDQUmr },
3644 { X86::MOVUPSrm, X86::MOVUPDrm, X86::MOVDQUrm },
3645 { X86::MOVNTPSmr, X86::MOVNTPDmr, X86::MOVNTDQmr },
3646 { X86::ANDNPSrm, X86::ANDNPDrm, X86::PANDNrm },
3647 { X86::ANDNPSrr, X86::ANDNPDrr, X86::PANDNrr },
3648 { X86::ANDPSrm, X86::ANDPDrm, X86::PANDrm },
3649 { X86::ANDPSrr, X86::ANDPDrr, X86::PANDrr },
3650 { X86::ORPSrm, X86::ORPDrm, X86::PORrm },
3651 { X86::ORPSrr, X86::ORPDrr, X86::PORrr },
3652 { X86::XORPSrm, X86::XORPDrm, X86::PXORrm },
3653 { X86::XORPSrr, X86::XORPDrr, X86::PXORrr },
3654 // AVX 128-bit support
3655 { X86::VMOVAPSmr, X86::VMOVAPDmr, X86::VMOVDQAmr },
3656 { X86::VMOVAPSrm, X86::VMOVAPDrm, X86::VMOVDQArm },
3657 { X86::VMOVAPSrr, X86::VMOVAPDrr, X86::VMOVDQArr },
3658 { X86::VMOVUPSmr, X86::VMOVUPDmr, X86::VMOVDQUmr },
3659 { X86::VMOVUPSrm, X86::VMOVUPDrm, X86::VMOVDQUrm },
3660 { X86::VMOVNTPSmr, X86::VMOVNTPDmr, X86::VMOVNTDQmr },
3661 { X86::VANDNPSrm, X86::VANDNPDrm, X86::VPANDNrm },
3662 { X86::VANDNPSrr, X86::VANDNPDrr, X86::VPANDNrr },
3663 { X86::VANDPSrm, X86::VANDPDrm, X86::VPANDrm },
3664 { X86::VANDPSrr, X86::VANDPDrr, X86::VPANDrr },
3665 { X86::VORPSrm, X86::VORPDrm, X86::VPORrm },
3666 { X86::VORPSrr, X86::VORPDrr, X86::VPORrr },
3667 { X86::VXORPSrm, X86::VXORPDrm, X86::VPXORrm },
3668 { X86::VXORPSrr, X86::VXORPDrr, X86::VPXORrr },
3669 // AVX 256-bit support
3670 { X86::VMOVAPSYmr, X86::VMOVAPDYmr, X86::VMOVDQAYmr },
3671 { X86::VMOVAPSYrm, X86::VMOVAPDYrm, X86::VMOVDQAYrm },
3672 { X86::VMOVAPSYrr, X86::VMOVAPDYrr, X86::VMOVDQAYrr },
3673 { X86::VMOVUPSYmr, X86::VMOVUPDYmr, X86::VMOVDQUYmr },
3674 { X86::VMOVUPSYrm, X86::VMOVUPDYrm, X86::VMOVDQUYrm },
3675 { X86::VMOVNTPSYmr, X86::VMOVNTPDYmr, X86::VMOVNTDQYmr }
3678 static const uint16_t ReplaceableInstrsAVX2[][3] = {
3679 //PackedSingle PackedDouble PackedInt
3680 { X86::VANDNPSYrm, X86::VANDNPDYrm, X86::VPANDNYrm },
3681 { X86::VANDNPSYrr, X86::VANDNPDYrr, X86::VPANDNYrr },
3682 { X86::VANDPSYrm, X86::VANDPDYrm, X86::VPANDYrm },
3683 { X86::VANDPSYrr, X86::VANDPDYrr, X86::VPANDYrr },
3684 { X86::VORPSYrm, X86::VORPDYrm, X86::VPORYrm },
3685 { X86::VORPSYrr, X86::VORPDYrr, X86::VPORYrr },
3686 { X86::VXORPSYrm, X86::VXORPDYrm, X86::VPXORYrm },
3687 { X86::VXORPSYrr, X86::VXORPDYrr, X86::VPXORYrr },
3688 { X86::VEXTRACTF128mr, X86::VEXTRACTF128mr, X86::VEXTRACTI128mr },
3689 { X86::VEXTRACTF128rr, X86::VEXTRACTF128rr, X86::VEXTRACTI128rr },
3690 { X86::VINSERTF128rm, X86::VINSERTF128rm, X86::VINSERTI128rm },
3691 { X86::VINSERTF128rr, X86::VINSERTF128rr, X86::VINSERTI128rr },
3692 { X86::VPERM2F128rm, X86::VPERM2F128rm, X86::VPERM2I128rm },
3693 { X86::VPERM2F128rr, X86::VPERM2F128rr, X86::VPERM2I128rr }
3696 // FIXME: Some shuffle and unpack instructions have equivalents in different
3697 // domains, but they require a bit more work than just switching opcodes.
3699 static const uint16_t *lookup(unsigned opcode, unsigned domain) {
3700 for (unsigned i = 0, e = array_lengthof(ReplaceableInstrs); i != e; ++i)
3701 if (ReplaceableInstrs[i][domain-1] == opcode)
3702 return ReplaceableInstrs[i];
3706 static const uint16_t *lookupAVX2(unsigned opcode, unsigned domain) {
3707 for (unsigned i = 0, e = array_lengthof(ReplaceableInstrsAVX2); i != e; ++i)
3708 if (ReplaceableInstrsAVX2[i][domain-1] == opcode)
3709 return ReplaceableInstrsAVX2[i];
3713 std::pair<uint16_t, uint16_t>
3714 X86InstrInfo::getExecutionDomain(const MachineInstr *MI) const {
3715 uint16_t domain = (MI->getDesc().TSFlags >> X86II::SSEDomainShift) & 3;
3716 bool hasAVX2 = TM.getSubtarget<X86Subtarget>().hasAVX2();
3717 uint16_t validDomains = 0;
3718 if (domain && lookup(MI->getOpcode(), domain))
3720 else if (domain && lookupAVX2(MI->getOpcode(), domain))
3721 validDomains = hasAVX2 ? 0xe : 0x6;
3722 return std::make_pair(domain, validDomains);
3725 void X86InstrInfo::setExecutionDomain(MachineInstr *MI, unsigned Domain) const {
3726 assert(Domain>0 && Domain<4 && "Invalid execution domain");
3727 uint16_t dom = (MI->getDesc().TSFlags >> X86II::SSEDomainShift) & 3;
3728 assert(dom && "Not an SSE instruction");
3729 const uint16_t *table = lookup(MI->getOpcode(), dom);
3730 if (!table) { // try the other table
3731 assert((TM.getSubtarget<X86Subtarget>().hasAVX2() || Domain < 3) &&
3732 "256-bit vector operations only available in AVX2");
3733 table = lookupAVX2(MI->getOpcode(), dom);
3735 assert(table && "Cannot change domain");
3736 MI->setDesc(get(table[Domain-1]));
3739 /// getNoopForMachoTarget - Return the noop instruction to use for a noop.
3740 void X86InstrInfo::getNoopForMachoTarget(MCInst &NopInst) const {
3741 NopInst.setOpcode(X86::NOOP);
3744 bool X86InstrInfo::isHighLatencyDef(int opc) const {
3746 default: return false;
3748 case X86::DIVSDrm_Int:
3750 case X86::DIVSDrr_Int:
3752 case X86::DIVSSrm_Int:
3754 case X86::DIVSSrr_Int:
3756 case X86::SQRTPDm_Int:
3758 case X86::SQRTPDr_Int:
3760 case X86::SQRTPSm_Int:
3762 case X86::SQRTPSr_Int:
3764 case X86::SQRTSDm_Int:
3766 case X86::SQRTSDr_Int:
3768 case X86::SQRTSSm_Int:
3770 case X86::SQRTSSr_Int:
3771 // AVX instructions with high latency
3773 case X86::VDIVSDrm_Int:
3775 case X86::VDIVSDrr_Int:
3777 case X86::VDIVSSrm_Int:
3779 case X86::VDIVSSrr_Int:
3781 case X86::VSQRTPDm_Int:
3783 case X86::VSQRTPDr_Int:
3785 case X86::VSQRTPSm_Int:
3787 case X86::VSQRTPSr_Int:
3789 case X86::VSQRTSDm_Int:
3792 case X86::VSQRTSSm_Int:
3799 hasHighOperandLatency(const InstrItineraryData *ItinData,
3800 const MachineRegisterInfo *MRI,
3801 const MachineInstr *DefMI, unsigned DefIdx,
3802 const MachineInstr *UseMI, unsigned UseIdx) const {
3803 return isHighLatencyDef(DefMI->getOpcode());
3807 /// CGBR - Create Global Base Reg pass. This initializes the PIC
3808 /// global base register for x86-32.
3809 struct CGBR : public MachineFunctionPass {
3811 CGBR() : MachineFunctionPass(ID) {}
3813 virtual bool runOnMachineFunction(MachineFunction &MF) {
3814 const X86TargetMachine *TM =
3815 static_cast<const X86TargetMachine *>(&MF.getTarget());
3817 assert(!TM->getSubtarget<X86Subtarget>().is64Bit() &&
3818 "X86-64 PIC uses RIP relative addressing");
3820 // Only emit a global base reg in PIC mode.
3821 if (TM->getRelocationModel() != Reloc::PIC_)
3824 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
3825 unsigned GlobalBaseReg = X86FI->getGlobalBaseReg();
3827 // If we didn't need a GlobalBaseReg, don't insert code.
3828 if (GlobalBaseReg == 0)
3831 // Insert the set of GlobalBaseReg into the first MBB of the function
3832 MachineBasicBlock &FirstMBB = MF.front();
3833 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
3834 DebugLoc DL = FirstMBB.findDebugLoc(MBBI);
3835 MachineRegisterInfo &RegInfo = MF.getRegInfo();
3836 const X86InstrInfo *TII = TM->getInstrInfo();
3839 if (TM->getSubtarget<X86Subtarget>().isPICStyleGOT())
3840 PC = RegInfo.createVirtualRegister(&X86::GR32RegClass);
3844 // Operand of MovePCtoStack is completely ignored by asm printer. It's
3845 // only used in JIT code emission as displacement to pc.
3846 BuildMI(FirstMBB, MBBI, DL, TII->get(X86::MOVPC32r), PC).addImm(0);
3848 // If we're using vanilla 'GOT' PIC style, we should use relative addressing
3849 // not to pc, but to _GLOBAL_OFFSET_TABLE_ external.
3850 if (TM->getSubtarget<X86Subtarget>().isPICStyleGOT()) {
3851 // Generate addl $__GLOBAL_OFFSET_TABLE_ + [.-piclabel], %some_register
3852 BuildMI(FirstMBB, MBBI, DL, TII->get(X86::ADD32ri), GlobalBaseReg)
3853 .addReg(PC).addExternalSymbol("_GLOBAL_OFFSET_TABLE_",
3854 X86II::MO_GOT_ABSOLUTE_ADDRESS);
3860 virtual const char *getPassName() const {
3861 return "X86 PIC Global Base Reg Initialization";
3864 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
3865 AU.setPreservesCFG();
3866 MachineFunctionPass::getAnalysisUsage(AU);
3873 llvm::createGlobalBaseRegPass() { return new CGBR(); }