Revert r254279 "[X86] Use ArrayRef. NFC". It seems to have upset an MSVC build bot.
[oota-llvm.git] / lib / Target / X86 / X86InstrFragmentsSIMD.td
1 //===-- X86InstrFragmentsSIMD.td - x86 SIMD ISA ------------*- tablegen -*-===//
2 //
3 //                     The LLVM Compiler Infrastructure
4 //
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
7 //
8 //===----------------------------------------------------------------------===//
9 //
10 // This file provides pattern fragments useful for SIMD instructions.
11 //
12 //===----------------------------------------------------------------------===//
13
14 //===----------------------------------------------------------------------===//
15 // MMX specific DAG Nodes.
16 //===----------------------------------------------------------------------===//
17
18 // Low word of MMX to GPR.
19 def MMX_X86movd2w : SDNode<"X86ISD::MMX_MOVD2W", SDTypeProfile<1, 1,
20                             [SDTCisVT<0, i32>, SDTCisVT<1, x86mmx>]>>;
21 // GPR to low word of MMX.
22 def MMX_X86movw2d : SDNode<"X86ISD::MMX_MOVW2D", SDTypeProfile<1, 1,
23                             [SDTCisVT<0, x86mmx>, SDTCisVT<1, i32>]>>;
24
25 //===----------------------------------------------------------------------===//
26 // MMX Pattern Fragments
27 //===----------------------------------------------------------------------===//
28
29 def load_mmx : PatFrag<(ops node:$ptr), (x86mmx (load node:$ptr))>;
30 def load_mvmmx : PatFrag<(ops node:$ptr),
31                          (x86mmx (MMX_X86movw2d (load node:$ptr)))>;
32 def bc_mmx  : PatFrag<(ops node:$in), (x86mmx  (bitconvert node:$in))>;
33
34 //===----------------------------------------------------------------------===//
35 // SSE specific DAG Nodes.
36 //===----------------------------------------------------------------------===//
37
38 def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
39                                        SDTCisFP<1>, SDTCisVT<3, i8>,
40                                        SDTCisVec<1>]>;
41
42 def X86fmin    : SDNode<"X86ISD::FMIN",      SDTFPBinOp>;
43 def X86fmax    : SDNode<"X86ISD::FMAX",      SDTFPBinOp>;
44
45 // Commutative and Associative FMIN and FMAX.
46 def X86fminc    : SDNode<"X86ISD::FMINC", SDTFPBinOp,
47     [SDNPCommutative, SDNPAssociative]>;
48 def X86fmaxc    : SDNode<"X86ISD::FMAXC", SDTFPBinOp,
49     [SDNPCommutative, SDNPAssociative]>;
50
51 def X86fand    : SDNode<"X86ISD::FAND",      SDTFPBinOp,
52                         [SDNPCommutative, SDNPAssociative]>;
53 def X86for     : SDNode<"X86ISD::FOR",       SDTFPBinOp,
54                         [SDNPCommutative, SDNPAssociative]>;
55 def X86fxor    : SDNode<"X86ISD::FXOR",      SDTFPBinOp,
56                         [SDNPCommutative, SDNPAssociative]>;
57 def X86fandn   : SDNode<"X86ISD::FANDN",     SDTFPBinOp,
58                         [SDNPCommutative, SDNPAssociative]>;
59 def X86frsqrt  : SDNode<"X86ISD::FRSQRT",    SDTFPUnaryOp>;
60 def X86frcp    : SDNode<"X86ISD::FRCP",      SDTFPUnaryOp>;
61 def X86frsqrt14s: SDNode<"X86ISD::FRSQRT",  SDTFPBinOp>;
62 def X86frcp14s : SDNode<"X86ISD::FRCP",    SDTFPBinOp>;
63 def X86fgetsign: SDNode<"X86ISD::FGETSIGNx86",SDTFPToIntOp>;
64 def X86fhadd   : SDNode<"X86ISD::FHADD",     SDTFPBinOp>;
65 def X86fhsub   : SDNode<"X86ISD::FHSUB",     SDTFPBinOp>;
66 def X86hadd    : SDNode<"X86ISD::HADD",      SDTIntBinOp>;
67 def X86hsub    : SDNode<"X86ISD::HSUB",      SDTIntBinOp>;
68 def X86comi    : SDNode<"X86ISD::COMI",      SDTX86CmpTest>;
69 def X86ucomi   : SDNode<"X86ISD::UCOMI",     SDTX86CmpTest>;
70 def X86cmps    : SDNode<"X86ISD::FSETCC",     SDTX86Cmps>;
71 //def X86cmpsd   : SDNode<"X86ISD::FSETCCsd",    SDTX86Cmpsd>;
72 def X86cvtdq2pd: SDNode<"X86ISD::CVTDQ2PD",
73                  SDTypeProfile<1, 1, [SDTCisVT<0, v2f64>,
74                                       SDTCisVT<1, v4i32>]>>;
75 def X86cvtudq2pd: SDNode<"X86ISD::CVTUDQ2PD",
76                  SDTypeProfile<1, 1, [SDTCisVT<0, v2f64>,
77                                       SDTCisVT<1, v4i32>]>>;
78 def X86pshufb  : SDNode<"X86ISD::PSHUFB",
79                  SDTypeProfile<1, 2, [SDTCVecEltisVT<0, i8>, SDTCisSameAs<0,1>,
80                                       SDTCisSameAs<0,2>]>>;
81 def X86psadbw  : SDNode<"X86ISD::PSADBW",
82                  SDTypeProfile<1, 2, [SDTCVecEltisVT<0, i64>,
83                                       SDTCVecEltisVT<1, i8>,
84                                       SDTCisSameSizeAs<0,1>,
85                                       SDTCisSameAs<1,2>]>>;
86 def X86dbpsadbw : SDNode<"X86ISD::DBPSADBW",
87                   SDTypeProfile<1, 3, [SDTCVecEltisVT<0, i16>,
88                                        SDTCVecEltisVT<1, i8>,
89                                        SDTCisSameSizeAs<0,1>,
90                                        SDTCisSameAs<1,2>, SDTCisInt<3>]>>;
91 def X86andnp   : SDNode<"X86ISD::ANDNP",
92                  SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
93                                       SDTCisSameAs<0,2>]>>;
94 def X86psign   : SDNode<"X86ISD::PSIGN",
95                  SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
96                                       SDTCisSameAs<0,2>]>>;
97 def X86pextrb  : SDNode<"X86ISD::PEXTRB",
98                  SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisVT<1, v16i8>,
99                                       SDTCisPtrTy<2>]>>;
100 def X86pextrw  : SDNode<"X86ISD::PEXTRW",
101                  SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisVT<1, v8i16>,
102                                       SDTCisPtrTy<2>]>>;
103 def X86pinsrb  : SDNode<"X86ISD::PINSRB",
104                  SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
105                                       SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
106 def X86pinsrw  : SDNode<"X86ISD::PINSRW",
107                  SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
108                                       SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
109 def X86insertps : SDNode<"X86ISD::INSERTPS",
110                  SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
111                                       SDTCisVT<2, v4f32>, SDTCisVT<3, i8>]>>;
112 def X86vzmovl  : SDNode<"X86ISD::VZEXT_MOVL",
113                  SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
114
115 def X86vzload  : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
116                         [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
117
118 def X86vzext   : SDNode<"X86ISD::VZEXT",
119                          SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
120                                               SDTCisInt<0>, SDTCisInt<1>,
121                                               SDTCisOpSmallerThanOp<1, 0>]>>;
122
123 def X86vsext   : SDNode<"X86ISD::VSEXT",
124                          SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
125                                               SDTCisInt<0>, SDTCisInt<1>,
126                                               SDTCisOpSmallerThanOp<1, 0>]>>;
127
128 def SDTVtrunc    : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
129                                        SDTCisInt<0>, SDTCisInt<1>,
130                                        SDTCisOpSmallerThanOp<0, 1>]>;
131
132 def X86vtrunc    : SDNode<"X86ISD::VTRUNC",   SDTVtrunc>;
133 def X86vtruncs   : SDNode<"X86ISD::VTRUNCS",  SDTVtrunc>;
134 def X86vtruncus  : SDNode<"X86ISD::VTRUNCUS", SDTVtrunc>;
135
136 def X86trunc    : SDNode<"X86ISD::TRUNC",
137                          SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisInt<1>,
138                                               SDTCisOpSmallerThanOp<0, 1>]>>;
139 def X86vfpext  : SDNode<"X86ISD::VFPEXT",
140                         SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
141                                              SDTCisFP<0>, SDTCisFP<1>,
142                                              SDTCisOpSmallerThanOp<1, 0>]>>;
143 def X86vfpround: SDNode<"X86ISD::VFPROUND",
144                         SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
145                                              SDTCisFP<0>, SDTCisFP<1>,
146                                              SDTCisOpSmallerThanOp<0, 1>]>>;
147
148 def X86fround: SDNode<"X86ISD::VFPROUND",
149                         SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisFP<1>,SDTCisFP<2>,
150                                              SDTCVecEltisVT<0, f32>,
151                                              SDTCVecEltisVT<1, f64>,
152                                              SDTCVecEltisVT<2, f64>,
153                                              SDTCisOpSmallerThanOp<0, 1>]>>;
154 def X86froundRnd: SDNode<"X86ISD::VFPROUND",
155                         SDTypeProfile<1, 3, [SDTCisFP<0>, SDTCisFP<1>,SDTCisFP<2>,
156                                              SDTCVecEltisVT<0, f32>,
157                                              SDTCVecEltisVT<1, f64>,
158                                              SDTCVecEltisVT<2, f64>,
159                                              SDTCisOpSmallerThanOp<0, 1>,
160                                              SDTCisInt<3>]>>;
161
162 def X86fpext  : SDNode<"X86ISD::VFPEXT",
163                         SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisFP<1>,SDTCisFP<2>,
164                                              SDTCVecEltisVT<0, f64>,
165                                              SDTCVecEltisVT<1, f32>,
166                                              SDTCVecEltisVT<2, f32>,
167                                              SDTCisOpSmallerThanOp<1, 0>]>>;
168
169 def X86fpextRnd  : SDNode<"X86ISD::VFPEXT",
170                         SDTypeProfile<1, 3, [SDTCisFP<0>, SDTCisFP<1>,SDTCisFP<2>,
171                                              SDTCVecEltisVT<0, f64>,
172                                              SDTCVecEltisVT<1, f32>,
173                                              SDTCVecEltisVT<2, f32>,
174                                              SDTCisOpSmallerThanOp<1, 0>,
175                                              SDTCisInt<3>]>>;
176
177 def X86vshldq  : SDNode<"X86ISD::VSHLDQ",    SDTIntShiftOp>;
178 def X86vshrdq  : SDNode<"X86ISD::VSRLDQ",    SDTIntShiftOp>;
179 def X86cmpp    : SDNode<"X86ISD::CMPP",      SDTX86VFCMP>;
180 def X86pcmpeq  : SDNode<"X86ISD::PCMPEQ", SDTIntBinOp, [SDNPCommutative]>;
181 def X86pcmpgt  : SDNode<"X86ISD::PCMPGT", SDTIntBinOp>;
182
183 def X86IntCmpMask : SDTypeProfile<1, 2,
184     [SDTCisVec<0>, SDTCisSameAs<1, 2>, SDTCisInt<1>]>;
185 def X86pcmpeqm  : SDNode<"X86ISD::PCMPEQM", X86IntCmpMask, [SDNPCommutative]>;
186 def X86pcmpgtm  : SDNode<"X86ISD::PCMPGTM", X86IntCmpMask>;
187
188 def X86CmpMaskCC :
189       SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCVecEltisVT<0, i1>,
190                        SDTCisVec<1>, SDTCisSameAs<2, 1>,
191                        SDTCisSameNumEltsAs<0, 1>, SDTCisVT<3, i8>]>;
192 def X86CmpMaskCCRound :
193       SDTypeProfile<1, 4, [SDTCisVec<0>,SDTCVecEltisVT<0, i1>,
194                        SDTCisVec<1>, SDTCisSameAs<2, 1>,
195                        SDTCisSameNumEltsAs<0, 1>, SDTCisVT<3, i8>,
196                        SDTCisInt<4>]>;
197 def X86CmpMaskCCScalar :
198       SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>, SDTCisVT<3, i8>]>;
199
200 def X86CmpMaskCCScalarRound :
201       SDTypeProfile<1, 4, [SDTCisInt<0>, SDTCisSameAs<1, 2>, SDTCisVT<3, i8>,
202                            SDTCisInt<4>]>;
203
204 def X86cmpm     : SDNode<"X86ISD::CMPM",     X86CmpMaskCC>;
205 def X86cmpmRnd  : SDNode<"X86ISD::CMPM_RND", X86CmpMaskCCRound>;
206 def X86cmpmu    : SDNode<"X86ISD::CMPMU",    X86CmpMaskCC>;
207 def X86cmpms    : SDNode<"X86ISD::FSETCC",   X86CmpMaskCCScalar>;
208 def X86cmpmsRnd : SDNode<"X86ISD::FSETCC",   X86CmpMaskCCScalarRound>;
209
210 def X86vshl    : SDNode<"X86ISD::VSHL",
211                         SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
212                                       SDTCisVec<2>]>>;
213 def X86vsrl    : SDNode<"X86ISD::VSRL",
214                         SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
215                                       SDTCisVec<2>]>>;
216 def X86vsra    : SDNode<"X86ISD::VSRA",
217                         SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
218                                       SDTCisVec<2>]>>;
219
220 def X86vshli   : SDNode<"X86ISD::VSHLI", SDTIntShiftOp>;
221 def X86vsrli   : SDNode<"X86ISD::VSRLI", SDTIntShiftOp>;
222 def X86vsrai   : SDNode<"X86ISD::VSRAI", SDTIntShiftOp>;
223
224 def X86vprot   : SDNode<"X86ISD::VPROT",
225                         SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
226                                              SDTCisSameAs<0,2>]>>;
227 def X86vproti  : SDNode<"X86ISD::VPROTI",
228                         SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
229                                              SDTCisVT<2, i8>]>>;
230
231 def X86vpshl   : SDNode<"X86ISD::VPSHL",
232                         SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
233                                              SDTCisSameAs<0,2>]>>;
234 def X86vpsha   : SDNode<"X86ISD::VPSHA",
235                         SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
236                                              SDTCisSameAs<0,2>]>>;
237
238 def X86vpcom   : SDNode<"X86ISD::VPCOM",
239                         SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
240                                              SDTCisSameAs<0,2>,
241                                              SDTCisVT<3, i8>]>>;
242 def X86vpcomu  : SDNode<"X86ISD::VPCOMU",
243                         SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
244                                              SDTCisSameAs<0,2>,
245                                              SDTCisVT<3, i8>]>>;
246
247 def SDTX86CmpPTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
248                                           SDTCisVec<1>,
249                                           SDTCisSameAs<2, 1>]>;
250 def X86addus   : SDNode<"X86ISD::ADDUS", SDTIntBinOp>;
251 def X86subus   : SDNode<"X86ISD::SUBUS", SDTIntBinOp>;
252 def X86adds    : SDNode<"X86ISD::ADDS", SDTIntBinOp>;
253 def X86subs    : SDNode<"X86ISD::SUBS", SDTIntBinOp>;
254 def X86mulhrs  : SDNode<"X86ISD::MULHRS" , SDTIntBinOp>;
255 def X86avg     : SDNode<"X86ISD::AVG" , SDTIntBinOp>;
256 def X86ptest   : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
257 def X86testp   : SDNode<"X86ISD::TESTP", SDTX86CmpPTest>;
258 def X86kortest : SDNode<"X86ISD::KORTEST", SDTX86CmpPTest>;
259 def X86ktest   : SDNode<"X86ISD::KTEST", SDTX86CmpPTest>;
260 def X86testm   : SDNode<"X86ISD::TESTM", SDTypeProfile<1, 2, [SDTCisVec<0>,
261                                           SDTCisVec<1>, SDTCisSameAs<2, 1>,
262                                           SDTCVecEltisVT<0, i1>,
263                                           SDTCisSameNumEltsAs<0, 1>]>>;
264 def X86testnm  : SDNode<"X86ISD::TESTNM", SDTypeProfile<1, 2, [SDTCisVec<0>,
265                                           SDTCisVec<1>, SDTCisSameAs<2, 1>,
266                                           SDTCVecEltisVT<0, i1>,
267                                           SDTCisSameNumEltsAs<0, 1>]>>;
268 def X86select  : SDNode<"X86ISD::SELECT"     , SDTSelect>;
269
270 def X86pmuludq : SDNode<"X86ISD::PMULUDQ",
271                         SDTypeProfile<1, 2, [SDTCVecEltisVT<0, i64>,
272                                              SDTCVecEltisVT<1, i32>,
273                                              SDTCisSameSizeAs<0,1>,
274                                              SDTCisSameAs<1,2>]>>;
275 def X86pmuldq  : SDNode<"X86ISD::PMULDQ",
276                         SDTypeProfile<1, 2, [SDTCVecEltisVT<0, i64>,
277                                              SDTCVecEltisVT<1, i32>,
278                                              SDTCisSameSizeAs<0,1>,
279                                              SDTCisSameAs<1,2>]>>;
280
281 def X86extrqi : SDNode<"X86ISD::EXTRQI",
282                   SDTypeProfile<1, 3, [SDTCisVT<0, v2i64>, SDTCisSameAs<0,1>,
283                                        SDTCisVT<2, i8>, SDTCisVT<3, i8>]>>;
284 def X86insertqi : SDNode<"X86ISD::INSERTQI",
285                     SDTypeProfile<1, 4, [SDTCisVT<0, v2i64>, SDTCisSameAs<0,1>,
286                                          SDTCisSameAs<1,2>, SDTCisVT<3, i8>,
287                                          SDTCisVT<4, i8>]>>;
288
289 // Specific shuffle nodes - At some point ISD::VECTOR_SHUFFLE will always get
290 // translated into one of the target nodes below during lowering.
291 // Note: this is a work in progress...
292 def SDTShuff1Op : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0,1>]>;
293 def SDTShuff2Op : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
294                                 SDTCisSameAs<0,2>]>;
295
296 def SDTShuff2OpM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
297                                         SDTCisSameSizeAs<0,2>,
298                                         SDTCisSameNumEltsAs<0,2>]>;
299 def SDTShuff2OpI : SDTypeProfile<1, 2, [SDTCisVec<0>,
300                                  SDTCisSameAs<0,1>, SDTCisVT<2, i8>]>;
301 def SDTShuff3OpI : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
302                                  SDTCisSameAs<0,2>, SDTCisVT<3, i8>]>;
303 def SDTFPBinOpImmRound: SDTypeProfile<1, 4, [SDTCisVec<0>, SDTCisSameAs<0,1>,
304                              SDTCisSameAs<0,2>, SDTCisInt<3>, SDTCisInt<4>]>;
305 def SDTFPUnaryOpImmRound: SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
306                               SDTCisInt<2>, SDTCisInt<3>]>;
307
308 def SDTVBroadcast  : SDTypeProfile<1, 1, [SDTCisVec<0>]>;
309 def SDTVBroadcastm : SDTypeProfile<1, 1, [SDTCisVec<0>,
310                                           SDTCisInt<0>, SDTCisInt<1>]>;
311
312 def SDTBlend : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
313                              SDTCisSameAs<1,2>, SDTCisVT<3, i8>]>;
314
315 def SDTTernlog  : SDTypeProfile<1, 4, [SDTCisVec<0>, SDTCisSameAs<0,1>,
316                                 SDTCisSameAs<0,2>, SDTCisSameAs<0,3>,
317                                 SDTCisVT<4, i8>]>;
318
319 def SDTFPBinOpRound : SDTypeProfile<1, 3, [      // fadd_round, fmul_round, etc.
320   SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisFP<0>, SDTCisInt<3>]>;
321
322 def SDTFPUnaryOpRound : SDTypeProfile<1, 2, [      // fsqrt_round, fgetexp_round, etc.
323   SDTCisSameAs<0, 1>, SDTCisFP<0>, SDTCisInt<2>]>;
324
325 def SDTFma : SDTypeProfile<1, 3, [SDTCisSameAs<0,1>,
326                            SDTCisSameAs<1,2>, SDTCisSameAs<1,3>]>;
327 def SDTFmaRound : SDTypeProfile<1, 4, [SDTCisSameAs<0,1>,
328                            SDTCisSameAs<1,2>, SDTCisSameAs<1,3>, SDTCisInt<4>]>;
329 def STDFp1SrcRm : SDTypeProfile<1, 2, [SDTCisSameAs<0,1>,
330                            SDTCisVec<0>, SDTCisVT<2, i32>]>;
331 def STDFp2SrcRm : SDTypeProfile<1, 3, [SDTCisSameAs<0,1>,
332                            SDTCisVec<0>, SDTCisVT<3, i32>]>;
333 def STDFp3SrcRm : SDTypeProfile<1, 4, [SDTCisSameAs<0,1>,
334                            SDTCisVec<0>, SDTCisVT<3, i32>, SDTCisVT<4, i32>]>;
335
336 def X86PAlignr : SDNode<"X86ISD::PALIGNR", SDTShuff3OpI>;
337 def X86VAlign  : SDNode<"X86ISD::VALIGN", SDTShuff3OpI>;
338
339 def X86Abs      : SDNode<"X86ISD::ABS", SDTIntUnaryOp>;
340 def X86Conflict : SDNode<"X86ISD::CONFLICT", SDTIntUnaryOp>;
341
342 def X86PShufd  : SDNode<"X86ISD::PSHUFD", SDTShuff2OpI>;
343 def X86PShufhw : SDNode<"X86ISD::PSHUFHW", SDTShuff2OpI>;
344 def X86PShuflw : SDNode<"X86ISD::PSHUFLW", SDTShuff2OpI>;
345
346 def X86Shufp   : SDNode<"X86ISD::SHUFP", SDTShuff3OpI>;
347 def X86Shuf128 : SDNode<"X86ISD::SHUF128", SDTShuff3OpI>;
348
349 def X86Movddup  : SDNode<"X86ISD::MOVDDUP", SDTShuff1Op>;
350 def X86Movshdup : SDNode<"X86ISD::MOVSHDUP", SDTShuff1Op>;
351 def X86Movsldup : SDNode<"X86ISD::MOVSLDUP", SDTShuff1Op>;
352
353 def X86Movsd : SDNode<"X86ISD::MOVSD", SDTShuff2Op>;
354 def X86Movss : SDNode<"X86ISD::MOVSS", SDTShuff2Op>;
355
356 def X86Movlhps : SDNode<"X86ISD::MOVLHPS", SDTShuff2Op>;
357 def X86Movlhpd : SDNode<"X86ISD::MOVLHPD", SDTShuff2Op>;
358 def X86Movhlps : SDNode<"X86ISD::MOVHLPS", SDTShuff2Op>;
359
360 def X86Movlps : SDNode<"X86ISD::MOVLPS", SDTShuff2Op>;
361 def X86Movlpd : SDNode<"X86ISD::MOVLPD", SDTShuff2Op>;
362
363 def SDTPack : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
364                                    SDTCisSameSizeAs<0,1>,
365                                    SDTCisSameAs<1,2>]>;
366 def X86Packss : SDNode<"X86ISD::PACKSS", SDTPack>;
367 def X86Packus : SDNode<"X86ISD::PACKUS", SDTPack>;
368
369 def X86Unpckl : SDNode<"X86ISD::UNPCKL", SDTShuff2Op>;
370 def X86Unpckh : SDNode<"X86ISD::UNPCKH", SDTShuff2Op>;
371
372 def X86vpmaddubsw  : SDNode<"X86ISD::VPMADDUBSW" , SDTPack>;
373 def X86vpmaddwd    : SDNode<"X86ISD::VPMADDWD"   , SDTPack>;
374
375 def X86VPermilpv  : SDNode<"X86ISD::VPERMILPV", SDTShuff2OpM>;
376 def X86VPermilpi  : SDNode<"X86ISD::VPERMILPI", SDTShuff2OpI>;
377 def X86VPermv     : SDNode<"X86ISD::VPERMV",
378                            SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisInt<1>,
379                                                 SDTCisSameNumEltsAs<0,1>,
380                                                 SDTCisSameSizeAs<0,1>,
381                                                 SDTCisSameAs<0,2>]>>;
382 def X86VPermi     : SDNode<"X86ISD::VPERMI",    SDTShuff2OpI>;
383 def X86VPermt2     : SDNode<"X86ISD::VPERMV3",
384                     SDTypeProfile<1, 3, [SDTCisVec<0>,
385                                          SDTCisSameAs<0,1>, SDTCisInt<2>,
386                                          SDTCisVec<2>, SDTCisSameNumEltsAs<0, 2>,
387                                          SDTCisSameSizeAs<0,2>,
388                                          SDTCisSameAs<0,3>]>, []>;
389
390 def X86VPermi2X   : SDNode<"X86ISD::VPERMIV3",
391                     SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisInt<1>,
392                                          SDTCisVec<1>, SDTCisSameNumEltsAs<0, 1>,
393                                          SDTCisSameSizeAs<0,1>,
394                                          SDTCisSameAs<0,2>,
395                                          SDTCisSameAs<0,3>]>, []>;
396
397 def X86vpternlog  : SDNode<"X86ISD::VPTERNLOG", SDTTernlog>;
398
399 def X86VPerm2x128 : SDNode<"X86ISD::VPERM2X128", SDTShuff3OpI>;
400
401 def X86VFixupimm   : SDNode<"X86ISD::VFIXUPIMM", SDTFPBinOpImmRound>;
402 def X86VRange      : SDNode<"X86ISD::VRANGE",    SDTFPBinOpImmRound>;
403 def X86VReduce     : SDNode<"X86ISD::VREDUCE",   SDTFPUnaryOpImmRound>;
404 def X86VRndScale   : SDNode<"X86ISD::VRNDSCALE", SDTFPUnaryOpImmRound>;
405 def X86VGetMant    : SDNode<"X86ISD::VGETMANT",  SDTFPUnaryOpImmRound>;
406 def X86Vfpclass    : SDNode<"X86ISD::VFPCLASS",
407                        SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCVecEltisVT<0, i1>,
408                                             SDTCisVec<1>, SDTCisFP<1>,
409                                             SDTCisSameNumEltsAs<0,1>,
410                                             SDTCisVT<2, i32>]>, []>;
411 def X86Vfpclasss   : SDNode<"X86ISD::VFPCLASSS",
412                        SDTypeProfile<1, 2, [SDTCisVT<0, i1>,
413                                             SDTCisFP<1>, SDTCisVT<2, i32>]>,[]>;
414
415 def X86SubVBroadcast : SDNode<"X86ISD::SUBV_BROADCAST",
416                     SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
417                                          SDTCisSubVecOfVec<1, 0>]>, []>;
418 // SDTCisSubVecOfVec restriction cannot be applied for 128 bit version of VBROADCASTI32x2.
419 def X86SubV32x2Broadcast : SDNode<"X86ISD::SUBV_BROADCAST",
420                     SDTypeProfile<1, 1, [SDTCisVec<0>,
421                                          SDTCisSameAs<0,1>]>, []>;
422
423 def X86VBroadcast : SDNode<"X86ISD::VBROADCAST", SDTVBroadcast>;
424 def X86VBroadcastm : SDNode<"X86ISD::VBROADCASTM", SDTVBroadcastm>;
425 def X86Vinsert   : SDNode<"X86ISD::VINSERT",  SDTypeProfile<1, 3,
426                               [SDTCisSameAs<0, 1>, SDTCisEltOfVec<2, 1>,
427                                SDTCisPtrTy<3>]>, []>;
428 def X86Vextract   : SDNode<"X86ISD::VEXTRACT",  SDTypeProfile<1, 2,
429                               [SDTCisEltOfVec<0, 1>, SDTCisVec<1>,
430                                SDTCisPtrTy<2>]>, []>;
431
432 def X86Blendi    : SDNode<"X86ISD::BLENDI",   SDTBlend>;
433
434 def X86Addsub    : SDNode<"X86ISD::ADDSUB", SDTFPBinOp>;
435
436 def X86faddRnd   : SDNode<"X86ISD::FADD_RND",  SDTFPBinOpRound>;
437 def X86fsubRnd   : SDNode<"X86ISD::FSUB_RND",  SDTFPBinOpRound>;
438 def X86fmulRnd   : SDNode<"X86ISD::FMUL_RND",  SDTFPBinOpRound>;
439 def X86fdivRnd   : SDNode<"X86ISD::FDIV_RND",  SDTFPBinOpRound>;
440 def X86fmaxRnd   : SDNode<"X86ISD::FMAX_RND",       SDTFPBinOpRound>;
441 def X86scalef    : SDNode<"X86ISD::SCALEF",         SDTFPBinOpRound>;
442 def X86fminRnd   : SDNode<"X86ISD::FMIN_RND",       SDTFPBinOpRound>;
443 def X86fsqrtRnd     : SDNode<"X86ISD::FSQRT_RND",   SDTFPUnaryOpRound>;
444 def X86fsqrtRnds    : SDNode<"X86ISD::FSQRT_RND",   STDFp2SrcRm>;
445 def X86fgetexpRnd   : SDNode<"X86ISD::FGETEXP_RND", SDTFPUnaryOpRound>;
446 def X86fgetexpRnds  : SDNode<"X86ISD::FGETEXP_RND", STDFp2SrcRm>;
447
448 def X86Fmadd     : SDNode<"X86ISD::FMADD",     SDTFma>;
449 def X86Fnmadd    : SDNode<"X86ISD::FNMADD",    SDTFma>;
450 def X86Fmsub     : SDNode<"X86ISD::FMSUB",     SDTFma>;
451 def X86Fnmsub    : SDNode<"X86ISD::FNMSUB",    SDTFma>;
452 def X86Fmaddsub  : SDNode<"X86ISD::FMADDSUB",  SDTFma>;
453 def X86Fmsubadd  : SDNode<"X86ISD::FMSUBADD",  SDTFma>;
454
455 def X86FmaddRnd     : SDNode<"X86ISD::FMADD_RND",     SDTFmaRound>;
456 def X86FnmaddRnd    : SDNode<"X86ISD::FNMADD_RND",    SDTFmaRound>;
457 def X86FmsubRnd     : SDNode<"X86ISD::FMSUB_RND",     SDTFmaRound>;
458 def X86FnmsubRnd    : SDNode<"X86ISD::FNMSUB_RND",    SDTFmaRound>;
459 def X86FmaddsubRnd  : SDNode<"X86ISD::FMADDSUB_RND",  SDTFmaRound>;
460 def X86FmsubaddRnd  : SDNode<"X86ISD::FMSUBADD_RND",  SDTFmaRound>;
461
462 def X86rsqrt28   : SDNode<"X86ISD::RSQRT28",  STDFp1SrcRm>;
463 def X86rcp28     : SDNode<"X86ISD::RCP28",    STDFp1SrcRm>;
464 def X86exp2      : SDNode<"X86ISD::EXP2",     STDFp1SrcRm>;
465
466 def X86rsqrt28s  : SDNode<"X86ISD::RSQRT28",   STDFp2SrcRm>;
467 def X86rcp28s    : SDNode<"X86ISD::RCP28",     STDFp2SrcRm>;
468 def X86RndScales : SDNode<"X86ISD::VRNDSCALE", STDFp3SrcRm>;
469 def X86Reduces   : SDNode<"X86ISD::VREDUCE",   STDFp3SrcRm>;
470 def X86GetMants  : SDNode<"X86ISD::VGETMANT",  STDFp3SrcRm>;
471
472 def SDT_PCMPISTRI : SDTypeProfile<2, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
473                                          SDTCisVT<2, v16i8>, SDTCisVT<3, v16i8>,
474                                          SDTCisVT<4, i8>]>;
475 def SDT_PCMPESTRI : SDTypeProfile<2, 5, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
476                                          SDTCisVT<2, v16i8>, SDTCisVT<3, i32>,
477                                          SDTCisVT<4, v16i8>, SDTCisVT<5, i32>,
478                                          SDTCisVT<6, i8>]>;
479
480 def X86pcmpistri : SDNode<"X86ISD::PCMPISTRI", SDT_PCMPISTRI>;
481 def X86pcmpestri : SDNode<"X86ISD::PCMPESTRI", SDT_PCMPESTRI>;
482
483 def X86compress: SDNode<"X86ISD::COMPRESS", SDTypeProfile<1, 1,
484                               [SDTCisSameAs<0, 1>, SDTCisVec<1>]>, []>;
485 def X86expand  : SDNode<"X86ISD::EXPAND", SDTypeProfile<1, 1,
486                               [SDTCisSameAs<0, 1>, SDTCisVec<1>]>, []>;
487
488 def SDTintToFPRound: SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisFP<0>,
489                                           SDTCisSameAs<0,1>, SDTCisInt<2>,
490                                           SDTCisVT<3, i32>]>;
491
492 def SDTDoubleToInt: SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
493                                          SDTCisInt<0>, SDTCVecEltisVT<1, f64>]>;
494 def SDTFloatToInt: SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
495                                          SDTCisInt<0>, SDTCVecEltisVT<1, f32>]>;
496
497 def SDTDoubleToIntRnd: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
498                                          SDTCisInt<0>, SDTCVecEltisVT<1, f64>]>;
499 def SDTSDoubleToIntRnd: SDTypeProfile<1, 2, [SDTCisInt<0>,SDTCisFP<1>, 
500                                              SDTCVecEltisVT<1, f64>, SDTCisInt<2>]>;
501 def SDTFloatToIntRnd: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
502                                          SDTCisInt<0>, SDTCVecEltisVT<1, f32>]>;
503 def SDTSFloatToIntRnd: SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisFP<1>,
504                                             SDTCVecEltisVT<1, f32>, SDTCisInt<2>]>;
505 def SDTVintToFPRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
506                                            SDTCisFP<0>, SDTCVecEltisVT<1, i32>,
507                                            SDTCisInt<2>]>;
508 def SDTVlongToFPRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
509                                            SDTCisFP<0>, SDTCVecEltisVT<1, i64>,
510                                            SDTCisInt<2>]>;
511
512 def SDTVFPToIntRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
513                                            SDTCisFP<1>, SDTCVecEltisVT<0, i32>,
514                                            SDTCisInt<2>]>;
515 def SDTVFPToLongRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
516                                            SDTCisFP<1>, SDTCVecEltisVT<0, i64>,
517                                            SDTCisInt<2>]>;
518
519 // Scalar
520 def X86SintToFpRnd  : SDNode<"X86ISD::SINT_TO_FP_RND",  SDTintToFPRound>;
521 def X86UintToFpRnd  : SDNode<"X86ISD::UINT_TO_FP_RND",  SDTintToFPRound>;
522
523 def X86cvttss2IntRnd      : SDNode<"X86ISD::FP_TO_SINT_RND",  SDTSFloatToIntRnd>;
524 def X86cvttss2UIntRnd     : SDNode<"X86ISD::FP_TO_UINT_RND",  SDTSFloatToIntRnd>;
525 def X86cvttsd2IntRnd      : SDNode<"X86ISD::FP_TO_SINT_RND",  SDTSDoubleToIntRnd>;
526 def X86cvttsd2UIntRnd     : SDNode<"X86ISD::FP_TO_UINT_RND",  SDTSDoubleToIntRnd>;
527 // Vector with rounding mode
528
529 // cvtt fp-to-int staff
530 def X86VFpToSintRnd   : SDNode<"ISD::FP_TO_SINT",  SDTVFPToIntRound>;
531 def X86VFpToUintRnd   : SDNode<"ISD::FP_TO_UINT",  SDTVFPToIntRound>;
532 def X86VFpToSlongRnd  : SDNode<"ISD::FP_TO_SINT",  SDTVFPToLongRound>;
533 def X86VFpToUlongRnd  : SDNode<"ISD::FP_TO_UINT",  SDTVFPToLongRound>;
534
535 def X86VSintToFpRnd   : SDNode<"ISD::SINT_TO_FP",  SDTVintToFPRound>;
536 def X86VUintToFpRnd   : SDNode<"ISD::UINT_TO_FP",  SDTVintToFPRound>;
537 def X86VSlongToFpRnd  : SDNode<"ISD::SINT_TO_FP",  SDTVlongToFPRound>;
538 def X86VUlongToFpRnd  : SDNode<"ISD::UINT_TO_FP",  SDTVlongToFPRound>;
539
540 // cvt fp-to-int staff
541 def X86cvtps2IntRnd      : SDNode<"X86ISD::FP_TO_SINT_RND",  SDTFloatToIntRnd>;
542 def X86cvtps2UIntRnd     : SDNode<"X86ISD::FP_TO_UINT_RND",  SDTFloatToIntRnd>;
543 def X86cvtpd2IntRnd      : SDNode<"X86ISD::FP_TO_SINT_RND",  SDTDoubleToIntRnd>;
544 def X86cvtpd2UIntRnd     : SDNode<"X86ISD::FP_TO_UINT_RND",  SDTDoubleToIntRnd>;
545
546 // Vector without rounding mode
547 def X86cvtps2Int      : SDNode<"X86ISD::FP_TO_SINT_RND",  SDTFloatToInt>;
548 def X86cvtps2UInt     : SDNode<"X86ISD::FP_TO_UINT_RND",  SDTFloatToInt>;
549 def X86cvtpd2Int      : SDNode<"X86ISD::FP_TO_SINT_RND",  SDTDoubleToInt>;
550 def X86cvtpd2UInt     : SDNode<"X86ISD::FP_TO_UINT_RND",  SDTDoubleToInt>;
551
552 def X86cvtph2ps     : SDNode<"ISD::FP16_TO_FP",
553                               SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
554                                                    SDTCVecEltisVT<0, f32>,
555                                                    SDTCVecEltisVT<1, i16>,
556                                                    SDTCisFP<0>,
557                                                    SDTCisVT<2, i32>]> >;
558
559 def X86cvtps2ph   : SDNode<"ISD::FP_TO_FP16",
560                         SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisVec<1>,
561                                              SDTCVecEltisVT<0, i16>,
562                                              SDTCVecEltisVT<1, f32>,
563                                              SDTCisFP<1>, SDTCisVT<2, i32>,
564                                              SDTCisVT<3, i32>]> >;
565 def X86vfpextRnd  : SDNode<"X86ISD::VFPEXT",
566                         SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
567                                              SDTCisFP<0>, SDTCisFP<1>,
568                                              SDTCVecEltisVT<0, f64>,
569                                              SDTCVecEltisVT<1, f32>,
570                                              SDTCisOpSmallerThanOp<1, 0>,
571                                              SDTCisVT<2, i32>]>>;
572 def X86vfproundRnd: SDNode<"X86ISD::VFPROUND",
573                         SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
574                                              SDTCisFP<0>, SDTCisFP<1>,
575                                              SDTCVecEltisVT<0, f32>,
576                                              SDTCVecEltisVT<1, f64>,
577                                              SDTCisOpSmallerThanOp<0, 1>,
578                                              SDTCisVT<2, i32>]>>;
579
580 //===----------------------------------------------------------------------===//
581 // SSE Complex Patterns
582 //===----------------------------------------------------------------------===//
583
584 // These are 'extloads' from a scalar to the low element of a vector, zeroing
585 // the top elements.  These are used for the SSE 'ss' and 'sd' instruction
586 // forms.
587 def sse_load_f32 : ComplexPattern<v4f32, 5, "selectScalarSSELoad", [],
588                                   [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
589                                    SDNPWantRoot]>;
590 def sse_load_f64 : ComplexPattern<v2f64, 5, "selectScalarSSELoad", [],
591                                   [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
592                                    SDNPWantRoot]>;
593
594 def ssmem : Operand<v4f32> {
595   let PrintMethod = "printf32mem";
596   let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
597   let ParserMatchClass = X86Mem32AsmOperand;
598   let OperandType = "OPERAND_MEMORY";
599 }
600 def sdmem : Operand<v2f64> {
601   let PrintMethod = "printf64mem";
602   let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
603   let ParserMatchClass = X86Mem64AsmOperand;
604   let OperandType = "OPERAND_MEMORY";
605 }
606
607 //===----------------------------------------------------------------------===//
608 // SSE pattern fragments
609 //===----------------------------------------------------------------------===//
610
611 // 128-bit load pattern fragments
612 // NOTE: all 128-bit integer vector loads are promoted to v2i64
613 def loadv4f32    : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
614 def loadv2f64    : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
615 def loadv2i64    : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
616
617 // 256-bit load pattern fragments
618 // NOTE: all 256-bit integer vector loads are promoted to v4i64
619 def loadv8f32    : PatFrag<(ops node:$ptr), (v8f32 (load node:$ptr))>;
620 def loadv4f64    : PatFrag<(ops node:$ptr), (v4f64 (load node:$ptr))>;
621 def loadv4i64    : PatFrag<(ops node:$ptr), (v4i64 (load node:$ptr))>;
622
623 // 512-bit load pattern fragments
624 def loadv16f32   : PatFrag<(ops node:$ptr), (v16f32 (load node:$ptr))>;
625 def loadv8f64    : PatFrag<(ops node:$ptr), (v8f64 (load node:$ptr))>;
626 def loadv64i8    : PatFrag<(ops node:$ptr), (v64i8 (load node:$ptr))>;
627 def loadv32i16   : PatFrag<(ops node:$ptr), (v32i16 (load node:$ptr))>;
628 def loadv16i32   : PatFrag<(ops node:$ptr), (v16i32 (load node:$ptr))>;
629 def loadv8i64    : PatFrag<(ops node:$ptr), (v8i64 (load node:$ptr))>;
630
631 // 128-/256-/512-bit extload pattern fragments
632 def extloadv2f32 : PatFrag<(ops node:$ptr), (v2f64 (extloadvf32 node:$ptr))>;
633 def extloadv4f32 : PatFrag<(ops node:$ptr), (v4f64 (extloadvf32 node:$ptr))>;
634 def extloadv8f32 : PatFrag<(ops node:$ptr), (v8f64 (extloadvf32 node:$ptr))>;
635
636 // These are needed to match a scalar load that is used in a vector-only
637 // math instruction such as the FP logical ops: andps, andnps, orps, xorps.
638 // The memory operand is required to be a 128-bit load, so it must be converted
639 // from a vector to a scalar.
640 def loadf32_128 : PatFrag<(ops node:$ptr),
641   (f32 (vector_extract (loadv4f32 node:$ptr), (iPTR 0)))>;
642 def loadf64_128 : PatFrag<(ops node:$ptr),
643   (f64 (vector_extract (loadv2f64 node:$ptr), (iPTR 0)))>;
644
645 // Like 'store', but always requires 128-bit vector alignment.
646 def alignedstore : PatFrag<(ops node:$val, node:$ptr),
647                            (store node:$val, node:$ptr), [{
648   return cast<StoreSDNode>(N)->getAlignment() >= 16;
649 }]>;
650
651 // Like 'store', but always requires 256-bit vector alignment.
652 def alignedstore256 : PatFrag<(ops node:$val, node:$ptr),
653                               (store node:$val, node:$ptr), [{
654   return cast<StoreSDNode>(N)->getAlignment() >= 32;
655 }]>;
656
657 // Like 'store', but always requires 512-bit vector alignment.
658 def alignedstore512 : PatFrag<(ops node:$val, node:$ptr),
659                               (store node:$val, node:$ptr), [{
660   return cast<StoreSDNode>(N)->getAlignment() >= 64;
661 }]>;
662
663 // Like 'load', but always requires 128-bit vector alignment.
664 def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
665   return cast<LoadSDNode>(N)->getAlignment() >= 16;
666 }]>;
667
668 // Like 'X86vzload', but always requires 128-bit vector alignment.
669 def alignedX86vzload : PatFrag<(ops node:$ptr), (X86vzload node:$ptr), [{
670   return cast<MemSDNode>(N)->getAlignment() >= 16;
671 }]>;
672
673 // Like 'load', but always requires 256-bit vector alignment.
674 def alignedload256 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
675   return cast<LoadSDNode>(N)->getAlignment() >= 32;
676 }]>;
677
678 // Like 'load', but always requires 512-bit vector alignment.
679 def alignedload512 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
680   return cast<LoadSDNode>(N)->getAlignment() >= 64;
681 }]>;
682
683 def alignedloadfsf32 : PatFrag<(ops node:$ptr),
684                                (f32 (alignedload node:$ptr))>;
685 def alignedloadfsf64 : PatFrag<(ops node:$ptr),
686                                (f64 (alignedload node:$ptr))>;
687
688 // 128-bit aligned load pattern fragments
689 // NOTE: all 128-bit integer vector loads are promoted to v2i64
690 def alignedloadv4f32 : PatFrag<(ops node:$ptr),
691                                (v4f32 (alignedload node:$ptr))>;
692 def alignedloadv2f64 : PatFrag<(ops node:$ptr),
693                                (v2f64 (alignedload node:$ptr))>;
694 def alignedloadv2i64 : PatFrag<(ops node:$ptr),
695                                (v2i64 (alignedload node:$ptr))>;
696
697 // 256-bit aligned load pattern fragments
698 // NOTE: all 256-bit integer vector loads are promoted to v4i64
699 def alignedloadv8f32 : PatFrag<(ops node:$ptr),
700                                (v8f32 (alignedload256 node:$ptr))>;
701 def alignedloadv4f64 : PatFrag<(ops node:$ptr),
702                                (v4f64 (alignedload256 node:$ptr))>;
703 def alignedloadv4i64 : PatFrag<(ops node:$ptr),
704                                (v4i64 (alignedload256 node:$ptr))>;
705
706 // 512-bit aligned load pattern fragments
707 def alignedloadv16f32 : PatFrag<(ops node:$ptr),
708                                 (v16f32 (alignedload512 node:$ptr))>;
709 def alignedloadv16i32 : PatFrag<(ops node:$ptr),
710                                 (v16i32 (alignedload512 node:$ptr))>;
711 def alignedloadv8f64  : PatFrag<(ops node:$ptr),
712                                 (v8f64  (alignedload512 node:$ptr))>;
713 def alignedloadv8i64  : PatFrag<(ops node:$ptr),
714                                 (v8i64  (alignedload512 node:$ptr))>;
715
716 // Like 'load', but uses special alignment checks suitable for use in
717 // memory operands in most SSE instructions, which are required to
718 // be naturally aligned on some targets but not on others.  If the subtarget
719 // allows unaligned accesses, match any load, though this may require
720 // setting a feature bit in the processor (on startup, for example).
721 // Opteron 10h and later implement such a feature.
722 def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
723   return    Subtarget->hasSSEUnalignedMem()
724          || cast<LoadSDNode>(N)->getAlignment() >= 16;
725 }]>;
726
727 def memopfsf32 : PatFrag<(ops node:$ptr), (f32   (memop node:$ptr))>;
728 def memopfsf64 : PatFrag<(ops node:$ptr), (f64   (memop node:$ptr))>;
729
730 // 128-bit memop pattern fragments
731 // NOTE: all 128-bit integer vector loads are promoted to v2i64
732 def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
733 def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
734 def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
735
736 // These are needed to match a scalar memop that is used in a vector-only
737 // math instruction such as the FP logical ops: andps, andnps, orps, xorps.
738 // The memory operand is required to be a 128-bit load, so it must be converted
739 // from a vector to a scalar.
740 def memopfsf32_128 : PatFrag<(ops node:$ptr),
741   (f32 (vector_extract (memopv4f32 node:$ptr), (iPTR 0)))>;
742 def memopfsf64_128 : PatFrag<(ops node:$ptr),
743   (f64 (vector_extract (memopv2f64 node:$ptr), (iPTR 0)))>;
744
745
746 // SSSE3 uses MMX registers for some instructions. They aren't aligned on a
747 // 16-byte boundary.
748 // FIXME: 8 byte alignment for mmx reads is not required
749 def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
750   return cast<LoadSDNode>(N)->getAlignment() >= 8;
751 }]>;
752
753 def memopmmx  : PatFrag<(ops node:$ptr), (x86mmx  (memop64 node:$ptr))>;
754
755 def mgatherv4i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
756   (masked_gather node:$src1, node:$src2, node:$src3) , [{
757   if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
758     return (Mgt->getIndex().getValueType() == MVT::v4i32 ||
759             Mgt->getBasePtr().getValueType() == MVT::v4i32);
760   return false;
761 }]>;
762
763 def mgatherv8i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
764   (masked_gather node:$src1, node:$src2, node:$src3) , [{
765   if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
766     return (Mgt->getIndex().getValueType() == MVT::v8i32 ||
767             Mgt->getBasePtr().getValueType() == MVT::v8i32);
768   return false;
769 }]>;
770
771 def mgatherv2i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
772   (masked_gather node:$src1, node:$src2, node:$src3) , [{
773   if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
774     return (Mgt->getIndex().getValueType() == MVT::v2i64 ||
775             Mgt->getBasePtr().getValueType() == MVT::v2i64);
776   return false;
777 }]>;
778 def mgatherv4i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
779   (masked_gather node:$src1, node:$src2, node:$src3) , [{
780   if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
781     return (Mgt->getIndex().getValueType() == MVT::v4i64 ||
782             Mgt->getBasePtr().getValueType() == MVT::v4i64);
783   return false;
784 }]>;
785 def mgatherv8i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
786   (masked_gather node:$src1, node:$src2, node:$src3) , [{
787   if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
788     return (Mgt->getIndex().getValueType() == MVT::v8i64 ||
789             Mgt->getBasePtr().getValueType() == MVT::v8i64);
790   return false;
791 }]>;
792 def mgatherv16i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
793   (masked_gather node:$src1, node:$src2, node:$src3) , [{
794   if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
795     return (Mgt->getIndex().getValueType() == MVT::v16i32 ||
796             Mgt->getBasePtr().getValueType() == MVT::v16i32);
797   return false;
798 }]>;
799
800 def mscatterv2i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
801   (masked_scatter node:$src1, node:$src2, node:$src3) , [{
802   if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
803     return (Sc->getIndex().getValueType() == MVT::v2i64 ||
804             Sc->getBasePtr().getValueType() == MVT::v2i64);
805   return false;
806 }]>;
807
808 def mscatterv4i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
809   (masked_scatter node:$src1, node:$src2, node:$src3) , [{
810   if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
811     return (Sc->getIndex().getValueType() == MVT::v4i32 ||
812             Sc->getBasePtr().getValueType() == MVT::v4i32);
813   return false;
814 }]>;
815
816 def mscatterv4i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
817   (masked_scatter node:$src1, node:$src2, node:$src3) , [{
818   if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
819     return (Sc->getIndex().getValueType() == MVT::v4i64 ||
820             Sc->getBasePtr().getValueType() == MVT::v4i64);
821   return false;
822 }]>;
823
824 def mscatterv8i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
825   (masked_scatter node:$src1, node:$src2, node:$src3) , [{
826   if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
827     return (Sc->getIndex().getValueType() == MVT::v8i32 ||
828             Sc->getBasePtr().getValueType() == MVT::v8i32);
829   return false;
830 }]>;
831
832 def mscatterv8i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
833   (masked_scatter node:$src1, node:$src2, node:$src3) , [{
834   if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
835     return (Sc->getIndex().getValueType() == MVT::v8i64 ||
836             Sc->getBasePtr().getValueType() == MVT::v8i64);
837   return false;
838 }]>;
839 def mscatterv16i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
840   (masked_scatter node:$src1, node:$src2, node:$src3) , [{
841   if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
842     return (Sc->getIndex().getValueType() == MVT::v16i32 ||
843             Sc->getBasePtr().getValueType() == MVT::v16i32);
844   return false;
845 }]>;
846
847 // 128-bit bitconvert pattern fragments
848 def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
849 def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
850 def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
851 def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
852 def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
853 def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
854
855 // 256-bit bitconvert pattern fragments
856 def bc_v32i8 : PatFrag<(ops node:$in), (v32i8 (bitconvert node:$in))>;
857 def bc_v16i16 : PatFrag<(ops node:$in), (v16i16 (bitconvert node:$in))>;
858 def bc_v8i32 : PatFrag<(ops node:$in), (v8i32 (bitconvert node:$in))>;
859 def bc_v4i64 : PatFrag<(ops node:$in), (v4i64 (bitconvert node:$in))>;
860 def bc_v8f32 : PatFrag<(ops node:$in), (v8f32 (bitconvert node:$in))>;
861
862 // 512-bit bitconvert pattern fragments
863 def bc_v16i32 : PatFrag<(ops node:$in), (v16i32 (bitconvert node:$in))>;
864 def bc_v8i64 : PatFrag<(ops node:$in), (v8i64 (bitconvert node:$in))>;
865 def bc_v8f64 : PatFrag<(ops node:$in), (v8f64 (bitconvert node:$in))>;
866 def bc_v16f32 : PatFrag<(ops node:$in), (v16f32 (bitconvert node:$in))>;
867
868 def vzmovl_v2i64 : PatFrag<(ops node:$src),
869                            (bitconvert (v2i64 (X86vzmovl
870                              (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
871 def vzmovl_v4i32 : PatFrag<(ops node:$src),
872                            (bitconvert (v4i32 (X86vzmovl
873                              (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
874
875 def vzload_v2i64 : PatFrag<(ops node:$src),
876                            (bitconvert (v2i64 (X86vzload node:$src)))>;
877
878
879 def fp32imm0 : PatLeaf<(f32 fpimm), [{
880   return N->isExactlyValue(+0.0);
881 }]>;
882
883 def I8Imm : SDNodeXForm<imm, [{
884   // Transformation function: get the low 8 bits.
885   return getI8Imm((uint8_t)N->getZExtValue(), SDLoc(N));
886 }]>;
887
888 def FROUND_NO_EXC : ImmLeaf<i32, [{ return Imm == 8; }]>;
889 def FROUND_CURRENT : ImmLeaf<i32, [{
890   return Imm == X86::STATIC_ROUNDING::CUR_DIRECTION;
891 }]>;
892
893 // BYTE_imm - Transform bit immediates into byte immediates.
894 def BYTE_imm  : SDNodeXForm<imm, [{
895   // Transformation function: imm >> 3
896   return getI32Imm(N->getZExtValue() >> 3, SDLoc(N));
897 }]>;
898
899 // EXTRACT_get_vextract128_imm xform function: convert extract_subvector index
900 // to VEXTRACTF128/VEXTRACTI128 imm.
901 def EXTRACT_get_vextract128_imm : SDNodeXForm<extract_subvector, [{
902   return getI8Imm(X86::getExtractVEXTRACT128Immediate(N), SDLoc(N));
903 }]>;
904
905 // INSERT_get_vinsert128_imm xform function: convert insert_subvector index to
906 // VINSERTF128/VINSERTI128 imm.
907 def INSERT_get_vinsert128_imm : SDNodeXForm<insert_subvector, [{
908   return getI8Imm(X86::getInsertVINSERT128Immediate(N), SDLoc(N));
909 }]>;
910
911 // EXTRACT_get_vextract256_imm xform function: convert extract_subvector index
912 // to VEXTRACTF64x4 imm.
913 def EXTRACT_get_vextract256_imm : SDNodeXForm<extract_subvector, [{
914   return getI8Imm(X86::getExtractVEXTRACT256Immediate(N), SDLoc(N));
915 }]>;
916
917 // INSERT_get_vinsert256_imm xform function: convert insert_subvector index to
918 // VINSERTF64x4 imm.
919 def INSERT_get_vinsert256_imm : SDNodeXForm<insert_subvector, [{
920   return getI8Imm(X86::getInsertVINSERT256Immediate(N), SDLoc(N));
921 }]>;
922
923 def vextract128_extract : PatFrag<(ops node:$bigvec, node:$index),
924                                    (extract_subvector node:$bigvec,
925                                                       node:$index), [{
926   return X86::isVEXTRACT128Index(N);
927 }], EXTRACT_get_vextract128_imm>;
928
929 def vinsert128_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
930                                       node:$index),
931                                  (insert_subvector node:$bigvec, node:$smallvec,
932                                                    node:$index), [{
933   return X86::isVINSERT128Index(N);
934 }], INSERT_get_vinsert128_imm>;
935
936
937 def vextract256_extract : PatFrag<(ops node:$bigvec, node:$index),
938                                    (extract_subvector node:$bigvec,
939                                                       node:$index), [{
940   return X86::isVEXTRACT256Index(N);
941 }], EXTRACT_get_vextract256_imm>;
942
943 def vinsert256_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
944                                       node:$index),
945                                  (insert_subvector node:$bigvec, node:$smallvec,
946                                                    node:$index), [{
947   return X86::isVINSERT256Index(N);
948 }], INSERT_get_vinsert256_imm>;
949
950 def masked_load_aligned128 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
951                          (masked_load node:$src1, node:$src2, node:$src3), [{
952   if (auto *Load = dyn_cast<MaskedLoadSDNode>(N))
953     return Load->getAlignment() >= 16;
954   return false;
955 }]>;
956
957 def masked_load_aligned256 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
958                          (masked_load node:$src1, node:$src2, node:$src3), [{
959   if (auto *Load = dyn_cast<MaskedLoadSDNode>(N))
960     return Load->getAlignment() >= 32;
961   return false;
962 }]>;
963
964 def masked_load_aligned512 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
965                          (masked_load node:$src1, node:$src2, node:$src3), [{
966   if (auto *Load = dyn_cast<MaskedLoadSDNode>(N))
967     return Load->getAlignment() >= 64;
968   return false;
969 }]>;
970
971 def masked_load_unaligned : PatFrag<(ops node:$src1, node:$src2, node:$src3),
972                          (masked_load node:$src1, node:$src2, node:$src3), [{
973   return isa<MaskedLoadSDNode>(N);
974 }]>;
975
976 // masked store fragments.
977 // X86mstore can't be implemented in core DAG files because some targets
978 // doesn't support vector type ( llvm-tblgen will fail)
979 def X86mstore : PatFrag<(ops node:$src1, node:$src2, node:$src3),
980                         (masked_store node:$src1, node:$src2, node:$src3), [{
981   return !cast<MaskedStoreSDNode>(N)->isTruncatingStore();
982 }]>;
983
984 def masked_store_aligned128 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
985                          (X86mstore node:$src1, node:$src2, node:$src3), [{
986   if (auto *Store = dyn_cast<MaskedStoreSDNode>(N))
987     return Store->getAlignment() >= 16;
988   return false;
989 }]>;
990
991 def masked_store_aligned256 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
992                          (X86mstore node:$src1, node:$src2, node:$src3), [{
993   if (auto *Store = dyn_cast<MaskedStoreSDNode>(N))
994     return Store->getAlignment() >= 32;
995   return false;
996 }]>;
997
998 def masked_store_aligned512 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
999                          (X86mstore node:$src1, node:$src2, node:$src3), [{
1000   if (auto *Store = dyn_cast<MaskedStoreSDNode>(N))
1001     return Store->getAlignment() >= 64;
1002   return false;
1003 }]>;
1004
1005 def masked_store_unaligned : PatFrag<(ops node:$src1, node:$src2, node:$src3),
1006                          (X86mstore node:$src1, node:$src2, node:$src3), [{
1007   return isa<MaskedStoreSDNode>(N);
1008 }]>;
1009
1010 // masked truncstore fragments
1011 // X86mtruncstore can't be implemented in core DAG files because some targets
1012 // doesn't support vector type ( llvm-tblgen will fail)
1013 def X86mtruncstore : PatFrag<(ops node:$src1, node:$src2, node:$src3),
1014                              (masked_store node:$src1, node:$src2, node:$src3), [{
1015     return cast<MaskedStoreSDNode>(N)->isTruncatingStore();
1016 }]>;
1017 def masked_truncstorevi8 :
1018   PatFrag<(ops node:$src1, node:$src2, node:$src3),
1019           (X86mtruncstore node:$src1, node:$src2, node:$src3), [{
1020   return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i8;
1021 }]>;
1022 def masked_truncstorevi16 :
1023   PatFrag<(ops node:$src1, node:$src2, node:$src3),
1024           (X86mtruncstore node:$src1, node:$src2, node:$src3), [{
1025   return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i16;
1026 }]>;
1027 def masked_truncstorevi32 :
1028   PatFrag<(ops node:$src1, node:$src2, node:$src3),
1029           (X86mtruncstore node:$src1, node:$src2, node:$src3), [{
1030   return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i32;
1031 }]>;