1 //===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file defines the interfaces that X86 uses to lower LLVM code into a
13 //===----------------------------------------------------------------------===//
15 #define DEBUG_TYPE "x86-isel"
17 #include "X86InstrBuilder.h"
18 #include "X86ISelLowering.h"
19 #include "X86TargetMachine.h"
20 #include "X86TargetObjectFile.h"
21 #include "llvm/CallingConv.h"
22 #include "llvm/Constants.h"
23 #include "llvm/DerivedTypes.h"
24 #include "llvm/GlobalAlias.h"
25 #include "llvm/GlobalVariable.h"
26 #include "llvm/Function.h"
27 #include "llvm/Instructions.h"
28 #include "llvm/Intrinsics.h"
29 #include "llvm/LLVMContext.h"
30 #include "llvm/CodeGen/MachineFrameInfo.h"
31 #include "llvm/CodeGen/MachineFunction.h"
32 #include "llvm/CodeGen/MachineInstrBuilder.h"
33 #include "llvm/CodeGen/MachineJumpTableInfo.h"
34 #include "llvm/CodeGen/MachineModuleInfo.h"
35 #include "llvm/CodeGen/MachineRegisterInfo.h"
36 #include "llvm/CodeGen/PseudoSourceValue.h"
37 #include "llvm/MC/MCAsmInfo.h"
38 #include "llvm/MC/MCContext.h"
39 #include "llvm/MC/MCExpr.h"
40 #include "llvm/MC/MCSymbol.h"
41 #include "llvm/ADT/BitVector.h"
42 #include "llvm/ADT/SmallSet.h"
43 #include "llvm/ADT/Statistic.h"
44 #include "llvm/ADT/StringExtras.h"
45 #include "llvm/ADT/VectorExtras.h"
46 #include "llvm/Support/CommandLine.h"
47 #include "llvm/Support/Debug.h"
48 #include "llvm/Support/Dwarf.h"
49 #include "llvm/Support/ErrorHandling.h"
50 #include "llvm/Support/MathExtras.h"
51 #include "llvm/Support/raw_ostream.h"
53 using namespace dwarf;
55 STATISTIC(NumTailCalls, "Number of tail calls");
58 DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
60 // Forward declarations.
61 static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
64 static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
66 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
68 if (TM.getSubtarget<X86Subtarget>().isTargetDarwin()) {
69 if (is64Bit) return new X8664_MachoTargetObjectFile();
70 return new TargetLoweringObjectFileMachO();
71 } else if (TM.getSubtarget<X86Subtarget>().isTargetELF() ){
72 if (is64Bit) return new X8664_ELFTargetObjectFile(TM);
73 return new X8632_ELFTargetObjectFile(TM);
74 } else if (TM.getSubtarget<X86Subtarget>().isTargetCOFF()) {
75 return new TargetLoweringObjectFileCOFF();
77 llvm_unreachable("unknown subtarget type");
80 X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
81 : TargetLowering(TM, createTLOF(TM)) {
82 Subtarget = &TM.getSubtarget<X86Subtarget>();
83 X86ScalarSSEf64 = Subtarget->hasSSE2();
84 X86ScalarSSEf32 = Subtarget->hasSSE1();
85 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
87 RegInfo = TM.getRegisterInfo();
90 // Set up the TargetLowering object.
92 // X86 is weird, it always uses i8 for shift amounts and setcc results.
93 setShiftAmountType(MVT::i8);
94 setBooleanContents(ZeroOrOneBooleanContent);
95 setSchedulingPreference(Sched::RegPressure);
96 setStackPointerRegisterToSaveRestore(X86StackPtr);
98 if (Subtarget->isTargetDarwin()) {
99 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
100 setUseUnderscoreSetJmp(false);
101 setUseUnderscoreLongJmp(false);
102 } else if (Subtarget->isTargetMingw()) {
103 // MS runtime is weird: it exports _setjmp, but longjmp!
104 setUseUnderscoreSetJmp(true);
105 setUseUnderscoreLongJmp(false);
107 setUseUnderscoreSetJmp(true);
108 setUseUnderscoreLongJmp(true);
111 // Set up the register classes.
112 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
113 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
114 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
115 if (Subtarget->is64Bit())
116 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
118 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
120 // We don't accept any truncstore of integer registers.
121 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
122 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
123 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
124 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
125 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
126 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
128 // SETOEQ and SETUNE require checking two conditions.
129 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
130 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
131 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
132 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
133 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
136 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
138 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
139 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
140 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
142 if (Subtarget->is64Bit()) {
143 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
144 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
145 } else if (!UseSoftFloat) {
146 // We have an algorithm for SSE2->double, and we turn this into a
147 // 64-bit FILD followed by conditional FADD for other targets.
148 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
149 // We have an algorithm for SSE2, and we turn this into a 64-bit
150 // FILD for other targets.
151 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
154 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
156 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
157 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
160 // SSE has no i16 to fp conversion, only i32
161 if (X86ScalarSSEf32) {
162 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
163 // f32 and f64 cases are Legal, f80 case is not
164 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
166 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
167 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
170 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
171 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
174 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
175 // are Legal, f80 is custom lowered.
176 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
177 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
179 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
181 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
182 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
184 if (X86ScalarSSEf32) {
185 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
186 // f32 and f64 cases are Legal, f80 case is not
187 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
189 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
190 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
193 // Handle FP_TO_UINT by promoting the destination to a larger signed
195 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
196 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
197 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
199 if (Subtarget->is64Bit()) {
200 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
201 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
202 } else if (!UseSoftFloat) {
203 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
204 // Expand FP_TO_UINT into a select.
205 // FIXME: We would like to use a Custom expander here eventually to do
206 // the optimal thing for SSE vs. the default expansion in the legalizer.
207 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
209 // With SSE3 we can use fisttpll to convert to a signed i64; without
210 // SSE, we're stuck with a fistpll.
211 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
214 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
215 if (!X86ScalarSSEf64) {
216 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
217 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
218 if (Subtarget->is64Bit()) {
219 setOperationAction(ISD::BIT_CONVERT , MVT::f64 , Expand);
220 // Without SSE, i64->f64 goes through memory; i64->MMX is Legal.
221 if (Subtarget->hasMMX() && !DisableMMX)
222 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Custom);
224 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Expand);
228 // Scalar integer divide and remainder are lowered to use operations that
229 // produce two results, to match the available instructions. This exposes
230 // the two-result form to trivial CSE, which is able to combine x/y and x%y
231 // into a single instruction.
233 // Scalar integer multiply-high is also lowered to use two-result
234 // operations, to match the available instructions. However, plain multiply
235 // (low) operations are left as Legal, as there are single-result
236 // instructions for this in x86. Using the two-result multiply instructions
237 // when both high and low results are needed must be arranged by dagcombine.
238 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
239 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
240 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
241 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
242 setOperationAction(ISD::SREM , MVT::i8 , Expand);
243 setOperationAction(ISD::UREM , MVT::i8 , Expand);
244 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
245 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
246 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
247 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
248 setOperationAction(ISD::SREM , MVT::i16 , Expand);
249 setOperationAction(ISD::UREM , MVT::i16 , Expand);
250 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
251 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
252 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
253 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
254 setOperationAction(ISD::SREM , MVT::i32 , Expand);
255 setOperationAction(ISD::UREM , MVT::i32 , Expand);
256 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
257 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
258 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
259 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
260 setOperationAction(ISD::SREM , MVT::i64 , Expand);
261 setOperationAction(ISD::UREM , MVT::i64 , Expand);
263 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
264 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
265 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
266 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
267 if (Subtarget->is64Bit())
268 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
269 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
270 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
272 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
273 setOperationAction(ISD::FREM , MVT::f32 , Expand);
274 setOperationAction(ISD::FREM , MVT::f64 , Expand);
275 setOperationAction(ISD::FREM , MVT::f80 , Expand);
276 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
278 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
279 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
280 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
281 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
282 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
283 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
284 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
287 if (Subtarget->is64Bit()) {
288 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
289 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
293 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
294 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
296 // These should be promoted to a larger select which is supported.
297 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
298 // X86 wants to expand cmov itself.
299 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
300 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
301 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
302 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
303 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
304 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
305 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
306 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
307 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
308 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
309 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
310 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
311 if (Subtarget->is64Bit()) {
312 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
313 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
315 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
318 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
319 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
320 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
321 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
322 if (Subtarget->is64Bit())
323 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
324 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
325 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
326 if (Subtarget->is64Bit()) {
327 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
328 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
329 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
330 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
331 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
333 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
334 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
335 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
336 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
337 if (Subtarget->is64Bit()) {
338 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
339 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
340 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
343 if (Subtarget->hasSSE1())
344 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
346 // We may not have a libcall for MEMBARRIER so we should lower this.
347 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
349 // On X86 and X86-64, atomic operations are lowered to locked instructions.
350 // Locked instructions, in turn, have implicit fence semantics (all memory
351 // operations are flushed before issuing the locked instruction, and they
352 // are not buffered), so we can fold away the common pattern of
353 // fence-atomic-fence.
354 setShouldFoldAtomicFences(true);
356 // Expand certain atomics
357 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
358 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
359 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
360 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
362 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
363 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
365 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
367 if (!Subtarget->is64Bit()) {
368 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
374 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
377 // FIXME - use subtarget debug flags
378 if (!Subtarget->isTargetDarwin() &&
379 !Subtarget->isTargetELF() &&
380 !Subtarget->isTargetCygMing()) {
381 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
384 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
385 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
386 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
387 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
388 if (Subtarget->is64Bit()) {
389 setExceptionPointerRegister(X86::RAX);
390 setExceptionSelectorRegister(X86::RDX);
392 setExceptionPointerRegister(X86::EAX);
393 setExceptionSelectorRegister(X86::EDX);
395 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
396 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
398 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
400 setOperationAction(ISD::TRAP, MVT::Other, Legal);
402 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
403 setOperationAction(ISD::VASTART , MVT::Other, Custom);
404 setOperationAction(ISD::VAEND , MVT::Other, Expand);
405 if (Subtarget->is64Bit()) {
406 setOperationAction(ISD::VAARG , MVT::Other, Custom);
407 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
409 setOperationAction(ISD::VAARG , MVT::Other, Expand);
410 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
413 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
414 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
415 if (Subtarget->is64Bit())
416 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
417 if (Subtarget->isTargetCygMing())
418 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
420 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
422 if (!UseSoftFloat && X86ScalarSSEf64) {
423 // f32 and f64 use SSE.
424 // Set up the FP register classes.
425 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
426 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
428 // Use ANDPD to simulate FABS.
429 setOperationAction(ISD::FABS , MVT::f64, Custom);
430 setOperationAction(ISD::FABS , MVT::f32, Custom);
432 // Use XORP to simulate FNEG.
433 setOperationAction(ISD::FNEG , MVT::f64, Custom);
434 setOperationAction(ISD::FNEG , MVT::f32, Custom);
436 // Use ANDPD and ORPD to simulate FCOPYSIGN.
437 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
438 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
440 // We don't support sin/cos/fmod
441 setOperationAction(ISD::FSIN , MVT::f64, Expand);
442 setOperationAction(ISD::FCOS , MVT::f64, Expand);
443 setOperationAction(ISD::FSIN , MVT::f32, Expand);
444 setOperationAction(ISD::FCOS , MVT::f32, Expand);
446 // Expand FP immediates into loads from the stack, except for the special
448 addLegalFPImmediate(APFloat(+0.0)); // xorpd
449 addLegalFPImmediate(APFloat(+0.0f)); // xorps
450 } else if (!UseSoftFloat && X86ScalarSSEf32) {
451 // Use SSE for f32, x87 for f64.
452 // Set up the FP register classes.
453 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
454 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
456 // Use ANDPS to simulate FABS.
457 setOperationAction(ISD::FABS , MVT::f32, Custom);
459 // Use XORP to simulate FNEG.
460 setOperationAction(ISD::FNEG , MVT::f32, Custom);
462 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
464 // Use ANDPS and ORPS to simulate FCOPYSIGN.
465 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
466 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
468 // We don't support sin/cos/fmod
469 setOperationAction(ISD::FSIN , MVT::f32, Expand);
470 setOperationAction(ISD::FCOS , MVT::f32, Expand);
472 // Special cases we handle for FP constants.
473 addLegalFPImmediate(APFloat(+0.0f)); // xorps
474 addLegalFPImmediate(APFloat(+0.0)); // FLD0
475 addLegalFPImmediate(APFloat(+1.0)); // FLD1
476 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
477 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
480 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
481 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
483 } else if (!UseSoftFloat) {
484 // f32 and f64 in x87.
485 // Set up the FP register classes.
486 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
487 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
489 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
490 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
491 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
492 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
495 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
496 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
498 addLegalFPImmediate(APFloat(+0.0)); // FLD0
499 addLegalFPImmediate(APFloat(+1.0)); // FLD1
500 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
501 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
502 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
503 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
504 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
505 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
508 // Long double always uses X87.
510 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
511 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
512 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
515 APFloat TmpFlt(+0.0);
516 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
518 addLegalFPImmediate(TmpFlt); // FLD0
520 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
521 APFloat TmpFlt2(+1.0);
522 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
524 addLegalFPImmediate(TmpFlt2); // FLD1
525 TmpFlt2.changeSign();
526 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
530 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
531 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
535 // Always use a library call for pow.
536 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
537 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
538 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
540 setOperationAction(ISD::FLOG, MVT::f80, Expand);
541 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
542 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
543 setOperationAction(ISD::FEXP, MVT::f80, Expand);
544 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
546 // First set operation action for all vector types to either promote
547 // (for widening) or expand (for scalarization). Then we will selectively
548 // turn on ones that can be effectively codegen'd.
549 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
550 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
551 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
566 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
567 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
600 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
604 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
605 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
606 setTruncStoreAction((MVT::SimpleValueType)VT,
607 (MVT::SimpleValueType)InnerVT, Expand);
608 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
609 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
610 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
613 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
614 // with -msoft-float, disable use of MMX as well.
615 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
616 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass, false);
617 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass, false);
618 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass, false);
620 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass, false);
622 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
623 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
624 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
625 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
627 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
628 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
629 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
630 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
632 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
633 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
635 setOperationAction(ISD::AND, MVT::v8i8, Promote);
636 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
637 setOperationAction(ISD::AND, MVT::v4i16, Promote);
638 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
639 setOperationAction(ISD::AND, MVT::v2i32, Promote);
640 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
641 setOperationAction(ISD::AND, MVT::v1i64, Legal);
643 setOperationAction(ISD::OR, MVT::v8i8, Promote);
644 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
645 setOperationAction(ISD::OR, MVT::v4i16, Promote);
646 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
647 setOperationAction(ISD::OR, MVT::v2i32, Promote);
648 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
649 setOperationAction(ISD::OR, MVT::v1i64, Legal);
651 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
652 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
653 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
654 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
655 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
656 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
657 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
659 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
660 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
661 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
662 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
663 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
664 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
665 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
667 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
668 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
669 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
670 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
672 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
673 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
674 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
675 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
677 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
678 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
679 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
681 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
683 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
684 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
685 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
686 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
687 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
688 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
689 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
691 if (!X86ScalarSSEf64 && Subtarget->is64Bit()) {
692 setOperationAction(ISD::BIT_CONVERT, MVT::v8i8, Custom);
693 setOperationAction(ISD::BIT_CONVERT, MVT::v4i16, Custom);
694 setOperationAction(ISD::BIT_CONVERT, MVT::v2i32, Custom);
695 setOperationAction(ISD::BIT_CONVERT, MVT::v1i64, Custom);
699 if (!UseSoftFloat && Subtarget->hasSSE1()) {
700 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
702 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
703 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
704 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
705 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
706 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
707 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
708 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
709 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
710 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
711 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
712 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
713 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
716 if (!UseSoftFloat && Subtarget->hasSSE2()) {
717 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
719 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
720 // registers cannot be used even for integer operations.
721 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
722 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
723 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
724 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
726 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
727 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
728 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
729 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
730 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
731 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
732 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
733 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
734 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
735 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
736 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
737 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
738 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
739 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
740 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
741 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
743 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
744 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
745 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
746 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
748 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
749 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
750 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
751 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
752 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
754 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
755 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
756 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
757 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
758 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
760 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
761 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
762 EVT VT = (MVT::SimpleValueType)i;
763 // Do not attempt to custom lower non-power-of-2 vectors
764 if (!isPowerOf2_32(VT.getVectorNumElements()))
766 // Do not attempt to custom lower non-128-bit vectors
767 if (!VT.is128BitVector())
769 setOperationAction(ISD::BUILD_VECTOR,
770 VT.getSimpleVT().SimpleTy, Custom);
771 setOperationAction(ISD::VECTOR_SHUFFLE,
772 VT.getSimpleVT().SimpleTy, Custom);
773 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
774 VT.getSimpleVT().SimpleTy, Custom);
777 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
778 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
779 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
780 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
781 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
782 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
784 if (Subtarget->is64Bit()) {
785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
786 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
789 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
790 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
791 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
794 // Do not attempt to promote non-128-bit vectors
795 if (!VT.is128BitVector())
798 setOperationAction(ISD::AND, SVT, Promote);
799 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
800 setOperationAction(ISD::OR, SVT, Promote);
801 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
802 setOperationAction(ISD::XOR, SVT, Promote);
803 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
804 setOperationAction(ISD::LOAD, SVT, Promote);
805 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
806 setOperationAction(ISD::SELECT, SVT, Promote);
807 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
810 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
812 // Custom lower v2i64 and v2f64 selects.
813 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
814 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
815 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
816 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
818 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
819 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
820 if (!DisableMMX && Subtarget->hasMMX()) {
821 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
822 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
826 if (Subtarget->hasSSE41()) {
827 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
828 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
829 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
830 setOperationAction(ISD::FRINT, MVT::f32, Legal);
831 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
832 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
833 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
834 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
835 setOperationAction(ISD::FRINT, MVT::f64, Legal);
836 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
838 // FIXME: Do we need to handle scalar-to-vector here?
839 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
841 // Can turn SHL into an integer multiply.
842 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
843 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
845 // i8 and i16 vectors are custom , because the source register and source
846 // source memory operand types are not the same width. f32 vectors are
847 // custom since the immediate controlling the insert encodes additional
849 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
850 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
851 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
852 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
854 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
855 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
856 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
857 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
859 if (Subtarget->is64Bit()) {
860 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
861 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
865 if (Subtarget->hasSSE42()) {
866 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
869 if (!UseSoftFloat && Subtarget->hasAVX()) {
870 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
871 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
872 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
873 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
874 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
876 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
877 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
878 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
879 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
880 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
881 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
882 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
883 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
884 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
885 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
886 setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
887 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
888 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
889 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
890 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
892 // Operations to consider commented out -v16i16 v32i8
893 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
894 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
895 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
896 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
897 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
898 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
899 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
900 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
901 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
902 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
903 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
904 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
905 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
906 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
908 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
909 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
910 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
911 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
913 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
914 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
915 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
916 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
917 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
919 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
920 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
921 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
922 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
923 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
924 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
927 // Not sure we want to do this since there are no 256-bit integer
930 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
931 // This includes 256-bit vectors
932 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
933 EVT VT = (MVT::SimpleValueType)i;
935 // Do not attempt to custom lower non-power-of-2 vectors
936 if (!isPowerOf2_32(VT.getVectorNumElements()))
939 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
940 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
941 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
944 if (Subtarget->is64Bit()) {
945 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
946 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
951 // Not sure we want to do this since there are no 256-bit integer
954 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
955 // Including 256-bit vectors
956 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
957 EVT VT = (MVT::SimpleValueType)i;
959 if (!VT.is256BitVector()) {
962 setOperationAction(ISD::AND, VT, Promote);
963 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
964 setOperationAction(ISD::OR, VT, Promote);
965 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
966 setOperationAction(ISD::XOR, VT, Promote);
967 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
968 setOperationAction(ISD::LOAD, VT, Promote);
969 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
970 setOperationAction(ISD::SELECT, VT, Promote);
971 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
974 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
978 // We want to custom lower some of our intrinsics.
979 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
981 // Add/Sub/Mul with overflow operations are custom lowered.
982 setOperationAction(ISD::SADDO, MVT::i32, Custom);
983 setOperationAction(ISD::UADDO, MVT::i32, Custom);
984 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
985 setOperationAction(ISD::USUBO, MVT::i32, Custom);
986 setOperationAction(ISD::SMULO, MVT::i32, Custom);
988 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
989 // handle type legalization for these operations here.
991 // FIXME: We really should do custom legalization for addition and
992 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
993 // than generic legalization for 64-bit multiplication-with-overflow, though.
994 if (Subtarget->is64Bit()) {
995 setOperationAction(ISD::SADDO, MVT::i64, Custom);
996 setOperationAction(ISD::UADDO, MVT::i64, Custom);
997 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
998 setOperationAction(ISD::USUBO, MVT::i64, Custom);
999 setOperationAction(ISD::SMULO, MVT::i64, Custom);
1002 if (!Subtarget->is64Bit()) {
1003 // These libcalls are not available in 32-bit.
1004 setLibcallName(RTLIB::SHL_I128, 0);
1005 setLibcallName(RTLIB::SRL_I128, 0);
1006 setLibcallName(RTLIB::SRA_I128, 0);
1009 // We have target-specific dag combine patterns for the following nodes:
1010 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
1011 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
1012 setTargetDAGCombine(ISD::BUILD_VECTOR);
1013 setTargetDAGCombine(ISD::SELECT);
1014 setTargetDAGCombine(ISD::SHL);
1015 setTargetDAGCombine(ISD::SRA);
1016 setTargetDAGCombine(ISD::SRL);
1017 setTargetDAGCombine(ISD::OR);
1018 setTargetDAGCombine(ISD::STORE);
1019 setTargetDAGCombine(ISD::ZERO_EXTEND);
1020 if (Subtarget->is64Bit())
1021 setTargetDAGCombine(ISD::MUL);
1023 computeRegisterProperties();
1025 // FIXME: These should be based on subtarget info. Plus, the values should
1026 // be smaller when we are in optimizing for size mode.
1027 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
1028 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
1029 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
1030 setPrefLoopAlignment(16);
1031 benefitFromCodePlacementOpt = true;
1035 MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1040 /// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1041 /// the desired ByVal argument alignment.
1042 static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1045 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1046 if (VTy->getBitWidth() == 128)
1048 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1049 unsigned EltAlign = 0;
1050 getMaxByValAlign(ATy->getElementType(), EltAlign);
1051 if (EltAlign > MaxAlign)
1052 MaxAlign = EltAlign;
1053 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1054 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1055 unsigned EltAlign = 0;
1056 getMaxByValAlign(STy->getElementType(i), EltAlign);
1057 if (EltAlign > MaxAlign)
1058 MaxAlign = EltAlign;
1066 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1067 /// function arguments in the caller parameter area. For X86, aggregates
1068 /// that contain SSE vectors are placed at 16-byte boundaries while the rest
1069 /// are at 4-byte boundaries.
1070 unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
1071 if (Subtarget->is64Bit()) {
1072 // Max of 8 and alignment of type.
1073 unsigned TyAlign = TD->getABITypeAlignment(Ty);
1080 if (Subtarget->hasSSE1())
1081 getMaxByValAlign(Ty, Align);
1085 /// getOptimalMemOpType - Returns the target specific optimal type for load
1086 /// and store operations as a result of memset, memcpy, and memmove
1087 /// lowering. If DstAlign is zero that means it's safe to destination
1088 /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1089 /// means there isn't a need to check it against alignment requirement,
1090 /// probably because the source does not need to be loaded. If
1091 /// 'NonScalarIntSafe' is true, that means it's safe to return a
1092 /// non-scalar-integer type, e.g. empty string source, constant, or loaded
1093 /// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1094 /// constant so it does not need to be loaded.
1095 /// It returns EVT::Other if the type should be determined using generic
1096 /// target-independent logic.
1098 X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1099 unsigned DstAlign, unsigned SrcAlign,
1100 bool NonScalarIntSafe,
1102 MachineFunction &MF) const {
1103 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1104 // linux. This is because the stack realignment code can't handle certain
1105 // cases like PR2962. This should be removed when PR2962 is fixed.
1106 const Function *F = MF.getFunction();
1107 if (NonScalarIntSafe &&
1108 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
1110 (Subtarget->isUnalignedMemAccessFast() ||
1111 ((DstAlign == 0 || DstAlign >= 16) &&
1112 (SrcAlign == 0 || SrcAlign >= 16))) &&
1113 Subtarget->getStackAlignment() >= 16) {
1114 if (Subtarget->hasSSE2())
1116 if (Subtarget->hasSSE1())
1118 } else if (!MemcpyStrSrc && Size >= 8 &&
1119 !Subtarget->is64Bit() &&
1120 Subtarget->getStackAlignment() >= 8 &&
1121 Subtarget->hasSSE2()) {
1122 // Do not use f64 to lower memcpy if source is string constant. It's
1123 // better to use i32 to avoid the loads.
1127 if (Subtarget->is64Bit() && Size >= 8)
1132 /// getJumpTableEncoding - Return the entry encoding for a jump table in the
1133 /// current function. The returned value is a member of the
1134 /// MachineJumpTableInfo::JTEntryKind enum.
1135 unsigned X86TargetLowering::getJumpTableEncoding() const {
1136 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1138 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1139 Subtarget->isPICStyleGOT())
1140 return MachineJumpTableInfo::EK_Custom32;
1142 // Otherwise, use the normal jump table encoding heuristics.
1143 return TargetLowering::getJumpTableEncoding();
1146 /// getPICBaseSymbol - Return the X86-32 PIC base.
1148 X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1149 MCContext &Ctx) const {
1150 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
1151 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1152 Twine(MF->getFunctionNumber())+"$pb");
1157 X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1158 const MachineBasicBlock *MBB,
1159 unsigned uid,MCContext &Ctx) const{
1160 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1161 Subtarget->isPICStyleGOT());
1162 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1164 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1165 MCSymbolRefExpr::VK_GOTOFF, Ctx);
1168 /// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1170 SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
1171 SelectionDAG &DAG) const {
1172 if (!Subtarget->is64Bit())
1173 // This doesn't have DebugLoc associated with it, but is not really the
1174 // same as a Register.
1175 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
1179 /// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1180 /// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1182 const MCExpr *X86TargetLowering::
1183 getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1184 MCContext &Ctx) const {
1185 // X86-64 uses RIP relative addressing based on the jump table label.
1186 if (Subtarget->isPICStyleRIPRel())
1187 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1189 // Otherwise, the reference is relative to the PIC base.
1190 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1193 /// getFunctionAlignment - Return the Log2 alignment of this function.
1194 unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
1195 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
1198 std::pair<const TargetRegisterClass*, uint8_t>
1199 X86TargetLowering::findRepresentativeClass(EVT VT) const{
1200 const TargetRegisterClass *RRC = 0;
1202 switch (VT.getSimpleVT().SimpleTy) {
1204 return TargetLowering::findRepresentativeClass(VT);
1205 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1206 RRC = (Subtarget->is64Bit()
1207 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1209 case MVT::v8i8: case MVT::v4i16:
1210 case MVT::v2i32: case MVT::v1i64:
1211 RRC = X86::VR64RegisterClass;
1213 case MVT::f32: case MVT::f64:
1214 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1215 case MVT::v4f32: case MVT::v2f64:
1216 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1218 RRC = X86::VR128RegisterClass;
1221 return std::make_pair(RRC, Cost);
1225 X86TargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
1226 MachineFunction &MF) const {
1227 unsigned FPDiff = RegInfo->hasFP(MF) ? 1 : 0;
1228 switch (RC->getID()) {
1231 case X86::GR32RegClassID:
1233 case X86::GR64RegClassID:
1235 case X86::VR128RegClassID:
1236 return Subtarget->is64Bit() ? 10 : 4;
1237 case X86::VR64RegClassID:
1242 bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1243 unsigned &Offset) const {
1244 if (!Subtarget->isTargetLinux())
1247 if (Subtarget->is64Bit()) {
1248 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1250 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1263 //===----------------------------------------------------------------------===//
1264 // Return Value Calling Convention Implementation
1265 //===----------------------------------------------------------------------===//
1267 #include "X86GenCallingConv.inc"
1270 X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1271 const SmallVectorImpl<ISD::OutputArg> &Outs,
1272 LLVMContext &Context) const {
1273 SmallVector<CCValAssign, 16> RVLocs;
1274 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1276 return CCInfo.CheckReturn(Outs, RetCC_X86);
1280 X86TargetLowering::LowerReturn(SDValue Chain,
1281 CallingConv::ID CallConv, bool isVarArg,
1282 const SmallVectorImpl<ISD::OutputArg> &Outs,
1283 const SmallVectorImpl<SDValue> &OutVals,
1284 DebugLoc dl, SelectionDAG &DAG) const {
1285 MachineFunction &MF = DAG.getMachineFunction();
1286 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1288 SmallVector<CCValAssign, 16> RVLocs;
1289 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1290 RVLocs, *DAG.getContext());
1291 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
1293 // Add the regs to the liveout set for the function.
1294 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1295 for (unsigned i = 0; i != RVLocs.size(); ++i)
1296 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1297 MRI.addLiveOut(RVLocs[i].getLocReg());
1301 SmallVector<SDValue, 6> RetOps;
1302 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1303 // Operand #1 = Bytes To Pop
1304 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1307 // Copy the result values into the output registers.
1308 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1309 CCValAssign &VA = RVLocs[i];
1310 assert(VA.isRegLoc() && "Can only return in registers!");
1311 SDValue ValToCopy = OutVals[i];
1312 EVT ValVT = ValToCopy.getValueType();
1314 // If this is x86-64, and we disabled SSE, we can't return FP values
1315 if ((ValVT == MVT::f32 || ValVT == MVT::f64) &&
1316 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
1317 report_fatal_error("SSE register return with SSE disabled");
1319 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1320 // llvm-gcc has never done it right and no one has noticed, so this
1321 // should be OK for now.
1322 if (ValVT == MVT::f64 &&
1323 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
1324 report_fatal_error("SSE2 register return with SSE2 disabled");
1326 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1327 // the RET instruction and handled by the FP Stackifier.
1328 if (VA.getLocReg() == X86::ST0 ||
1329 VA.getLocReg() == X86::ST1) {
1330 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1331 // change the value to the FP stack register class.
1332 if (isScalarFPTypeInSSEReg(VA.getValVT()))
1333 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
1334 RetOps.push_back(ValToCopy);
1335 // Don't emit a copytoreg.
1339 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1340 // which is returned in RAX / RDX.
1341 if (Subtarget->is64Bit()) {
1342 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
1343 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
1344 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1345 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1348 // If we don't have SSE2 available, convert to v4f32 so the generated
1349 // register is legal.
1350 if (!Subtarget->hasSSE2())
1351 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32,ValToCopy);
1356 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
1357 Flag = Chain.getValue(1);
1360 // The x86-64 ABI for returning structs by value requires that we copy
1361 // the sret argument into %rax for the return. We saved the argument into
1362 // a virtual register in the entry block, so now we copy the value out
1364 if (Subtarget->is64Bit() &&
1365 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1366 MachineFunction &MF = DAG.getMachineFunction();
1367 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1368 unsigned Reg = FuncInfo->getSRetReturnReg();
1370 "SRetReturnReg should have been set in LowerFormalArguments().");
1371 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
1373 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
1374 Flag = Chain.getValue(1);
1376 // RAX now acts like a return value.
1377 MRI.addLiveOut(X86::RAX);
1380 RetOps[0] = Chain; // Update chain.
1382 // Add the flag if we have it.
1384 RetOps.push_back(Flag);
1386 return DAG.getNode(X86ISD::RET_FLAG, dl,
1387 MVT::Other, &RetOps[0], RetOps.size());
1390 /// LowerCallResult - Lower the result values of a call into the
1391 /// appropriate copies out of appropriate physical registers.
1394 X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
1395 CallingConv::ID CallConv, bool isVarArg,
1396 const SmallVectorImpl<ISD::InputArg> &Ins,
1397 DebugLoc dl, SelectionDAG &DAG,
1398 SmallVectorImpl<SDValue> &InVals) const {
1400 // Assign locations to each value returned by this call.
1401 SmallVector<CCValAssign, 16> RVLocs;
1402 bool Is64Bit = Subtarget->is64Bit();
1403 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1404 RVLocs, *DAG.getContext());
1405 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
1407 // Copy all of the result registers out of their specified physreg.
1408 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1409 CCValAssign &VA = RVLocs[i];
1410 EVT CopyVT = VA.getValVT();
1412 // If this is x86-64, and we disabled SSE, we can't return FP values
1413 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
1414 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
1415 report_fatal_error("SSE register return with SSE disabled");
1420 // If this is a call to a function that returns an fp value on the floating
1421 // point stack, we must guarantee the the value is popped from the stack, so
1422 // a CopyFromReg is not good enough - the copy instruction may be eliminated
1423 // if the return value is not used. We use the FpGET_ST0 instructions
1425 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1426 // If we prefer to use the value in xmm registers, copy it out as f80 and
1427 // use a truncate to move it from fp stack reg to xmm reg.
1428 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
1429 bool isST0 = VA.getLocReg() == X86::ST0;
1431 if (CopyVT == MVT::f32) Opc = isST0 ? X86::FpGET_ST0_32:X86::FpGET_ST1_32;
1432 if (CopyVT == MVT::f64) Opc = isST0 ? X86::FpGET_ST0_64:X86::FpGET_ST1_64;
1433 if (CopyVT == MVT::f80) Opc = isST0 ? X86::FpGET_ST0_80:X86::FpGET_ST1_80;
1434 SDValue Ops[] = { Chain, InFlag };
1435 Chain = SDValue(DAG.getMachineNode(Opc, dl, CopyVT, MVT::Other, MVT::Flag,
1437 Val = Chain.getValue(0);
1439 // Round the f80 to the right size, which also moves it to the appropriate
1441 if (CopyVT != VA.getValVT())
1442 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1443 // This truncation won't change the value.
1444 DAG.getIntPtrConstant(1));
1445 } else if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
1446 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1447 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1448 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1449 MVT::v2i64, InFlag).getValue(1);
1450 Val = Chain.getValue(0);
1451 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1452 Val, DAG.getConstant(0, MVT::i64));
1454 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1455 MVT::i64, InFlag).getValue(1);
1456 Val = Chain.getValue(0);
1458 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1460 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1461 CopyVT, InFlag).getValue(1);
1462 Val = Chain.getValue(0);
1464 InFlag = Chain.getValue(2);
1465 InVals.push_back(Val);
1472 //===----------------------------------------------------------------------===//
1473 // C & StdCall & Fast Calling Convention implementation
1474 //===----------------------------------------------------------------------===//
1475 // StdCall calling convention seems to be standard for many Windows' API
1476 // routines and around. It differs from C calling convention just a little:
1477 // callee should clean up the stack, not caller. Symbols should be also
1478 // decorated in some fancy way :) It doesn't support any vector arguments.
1479 // For info on fast calling convention see Fast Calling Convention (tail call)
1480 // implementation LowerX86_32FastCCCallTo.
1482 /// CallIsStructReturn - Determines whether a call uses struct return
1484 static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1488 return Outs[0].Flags.isSRet();
1491 /// ArgsAreStructReturn - Determines whether a function uses struct
1492 /// return semantics.
1494 ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1498 return Ins[0].Flags.isSRet();
1501 /// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1502 /// given CallingConvention value.
1503 CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
1504 if (Subtarget->is64Bit()) {
1505 if (CC == CallingConv::GHC)
1506 return CC_X86_64_GHC;
1507 else if (Subtarget->isTargetWin64())
1508 return CC_X86_Win64_C;
1513 if (CC == CallingConv::X86_FastCall)
1514 return CC_X86_32_FastCall;
1515 else if (CC == CallingConv::X86_ThisCall)
1516 return CC_X86_32_ThisCall;
1517 else if (CC == CallingConv::Fast)
1518 return CC_X86_32_FastCC;
1519 else if (CC == CallingConv::GHC)
1520 return CC_X86_32_GHC;
1525 /// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1526 /// by "Src" to address "Dst" with size and alignment information specified by
1527 /// the specific parameter attribute. The copy will be passed as a byval
1528 /// function parameter.
1530 CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
1531 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1533 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
1534 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
1535 /*isVolatile*/false, /*AlwaysInline=*/true,
1539 /// IsTailCallConvention - Return true if the calling convention is one that
1540 /// supports tail call optimization.
1541 static bool IsTailCallConvention(CallingConv::ID CC) {
1542 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1545 /// FuncIsMadeTailCallSafe - Return true if the function is being made into
1546 /// a tailcall target by changing its ABI.
1547 static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
1548 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
1552 X86TargetLowering::LowerMemArgument(SDValue Chain,
1553 CallingConv::ID CallConv,
1554 const SmallVectorImpl<ISD::InputArg> &Ins,
1555 DebugLoc dl, SelectionDAG &DAG,
1556 const CCValAssign &VA,
1557 MachineFrameInfo *MFI,
1559 // Create the nodes corresponding to a load from this parameter slot.
1560 ISD::ArgFlagsTy Flags = Ins[i].Flags;
1561 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
1562 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
1565 // If value is passed by pointer we have address passed instead of the value
1567 if (VA.getLocInfo() == CCValAssign::Indirect)
1568 ValVT = VA.getLocVT();
1570 ValVT = VA.getValVT();
1572 // FIXME: For now, all byval parameter objects are marked mutable. This can be
1573 // changed with more analysis.
1574 // In case of tail call optimization mark all arguments mutable. Since they
1575 // could be overwritten by lowering of arguments in case of a tail call.
1576 if (Flags.isByVal()) {
1577 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
1578 VA.getLocMemOffset(), isImmutable);
1579 return DAG.getFrameIndex(FI, getPointerTy());
1581 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
1582 VA.getLocMemOffset(), isImmutable);
1583 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1584 return DAG.getLoad(ValVT, dl, Chain, FIN,
1585 PseudoSourceValue::getFixedStack(FI), 0,
1591 X86TargetLowering::LowerFormalArguments(SDValue Chain,
1592 CallingConv::ID CallConv,
1594 const SmallVectorImpl<ISD::InputArg> &Ins,
1597 SmallVectorImpl<SDValue> &InVals)
1599 MachineFunction &MF = DAG.getMachineFunction();
1600 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1602 const Function* Fn = MF.getFunction();
1603 if (Fn->hasExternalLinkage() &&
1604 Subtarget->isTargetCygMing() &&
1605 Fn->getName() == "main")
1606 FuncInfo->setForceFramePointer(true);
1608 MachineFrameInfo *MFI = MF.getFrameInfo();
1609 bool Is64Bit = Subtarget->is64Bit();
1610 bool IsWin64 = Subtarget->isTargetWin64();
1612 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1613 "Var args not supported with calling convention fastcc or ghc");
1615 // Assign locations to all of the incoming arguments.
1616 SmallVector<CCValAssign, 16> ArgLocs;
1617 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1618 ArgLocs, *DAG.getContext());
1619 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
1621 unsigned LastVal = ~0U;
1623 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1624 CCValAssign &VA = ArgLocs[i];
1625 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1627 assert(VA.getValNo() != LastVal &&
1628 "Don't support value assigned to multiple locs yet");
1629 LastVal = VA.getValNo();
1631 if (VA.isRegLoc()) {
1632 EVT RegVT = VA.getLocVT();
1633 TargetRegisterClass *RC = NULL;
1634 if (RegVT == MVT::i32)
1635 RC = X86::GR32RegisterClass;
1636 else if (Is64Bit && RegVT == MVT::i64)
1637 RC = X86::GR64RegisterClass;
1638 else if (RegVT == MVT::f32)
1639 RC = X86::FR32RegisterClass;
1640 else if (RegVT == MVT::f64)
1641 RC = X86::FR64RegisterClass;
1642 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1643 RC = X86::VR256RegisterClass;
1644 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
1645 RC = X86::VR128RegisterClass;
1646 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1647 RC = X86::VR64RegisterClass;
1649 llvm_unreachable("Unknown argument type!");
1651 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
1652 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
1654 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1655 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1657 if (VA.getLocInfo() == CCValAssign::SExt)
1658 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
1659 DAG.getValueType(VA.getValVT()));
1660 else if (VA.getLocInfo() == CCValAssign::ZExt)
1661 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
1662 DAG.getValueType(VA.getValVT()));
1663 else if (VA.getLocInfo() == CCValAssign::BCvt)
1664 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1666 if (VA.isExtInLoc()) {
1667 // Handle MMX values passed in XMM regs.
1668 if (RegVT.isVector()) {
1669 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1670 ArgValue, DAG.getConstant(0, MVT::i64));
1671 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1673 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1676 assert(VA.isMemLoc());
1677 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
1680 // If value is passed via pointer - do a load.
1681 if (VA.getLocInfo() == CCValAssign::Indirect)
1682 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1685 InVals.push_back(ArgValue);
1688 // The x86-64 ABI for returning structs by value requires that we copy
1689 // the sret argument into %rax for the return. Save the argument into
1690 // a virtual register so that we can access it from the return points.
1691 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
1692 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1693 unsigned Reg = FuncInfo->getSRetReturnReg();
1695 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1696 FuncInfo->setSRetReturnReg(Reg);
1698 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
1699 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
1702 unsigned StackSize = CCInfo.getNextStackOffset();
1703 // Align stack specially for tail calls.
1704 if (FuncIsMadeTailCallSafe(CallConv))
1705 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
1707 // If the function takes variable number of arguments, make a frame index for
1708 // the start of the first vararg value... for expansion of llvm.va_start.
1710 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1711 CallConv != CallingConv::X86_ThisCall)) {
1712 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
1715 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1717 // FIXME: We should really autogenerate these arrays
1718 static const unsigned GPR64ArgRegsWin64[] = {
1719 X86::RCX, X86::RDX, X86::R8, X86::R9
1721 static const unsigned XMMArgRegsWin64[] = {
1722 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1724 static const unsigned GPR64ArgRegs64Bit[] = {
1725 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1727 static const unsigned XMMArgRegs64Bit[] = {
1728 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1729 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1731 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1734 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1735 GPR64ArgRegs = GPR64ArgRegsWin64;
1736 XMMArgRegs = XMMArgRegsWin64;
1738 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1739 GPR64ArgRegs = GPR64ArgRegs64Bit;
1740 XMMArgRegs = XMMArgRegs64Bit;
1742 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1744 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1747 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
1748 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
1749 "SSE register cannot be used when SSE is disabled!");
1750 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
1751 "SSE register cannot be used when SSE is disabled!");
1752 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
1753 // Kernel mode asks for SSE to be disabled, so don't push them
1755 TotalNumXMMRegs = 0;
1757 // For X86-64, if there are vararg parameters that are passed via
1758 // registers, then we must store them to their spots on the stack so they
1759 // may be loaded by deferencing the result of va_next.
1760 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1761 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1762 FuncInfo->setRegSaveFrameIndex(
1763 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
1766 // Store the integer parameter registers.
1767 SmallVector<SDValue, 8> MemOps;
1768 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1770 unsigned Offset = FuncInfo->getVarArgsGPOffset();
1771 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
1772 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1773 DAG.getIntPtrConstant(Offset));
1774 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1775 X86::GR64RegisterClass);
1776 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
1778 DAG.getStore(Val.getValue(1), dl, Val, FIN,
1779 PseudoSourceValue::getFixedStack(
1780 FuncInfo->getRegSaveFrameIndex()),
1781 Offset, false, false, 0);
1782 MemOps.push_back(Store);
1786 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1787 // Now store the XMM (fp + vector) parameter registers.
1788 SmallVector<SDValue, 11> SaveXMMOps;
1789 SaveXMMOps.push_back(Chain);
1791 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1792 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1793 SaveXMMOps.push_back(ALVal);
1795 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1796 FuncInfo->getRegSaveFrameIndex()));
1797 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1798 FuncInfo->getVarArgsFPOffset()));
1800 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1801 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1802 X86::VR128RegisterClass);
1803 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1804 SaveXMMOps.push_back(Val);
1806 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1808 &SaveXMMOps[0], SaveXMMOps.size()));
1811 if (!MemOps.empty())
1812 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1813 &MemOps[0], MemOps.size());
1817 // Some CCs need callee pop.
1818 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
1819 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
1821 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
1822 // If this is an sret function, the return should pop the hidden pointer.
1823 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
1824 FuncInfo->setBytesToPopOnReturn(4);
1828 // RegSaveFrameIndex is X86-64 only.
1829 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
1830 if (CallConv == CallingConv::X86_FastCall ||
1831 CallConv == CallingConv::X86_ThisCall)
1832 // fastcc functions can't have varargs.
1833 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
1840 X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1841 SDValue StackPtr, SDValue Arg,
1842 DebugLoc dl, SelectionDAG &DAG,
1843 const CCValAssign &VA,
1844 ISD::ArgFlagsTy Flags) const {
1845 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
1846 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
1847 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1848 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
1849 if (Flags.isByVal()) {
1850 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
1852 return DAG.getStore(Chain, dl, Arg, PtrOff,
1853 PseudoSourceValue::getStack(), LocMemOffset,
1857 /// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
1858 /// optimization is performed and it is required.
1860 X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
1861 SDValue &OutRetAddr, SDValue Chain,
1862 bool IsTailCall, bool Is64Bit,
1863 int FPDiff, DebugLoc dl) const {
1864 // Adjust the Return address stack slot.
1865 EVT VT = getPointerTy();
1866 OutRetAddr = getReturnAddressFrameIndex(DAG);
1868 // Load the "old" Return address.
1869 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
1870 return SDValue(OutRetAddr.getNode(), 1);
1873 /// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1874 /// optimization is performed and it is required (FPDiff!=0).
1876 EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
1877 SDValue Chain, SDValue RetAddrFrIdx,
1878 bool Is64Bit, int FPDiff, DebugLoc dl) {
1879 // Store the return address to the appropriate stack slot.
1880 if (!FPDiff) return Chain;
1881 // Calculate the new stack slot for the return address.
1882 int SlotSize = Is64Bit ? 8 : 4;
1883 int NewReturnAddrFI =
1884 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
1885 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
1886 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
1887 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
1888 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1894 X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
1895 CallingConv::ID CallConv, bool isVarArg,
1897 const SmallVectorImpl<ISD::OutputArg> &Outs,
1898 const SmallVectorImpl<SDValue> &OutVals,
1899 const SmallVectorImpl<ISD::InputArg> &Ins,
1900 DebugLoc dl, SelectionDAG &DAG,
1901 SmallVectorImpl<SDValue> &InVals) const {
1902 MachineFunction &MF = DAG.getMachineFunction();
1903 bool Is64Bit = Subtarget->is64Bit();
1904 bool IsStructRet = CallIsStructReturn(Outs);
1905 bool IsSibcall = false;
1908 // Check if it's really possible to do a tail call.
1909 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1910 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
1911 Outs, OutVals, Ins, DAG);
1913 // Sibcalls are automatically detected tailcalls which do not require
1915 if (!GuaranteedTailCallOpt && isTailCall)
1922 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1923 "Var args not supported with calling convention fastcc or ghc");
1925 // Analyze operands of the call, assigning locations to each operand.
1926 SmallVector<CCValAssign, 16> ArgLocs;
1927 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1928 ArgLocs, *DAG.getContext());
1929 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
1931 // Get a count of how many bytes are to be pushed on the stack.
1932 unsigned NumBytes = CCInfo.getNextStackOffset();
1934 // This is a sibcall. The memory operands are available in caller's
1935 // own caller's stack.
1937 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
1938 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
1941 if (isTailCall && !IsSibcall) {
1942 // Lower arguments at fp - stackoffset + fpdiff.
1943 unsigned NumBytesCallerPushed =
1944 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1945 FPDiff = NumBytesCallerPushed - NumBytes;
1947 // Set the delta of movement of the returnaddr stackslot.
1948 // But only set if delta is greater than previous delta.
1949 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1950 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1954 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
1956 SDValue RetAddrFrIdx;
1957 // Load return adress for tail calls.
1958 if (isTailCall && FPDiff)
1959 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1960 Is64Bit, FPDiff, dl);
1962 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1963 SmallVector<SDValue, 8> MemOpChains;
1966 // Walk the register/memloc assignments, inserting copies/loads. In the case
1967 // of tail call optimization arguments are handle later.
1968 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1969 CCValAssign &VA = ArgLocs[i];
1970 EVT RegVT = VA.getLocVT();
1971 SDValue Arg = OutVals[i];
1972 ISD::ArgFlagsTy Flags = Outs[i].Flags;
1973 bool isByVal = Flags.isByVal();
1975 // Promote the value if needed.
1976 switch (VA.getLocInfo()) {
1977 default: llvm_unreachable("Unknown loc info!");
1978 case CCValAssign::Full: break;
1979 case CCValAssign::SExt:
1980 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
1982 case CCValAssign::ZExt:
1983 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
1985 case CCValAssign::AExt:
1986 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1987 // Special case: passing MMX values in XMM registers.
1988 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1989 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1990 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
1992 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1994 case CCValAssign::BCvt:
1995 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
1997 case CCValAssign::Indirect: {
1998 // Store the argument.
1999 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
2000 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
2001 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
2002 PseudoSourceValue::getFixedStack(FI), 0,
2009 if (VA.isRegLoc()) {
2010 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2011 if (isVarArg && Subtarget->isTargetWin64()) {
2012 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2013 // shadow reg if callee is a varargs function.
2014 unsigned ShadowReg = 0;
2015 switch (VA.getLocReg()) {
2016 case X86::XMM0: ShadowReg = X86::RCX; break;
2017 case X86::XMM1: ShadowReg = X86::RDX; break;
2018 case X86::XMM2: ShadowReg = X86::R8; break;
2019 case X86::XMM3: ShadowReg = X86::R9; break;
2022 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
2024 } else if (!IsSibcall && (!isTailCall || isByVal)) {
2025 assert(VA.isMemLoc());
2026 if (StackPtr.getNode() == 0)
2027 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2028 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2029 dl, DAG, VA, Flags));
2033 if (!MemOpChains.empty())
2034 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2035 &MemOpChains[0], MemOpChains.size());
2037 // Build a sequence of copy-to-reg nodes chained together with token chain
2038 // and flag operands which copy the outgoing args into registers.
2040 // Tail call byval lowering might overwrite argument registers so in case of
2041 // tail call optimization the copies to registers are lowered later.
2043 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2044 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2045 RegsToPass[i].second, InFlag);
2046 InFlag = Chain.getValue(1);
2049 if (Subtarget->isPICStyleGOT()) {
2050 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2053 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2054 DAG.getNode(X86ISD::GlobalBaseReg,
2055 DebugLoc(), getPointerTy()),
2057 InFlag = Chain.getValue(1);
2059 // If we are tail calling and generating PIC/GOT style code load the
2060 // address of the callee into ECX. The value in ecx is used as target of
2061 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2062 // for tail calls on PIC/GOT architectures. Normally we would just put the
2063 // address of GOT into ebx and then call target@PLT. But for tail calls
2064 // ebx would be restored (since ebx is callee saved) before jumping to the
2067 // Note: The actual moving to ECX is done further down.
2068 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2069 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2070 !G->getGlobal()->hasProtectedVisibility())
2071 Callee = LowerGlobalAddress(Callee, DAG);
2072 else if (isa<ExternalSymbolSDNode>(Callee))
2073 Callee = LowerExternalSymbol(Callee, DAG);
2077 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64()) {
2078 // From AMD64 ABI document:
2079 // For calls that may call functions that use varargs or stdargs
2080 // (prototype-less calls or calls to functions containing ellipsis (...) in
2081 // the declaration) %al is used as hidden argument to specify the number
2082 // of SSE registers used. The contents of %al do not need to match exactly
2083 // the number of registers, but must be an ubound on the number of SSE
2084 // registers used and is in the range 0 - 8 inclusive.
2086 // Count the number of XMM registers allocated.
2087 static const unsigned XMMArgRegs[] = {
2088 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2089 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2091 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
2092 assert((Subtarget->hasSSE1() || !NumXMMRegs)
2093 && "SSE registers cannot be used when SSE is disabled");
2095 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
2096 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
2097 InFlag = Chain.getValue(1);
2101 // For tail calls lower the arguments to the 'real' stack slot.
2103 // Force all the incoming stack arguments to be loaded from the stack
2104 // before any new outgoing arguments are stored to the stack, because the
2105 // outgoing stack slots may alias the incoming argument stack slots, and
2106 // the alias isn't otherwise explicit. This is slightly more conservative
2107 // than necessary, because it means that each store effectively depends
2108 // on every argument instead of just those arguments it would clobber.
2109 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2111 SmallVector<SDValue, 8> MemOpChains2;
2114 // Do not flag preceeding copytoreg stuff together with the following stuff.
2116 if (GuaranteedTailCallOpt) {
2117 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2118 CCValAssign &VA = ArgLocs[i];
2121 assert(VA.isMemLoc());
2122 SDValue Arg = OutVals[i];
2123 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2124 // Create frame index.
2125 int32_t Offset = VA.getLocMemOffset()+FPDiff;
2126 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
2127 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
2128 FIN = DAG.getFrameIndex(FI, getPointerTy());
2130 if (Flags.isByVal()) {
2131 // Copy relative to framepointer.
2132 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
2133 if (StackPtr.getNode() == 0)
2134 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
2136 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
2138 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2142 // Store relative to framepointer.
2143 MemOpChains2.push_back(
2144 DAG.getStore(ArgChain, dl, Arg, FIN,
2145 PseudoSourceValue::getFixedStack(FI), 0,
2151 if (!MemOpChains2.empty())
2152 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2153 &MemOpChains2[0], MemOpChains2.size());
2155 // Copy arguments to their registers.
2156 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2157 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2158 RegsToPass[i].second, InFlag);
2159 InFlag = Chain.getValue(1);
2163 // Store the return address to the appropriate stack slot.
2164 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
2168 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2169 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2170 // In the 64-bit large code model, we have to make all calls
2171 // through a register, since the call instruction's 32-bit
2172 // pc-relative offset may not be large enough to hold the whole
2174 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2175 // If the callee is a GlobalAddress node (quite common, every direct call
2176 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2179 // We should use extra load for direct calls to dllimported functions in
2181 const GlobalValue *GV = G->getGlobal();
2182 if (!GV->hasDLLImportLinkage()) {
2183 unsigned char OpFlags = 0;
2185 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2186 // external symbols most go through the PLT in PIC mode. If the symbol
2187 // has hidden or protected visibility, or if it is static or local, then
2188 // we don't need to use the PLT - we can directly call it.
2189 if (Subtarget->isTargetELF() &&
2190 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
2191 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
2192 OpFlags = X86II::MO_PLT;
2193 } else if (Subtarget->isPICStyleStubAny() &&
2194 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2195 Subtarget->getDarwinVers() < 9) {
2196 // PC-relative references to external symbols should go through $stub,
2197 // unless we're building with the leopard linker or later, which
2198 // automatically synthesizes these stubs.
2199 OpFlags = X86II::MO_DARWIN_STUB;
2202 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
2203 G->getOffset(), OpFlags);
2205 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
2206 unsigned char OpFlags = 0;
2208 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2209 // symbols should go through the PLT.
2210 if (Subtarget->isTargetELF() &&
2211 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2212 OpFlags = X86II::MO_PLT;
2213 } else if (Subtarget->isPICStyleStubAny() &&
2214 Subtarget->getDarwinVers() < 9) {
2215 // PC-relative references to external symbols should go through $stub,
2216 // unless we're building with the leopard linker or later, which
2217 // automatically synthesizes these stubs.
2218 OpFlags = X86II::MO_DARWIN_STUB;
2221 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2225 // Returns a chain & a flag for retval copy to use.
2226 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
2227 SmallVector<SDValue, 8> Ops;
2229 if (!IsSibcall && isTailCall) {
2230 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2231 DAG.getIntPtrConstant(0, true), InFlag);
2232 InFlag = Chain.getValue(1);
2235 Ops.push_back(Chain);
2236 Ops.push_back(Callee);
2239 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
2241 // Add argument registers to the end of the list so that they are known live
2243 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2244 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2245 RegsToPass[i].second.getValueType()));
2247 // Add an implicit use GOT pointer in EBX.
2248 if (!isTailCall && Subtarget->isPICStyleGOT())
2249 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2251 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
2252 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64())
2253 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
2255 if (InFlag.getNode())
2256 Ops.push_back(InFlag);
2260 //// If this is the first return lowered for this function, add the regs
2261 //// to the liveout set for the function.
2262 // This isn't right, although it's probably harmless on x86; liveouts
2263 // should be computed from returns not tail calls. Consider a void
2264 // function making a tail call to a function returning int.
2265 return DAG.getNode(X86ISD::TC_RETURN, dl,
2266 NodeTys, &Ops[0], Ops.size());
2269 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
2270 InFlag = Chain.getValue(1);
2272 // Create the CALLSEQ_END node.
2273 unsigned NumBytesForCalleeToPush;
2274 if (Subtarget->IsCalleePop(isVarArg, CallConv))
2275 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
2276 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
2277 // If this is a call to a struct-return function, the callee
2278 // pops the hidden struct pointer, so we have to push it back.
2279 // This is common for Darwin/X86, Linux & Mingw32 targets.
2280 NumBytesForCalleeToPush = 4;
2282 NumBytesForCalleeToPush = 0; // Callee pops nothing.
2284 // Returns a flag for retval copy to use.
2286 Chain = DAG.getCALLSEQ_END(Chain,
2287 DAG.getIntPtrConstant(NumBytes, true),
2288 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2291 InFlag = Chain.getValue(1);
2294 // Handle result values, copying them out of physregs into vregs that we
2296 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2297 Ins, dl, DAG, InVals);
2301 //===----------------------------------------------------------------------===//
2302 // Fast Calling Convention (tail call) implementation
2303 //===----------------------------------------------------------------------===//
2305 // Like std call, callee cleans arguments, convention except that ECX is
2306 // reserved for storing the tail called function address. Only 2 registers are
2307 // free for argument passing (inreg). Tail call optimization is performed
2309 // * tailcallopt is enabled
2310 // * caller/callee are fastcc
2311 // On X86_64 architecture with GOT-style position independent code only local
2312 // (within module) calls are supported at the moment.
2313 // To keep the stack aligned according to platform abi the function
2314 // GetAlignedArgumentStackSize ensures that argument delta is always multiples
2315 // of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
2316 // If a tail called function callee has more arguments than the caller the
2317 // caller needs to make sure that there is room to move the RETADDR to. This is
2318 // achieved by reserving an area the size of the argument delta right after the
2319 // original REtADDR, but before the saved framepointer or the spilled registers
2320 // e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2332 /// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2333 /// for a 16 byte align requirement.
2335 X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2336 SelectionDAG& DAG) const {
2337 MachineFunction &MF = DAG.getMachineFunction();
2338 const TargetMachine &TM = MF.getTarget();
2339 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2340 unsigned StackAlignment = TFI.getStackAlignment();
2341 uint64_t AlignMask = StackAlignment - 1;
2342 int64_t Offset = StackSize;
2343 uint64_t SlotSize = TD->getPointerSize();
2344 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2345 // Number smaller than 12 so just add the difference.
2346 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2348 // Mask out lower bits, add stackalignment once plus the 12 bytes.
2349 Offset = ((~AlignMask) & Offset) + StackAlignment +
2350 (StackAlignment-SlotSize);
2355 /// MatchingStackOffset - Return true if the given stack call argument is
2356 /// already available in the same position (relatively) of the caller's
2357 /// incoming argument stack.
2359 bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2360 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2361 const X86InstrInfo *TII) {
2362 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2364 if (Arg.getOpcode() == ISD::CopyFromReg) {
2365 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2366 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2368 MachineInstr *Def = MRI->getVRegDef(VR);
2371 if (!Flags.isByVal()) {
2372 if (!TII->isLoadFromStackSlot(Def, FI))
2375 unsigned Opcode = Def->getOpcode();
2376 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2377 Def->getOperand(1).isFI()) {
2378 FI = Def->getOperand(1).getIndex();
2379 Bytes = Flags.getByValSize();
2383 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2384 if (Flags.isByVal())
2385 // ByVal argument is passed in as a pointer but it's now being
2386 // dereferenced. e.g.
2387 // define @foo(%struct.X* %A) {
2388 // tail call @bar(%struct.X* byval %A)
2391 SDValue Ptr = Ld->getBasePtr();
2392 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2395 FI = FINode->getIndex();
2399 assert(FI != INT_MAX);
2400 if (!MFI->isFixedObjectIndex(FI))
2402 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
2405 /// IsEligibleForTailCallOptimization - Check whether the call is eligible
2406 /// for tail call optimization. Targets which want to do tail call
2407 /// optimization should implement this function.
2409 X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
2410 CallingConv::ID CalleeCC,
2412 bool isCalleeStructRet,
2413 bool isCallerStructRet,
2414 const SmallVectorImpl<ISD::OutputArg> &Outs,
2415 const SmallVectorImpl<SDValue> &OutVals,
2416 const SmallVectorImpl<ISD::InputArg> &Ins,
2417 SelectionDAG& DAG) const {
2418 if (!IsTailCallConvention(CalleeCC) &&
2419 CalleeCC != CallingConv::C)
2422 // If -tailcallopt is specified, make fastcc functions tail-callable.
2423 const MachineFunction &MF = DAG.getMachineFunction();
2424 const Function *CallerF = DAG.getMachineFunction().getFunction();
2425 CallingConv::ID CallerCC = CallerF->getCallingConv();
2426 bool CCMatch = CallerCC == CalleeCC;
2428 if (GuaranteedTailCallOpt) {
2429 if (IsTailCallConvention(CalleeCC) && CCMatch)
2434 // Look for obvious safe cases to perform tail call optimization that do not
2435 // require ABI changes. This is what gcc calls sibcall.
2437 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2438 // emit a special epilogue.
2439 if (RegInfo->needsStackRealignment(MF))
2442 // Do not sibcall optimize vararg calls unless the call site is not passing
2444 if (isVarArg && !Outs.empty())
2447 // Also avoid sibcall optimization if either caller or callee uses struct
2448 // return semantics.
2449 if (isCalleeStructRet || isCallerStructRet)
2452 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2453 // Therefore if it's not used by the call it is not safe to optimize this into
2455 bool Unused = false;
2456 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2463 SmallVector<CCValAssign, 16> RVLocs;
2464 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2465 RVLocs, *DAG.getContext());
2466 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2467 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2468 CCValAssign &VA = RVLocs[i];
2469 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2474 // If the calling conventions do not match, then we'd better make sure the
2475 // results are returned in the same way as what the caller expects.
2477 SmallVector<CCValAssign, 16> RVLocs1;
2478 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2479 RVLocs1, *DAG.getContext());
2480 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2482 SmallVector<CCValAssign, 16> RVLocs2;
2483 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2484 RVLocs2, *DAG.getContext());
2485 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2487 if (RVLocs1.size() != RVLocs2.size())
2489 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2490 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2492 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2494 if (RVLocs1[i].isRegLoc()) {
2495 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2498 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2504 // If the callee takes no arguments then go on to check the results of the
2506 if (!Outs.empty()) {
2507 // Check if stack adjustment is needed. For now, do not do this if any
2508 // argument is passed on the stack.
2509 SmallVector<CCValAssign, 16> ArgLocs;
2510 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2511 ArgLocs, *DAG.getContext());
2512 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
2513 if (CCInfo.getNextStackOffset()) {
2514 MachineFunction &MF = DAG.getMachineFunction();
2515 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2517 if (Subtarget->isTargetWin64())
2518 // Win64 ABI has additional complications.
2521 // Check if the arguments are already laid out in the right way as
2522 // the caller's fixed stack objects.
2523 MachineFrameInfo *MFI = MF.getFrameInfo();
2524 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2525 const X86InstrInfo *TII =
2526 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
2527 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2528 CCValAssign &VA = ArgLocs[i];
2529 SDValue Arg = OutVals[i];
2530 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2531 if (VA.getLocInfo() == CCValAssign::Indirect)
2533 if (!VA.isRegLoc()) {
2534 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2541 // If the tailcall address may be in a register, then make sure it's
2542 // possible to register allocate for it. In 32-bit, the call address can
2543 // only target EAX, EDX, or ECX since the tail call must be scheduled after
2544 // callee-saved registers are restored. These happen to be the same
2545 // registers used to pass 'inreg' arguments so watch out for those.
2546 if (!Subtarget->is64Bit() &&
2547 !isa<GlobalAddressSDNode>(Callee) &&
2548 !isa<ExternalSymbolSDNode>(Callee)) {
2549 unsigned NumInRegs = 0;
2550 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2551 CCValAssign &VA = ArgLocs[i];
2554 unsigned Reg = VA.getLocReg();
2557 case X86::EAX: case X86::EDX: case X86::ECX:
2558 if (++NumInRegs == 3)
2570 X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2571 return X86::createFastISel(funcInfo);
2575 //===----------------------------------------------------------------------===//
2576 // Other Lowering Hooks
2577 //===----------------------------------------------------------------------===//
2579 static bool isTargetShuffle(unsigned Opcode) {
2581 default: return false;
2582 case X86ISD::PSHUFD:
2583 case X86ISD::PSHUFHW:
2584 case X86ISD::PSHUFLW:
2585 case X86ISD::SHUFPD:
2586 case X86ISD::SHUFPS:
2587 case X86ISD::MOVLHPS:
2590 case X86ISD::PUNPCKLDQ:
2596 static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2597 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
2599 default: llvm_unreachable("Unknown x86 shuffle node");
2600 case X86ISD::PSHUFD:
2601 case X86ISD::PSHUFHW:
2602 case X86ISD::PSHUFLW:
2603 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2609 static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2610 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2612 default: llvm_unreachable("Unknown x86 shuffle node");
2613 case X86ISD::SHUFPD:
2614 case X86ISD::SHUFPS:
2615 return DAG.getNode(Opc, dl, VT, V1, V2,
2616 DAG.getConstant(TargetMask, MVT::i8));
2621 static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2622 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2624 default: llvm_unreachable("Unknown x86 shuffle node");
2625 case X86ISD::MOVLHPS:
2628 case X86ISD::PUNPCKLDQ:
2629 return DAG.getNode(Opc, dl, VT, V1, V2);
2634 SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
2635 MachineFunction &MF = DAG.getMachineFunction();
2636 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2637 int ReturnAddrIndex = FuncInfo->getRAIndex();
2639 if (ReturnAddrIndex == 0) {
2640 // Set up a frame object for the return address.
2641 uint64_t SlotSize = TD->getPointerSize();
2642 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
2644 FuncInfo->setRAIndex(ReturnAddrIndex);
2647 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
2651 bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2652 bool hasSymbolicDisplacement) {
2653 // Offset should fit into 32 bit immediate field.
2654 if (!isInt<32>(Offset))
2657 // If we don't have a symbolic displacement - we don't have any extra
2659 if (!hasSymbolicDisplacement)
2662 // FIXME: Some tweaks might be needed for medium code model.
2663 if (M != CodeModel::Small && M != CodeModel::Kernel)
2666 // For small code model we assume that latest object is 16MB before end of 31
2667 // bits boundary. We may also accept pretty large negative constants knowing
2668 // that all objects are in the positive half of address space.
2669 if (M == CodeModel::Small && Offset < 16*1024*1024)
2672 // For kernel code model we know that all object resist in the negative half
2673 // of 32bits address space. We may not accept negative offsets, since they may
2674 // be just off and we may accept pretty large positive ones.
2675 if (M == CodeModel::Kernel && Offset > 0)
2681 /// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2682 /// specific condition code, returning the condition code and the LHS/RHS of the
2683 /// comparison to make.
2684 static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2685 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
2687 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2688 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2689 // X > -1 -> X == 0, jump !sign.
2690 RHS = DAG.getConstant(0, RHS.getValueType());
2691 return X86::COND_NS;
2692 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2693 // X < 0 -> X == 0, jump on sign.
2695 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
2697 RHS = DAG.getConstant(0, RHS.getValueType());
2698 return X86::COND_LE;
2702 switch (SetCCOpcode) {
2703 default: llvm_unreachable("Invalid integer condition!");
2704 case ISD::SETEQ: return X86::COND_E;
2705 case ISD::SETGT: return X86::COND_G;
2706 case ISD::SETGE: return X86::COND_GE;
2707 case ISD::SETLT: return X86::COND_L;
2708 case ISD::SETLE: return X86::COND_LE;
2709 case ISD::SETNE: return X86::COND_NE;
2710 case ISD::SETULT: return X86::COND_B;
2711 case ISD::SETUGT: return X86::COND_A;
2712 case ISD::SETULE: return X86::COND_BE;
2713 case ISD::SETUGE: return X86::COND_AE;
2717 // First determine if it is required or is profitable to flip the operands.
2719 // If LHS is a foldable load, but RHS is not, flip the condition.
2720 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2721 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2722 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2723 std::swap(LHS, RHS);
2726 switch (SetCCOpcode) {
2732 std::swap(LHS, RHS);
2736 // On a floating point condition, the flags are set as follows:
2738 // 0 | 0 | 0 | X > Y
2739 // 0 | 0 | 1 | X < Y
2740 // 1 | 0 | 0 | X == Y
2741 // 1 | 1 | 1 | unordered
2742 switch (SetCCOpcode) {
2743 default: llvm_unreachable("Condcode should be pre-legalized away");
2745 case ISD::SETEQ: return X86::COND_E;
2746 case ISD::SETOLT: // flipped
2748 case ISD::SETGT: return X86::COND_A;
2749 case ISD::SETOLE: // flipped
2751 case ISD::SETGE: return X86::COND_AE;
2752 case ISD::SETUGT: // flipped
2754 case ISD::SETLT: return X86::COND_B;
2755 case ISD::SETUGE: // flipped
2757 case ISD::SETLE: return X86::COND_BE;
2759 case ISD::SETNE: return X86::COND_NE;
2760 case ISD::SETUO: return X86::COND_P;
2761 case ISD::SETO: return X86::COND_NP;
2763 case ISD::SETUNE: return X86::COND_INVALID;
2767 /// hasFPCMov - is there a floating point cmov for the specific X86 condition
2768 /// code. Current x86 isa includes the following FP cmov instructions:
2769 /// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
2770 static bool hasFPCMov(unsigned X86CC) {
2786 /// isFPImmLegal - Returns true if the target can instruction select the
2787 /// specified FP immediate natively. If false, the legalizer will
2788 /// materialize the FP immediate as a load from a constant pool.
2789 bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
2790 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2791 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2797 /// isUndefOrInRange - Return true if Val is undef or if its value falls within
2798 /// the specified range (L, H].
2799 static bool isUndefOrInRange(int Val, int Low, int Hi) {
2800 return (Val < 0) || (Val >= Low && Val < Hi);
2803 /// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2804 /// specified value.
2805 static bool isUndefOrEqual(int Val, int CmpVal) {
2806 if (Val < 0 || Val == CmpVal)
2811 /// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2812 /// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2813 /// the second operand.
2814 static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
2815 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
2816 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
2817 if (VT == MVT::v2f64 || VT == MVT::v2i64)
2818 return (Mask[0] < 2 && Mask[1] < 2);
2822 bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
2823 SmallVector<int, 8> M;
2825 return ::isPSHUFDMask(M, N->getValueType(0));
2828 /// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2829 /// is suitable for input to PSHUFHW.
2830 static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
2831 if (VT != MVT::v8i16)
2834 // Lower quadword copied in order or undef.
2835 for (int i = 0; i != 4; ++i)
2836 if (Mask[i] >= 0 && Mask[i] != i)
2839 // Upper quadword shuffled.
2840 for (int i = 4; i != 8; ++i)
2841 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
2847 bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
2848 SmallVector<int, 8> M;
2850 return ::isPSHUFHWMask(M, N->getValueType(0));
2853 /// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2854 /// is suitable for input to PSHUFLW.
2855 static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
2856 if (VT != MVT::v8i16)
2859 // Upper quadword copied in order.
2860 for (int i = 4; i != 8; ++i)
2861 if (Mask[i] >= 0 && Mask[i] != i)
2864 // Lower quadword shuffled.
2865 for (int i = 0; i != 4; ++i)
2872 bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
2873 SmallVector<int, 8> M;
2875 return ::isPSHUFLWMask(M, N->getValueType(0));
2878 /// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2879 /// is suitable for input to PALIGNR.
2880 static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2882 int i, e = VT.getVectorNumElements();
2884 // Do not handle v2i64 / v2f64 shuffles with palignr.
2885 if (e < 4 || !hasSSSE3)
2888 for (i = 0; i != e; ++i)
2892 // All undef, not a palignr.
2896 // Determine if it's ok to perform a palignr with only the LHS, since we
2897 // don't have access to the actual shuffle elements to see if RHS is undef.
2898 bool Unary = Mask[i] < (int)e;
2899 bool NeedsUnary = false;
2901 int s = Mask[i] - i;
2903 // Check the rest of the elements to see if they are consecutive.
2904 for (++i; i != e; ++i) {
2909 Unary = Unary && (m < (int)e);
2910 NeedsUnary = NeedsUnary || (m < s);
2912 if (NeedsUnary && !Unary)
2914 if (Unary && m != ((s+i) & (e-1)))
2916 if (!Unary && m != (s+i))
2922 bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2923 SmallVector<int, 8> M;
2925 return ::isPALIGNRMask(M, N->getValueType(0), true);
2928 /// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2929 /// specifies a shuffle of elements that is suitable for input to SHUFP*.
2930 static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
2931 int NumElems = VT.getVectorNumElements();
2932 if (NumElems != 2 && NumElems != 4)
2935 int Half = NumElems / 2;
2936 for (int i = 0; i < Half; ++i)
2937 if (!isUndefOrInRange(Mask[i], 0, NumElems))
2939 for (int i = Half; i < NumElems; ++i)
2940 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
2946 bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2947 SmallVector<int, 8> M;
2949 return ::isSHUFPMask(M, N->getValueType(0));
2952 /// isCommutedSHUFP - Returns true if the shuffle mask is exactly
2953 /// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2954 /// half elements to come from vector 1 (which would equal the dest.) and
2955 /// the upper half to come from vector 2.
2956 static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
2957 int NumElems = VT.getVectorNumElements();
2959 if (NumElems != 2 && NumElems != 4)
2962 int Half = NumElems / 2;
2963 for (int i = 0; i < Half; ++i)
2964 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
2966 for (int i = Half; i < NumElems; ++i)
2967 if (!isUndefOrInRange(Mask[i], 0, NumElems))
2972 static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2973 SmallVector<int, 8> M;
2975 return isCommutedSHUFPMask(M, N->getValueType(0));
2978 /// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2979 /// specifies a shuffle of elements that is suitable for input to MOVHLPS.
2980 bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2981 if (N->getValueType(0).getVectorNumElements() != 4)
2984 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
2985 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2986 isUndefOrEqual(N->getMaskElt(1), 7) &&
2987 isUndefOrEqual(N->getMaskElt(2), 2) &&
2988 isUndefOrEqual(N->getMaskElt(3), 3);
2991 /// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2992 /// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2994 bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2995 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3000 return isUndefOrEqual(N->getMaskElt(0), 2) &&
3001 isUndefOrEqual(N->getMaskElt(1), 3) &&
3002 isUndefOrEqual(N->getMaskElt(2), 2) &&
3003 isUndefOrEqual(N->getMaskElt(3), 3);
3006 /// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3007 /// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
3008 bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3009 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3011 if (NumElems != 2 && NumElems != 4)
3014 for (unsigned i = 0; i < NumElems/2; ++i)
3015 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
3018 for (unsigned i = NumElems/2; i < NumElems; ++i)
3019 if (!isUndefOrEqual(N->getMaskElt(i), i))
3025 /// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3026 /// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3027 bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
3028 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3030 if (NumElems != 2 && NumElems != 4)
3033 for (unsigned i = 0; i < NumElems/2; ++i)
3034 if (!isUndefOrEqual(N->getMaskElt(i), i))
3037 for (unsigned i = 0; i < NumElems/2; ++i)
3038 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
3044 /// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3045 /// specifies a shuffle of elements that is suitable for input to UNPCKL.
3046 static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
3047 bool V2IsSplat = false) {
3048 int NumElts = VT.getVectorNumElements();
3049 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
3052 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3054 int BitI1 = Mask[i+1];
3055 if (!isUndefOrEqual(BitI, j))
3058 if (!isUndefOrEqual(BitI1, NumElts))
3061 if (!isUndefOrEqual(BitI1, j + NumElts))
3068 bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3069 SmallVector<int, 8> M;
3071 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
3074 /// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3075 /// specifies a shuffle of elements that is suitable for input to UNPCKH.
3076 static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
3077 bool V2IsSplat = false) {
3078 int NumElts = VT.getVectorNumElements();
3079 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
3082 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3084 int BitI1 = Mask[i+1];
3085 if (!isUndefOrEqual(BitI, j + NumElts/2))
3088 if (isUndefOrEqual(BitI1, NumElts))
3091 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
3098 bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3099 SmallVector<int, 8> M;
3101 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
3104 /// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3105 /// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3107 static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
3108 int NumElems = VT.getVectorNumElements();
3109 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3112 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
3114 int BitI1 = Mask[i+1];
3115 if (!isUndefOrEqual(BitI, j))
3117 if (!isUndefOrEqual(BitI1, j))
3123 bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3124 SmallVector<int, 8> M;
3126 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3129 /// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3130 /// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3132 static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
3133 int NumElems = VT.getVectorNumElements();
3134 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3137 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3139 int BitI1 = Mask[i+1];
3140 if (!isUndefOrEqual(BitI, j))
3142 if (!isUndefOrEqual(BitI1, j))
3148 bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3149 SmallVector<int, 8> M;
3151 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3154 /// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3155 /// specifies a shuffle of elements that is suitable for input to MOVSS,
3156 /// MOVSD, and MOVD, i.e. setting the lowest element.
3157 static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
3158 if (VT.getVectorElementType().getSizeInBits() < 32)
3161 int NumElts = VT.getVectorNumElements();
3163 if (!isUndefOrEqual(Mask[0], NumElts))
3166 for (int i = 1; i < NumElts; ++i)
3167 if (!isUndefOrEqual(Mask[i], i))
3173 bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3174 SmallVector<int, 8> M;
3176 return ::isMOVLMask(M, N->getValueType(0));
3179 /// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3180 /// of what x86 movss want. X86 movs requires the lowest element to be lowest
3181 /// element of vector 2 and the other elements to come from vector 1 in order.
3182 static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
3183 bool V2IsSplat = false, bool V2IsUndef = false) {
3184 int NumOps = VT.getVectorNumElements();
3185 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
3188 if (!isUndefOrEqual(Mask[0], 0))
3191 for (int i = 1; i < NumOps; ++i)
3192 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3193 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3194 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
3200 static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
3201 bool V2IsUndef = false) {
3202 SmallVector<int, 8> M;
3204 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
3207 /// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3208 /// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
3209 bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3210 if (N->getValueType(0).getVectorNumElements() != 4)
3213 // Expect 1, 1, 3, 3
3214 for (unsigned i = 0; i < 2; ++i) {
3215 int Elt = N->getMaskElt(i);
3216 if (Elt >= 0 && Elt != 1)
3221 for (unsigned i = 2; i < 4; ++i) {
3222 int Elt = N->getMaskElt(i);
3223 if (Elt >= 0 && Elt != 3)
3228 // Don't use movshdup if it can be done with a shufps.
3229 // FIXME: verify that matching u, u, 3, 3 is what we want.
3233 /// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3234 /// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
3235 bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3236 if (N->getValueType(0).getVectorNumElements() != 4)
3239 // Expect 0, 0, 2, 2
3240 for (unsigned i = 0; i < 2; ++i)
3241 if (N->getMaskElt(i) > 0)
3245 for (unsigned i = 2; i < 4; ++i) {
3246 int Elt = N->getMaskElt(i);
3247 if (Elt >= 0 && Elt != 2)
3252 // Don't use movsldup if it can be done with a shufps.
3256 /// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3257 /// specifies a shuffle of elements that is suitable for input to MOVDDUP.
3258 bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3259 int e = N->getValueType(0).getVectorNumElements() / 2;
3261 for (int i = 0; i < e; ++i)
3262 if (!isUndefOrEqual(N->getMaskElt(i), i))
3264 for (int i = 0; i < e; ++i)
3265 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
3270 /// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
3271 /// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
3272 unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
3273 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3274 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3276 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3278 for (int i = 0; i < NumOperands; ++i) {
3279 int Val = SVOp->getMaskElt(NumOperands-i-1);
3280 if (Val < 0) Val = 0;
3281 if (Val >= NumOperands) Val -= NumOperands;
3283 if (i != NumOperands - 1)
3289 /// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
3290 /// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
3291 unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
3292 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3294 // 8 nodes, but we only care about the last 4.
3295 for (unsigned i = 7; i >= 4; --i) {
3296 int Val = SVOp->getMaskElt(i);
3305 /// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
3306 /// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
3307 unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
3308 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3310 // 8 nodes, but we only care about the first 4.
3311 for (int i = 3; i >= 0; --i) {
3312 int Val = SVOp->getMaskElt(i);
3321 /// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3322 /// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3323 unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3324 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3325 EVT VVT = N->getValueType(0);
3326 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3330 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3331 Val = SVOp->getMaskElt(i);
3335 return (Val - i) * EltSize;
3338 /// isZeroNode - Returns true if Elt is a constant zero or a floating point
3340 bool X86::isZeroNode(SDValue Elt) {
3341 return ((isa<ConstantSDNode>(Elt) &&
3342 cast<ConstantSDNode>(Elt)->isNullValue()) ||
3343 (isa<ConstantFPSDNode>(Elt) &&
3344 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3347 /// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3348 /// their permute mask.
3349 static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3350 SelectionDAG &DAG) {
3351 EVT VT = SVOp->getValueType(0);
3352 unsigned NumElems = VT.getVectorNumElements();
3353 SmallVector<int, 8> MaskVec;
3355 for (unsigned i = 0; i != NumElems; ++i) {
3356 int idx = SVOp->getMaskElt(i);
3358 MaskVec.push_back(idx);
3359 else if (idx < (int)NumElems)
3360 MaskVec.push_back(idx + NumElems);
3362 MaskVec.push_back(idx - NumElems);
3364 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3365 SVOp->getOperand(0), &MaskVec[0]);
3368 /// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3369 /// the two vector operands have swapped position.
3370 static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
3371 unsigned NumElems = VT.getVectorNumElements();
3372 for (unsigned i = 0; i != NumElems; ++i) {
3376 else if (idx < (int)NumElems)
3377 Mask[i] = idx + NumElems;
3379 Mask[i] = idx - NumElems;
3383 /// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3384 /// match movhlps. The lower half elements should come from upper half of
3385 /// V1 (and in order), and the upper half elements should come from the upper
3386 /// half of V2 (and in order).
3387 static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3388 if (Op->getValueType(0).getVectorNumElements() != 4)
3390 for (unsigned i = 0, e = 2; i != e; ++i)
3391 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
3393 for (unsigned i = 2; i != 4; ++i)
3394 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
3399 /// isScalarLoadToVector - Returns true if the node is a scalar load that
3400 /// is promoted to a vector. It also returns the LoadSDNode by reference if
3402 static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
3403 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3405 N = N->getOperand(0).getNode();
3406 if (!ISD::isNON_EXTLoad(N))
3409 *LD = cast<LoadSDNode>(N);
3413 /// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3414 /// match movlp{s|d}. The lower half elements should come from lower half of
3415 /// V1 (and in order), and the upper half elements should come from the upper
3416 /// half of V2 (and in order). And since V1 will become the source of the
3417 /// MOVLP, it must be either a vector load or a scalar load to vector.
3418 static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3419 ShuffleVectorSDNode *Op) {
3420 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
3422 // Is V2 is a vector load, don't do this transformation. We will try to use
3423 // load folding shufps op.
3424 if (ISD::isNON_EXTLoad(V2))
3427 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
3429 if (NumElems != 2 && NumElems != 4)
3431 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
3432 if (!isUndefOrEqual(Op->getMaskElt(i), i))
3434 for (unsigned i = NumElems/2; i != NumElems; ++i)
3435 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
3440 /// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3442 static bool isSplatVector(SDNode *N) {
3443 if (N->getOpcode() != ISD::BUILD_VECTOR)
3446 SDValue SplatValue = N->getOperand(0);
3447 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3448 if (N->getOperand(i) != SplatValue)
3453 /// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
3454 /// to an zero vector.
3455 /// FIXME: move to dag combiner / method on ShuffleVectorSDNode
3456 static bool isZeroShuffle(ShuffleVectorSDNode *N) {
3457 SDValue V1 = N->getOperand(0);
3458 SDValue V2 = N->getOperand(1);
3459 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3460 for (unsigned i = 0; i != NumElems; ++i) {
3461 int Idx = N->getMaskElt(i);
3462 if (Idx >= (int)NumElems) {
3463 unsigned Opc = V2.getOpcode();
3464 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3466 if (Opc != ISD::BUILD_VECTOR ||
3467 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
3469 } else if (Idx >= 0) {
3470 unsigned Opc = V1.getOpcode();
3471 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3473 if (Opc != ISD::BUILD_VECTOR ||
3474 !X86::isZeroNode(V1.getOperand(Idx)))
3481 /// getZeroVector - Returns a vector of specified type with all zero elements.
3483 static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
3485 assert(VT.isVector() && "Expected a vector type");
3487 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted
3488 // to their dest type. This ensures they get CSE'd.
3490 if (VT.getSizeInBits() == 64) { // MMX
3491 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3492 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
3493 } else if (VT.getSizeInBits() == 128) {
3494 if (HasSSE2) { // SSE2
3495 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3496 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
3498 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3499 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
3501 } else if (VT.getSizeInBits() == 256) { // AVX
3502 // 256-bit logic and arithmetic instructions in AVX are
3503 // all floating-point, no support for integer ops. Default
3504 // to emitting fp zeroed vectors then.
3505 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3506 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
3507 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
3509 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
3512 /// getOnesVector - Returns a vector of specified type with all bits set.
3514 static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
3515 assert(VT.isVector() && "Expected a vector type");
3517 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3518 // type. This ensures they get CSE'd.
3519 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
3521 if (VT.getSizeInBits() == 64) // MMX
3522 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
3524 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
3525 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
3529 /// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3530 /// that point to V2 points to its first element.
3531 static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
3532 EVT VT = SVOp->getValueType(0);
3533 unsigned NumElems = VT.getVectorNumElements();
3535 bool Changed = false;
3536 SmallVector<int, 8> MaskVec;
3537 SVOp->getMask(MaskVec);
3539 for (unsigned i = 0; i != NumElems; ++i) {
3540 if (MaskVec[i] > (int)NumElems) {
3541 MaskVec[i] = NumElems;
3546 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3547 SVOp->getOperand(1), &MaskVec[0]);
3548 return SDValue(SVOp, 0);
3551 /// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3552 /// operation of specified width.
3553 static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
3555 unsigned NumElems = VT.getVectorNumElements();
3556 SmallVector<int, 8> Mask;
3557 Mask.push_back(NumElems);
3558 for (unsigned i = 1; i != NumElems; ++i)
3560 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
3563 /// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
3564 static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
3566 unsigned NumElems = VT.getVectorNumElements();
3567 SmallVector<int, 8> Mask;
3568 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
3570 Mask.push_back(i + NumElems);
3572 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
3575 /// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
3576 static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
3578 unsigned NumElems = VT.getVectorNumElements();
3579 unsigned Half = NumElems/2;
3580 SmallVector<int, 8> Mask;
3581 for (unsigned i = 0; i != Half; ++i) {
3582 Mask.push_back(i + Half);
3583 Mask.push_back(i + NumElems + Half);
3585 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
3588 /// PromoteSplat - Promote a splat of v4i32, v8i16 or v16i8 to v4f32.
3589 static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
3590 if (SV->getValueType(0).getVectorNumElements() <= 4)
3591 return SDValue(SV, 0);
3593 EVT PVT = MVT::v4f32;
3594 EVT VT = SV->getValueType(0);
3595 DebugLoc dl = SV->getDebugLoc();
3596 SDValue V1 = SV->getOperand(0);
3597 int NumElems = VT.getVectorNumElements();
3598 int EltNo = SV->getSplatIndex();
3600 // unpack elements to the correct location
3601 while (NumElems > 4) {
3602 if (EltNo < NumElems/2) {
3603 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3605 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3606 EltNo -= NumElems/2;
3611 // Perform the splat.
3612 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
3613 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
3614 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3615 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
3618 /// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
3619 /// vector of zero or undef vector. This produces a shuffle where the low
3620 /// element of V2 is swizzled into the zero/undef vector, landing at element
3621 /// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
3622 static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
3623 bool isZero, bool HasSSE2,
3624 SelectionDAG &DAG) {
3625 EVT VT = V2.getValueType();
3627 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3628 unsigned NumElems = VT.getVectorNumElements();
3629 SmallVector<int, 16> MaskVec;
3630 for (unsigned i = 0; i != NumElems; ++i)
3631 // If this is the insertion idx, put the low elt of V2 here.
3632 MaskVec.push_back(i == Idx ? NumElems : i);
3633 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
3636 /// getShuffleScalarElt - Returns the scalar element that will make up the ith
3637 /// element of the result of the vector shuffle.
3638 SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG) {
3639 SDValue V = SDValue(N, 0);
3640 EVT VT = V.getValueType();
3641 unsigned Opcode = V.getOpcode();
3642 int NumElems = VT.getVectorNumElements();
3644 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
3645 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
3646 Index = SV->getMaskElt(Index);
3649 return DAG.getUNDEF(VT.getVectorElementType());
3651 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
3652 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG);
3655 // Recurse into target specific vector shuffles to find scalars.
3656 if (isTargetShuffle(Opcode)) {
3660 // Only care about the second operand, which can contain
3661 // a scalar_to_vector which we are looking for.
3662 return getShuffleScalarElt(V.getOperand(1).getNode(),
3663 0 /* Index */, DAG);
3665 assert("not implemented for target shuffle node");
3670 // Actual nodes that may contain scalar elements
3671 if (Opcode == ISD::BIT_CONVERT) {
3672 V = V.getOperand(0);
3673 EVT SrcVT = V.getValueType();
3675 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != (unsigned)NumElems)
3679 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
3680 return (Index == 0) ? V.getOperand(0)
3681 : DAG.getUNDEF(VT.getVectorElementType());
3683 if (V.getOpcode() == ISD::BUILD_VECTOR)
3684 return V.getOperand(Index);
3689 /// getNumOfConsecutiveZeros - Return the number of elements of a vector
3690 /// shuffle operation which come from a consecutively from a zero. The
3691 /// search can start in two diferent directions, from left or right.
3693 unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
3694 bool ZerosFromLeft, SelectionDAG &DAG) {
3697 while (i < NumElems) {
3698 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
3699 SDValue Elt = getShuffleScalarElt(N, Index, DAG);
3700 if (!(Elt.getNode() &&
3701 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
3709 /// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
3710 /// MaskE correspond consecutively to elements from one of the vector operands,
3711 /// starting from its index OpIdx. Also tell OpNum which source vector operand.
3713 bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
3714 int OpIdx, int NumElems, unsigned &OpNum) {
3715 bool SeenV1 = false;
3716 bool SeenV2 = false;
3718 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
3719 int Idx = SVOp->getMaskElt(i);
3720 // Ignore undef indicies
3729 // Only accept consecutive elements from the same vector
3730 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
3734 OpNum = SeenV1 ? 0 : 1;
3738 /// isVectorShiftRight - Returns true if the shuffle can be implemented as a
3739 /// logical left shift of a vector.
3740 static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
3741 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
3742 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
3743 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
3744 false /* check zeros from right */, DAG);
3750 // Considering the elements in the mask that are not consecutive zeros,
3751 // check if they consecutively come from only one of the source vectors.
3753 // V1 = {X, A, B, C} 0
3755 // vector_shuffle V1, V2 <1, 2, 3, X>
3757 if (!isShuffleMaskConsecutive(SVOp,
3758 0, // Mask Start Index
3759 NumElems-NumZeros-1, // Mask End Index
3760 NumZeros, // Where to start looking in the src vector
3761 NumElems, // Number of elements in vector
3762 OpSrc)) // Which source operand ?
3767 ShVal = SVOp->getOperand(OpSrc);
3771 /// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
3772 /// logical left shift of a vector.
3773 static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
3774 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
3775 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
3776 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
3777 true /* check zeros from left */, DAG);
3783 // Considering the elements in the mask that are not consecutive zeros,
3784 // check if they consecutively come from only one of the source vectors.
3786 // 0 { A, B, X, X } = V2
3788 // vector_shuffle V1, V2 <X, X, 4, 5>
3790 if (!isShuffleMaskConsecutive(SVOp,
3791 NumZeros, // Mask Start Index
3792 NumElems-1, // Mask End Index
3793 0, // Where to start looking in the src vector
3794 NumElems, // Number of elements in vector
3795 OpSrc)) // Which source operand ?
3800 ShVal = SVOp->getOperand(OpSrc);
3804 /// isVectorShift - Returns true if the shuffle can be implemented as a
3805 /// logical left or right shift of a vector.
3806 static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
3807 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
3808 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
3809 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
3815 /// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3817 static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
3818 unsigned NumNonZero, unsigned NumZero,
3820 const TargetLowering &TLI) {
3824 DebugLoc dl = Op.getDebugLoc();
3827 for (unsigned i = 0; i < 16; ++i) {
3828 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3829 if (ThisIsNonZero && First) {
3831 V = getZeroVector(MVT::v8i16, true, DAG, dl);
3833 V = DAG.getUNDEF(MVT::v8i16);
3838 SDValue ThisElt(0, 0), LastElt(0, 0);
3839 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3840 if (LastIsNonZero) {
3841 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
3842 MVT::i16, Op.getOperand(i-1));
3844 if (ThisIsNonZero) {
3845 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3846 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3847 ThisElt, DAG.getConstant(8, MVT::i8));
3849 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
3853 if (ThisElt.getNode())
3854 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
3855 DAG.getIntPtrConstant(i/2));
3859 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
3862 /// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
3864 static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
3865 unsigned NumNonZero, unsigned NumZero,
3867 const TargetLowering &TLI) {
3871 DebugLoc dl = Op.getDebugLoc();
3874 for (unsigned i = 0; i < 8; ++i) {
3875 bool isNonZero = (NonZeros & (1 << i)) != 0;
3879 V = getZeroVector(MVT::v8i16, true, DAG, dl);
3881 V = DAG.getUNDEF(MVT::v8i16);
3884 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
3885 MVT::v8i16, V, Op.getOperand(i),
3886 DAG.getIntPtrConstant(i));
3893 /// getVShift - Return a vector logical shift node.
3895 static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
3896 unsigned NumBits, SelectionDAG &DAG,
3897 const TargetLowering &TLI, DebugLoc dl) {
3898 bool isMMX = VT.getSizeInBits() == 64;
3899 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
3900 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
3901 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3902 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3903 DAG.getNode(Opc, dl, ShVT, SrcOp,
3904 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
3908 X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
3909 SelectionDAG &DAG) const {
3911 // Check if the scalar load can be widened into a vector load. And if
3912 // the address is "base + cst" see if the cst can be "absorbed" into
3913 // the shuffle mask.
3914 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3915 SDValue Ptr = LD->getBasePtr();
3916 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3918 EVT PVT = LD->getValueType(0);
3919 if (PVT != MVT::i32 && PVT != MVT::f32)
3924 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3925 FI = FINode->getIndex();
3927 } else if (Ptr.getOpcode() == ISD::ADD &&
3928 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3929 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3930 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3931 Offset = Ptr.getConstantOperandVal(1);
3932 Ptr = Ptr.getOperand(0);
3937 SDValue Chain = LD->getChain();
3938 // Make sure the stack object alignment is at least 16.
3939 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3940 if (DAG.InferPtrAlignment(Ptr) < 16) {
3941 if (MFI->isFixedObjectIndex(FI)) {
3942 // Can't change the alignment. FIXME: It's possible to compute
3943 // the exact stack offset and reference FI + adjust offset instead.
3944 // If someone *really* cares about this. That's the way to implement it.
3947 MFI->setObjectAlignment(FI, 16);
3951 // (Offset % 16) must be multiple of 4. Then address is then
3952 // Ptr + (Offset & ~15).
3955 if ((Offset % 16) & 3)
3957 int64_t StartOffset = Offset & ~15;
3959 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3960 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3962 int EltNo = (Offset - StartOffset) >> 2;
3963 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3964 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
3965 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3967 // Canonicalize it to a v4i32 shuffle.
3968 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3969 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3970 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3971 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3977 /// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
3978 /// vector of type 'VT', see if the elements can be replaced by a single large
3979 /// load which has the same value as a build_vector whose operands are 'elts'.
3981 /// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
3983 /// FIXME: we'd also like to handle the case where the last elements are zero
3984 /// rather than undef via VZEXT_LOAD, but we do not detect that case today.
3985 /// There's even a handy isZeroNode for that purpose.
3986 static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
3987 DebugLoc &dl, SelectionDAG &DAG) {
3988 EVT EltVT = VT.getVectorElementType();
3989 unsigned NumElems = Elts.size();
3991 LoadSDNode *LDBase = NULL;
3992 unsigned LastLoadedElt = -1U;
3994 // For each element in the initializer, see if we've found a load or an undef.
3995 // If we don't find an initial load element, or later load elements are
3996 // non-consecutive, bail out.
3997 for (unsigned i = 0; i < NumElems; ++i) {
3998 SDValue Elt = Elts[i];
4000 if (!Elt.getNode() ||
4001 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4004 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4006 LDBase = cast<LoadSDNode>(Elt.getNode());
4010 if (Elt.getOpcode() == ISD::UNDEF)
4013 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4014 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4019 // If we have found an entire vector of loads and undefs, then return a large
4020 // load of the entire vector width starting at the base pointer. If we found
4021 // consecutive loads for the low half, generate a vzext_load node.
4022 if (LastLoadedElt == NumElems - 1) {
4023 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
4024 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
4025 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
4026 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
4027 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
4028 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
4029 LDBase->isVolatile(), LDBase->isNonTemporal(),
4030 LDBase->getAlignment());
4031 } else if (NumElems == 4 && LastLoadedElt == 1) {
4032 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4033 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
4034 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
4035 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
4041 X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
4042 DebugLoc dl = Op.getDebugLoc();
4043 // All zero's are handled with pxor in SSE2 and above, xorps in SSE1 and
4044 // all one's are handled with pcmpeqd. In AVX, zero's are handled with
4045 // vpxor in 128-bit and xor{pd,ps} in 256-bit, but no 256 version of pcmpeqd
4046 // is present, so AllOnes is ignored.
4047 if (ISD::isBuildVectorAllZeros(Op.getNode()) ||
4048 (Op.getValueType().getSizeInBits() != 256 &&
4049 ISD::isBuildVectorAllOnes(Op.getNode()))) {
4050 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
4051 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
4052 // eliminated on x86-32 hosts.
4053 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
4056 if (ISD::isBuildVectorAllOnes(Op.getNode()))
4057 return getOnesVector(Op.getValueType(), DAG, dl);
4058 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
4061 EVT VT = Op.getValueType();
4062 EVT ExtVT = VT.getVectorElementType();
4063 unsigned EVTBits = ExtVT.getSizeInBits();
4065 unsigned NumElems = Op.getNumOperands();
4066 unsigned NumZero = 0;
4067 unsigned NumNonZero = 0;
4068 unsigned NonZeros = 0;
4069 bool IsAllConstants = true;
4070 SmallSet<SDValue, 8> Values;
4071 for (unsigned i = 0; i < NumElems; ++i) {
4072 SDValue Elt = Op.getOperand(i);
4073 if (Elt.getOpcode() == ISD::UNDEF)
4076 if (Elt.getOpcode() != ISD::Constant &&
4077 Elt.getOpcode() != ISD::ConstantFP)
4078 IsAllConstants = false;
4079 if (X86::isZeroNode(Elt))
4082 NonZeros |= (1 << i);
4087 // All undef vector. Return an UNDEF. All zero vectors were handled above.
4088 if (NumNonZero == 0)
4089 return DAG.getUNDEF(VT);
4091 // Special case for single non-zero, non-undef, element.
4092 if (NumNonZero == 1) {
4093 unsigned Idx = CountTrailingZeros_32(NonZeros);
4094 SDValue Item = Op.getOperand(Idx);
4096 // If this is an insertion of an i64 value on x86-32, and if the top bits of
4097 // the value are obviously zero, truncate the value to i32 and do the
4098 // insertion that way. Only do this if the value is non-constant or if the
4099 // value is a constant being inserted into element 0. It is cheaper to do
4100 // a constant pool load than it is to do a movd + shuffle.
4101 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
4102 (!IsAllConstants || Idx == 0)) {
4103 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
4104 // Handle MMX and SSE both.
4105 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
4106 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
4108 // Truncate the value (which may itself be a constant) to i32, and
4109 // convert it to a vector with movd (S2V+shuffle to zero extend).
4110 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
4111 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
4112 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4113 Subtarget->hasSSE2(), DAG);
4115 // Now we have our 32-bit value zero extended in the low element of
4116 // a vector. If Idx != 0, swizzle it into place.
4118 SmallVector<int, 4> Mask;
4119 Mask.push_back(Idx);
4120 for (unsigned i = 1; i != VecElts; ++i)
4122 Item = DAG.getVectorShuffle(VecVT, dl, Item,
4123 DAG.getUNDEF(Item.getValueType()),
4126 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
4130 // If we have a constant or non-constant insertion into the low element of
4131 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
4132 // the rest of the elements. This will be matched as movd/movq/movss/movsd
4133 // depending on what the source datatype is.
4136 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
4137 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
4138 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
4139 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
4140 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
4141 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
4143 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
4144 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
4145 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
4146 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
4147 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4148 Subtarget->hasSSE2(), DAG);
4149 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
4153 // Is it a vector logical left shift?
4154 if (NumElems == 2 && Idx == 1 &&
4155 X86::isZeroNode(Op.getOperand(0)) &&
4156 !X86::isZeroNode(Op.getOperand(1))) {
4157 unsigned NumBits = VT.getSizeInBits();
4158 return getVShift(true, VT,
4159 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4160 VT, Op.getOperand(1)),
4161 NumBits/2, DAG, *this, dl);
4164 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
4167 // Otherwise, if this is a vector with i32 or f32 elements, and the element
4168 // is a non-constant being inserted into an element other than the low one,
4169 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
4170 // movd/movss) to move this into the low element, then shuffle it into
4172 if (EVTBits == 32) {
4173 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
4175 // Turn it into a shuffle of zero and zero-extended scalar to vector.
4176 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
4177 Subtarget->hasSSE2(), DAG);
4178 SmallVector<int, 8> MaskVec;
4179 for (unsigned i = 0; i < NumElems; i++)
4180 MaskVec.push_back(i == Idx ? 0 : 1);
4181 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
4185 // Splat is obviously ok. Let legalizer expand it to a shuffle.
4186 if (Values.size() == 1) {
4187 if (EVTBits == 32) {
4188 // Instead of a shuffle like this:
4189 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
4190 // Check if it's possible to issue this instead.
4191 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
4192 unsigned Idx = CountTrailingZeros_32(NonZeros);
4193 SDValue Item = Op.getOperand(Idx);
4194 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
4195 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
4200 // A vector full of immediates; various special cases are already
4201 // handled, so this is best done with a single constant-pool load.
4205 // Let legalizer expand 2-wide build_vectors.
4206 if (EVTBits == 64) {
4207 if (NumNonZero == 1) {
4208 // One half is zero or undef.
4209 unsigned Idx = CountTrailingZeros_32(NonZeros);
4210 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
4211 Op.getOperand(Idx));
4212 return getShuffleVectorZeroOrUndef(V2, Idx, true,
4213 Subtarget->hasSSE2(), DAG);
4218 // If element VT is < 32 bits, convert it to inserts into a zero vector.
4219 if (EVTBits == 8 && NumElems == 16) {
4220 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
4222 if (V.getNode()) return V;
4225 if (EVTBits == 16 && NumElems == 8) {
4226 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
4228 if (V.getNode()) return V;
4231 // If element VT is == 32 bits, turn it into a number of shuffles.
4232 SmallVector<SDValue, 8> V;
4234 if (NumElems == 4 && NumZero > 0) {
4235 for (unsigned i = 0; i < 4; ++i) {
4236 bool isZero = !(NonZeros & (1 << i));
4238 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
4240 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
4243 for (unsigned i = 0; i < 2; ++i) {
4244 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
4247 V[i] = V[i*2]; // Must be a zero vector.
4250 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
4253 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
4256 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
4261 SmallVector<int, 8> MaskVec;
4262 bool Reverse = (NonZeros & 0x3) == 2;
4263 for (unsigned i = 0; i < 2; ++i)
4264 MaskVec.push_back(Reverse ? 1-i : i);
4265 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
4266 for (unsigned i = 0; i < 2; ++i)
4267 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
4268 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
4271 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4272 // Check for a build vector of consecutive loads.
4273 for (unsigned i = 0; i < NumElems; ++i)
4274 V[i] = Op.getOperand(i);
4276 // Check for elements which are consecutive loads.
4277 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4281 // For SSE 4.1, use inserts into undef.
4282 if (getSubtarget()->hasSSE41()) {
4283 V[0] = DAG.getUNDEF(VT);
4284 for (unsigned i = 0; i < NumElems; ++i)
4285 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4286 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
4287 Op.getOperand(i), DAG.getIntPtrConstant(i));
4291 // Otherwise, expand into a number of unpckl*
4293 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4294 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4295 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
4296 for (unsigned i = 0; i < NumElems; ++i)
4297 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
4299 while (NumElems != 0) {
4300 for (unsigned i = 0; i < NumElems; ++i)
4301 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
4310 X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
4311 // We support concatenate two MMX registers and place them in a MMX
4312 // register. This is better than doing a stack convert.
4313 DebugLoc dl = Op.getDebugLoc();
4314 EVT ResVT = Op.getValueType();
4315 assert(Op.getNumOperands() == 2);
4316 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4317 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4319 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
4320 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4321 InVec = Op.getOperand(1);
4322 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4323 unsigned NumElts = ResVT.getVectorNumElements();
4324 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4325 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4326 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4328 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
4329 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4330 Mask[0] = 0; Mask[1] = 2;
4331 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4333 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4336 // v8i16 shuffles - Prefer shuffles in the following order:
4337 // 1. [all] pshuflw, pshufhw, optional move
4338 // 2. [ssse3] 1 x pshufb
4339 // 3. [ssse3] 2 x pshufb + 1 x por
4340 // 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
4342 X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
4343 SelectionDAG &DAG) const {
4344 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
4345 SDValue V1 = SVOp->getOperand(0);
4346 SDValue V2 = SVOp->getOperand(1);
4347 DebugLoc dl = SVOp->getDebugLoc();
4348 SmallVector<int, 8> MaskVals;
4350 // Determine if more than 1 of the words in each of the low and high quadwords
4351 // of the result come from the same quadword of one of the two inputs. Undef
4352 // mask values count as coming from any quadword, for better codegen.
4353 SmallVector<unsigned, 4> LoQuad(4);
4354 SmallVector<unsigned, 4> HiQuad(4);
4355 BitVector InputQuads(4);
4356 for (unsigned i = 0; i < 8; ++i) {
4357 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
4358 int EltIdx = SVOp->getMaskElt(i);
4359 MaskVals.push_back(EltIdx);
4368 InputQuads.set(EltIdx / 4);
4371 int BestLoQuad = -1;
4372 unsigned MaxQuad = 1;
4373 for (unsigned i = 0; i < 4; ++i) {
4374 if (LoQuad[i] > MaxQuad) {
4376 MaxQuad = LoQuad[i];
4380 int BestHiQuad = -1;
4382 for (unsigned i = 0; i < 4; ++i) {
4383 if (HiQuad[i] > MaxQuad) {
4385 MaxQuad = HiQuad[i];
4389 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
4390 // of the two input vectors, shuffle them into one input vector so only a
4391 // single pshufb instruction is necessary. If There are more than 2 input
4392 // quads, disable the next transformation since it does not help SSSE3.
4393 bool V1Used = InputQuads[0] || InputQuads[1];
4394 bool V2Used = InputQuads[2] || InputQuads[3];
4395 if (Subtarget->hasSSSE3()) {
4396 if (InputQuads.count() == 2 && V1Used && V2Used) {
4397 BestLoQuad = InputQuads.find_first();
4398 BestHiQuad = InputQuads.find_next(BestLoQuad);
4400 if (InputQuads.count() > 2) {
4406 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4407 // the shuffle mask. If a quad is scored as -1, that means that it contains
4408 // words from all 4 input quadwords.
4410 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
4411 SmallVector<int, 8> MaskV;
4412 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4413 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
4414 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
4415 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4416 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4417 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
4419 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4420 // source words for the shuffle, to aid later transformations.
4421 bool AllWordsInNewV = true;
4422 bool InOrder[2] = { true, true };
4423 for (unsigned i = 0; i != 8; ++i) {
4424 int idx = MaskVals[i];
4426 InOrder[i/4] = false;
4427 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
4429 AllWordsInNewV = false;
4433 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4434 if (AllWordsInNewV) {
4435 for (int i = 0; i != 8; ++i) {
4436 int idx = MaskVals[i];
4439 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
4440 if ((idx != i) && idx < 4)
4442 if ((idx != i) && idx > 3)
4451 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4452 // pshufhw, that's as cheap as it gets. Return the new shuffle.
4453 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
4454 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
4455 unsigned TargetMask = 0;
4456 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
4457 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
4458 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
4459 X86::getShufflePSHUFLWImmediate(NewV.getNode());
4460 V1 = NewV.getOperand(0);
4461 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
4465 // If we have SSSE3, and all words of the result are from 1 input vector,
4466 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4467 // is present, fall back to case 4.
4468 if (Subtarget->hasSSSE3()) {
4469 SmallVector<SDValue,16> pshufbMask;
4471 // If we have elements from both input vectors, set the high bit of the
4472 // shuffle mask element to zero out elements that come from V2 in the V1
4473 // mask, and elements that come from V1 in the V2 mask, so that the two
4474 // results can be OR'd together.
4475 bool TwoInputs = V1Used && V2Used;
4476 for (unsigned i = 0; i != 8; ++i) {
4477 int EltIdx = MaskVals[i] * 2;
4478 if (TwoInputs && (EltIdx >= 16)) {
4479 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4480 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4483 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4484 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
4486 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
4487 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
4488 DAG.getNode(ISD::BUILD_VECTOR, dl,
4489 MVT::v16i8, &pshufbMask[0], 16));
4491 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4493 // Calculate the shuffle mask for the second input, shuffle it, and
4494 // OR it with the first shuffled input.
4496 for (unsigned i = 0; i != 8; ++i) {
4497 int EltIdx = MaskVals[i] * 2;
4499 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4500 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4503 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4504 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
4506 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
4507 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
4508 DAG.getNode(ISD::BUILD_VECTOR, dl,
4509 MVT::v16i8, &pshufbMask[0], 16));
4510 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4511 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4514 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4515 // and update MaskVals with new element order.
4516 BitVector InOrder(8);
4517 if (BestLoQuad >= 0) {
4518 SmallVector<int, 8> MaskV;
4519 for (int i = 0; i != 4; ++i) {
4520 int idx = MaskVals[i];
4522 MaskV.push_back(-1);
4524 } else if ((idx / 4) == BestLoQuad) {
4525 MaskV.push_back(idx & 3);
4528 MaskV.push_back(-1);
4531 for (unsigned i = 4; i != 8; ++i)
4533 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
4536 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4537 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
4539 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
4543 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4544 // and update MaskVals with the new element order.
4545 if (BestHiQuad >= 0) {
4546 SmallVector<int, 8> MaskV;
4547 for (unsigned i = 0; i != 4; ++i)
4549 for (unsigned i = 4; i != 8; ++i) {
4550 int idx = MaskVals[i];
4552 MaskV.push_back(-1);
4554 } else if ((idx / 4) == BestHiQuad) {
4555 MaskV.push_back((idx & 3) + 4);
4558 MaskV.push_back(-1);
4561 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
4564 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4565 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
4567 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
4571 // In case BestHi & BestLo were both -1, which means each quadword has a word
4572 // from each of the four input quadwords, calculate the InOrder bitvector now
4573 // before falling through to the insert/extract cleanup.
4574 if (BestLoQuad == -1 && BestHiQuad == -1) {
4576 for (int i = 0; i != 8; ++i)
4577 if (MaskVals[i] < 0 || MaskVals[i] == i)
4581 // The other elements are put in the right place using pextrw and pinsrw.
4582 for (unsigned i = 0; i != 8; ++i) {
4585 int EltIdx = MaskVals[i];
4588 SDValue ExtOp = (EltIdx < 8)
4589 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
4590 DAG.getIntPtrConstant(EltIdx))
4591 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
4592 DAG.getIntPtrConstant(EltIdx - 8));
4593 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
4594 DAG.getIntPtrConstant(i));
4599 // v16i8 shuffles - Prefer shuffles in the following order:
4600 // 1. [ssse3] 1 x pshufb
4601 // 2. [ssse3] 2 x pshufb + 1 x por
4602 // 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4604 SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
4606 const X86TargetLowering &TLI) {
4607 SDValue V1 = SVOp->getOperand(0);
4608 SDValue V2 = SVOp->getOperand(1);
4609 DebugLoc dl = SVOp->getDebugLoc();
4610 SmallVector<int, 16> MaskVals;
4611 SVOp->getMask(MaskVals);
4613 // If we have SSSE3, case 1 is generated when all result bytes come from
4614 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
4615 // present, fall back to case 3.
4616 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4619 for (unsigned i = 0; i < 16; ++i) {
4620 int EltIdx = MaskVals[i];
4629 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4630 if (TLI.getSubtarget()->hasSSSE3()) {
4631 SmallVector<SDValue,16> pshufbMask;
4633 // If all result elements are from one input vector, then only translate
4634 // undef mask values to 0x80 (zero out result) in the pshufb mask.
4636 // Otherwise, we have elements from both input vectors, and must zero out
4637 // elements that come from V2 in the first mask, and V1 in the second mask
4638 // so that we can OR them together.
4639 bool TwoInputs = !(V1Only || V2Only);
4640 for (unsigned i = 0; i != 16; ++i) {
4641 int EltIdx = MaskVals[i];
4642 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
4643 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4646 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4648 // If all the elements are from V2, assign it to V1 and return after
4649 // building the first pshufb.
4652 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
4653 DAG.getNode(ISD::BUILD_VECTOR, dl,
4654 MVT::v16i8, &pshufbMask[0], 16));
4658 // Calculate the shuffle mask for the second input, shuffle it, and
4659 // OR it with the first shuffled input.
4661 for (unsigned i = 0; i != 16; ++i) {
4662 int EltIdx = MaskVals[i];
4664 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4667 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4669 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
4670 DAG.getNode(ISD::BUILD_VECTOR, dl,
4671 MVT::v16i8, &pshufbMask[0], 16));
4672 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4675 // No SSSE3 - Calculate in place words and then fix all out of place words
4676 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4677 // the 16 different words that comprise the two doublequadword input vectors.
4678 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4679 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
4680 SDValue NewV = V2Only ? V2 : V1;
4681 for (int i = 0; i != 8; ++i) {
4682 int Elt0 = MaskVals[i*2];
4683 int Elt1 = MaskVals[i*2+1];
4685 // This word of the result is all undef, skip it.
4686 if (Elt0 < 0 && Elt1 < 0)
4689 // This word of the result is already in the correct place, skip it.
4690 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4692 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4695 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4696 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4699 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4700 // using a single extract together, load it and store it.
4701 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
4702 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
4703 DAG.getIntPtrConstant(Elt1 / 2));
4704 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
4705 DAG.getIntPtrConstant(i));
4709 // If Elt1 is defined, extract it from the appropriate source. If the
4710 // source byte is not also odd, shift the extracted word left 8 bits
4711 // otherwise clear the bottom 8 bits if we need to do an or.
4713 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
4714 DAG.getIntPtrConstant(Elt1 / 2));
4715 if ((Elt1 & 1) == 0)
4716 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
4717 DAG.getConstant(8, TLI.getShiftAmountTy()));
4719 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4720 DAG.getConstant(0xFF00, MVT::i16));
4722 // If Elt0 is defined, extract it from the appropriate source. If the
4723 // source byte is not also even, shift the extracted word right 8 bits. If
4724 // Elt1 was also defined, OR the extracted values together before
4725 // inserting them in the result.
4727 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
4728 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4729 if ((Elt0 & 1) != 0)
4730 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
4731 DAG.getConstant(8, TLI.getShiftAmountTy()));
4733 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4734 DAG.getConstant(0x00FF, MVT::i16));
4735 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
4738 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
4739 DAG.getIntPtrConstant(i));
4741 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
4744 /// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4745 /// ones, or rewriting v4i32 / v2i32 as 2 wide ones if possible. This can be
4746 /// done when every pair / quad of shuffle mask elements point to elements in
4747 /// the right sequence. e.g.
4748 /// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4750 SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4752 const TargetLowering &TLI, DebugLoc dl) {
4753 EVT VT = SVOp->getValueType(0);
4754 SDValue V1 = SVOp->getOperand(0);
4755 SDValue V2 = SVOp->getOperand(1);
4756 unsigned NumElems = VT.getVectorNumElements();
4757 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
4758 EVT MaskVT = (NewWidth == 4) ? MVT::v4i16 : MVT::v2i32;
4760 switch (VT.getSimpleVT().SimpleTy) {
4761 default: assert(false && "Unexpected!");
4762 case MVT::v4f32: NewVT = MVT::v2f64; break;
4763 case MVT::v4i32: NewVT = MVT::v2i64; break;
4764 case MVT::v8i16: NewVT = MVT::v4i32; break;
4765 case MVT::v16i8: NewVT = MVT::v4i32; break;
4768 if (NewWidth == 2) {
4774 int Scale = NumElems / NewWidth;
4775 SmallVector<int, 8> MaskVec;
4776 for (unsigned i = 0; i < NumElems; i += Scale) {
4778 for (int j = 0; j < Scale; ++j) {
4779 int EltIdx = SVOp->getMaskElt(i+j);
4783 StartIdx = EltIdx - (EltIdx % Scale);
4784 if (EltIdx != StartIdx + j)
4788 MaskVec.push_back(-1);
4790 MaskVec.push_back(StartIdx / Scale);
4793 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4794 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
4795 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
4798 /// getVZextMovL - Return a zero-extending vector move low node.
4800 static SDValue getVZextMovL(EVT VT, EVT OpVT,
4801 SDValue SrcOp, SelectionDAG &DAG,
4802 const X86Subtarget *Subtarget, DebugLoc dl) {
4803 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
4804 LoadSDNode *LD = NULL;
4805 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
4806 LD = dyn_cast<LoadSDNode>(SrcOp);
4808 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4810 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4811 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
4812 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4813 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
4814 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
4816 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
4817 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4818 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4819 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4827 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4828 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4829 DAG.getNode(ISD::BIT_CONVERT, dl,
4833 /// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4836 LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4837 SDValue V1 = SVOp->getOperand(0);
4838 SDValue V2 = SVOp->getOperand(1);
4839 DebugLoc dl = SVOp->getDebugLoc();
4840 EVT VT = SVOp->getValueType(0);
4842 SmallVector<std::pair<int, int>, 8> Locs;
4844 SmallVector<int, 8> Mask1(4U, -1);
4845 SmallVector<int, 8> PermMask;
4846 SVOp->getMask(PermMask);
4850 for (unsigned i = 0; i != 4; ++i) {
4851 int Idx = PermMask[i];
4853 Locs[i] = std::make_pair(-1, -1);
4855 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4857 Locs[i] = std::make_pair(0, NumLo);
4861 Locs[i] = std::make_pair(1, NumHi);
4863 Mask1[2+NumHi] = Idx;
4869 if (NumLo <= 2 && NumHi <= 2) {
4870 // If no more than two elements come from either vector. This can be
4871 // implemented with two shuffles. First shuffle gather the elements.
4872 // The second shuffle, which takes the first shuffle as both of its
4873 // vector operands, put the elements into the right order.
4874 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
4876 SmallVector<int, 8> Mask2(4U, -1);
4878 for (unsigned i = 0; i != 4; ++i) {
4879 if (Locs[i].first == -1)
4882 unsigned Idx = (i < 2) ? 0 : 4;
4883 Idx += Locs[i].first * 2 + Locs[i].second;
4888 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
4889 } else if (NumLo == 3 || NumHi == 3) {
4890 // Otherwise, we must have three elements from one vector, call it X, and
4891 // one element from the other, call it Y. First, use a shufps to build an
4892 // intermediate vector with the one element from Y and the element from X
4893 // that will be in the same half in the final destination (the indexes don't
4894 // matter). Then, use a shufps to build the final vector, taking the half
4895 // containing the element from Y from the intermediate, and the other half
4898 // Normalize it so the 3 elements come from V1.
4899 CommuteVectorShuffleMask(PermMask, VT);
4903 // Find the element from V2.
4905 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
4906 int Val = PermMask[HiIndex];
4913 Mask1[0] = PermMask[HiIndex];
4915 Mask1[2] = PermMask[HiIndex^1];
4917 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
4920 Mask1[0] = PermMask[0];
4921 Mask1[1] = PermMask[1];
4922 Mask1[2] = HiIndex & 1 ? 6 : 4;
4923 Mask1[3] = HiIndex & 1 ? 4 : 6;
4924 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
4926 Mask1[0] = HiIndex & 1 ? 2 : 0;
4927 Mask1[1] = HiIndex & 1 ? 0 : 2;
4928 Mask1[2] = PermMask[2];
4929 Mask1[3] = PermMask[3];
4934 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
4938 // Break it into (shuffle shuffle_hi, shuffle_lo).
4940 SmallVector<int,8> LoMask(4U, -1);
4941 SmallVector<int,8> HiMask(4U, -1);
4943 SmallVector<int,8> *MaskPtr = &LoMask;
4944 unsigned MaskIdx = 0;
4947 for (unsigned i = 0; i != 4; ++i) {
4954 int Idx = PermMask[i];
4956 Locs[i] = std::make_pair(-1, -1);
4957 } else if (Idx < 4) {
4958 Locs[i] = std::make_pair(MaskIdx, LoIdx);
4959 (*MaskPtr)[LoIdx] = Idx;
4962 Locs[i] = std::make_pair(MaskIdx, HiIdx);
4963 (*MaskPtr)[HiIdx] = Idx;
4968 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4969 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4970 SmallVector<int, 8> MaskOps;
4971 for (unsigned i = 0; i != 4; ++i) {
4972 if (Locs[i].first == -1) {
4973 MaskOps.push_back(-1);
4975 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
4976 MaskOps.push_back(Idx);
4979 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
4983 X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
4984 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
4985 SDValue V1 = Op.getOperand(0);
4986 SDValue V2 = Op.getOperand(1);
4987 EVT VT = Op.getValueType();
4988 DebugLoc dl = Op.getDebugLoc();
4989 unsigned NumElems = VT.getVectorNumElements();
4990 bool isMMX = VT.getSizeInBits() == 64;
4991 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4992 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
4993 bool V1IsSplat = false;
4994 bool V2IsSplat = false;
4995 bool HasSSE2 = Subtarget->hasSSE2() || Subtarget->hasAVX();
4996 MachineFunction &MF = DAG.getMachineFunction();
4997 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
4999 if (isZeroShuffle(SVOp))
5000 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
5002 // Promote splats to v4f32.
5003 if (SVOp->isSplat()) {
5004 if (isMMX || NumElems < 4)
5006 return PromoteSplat(SVOp, DAG);
5009 // If the shuffle can be profitably rewritten as a narrower shuffle, then
5011 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
5012 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
5013 if (NewOp.getNode())
5014 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
5015 LowerVECTOR_SHUFFLE(NewOp, DAG));
5016 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
5017 // FIXME: Figure out a cleaner way to do this.
5018 // Try to make use of movq to zero out the top part.
5019 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
5020 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
5021 if (NewOp.getNode()) {
5022 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
5023 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
5024 DAG, Subtarget, dl);
5026 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
5027 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
5028 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
5029 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
5030 DAG, Subtarget, dl);
5034 if (X86::isPSHUFDMask(SVOp)) {
5035 // The actual implementation will match the mask in the if above and then
5036 // during isel it can match several different instructions, not only pshufd
5037 // as its name says, sad but true, emulate the behavior for now...
5038 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
5039 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
5041 if (OptForSize && HasSSE2 && X86::isUNPCKL_v_undef_Mask(SVOp) &&
5043 return getTargetShuffleNode(X86ISD::PUNPCKLDQ, dl, VT, V1, V1, DAG);
5045 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
5047 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
5048 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
5050 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
5051 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V1,
5054 if (VT == MVT::v4f32)
5055 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V1,
5059 // Check if this can be converted into a logical shift.
5060 bool isLeft = false;
5063 bool isShift = getSubtarget()->hasSSE2() &&
5064 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
5065 if (isShift && ShVal.hasOneUse()) {
5066 // If the shifted value has multiple uses, it may be cheaper to use
5067 // v_set0 + movlhps or movhlps, etc.
5068 EVT EltVT = VT.getVectorElementType();
5069 ShAmt *= EltVT.getSizeInBits();
5070 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
5073 if (X86::isMOVLMask(SVOp)) {
5076 if (ISD::isBuildVectorAllZeros(V1.getNode()))
5077 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
5082 // FIXME: fold these into legal mask.
5083 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
5084 X86::isMOVSLDUPMask(SVOp) ||
5085 X86::isMOVHLPSMask(SVOp) ||
5086 X86::isMOVLHPSMask(SVOp) ||
5087 X86::isMOVLPMask(SVOp)))
5090 if (ShouldXformToMOVHLPS(SVOp) ||
5091 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
5092 return CommuteVectorShuffle(SVOp, DAG);
5095 // No better options. Use a vshl / vsrl.
5096 EVT EltVT = VT.getVectorElementType();
5097 ShAmt *= EltVT.getSizeInBits();
5098 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
5101 bool Commuted = false;
5102 // FIXME: This should also accept a bitcast of a splat? Be careful, not
5103 // 1,1,1,1 -> v8i16 though.
5104 V1IsSplat = isSplatVector(V1.getNode());
5105 V2IsSplat = isSplatVector(V2.getNode());
5107 // Canonicalize the splat or undef, if present, to be on the RHS.
5108 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
5109 Op = CommuteVectorShuffle(SVOp, DAG);
5110 SVOp = cast<ShuffleVectorSDNode>(Op);
5111 V1 = SVOp->getOperand(0);
5112 V2 = SVOp->getOperand(1);
5113 std::swap(V1IsSplat, V2IsSplat);
5114 std::swap(V1IsUndef, V2IsUndef);
5118 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
5119 // Shuffling low element of v1 into undef, just return v1.
5122 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
5123 // the instruction selector will not match, so get a canonical MOVL with
5124 // swapped operands to undo the commute.
5125 return getMOVL(DAG, dl, VT, V2, V1);
5128 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
5129 X86::isUNPCKH_v_undef_Mask(SVOp) ||
5130 X86::isUNPCKLMask(SVOp) ||
5131 X86::isUNPCKHMask(SVOp))
5135 // Normalize mask so all entries that point to V2 points to its first
5136 // element then try to match unpck{h|l} again. If match, return a
5137 // new vector_shuffle with the corrected mask.
5138 SDValue NewMask = NormalizeMask(SVOp, DAG);
5139 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
5140 if (NSVOp != SVOp) {
5141 if (X86::isUNPCKLMask(NSVOp, true)) {
5143 } else if (X86::isUNPCKHMask(NSVOp, true)) {
5150 // Commute is back and try unpck* again.
5151 // FIXME: this seems wrong.
5152 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
5153 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
5154 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
5155 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
5156 X86::isUNPCKLMask(NewSVOp) ||
5157 X86::isUNPCKHMask(NewSVOp))
5161 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
5163 // Normalize the node to match x86 shuffle ops if needed
5164 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
5165 return CommuteVectorShuffle(SVOp, DAG);
5167 // Check for legal shuffle and return?
5168 SmallVector<int, 16> PermMask;
5169 SVOp->getMask(PermMask);
5170 if (isShuffleMaskLegal(PermMask, VT))
5173 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
5174 if (VT == MVT::v8i16) {
5175 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
5176 if (NewOp.getNode())
5180 if (VT == MVT::v16i8) {
5181 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
5182 if (NewOp.getNode())
5186 // Handle all 4 wide cases with a number of shuffles except for MMX.
5187 if (NumElems == 4 && !isMMX)
5188 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
5194 X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
5195 SelectionDAG &DAG) const {
5196 EVT VT = Op.getValueType();
5197 DebugLoc dl = Op.getDebugLoc();
5198 if (VT.getSizeInBits() == 8) {
5199 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
5200 Op.getOperand(0), Op.getOperand(1));
5201 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
5202 DAG.getValueType(VT));
5203 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
5204 } else if (VT.getSizeInBits() == 16) {
5205 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
5206 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
5208 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5209 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
5210 DAG.getNode(ISD::BIT_CONVERT, dl,
5214 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
5215 Op.getOperand(0), Op.getOperand(1));
5216 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
5217 DAG.getValueType(VT));
5218 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
5219 } else if (VT == MVT::f32) {
5220 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
5221 // the result back to FR32 register. It's only worth matching if the
5222 // result has a single use which is a store or a bitcast to i32. And in
5223 // the case of a store, it's not worth it if the index is a constant 0,
5224 // because a MOVSSmr can be used instead, which is smaller and faster.
5225 if (!Op.hasOneUse())
5227 SDNode *User = *Op.getNode()->use_begin();
5228 if ((User->getOpcode() != ISD::STORE ||
5229 (isa<ConstantSDNode>(Op.getOperand(1)) &&
5230 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
5231 (User->getOpcode() != ISD::BIT_CONVERT ||
5232 User->getValueType(0) != MVT::i32))
5234 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
5235 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
5238 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
5239 } else if (VT == MVT::i32) {
5240 // ExtractPS works with constant index.
5241 if (isa<ConstantSDNode>(Op.getOperand(1)))
5249 X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
5250 SelectionDAG &DAG) const {
5251 if (!isa<ConstantSDNode>(Op.getOperand(1)))
5254 if (Subtarget->hasSSE41()) {
5255 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
5260 EVT VT = Op.getValueType();
5261 DebugLoc dl = Op.getDebugLoc();
5262 // TODO: handle v16i8.
5263 if (VT.getSizeInBits() == 16) {
5264 SDValue Vec = Op.getOperand(0);
5265 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
5267 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5268 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
5269 DAG.getNode(ISD::BIT_CONVERT, dl,
5272 // Transform it so it match pextrw which produces a 32-bit result.
5273 EVT EltVT = MVT::i32;
5274 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
5275 Op.getOperand(0), Op.getOperand(1));
5276 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
5277 DAG.getValueType(VT));
5278 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
5279 } else if (VT.getSizeInBits() == 32) {
5280 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
5284 // SHUFPS the element to the lowest double word, then movss.
5285 int Mask[4] = { Idx, -1, -1, -1 };
5286 EVT VVT = Op.getOperand(0).getValueType();
5287 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
5288 DAG.getUNDEF(VVT), Mask);
5289 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
5290 DAG.getIntPtrConstant(0));
5291 } else if (VT.getSizeInBits() == 64) {
5292 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
5293 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
5294 // to match extract_elt for f64.
5295 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
5299 // UNPCKHPD the element to the lowest double word, then movsd.
5300 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
5301 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
5302 int Mask[2] = { 1, -1 };
5303 EVT VVT = Op.getOperand(0).getValueType();
5304 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
5305 DAG.getUNDEF(VVT), Mask);
5306 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
5307 DAG.getIntPtrConstant(0));
5314 X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
5315 SelectionDAG &DAG) const {
5316 EVT VT = Op.getValueType();
5317 EVT EltVT = VT.getVectorElementType();
5318 DebugLoc dl = Op.getDebugLoc();
5320 SDValue N0 = Op.getOperand(0);
5321 SDValue N1 = Op.getOperand(1);
5322 SDValue N2 = Op.getOperand(2);
5324 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
5325 isa<ConstantSDNode>(N2)) {
5327 if (VT == MVT::v8i16)
5328 Opc = X86ISD::PINSRW;
5329 else if (VT == MVT::v4i16)
5330 Opc = X86ISD::MMX_PINSRW;
5331 else if (VT == MVT::v16i8)
5332 Opc = X86ISD::PINSRB;
5334 Opc = X86ISD::PINSRB;
5336 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5338 if (N1.getValueType() != MVT::i32)
5339 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5340 if (N2.getValueType() != MVT::i32)
5341 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
5342 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
5343 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
5344 // Bits [7:6] of the constant are the source select. This will always be
5345 // zero here. The DAG Combiner may combine an extract_elt index into these
5346 // bits. For example (insert (extract, 3), 2) could be matched by putting
5347 // the '3' into bits [7:6] of X86ISD::INSERTPS.
5348 // Bits [5:4] of the constant are the destination select. This is the
5349 // value of the incoming immediate.
5350 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
5351 // combine either bitwise AND or insert of float 0.0 to set these bits.
5352 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
5353 // Create this as a scalar to vector..
5354 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
5355 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
5356 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
5357 // PINSR* works with constant index.
5364 X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
5365 EVT VT = Op.getValueType();
5366 EVT EltVT = VT.getVectorElementType();
5368 if (Subtarget->hasSSE41())
5369 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5371 if (EltVT == MVT::i8)
5374 DebugLoc dl = Op.getDebugLoc();
5375 SDValue N0 = Op.getOperand(0);
5376 SDValue N1 = Op.getOperand(1);
5377 SDValue N2 = Op.getOperand(2);
5379 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
5380 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5381 // as its second argument.
5382 if (N1.getValueType() != MVT::i32)
5383 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5384 if (N2.getValueType() != MVT::i32)
5385 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
5386 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
5387 dl, VT, N0, N1, N2);
5393 X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
5394 DebugLoc dl = Op.getDebugLoc();
5396 if (Op.getValueType() == MVT::v1i64 &&
5397 Op.getOperand(0).getValueType() == MVT::i64)
5398 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
5400 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5401 EVT VT = MVT::v2i32;
5402 switch (Op.getValueType().getSimpleVT().SimpleTy) {
5409 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5410 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
5413 // ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5414 // their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5415 // one of the above mentioned nodes. It has to be wrapped because otherwise
5416 // Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5417 // be used to form addressing mode. These wrapped nodes will be selected
5420 X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
5421 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
5423 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5425 unsigned char OpFlag = 0;
5426 unsigned WrapperKind = X86ISD::Wrapper;
5427 CodeModel::Model M = getTargetMachine().getCodeModel();
5429 if (Subtarget->isPICStyleRIPRel() &&
5430 (M == CodeModel::Small || M == CodeModel::Kernel))
5431 WrapperKind = X86ISD::WrapperRIP;
5432 else if (Subtarget->isPICStyleGOT())
5433 OpFlag = X86II::MO_GOTOFF;
5434 else if (Subtarget->isPICStyleStubPIC())
5435 OpFlag = X86II::MO_PIC_BASE_OFFSET;
5437 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
5439 CP->getOffset(), OpFlag);
5440 DebugLoc DL = CP->getDebugLoc();
5441 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
5442 // With PIC, the address is actually $g + Offset.
5444 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5445 DAG.getNode(X86ISD::GlobalBaseReg,
5446 DebugLoc(), getPointerTy()),
5453 SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
5454 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
5456 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5458 unsigned char OpFlag = 0;
5459 unsigned WrapperKind = X86ISD::Wrapper;
5460 CodeModel::Model M = getTargetMachine().getCodeModel();
5462 if (Subtarget->isPICStyleRIPRel() &&
5463 (M == CodeModel::Small || M == CodeModel::Kernel))
5464 WrapperKind = X86ISD::WrapperRIP;
5465 else if (Subtarget->isPICStyleGOT())
5466 OpFlag = X86II::MO_GOTOFF;
5467 else if (Subtarget->isPICStyleStubPIC())
5468 OpFlag = X86II::MO_PIC_BASE_OFFSET;
5470 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5472 DebugLoc DL = JT->getDebugLoc();
5473 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
5475 // With PIC, the address is actually $g + Offset.
5477 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5478 DAG.getNode(X86ISD::GlobalBaseReg,
5479 DebugLoc(), getPointerTy()),
5487 X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
5488 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
5490 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5492 unsigned char OpFlag = 0;
5493 unsigned WrapperKind = X86ISD::Wrapper;
5494 CodeModel::Model M = getTargetMachine().getCodeModel();
5496 if (Subtarget->isPICStyleRIPRel() &&
5497 (M == CodeModel::Small || M == CodeModel::Kernel))
5498 WrapperKind = X86ISD::WrapperRIP;
5499 else if (Subtarget->isPICStyleGOT())
5500 OpFlag = X86II::MO_GOTOFF;
5501 else if (Subtarget->isPICStyleStubPIC())
5502 OpFlag = X86II::MO_PIC_BASE_OFFSET;
5504 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
5506 DebugLoc DL = Op.getDebugLoc();
5507 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
5510 // With PIC, the address is actually $g + Offset.
5511 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
5512 !Subtarget->is64Bit()) {
5513 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5514 DAG.getNode(X86ISD::GlobalBaseReg,
5515 DebugLoc(), getPointerTy()),
5523 X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
5524 // Create the TargetBlockAddressAddress node.
5525 unsigned char OpFlags =
5526 Subtarget->ClassifyBlockAddressReference();
5527 CodeModel::Model M = getTargetMachine().getCodeModel();
5528 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
5529 DebugLoc dl = Op.getDebugLoc();
5530 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5531 /*isTarget=*/true, OpFlags);
5533 if (Subtarget->isPICStyleRIPRel() &&
5534 (M == CodeModel::Small || M == CodeModel::Kernel))
5535 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5537 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
5539 // With PIC, the address is actually $g + Offset.
5540 if (isGlobalRelativeToPICBase(OpFlags)) {
5541 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5542 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5550 X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
5552 SelectionDAG &DAG) const {
5553 // Create the TargetGlobalAddress node, folding in the constant
5554 // offset if it is legal.
5555 unsigned char OpFlags =
5556 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
5557 CodeModel::Model M = getTargetMachine().getCodeModel();
5559 if (OpFlags == X86II::MO_NO_FLAG &&
5560 X86::isOffsetSuitableForCodeModel(Offset, M)) {
5561 // A direct static reference to a global.
5562 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
5565 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
5568 if (Subtarget->isPICStyleRIPRel() &&
5569 (M == CodeModel::Small || M == CodeModel::Kernel))
5570 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5572 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
5574 // With PIC, the address is actually $g + Offset.
5575 if (isGlobalRelativeToPICBase(OpFlags)) {
5576 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5577 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5581 // For globals that require a load from a stub to get the address, emit the
5583 if (isGlobalStubReference(OpFlags))
5584 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
5585 PseudoSourceValue::getGOT(), 0, false, false, 0);
5587 // If there was a non-zero offset that we didn't fold, create an explicit
5590 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
5591 DAG.getConstant(Offset, getPointerTy()));
5597 X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
5598 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
5599 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
5600 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
5604 GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
5605 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
5606 unsigned char OperandFlags) {
5607 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
5608 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
5609 DebugLoc dl = GA->getDebugLoc();
5610 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
5611 GA->getValueType(0),
5615 SDValue Ops[] = { Chain, TGA, *InFlag };
5616 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
5618 SDValue Ops[] = { Chain, TGA };
5619 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
5622 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
5623 MFI->setAdjustsStack(true);
5625 SDValue Flag = Chain.getValue(1);
5626 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
5629 // Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
5631 LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
5634 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5635 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
5636 DAG.getNode(X86ISD::GlobalBaseReg,
5637 DebugLoc(), PtrVT), InFlag);
5638 InFlag = Chain.getValue(1);
5640 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
5643 // Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
5645 LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
5647 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5648 X86::RAX, X86II::MO_TLSGD);
5651 // Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5652 // "local exec" model.
5653 static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
5654 const EVT PtrVT, TLSModel::Model model,
5656 DebugLoc dl = GA->getDebugLoc();
5657 // Get the Thread Pointer
5658 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
5660 DAG.getRegister(is64Bit? X86::FS : X86::GS,
5663 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
5664 NULL, 0, false, false, 0);
5666 unsigned char OperandFlags = 0;
5667 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5669 unsigned WrapperKind = X86ISD::Wrapper;
5670 if (model == TLSModel::LocalExec) {
5671 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
5672 } else if (is64Bit) {
5673 assert(model == TLSModel::InitialExec);
5674 OperandFlags = X86II::MO_GOTTPOFF;
5675 WrapperKind = X86ISD::WrapperRIP;
5677 assert(model == TLSModel::InitialExec);
5678 OperandFlags = X86II::MO_INDNTPOFF;
5681 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5683 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
5684 GA->getValueType(0),
5685 GA->getOffset(), OperandFlags);
5686 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
5688 if (model == TLSModel::InitialExec)
5689 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
5690 PseudoSourceValue::getGOT(), 0, false, false, 0);
5692 // The address of the thread local variable is the add of the thread
5693 // pointer with the offset of the variable.
5694 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
5698 X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
5700 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
5701 const GlobalValue *GV = GA->getGlobal();
5703 if (Subtarget->isTargetELF()) {
5704 // TODO: implement the "local dynamic" model
5705 // TODO: implement the "initial exec"model for pic executables
5707 // If GV is an alias then use the aliasee for determining
5708 // thread-localness.
5709 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5710 GV = GA->resolveAliasedGlobal(false);
5712 TLSModel::Model model
5713 = getTLSModel(GV, getTargetMachine().getRelocationModel());
5716 case TLSModel::GeneralDynamic:
5717 case TLSModel::LocalDynamic: // not implemented
5718 if (Subtarget->is64Bit())
5719 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
5720 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
5722 case TLSModel::InitialExec:
5723 case TLSModel::LocalExec:
5724 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5725 Subtarget->is64Bit());
5727 } else if (Subtarget->isTargetDarwin()) {
5728 // Darwin only has one model of TLS. Lower to that.
5729 unsigned char OpFlag = 0;
5730 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
5731 X86ISD::WrapperRIP : X86ISD::Wrapper;
5733 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5735 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
5736 !Subtarget->is64Bit();
5738 OpFlag = X86II::MO_TLVP_PIC_BASE;
5740 OpFlag = X86II::MO_TLVP;
5741 DebugLoc DL = Op.getDebugLoc();
5742 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
5744 GA->getOffset(), OpFlag);
5745 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
5747 // With PIC32, the address is actually $g + Offset.
5749 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5750 DAG.getNode(X86ISD::GlobalBaseReg,
5751 DebugLoc(), getPointerTy()),
5754 // Lowering the machine isd will make sure everything is in the right
5756 SDValue Args[] = { Offset };
5757 SDValue Chain = DAG.getNode(X86ISD::TLSCALL, DL, MVT::Other, Args, 1);
5759 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
5760 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
5761 MFI->setAdjustsStack(true);
5763 // And our return value (tls address) is in the standard call return value
5765 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
5766 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
5770 "TLS not implemented for this target.");
5772 llvm_unreachable("Unreachable");
5777 /// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
5778 /// take a 2 x i32 value to shift plus a shift amount.
5779 SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
5780 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
5781 EVT VT = Op.getValueType();
5782 unsigned VTBits = VT.getSizeInBits();
5783 DebugLoc dl = Op.getDebugLoc();
5784 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
5785 SDValue ShOpLo = Op.getOperand(0);
5786 SDValue ShOpHi = Op.getOperand(1);
5787 SDValue ShAmt = Op.getOperand(2);
5788 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
5789 DAG.getConstant(VTBits - 1, MVT::i8))
5790 : DAG.getConstant(0, VT);
5793 if (Op.getOpcode() == ISD::SHL_PARTS) {
5794 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5795 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
5797 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5798 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
5801 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5802 DAG.getConstant(VTBits, MVT::i8));
5803 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
5804 AndNode, DAG.getConstant(0, MVT::i8));
5807 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
5808 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5809 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
5811 if (Op.getOpcode() == ISD::SHL_PARTS) {
5812 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5813 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
5815 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5816 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
5819 SDValue Ops[2] = { Lo, Hi };
5820 return DAG.getMergeValues(Ops, 2, dl);
5823 SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
5824 SelectionDAG &DAG) const {
5825 EVT SrcVT = Op.getOperand(0).getValueType();
5827 if (SrcVT.isVector()) {
5828 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
5834 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
5835 "Unknown SINT_TO_FP to lower!");
5837 // These are really Legal; return the operand so the caller accepts it as
5839 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
5841 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
5842 Subtarget->is64Bit()) {
5846 DebugLoc dl = Op.getDebugLoc();
5847 unsigned Size = SrcVT.getSizeInBits()/8;
5848 MachineFunction &MF = DAG.getMachineFunction();
5849 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
5850 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5851 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5853 PseudoSourceValue::getFixedStack(SSFI), 0,
5855 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5858 SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
5860 SelectionDAG &DAG) const {
5862 DebugLoc dl = Op.getDebugLoc();
5864 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
5866 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
5868 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
5869 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
5870 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
5871 Tys, Ops, array_lengthof(Ops));
5874 Chain = Result.getValue(1);
5875 SDValue InFlag = Result.getValue(2);
5877 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5878 // shouldn't be necessary except that RFP cannot be live across
5879 // multiple blocks. When stackifier is fixed, they can be uncoupled.
5880 MachineFunction &MF = DAG.getMachineFunction();
5881 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
5882 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5883 Tys = DAG.getVTList(MVT::Other);
5885 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5887 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
5888 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
5889 PseudoSourceValue::getFixedStack(SSFI), 0,
5896 // LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5897 SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
5898 SelectionDAG &DAG) const {
5899 // This algorithm is not obvious. Here it is in C code, more or less:
5901 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5902 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5903 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
5905 // Copy ints to xmm registers.
5906 __m128i xh = _mm_cvtsi32_si128( hi );
5907 __m128i xl = _mm_cvtsi32_si128( lo );
5909 // Combine into low half of a single xmm register.
5910 __m128i x = _mm_unpacklo_epi32( xh, xl );
5914 // Merge in appropriate exponents to give the integer bits the right
5916 x = _mm_unpacklo_epi32( x, exp );
5918 // Subtract away the biases to deal with the IEEE-754 double precision
5920 d = _mm_sub_pd( (__m128d) x, bias );
5922 // All conversions up to here are exact. The correctly rounded result is
5923 // calculated using the current rounding mode using the following
5925 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5926 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5927 // store doesn't really need to be here (except
5928 // maybe to zero the other double)
5933 DebugLoc dl = Op.getDebugLoc();
5934 LLVMContext *Context = DAG.getContext();
5936 // Build some magic constants.
5937 std::vector<Constant*> CV0;
5938 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5939 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5940 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5941 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5942 Constant *C0 = ConstantVector::get(CV0);
5943 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
5945 std::vector<Constant*> CV1;
5947 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
5949 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
5950 Constant *C1 = ConstantVector::get(CV1);
5951 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
5953 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5954 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
5956 DAG.getIntPtrConstant(1)));
5957 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5958 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
5960 DAG.getIntPtrConstant(0)));
5961 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5962 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
5963 PseudoSourceValue::getConstantPool(), 0,
5965 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5966 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5967 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
5968 PseudoSourceValue::getConstantPool(), 0,
5970 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
5972 // Add the halves; easiest way is to swap them into another reg first.
5973 int ShufMask[2] = { 1, -1 };
5974 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5975 DAG.getUNDEF(MVT::v2f64), ShufMask);
5976 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5977 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
5978 DAG.getIntPtrConstant(0));
5981 // LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5982 SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
5983 SelectionDAG &DAG) const {
5984 DebugLoc dl = Op.getDebugLoc();
5985 // FP constant to bias correct the final result.
5986 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
5989 // Load the 32-bit value into an XMM register.
5990 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5991 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
5993 DAG.getIntPtrConstant(0)));
5995 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5996 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
5997 DAG.getIntPtrConstant(0));
5999 // Or the load with the bias.
6000 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
6001 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
6002 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
6004 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
6005 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
6006 MVT::v2f64, Bias)));
6007 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
6008 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
6009 DAG.getIntPtrConstant(0));
6011 // Subtract the bias.
6012 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
6014 // Handle final rounding.
6015 EVT DestVT = Op.getValueType();
6017 if (DestVT.bitsLT(MVT::f64)) {
6018 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
6019 DAG.getIntPtrConstant(0));
6020 } else if (DestVT.bitsGT(MVT::f64)) {
6021 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
6024 // Handle final rounding.
6028 SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
6029 SelectionDAG &DAG) const {
6030 SDValue N0 = Op.getOperand(0);
6031 DebugLoc dl = Op.getDebugLoc();
6033 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
6034 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
6035 // the optimization here.
6036 if (DAG.SignBitIsZero(N0))
6037 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
6039 EVT SrcVT = N0.getValueType();
6040 EVT DstVT = Op.getValueType();
6041 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
6042 return LowerUINT_TO_FP_i64(Op, DAG);
6043 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
6044 return LowerUINT_TO_FP_i32(Op, DAG);
6046 // Make a 64-bit buffer, and use it to build an FILD.
6047 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
6048 if (SrcVT == MVT::i32) {
6049 SDValue WordOff = DAG.getConstant(4, getPointerTy());
6050 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
6051 getPointerTy(), StackSlot, WordOff);
6052 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
6053 StackSlot, NULL, 0, false, false, 0);
6054 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
6055 OffsetSlot, NULL, 0, false, false, 0);
6056 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
6060 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
6061 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
6062 StackSlot, NULL, 0, false, false, 0);
6063 // For i64 source, we need to add the appropriate power of 2 if the input
6064 // was negative. This is the same as the optimization in
6065 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
6066 // we must be careful to do the computation in x87 extended precision, not
6067 // in SSE. (The generic code can't know it's OK to do this, or how to.)
6068 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
6069 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
6070 SDValue Fild = DAG.getNode(X86ISD::FILD, dl, Tys, Ops, 3);
6072 APInt FF(32, 0x5F800000ULL);
6074 // Check whether the sign bit is set.
6075 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
6076 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
6079 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
6080 SDValue FudgePtr = DAG.getConstantPool(
6081 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
6084 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
6085 SDValue Zero = DAG.getIntPtrConstant(0);
6086 SDValue Four = DAG.getIntPtrConstant(4);
6087 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
6089 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
6091 // Load the value out, extending it from f32 to f80.
6092 // FIXME: Avoid the extend by constructing the right constant pool?
6093 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, MVT::f80, dl, DAG.getEntryNode(),
6094 FudgePtr, PseudoSourceValue::getConstantPool(),
6095 0, MVT::f32, false, false, 4);
6096 // Extend everything to 80 bits to force it to be done on x87.
6097 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
6098 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
6101 std::pair<SDValue,SDValue> X86TargetLowering::
6102 FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
6103 DebugLoc dl = Op.getDebugLoc();
6105 EVT DstTy = Op.getValueType();
6108 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
6112 assert(DstTy.getSimpleVT() <= MVT::i64 &&
6113 DstTy.getSimpleVT() >= MVT::i16 &&
6114 "Unknown FP_TO_SINT to lower!");
6116 // These are really Legal.
6117 if (DstTy == MVT::i32 &&
6118 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
6119 return std::make_pair(SDValue(), SDValue());
6120 if (Subtarget->is64Bit() &&
6121 DstTy == MVT::i64 &&
6122 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
6123 return std::make_pair(SDValue(), SDValue());
6125 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
6127 MachineFunction &MF = DAG.getMachineFunction();
6128 unsigned MemSize = DstTy.getSizeInBits()/8;
6129 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
6130 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
6133 switch (DstTy.getSimpleVT().SimpleTy) {
6134 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
6135 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
6136 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
6137 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
6140 SDValue Chain = DAG.getEntryNode();
6141 SDValue Value = Op.getOperand(0);
6142 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
6143 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
6144 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
6145 PseudoSourceValue::getFixedStack(SSFI), 0,
6147 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
6149 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
6151 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
6152 Chain = Value.getValue(1);
6153 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
6154 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
6157 // Build the FP_TO_INT*_IN_MEM
6158 SDValue Ops[] = { Chain, Value, StackSlot };
6159 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
6161 return std::make_pair(FIST, StackSlot);
6164 SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
6165 SelectionDAG &DAG) const {
6166 if (Op.getValueType().isVector()) {
6167 if (Op.getValueType() == MVT::v2i32 &&
6168 Op.getOperand(0).getValueType() == MVT::v2f64) {
6174 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
6175 SDValue FIST = Vals.first, StackSlot = Vals.second;
6176 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
6177 if (FIST.getNode() == 0) return Op;
6180 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
6181 FIST, StackSlot, NULL, 0, false, false, 0);
6184 SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
6185 SelectionDAG &DAG) const {
6186 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
6187 SDValue FIST = Vals.first, StackSlot = Vals.second;
6188 assert(FIST.getNode() && "Unexpected failure");
6191 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
6192 FIST, StackSlot, NULL, 0, false, false, 0);
6195 SDValue X86TargetLowering::LowerFABS(SDValue Op,
6196 SelectionDAG &DAG) const {
6197 LLVMContext *Context = DAG.getContext();
6198 DebugLoc dl = Op.getDebugLoc();
6199 EVT VT = Op.getValueType();
6202 EltVT = VT.getVectorElementType();
6203 std::vector<Constant*> CV;
6204 if (EltVT == MVT::f64) {
6205 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
6209 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
6215 Constant *C = ConstantVector::get(CV);
6216 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
6217 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
6218 PseudoSourceValue::getConstantPool(), 0,
6220 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
6223 SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
6224 LLVMContext *Context = DAG.getContext();
6225 DebugLoc dl = Op.getDebugLoc();
6226 EVT VT = Op.getValueType();
6229 EltVT = VT.getVectorElementType();
6230 std::vector<Constant*> CV;
6231 if (EltVT == MVT::f64) {
6232 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
6236 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
6242 Constant *C = ConstantVector::get(CV);
6243 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
6244 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
6245 PseudoSourceValue::getConstantPool(), 0,
6247 if (VT.isVector()) {
6248 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
6249 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
6250 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
6252 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
6254 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
6258 SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
6259 LLVMContext *Context = DAG.getContext();
6260 SDValue Op0 = Op.getOperand(0);
6261 SDValue Op1 = Op.getOperand(1);
6262 DebugLoc dl = Op.getDebugLoc();
6263 EVT VT = Op.getValueType();
6264 EVT SrcVT = Op1.getValueType();
6266 // If second operand is smaller, extend it first.
6267 if (SrcVT.bitsLT(VT)) {
6268 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
6271 // And if it is bigger, shrink it first.
6272 if (SrcVT.bitsGT(VT)) {
6273 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
6277 // At this point the operands and the result should have the same
6278 // type, and that won't be f80 since that is not custom lowered.
6280 // First get the sign bit of second operand.
6281 std::vector<Constant*> CV;
6282 if (SrcVT == MVT::f64) {
6283 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
6284 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
6286 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
6287 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6288 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6289 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6291 Constant *C = ConstantVector::get(CV);
6292 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
6293 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
6294 PseudoSourceValue::getConstantPool(), 0,
6296 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
6298 // Shift sign bit right or left if the two operands have different types.
6299 if (SrcVT.bitsGT(VT)) {
6300 // Op0 is MVT::f32, Op1 is MVT::f64.
6301 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
6302 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
6303 DAG.getConstant(32, MVT::i32));
6304 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
6305 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
6306 DAG.getIntPtrConstant(0));
6309 // Clear first operand sign bit.
6311 if (VT == MVT::f64) {
6312 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
6313 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
6315 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
6316 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6317 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6318 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6320 C = ConstantVector::get(CV);
6321 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
6322 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
6323 PseudoSourceValue::getConstantPool(), 0,
6325 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
6327 // Or the value with the sign bit.
6328 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
6331 /// Emit nodes that will be selected as "test Op0,Op0", or something
6333 SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
6334 SelectionDAG &DAG) const {
6335 DebugLoc dl = Op.getDebugLoc();
6337 // CF and OF aren't always set the way we want. Determine which
6338 // of these we need.
6339 bool NeedCF = false;
6340 bool NeedOF = false;
6343 case X86::COND_A: case X86::COND_AE:
6344 case X86::COND_B: case X86::COND_BE:
6347 case X86::COND_G: case X86::COND_GE:
6348 case X86::COND_L: case X86::COND_LE:
6349 case X86::COND_O: case X86::COND_NO:
6354 // See if we can use the EFLAGS value from the operand instead of
6355 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
6356 // we prove that the arithmetic won't overflow, we can't use OF or CF.
6357 if (Op.getResNo() != 0 || NeedOF || NeedCF)
6358 // Emit a CMP with 0, which is the TEST pattern.
6359 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6360 DAG.getConstant(0, Op.getValueType()));
6362 unsigned Opcode = 0;
6363 unsigned NumOperands = 0;
6364 switch (Op.getNode()->getOpcode()) {
6366 // Due to an isel shortcoming, be conservative if this add is likely to be
6367 // selected as part of a load-modify-store instruction. When the root node
6368 // in a match is a store, isel doesn't know how to remap non-chain non-flag
6369 // uses of other nodes in the match, such as the ADD in this case. This
6370 // leads to the ADD being left around and reselected, with the result being
6371 // two adds in the output. Alas, even if none our users are stores, that
6372 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
6373 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
6374 // climbing the DAG back to the root, and it doesn't seem to be worth the
6376 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6377 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6378 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
6381 if (ConstantSDNode *C =
6382 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6383 // An add of one will be selected as an INC.
6384 if (C->getAPIntValue() == 1) {
6385 Opcode = X86ISD::INC;
6390 // An add of negative one (subtract of one) will be selected as a DEC.
6391 if (C->getAPIntValue().isAllOnesValue()) {
6392 Opcode = X86ISD::DEC;
6398 // Otherwise use a regular EFLAGS-setting add.
6399 Opcode = X86ISD::ADD;
6403 // If the primary and result isn't used, don't bother using X86ISD::AND,
6404 // because a TEST instruction will be better.
6405 bool NonFlagUse = false;
6406 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6407 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6409 unsigned UOpNo = UI.getOperandNo();
6410 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6411 // Look pass truncate.
6412 UOpNo = User->use_begin().getOperandNo();
6413 User = *User->use_begin();
6416 if (User->getOpcode() != ISD::BRCOND &&
6417 User->getOpcode() != ISD::SETCC &&
6418 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
6431 // Due to the ISEL shortcoming noted above, be conservative if this op is
6432 // likely to be selected as part of a load-modify-store instruction.
6433 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6434 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6435 if (UI->getOpcode() == ISD::STORE)
6438 // Otherwise use a regular EFLAGS-setting instruction.
6439 switch (Op.getNode()->getOpcode()) {
6440 default: llvm_unreachable("unexpected operator!");
6441 case ISD::SUB: Opcode = X86ISD::SUB; break;
6442 case ISD::OR: Opcode = X86ISD::OR; break;
6443 case ISD::XOR: Opcode = X86ISD::XOR; break;
6444 case ISD::AND: Opcode = X86ISD::AND; break;
6456 return SDValue(Op.getNode(), 1);
6463 // Emit a CMP with 0, which is the TEST pattern.
6464 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6465 DAG.getConstant(0, Op.getValueType()));
6467 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
6468 SmallVector<SDValue, 4> Ops;
6469 for (unsigned i = 0; i != NumOperands; ++i)
6470 Ops.push_back(Op.getOperand(i));
6472 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
6473 DAG.ReplaceAllUsesWith(Op, New);
6474 return SDValue(New.getNode(), 1);
6477 /// Emit nodes that will be selected as "cmp Op0,Op1", or something
6479 SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
6480 SelectionDAG &DAG) const {
6481 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6482 if (C->getAPIntValue() == 0)
6483 return EmitTest(Op0, X86CC, DAG);
6485 DebugLoc dl = Op0.getDebugLoc();
6486 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
6489 /// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6490 /// if it's possible.
6491 SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6492 DebugLoc dl, SelectionDAG &DAG) const {
6493 SDValue Op0 = And.getOperand(0);
6494 SDValue Op1 = And.getOperand(1);
6495 if (Op0.getOpcode() == ISD::TRUNCATE)
6496 Op0 = Op0.getOperand(0);
6497 if (Op1.getOpcode() == ISD::TRUNCATE)
6498 Op1 = Op1.getOperand(0);
6501 if (Op1.getOpcode() == ISD::SHL)
6502 std::swap(Op0, Op1);
6503 if (Op0.getOpcode() == ISD::SHL) {
6504 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6505 if (And00C->getZExtValue() == 1) {
6506 // If we looked past a truncate, check that it's only truncating away
6508 unsigned BitWidth = Op0.getValueSizeInBits();
6509 unsigned AndBitWidth = And.getValueSizeInBits();
6510 if (BitWidth > AndBitWidth) {
6511 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
6512 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
6513 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
6517 RHS = Op0.getOperand(1);
6519 } else if (Op1.getOpcode() == ISD::Constant) {
6520 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6521 SDValue AndLHS = Op0;
6522 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6523 LHS = AndLHS.getOperand(0);
6524 RHS = AndLHS.getOperand(1);
6528 if (LHS.getNode()) {
6529 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
6530 // instruction. Since the shift amount is in-range-or-undefined, we know
6531 // that doing a bittest on the i32 value is ok. We extend to i32 because
6532 // the encoding for the i16 version is larger than the i32 version.
6533 // Also promote i16 to i32 for performance / code size reason.
6534 if (LHS.getValueType() == MVT::i8 ||
6535 LHS.getValueType() == MVT::i16)
6536 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
6538 // If the operand types disagree, extend the shift amount to match. Since
6539 // BT ignores high bits (like shifts) we can use anyextend.
6540 if (LHS.getValueType() != RHS.getValueType())
6541 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
6543 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6544 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6545 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6546 DAG.getConstant(Cond, MVT::i8), BT);
6552 SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
6553 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6554 SDValue Op0 = Op.getOperand(0);
6555 SDValue Op1 = Op.getOperand(1);
6556 DebugLoc dl = Op.getDebugLoc();
6557 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6559 // Optimize to BT if possible.
6560 // Lower (X & (1 << N)) == 0 to BT(X, N).
6561 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6562 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6563 if (Op0.getOpcode() == ISD::AND &&
6565 Op1.getOpcode() == ISD::Constant &&
6566 cast<ConstantSDNode>(Op1)->isNullValue() &&
6567 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6568 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6569 if (NewSetCC.getNode())
6573 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6574 if (Op0.getOpcode() == X86ISD::SETCC &&
6575 Op1.getOpcode() == ISD::Constant &&
6576 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6577 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6578 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6579 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6580 bool Invert = (CC == ISD::SETNE) ^
6581 cast<ConstantSDNode>(Op1)->isNullValue();
6583 CCode = X86::GetOppositeBranchCondition(CCode);
6584 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6585 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6588 bool isFP = Op1.getValueType().isFloatingPoint();
6589 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
6590 if (X86CC == X86::COND_INVALID)
6593 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
6595 // Use sbb x, x to materialize carry bit into a GPR.
6596 if (X86CC == X86::COND_B)
6597 return DAG.getNode(ISD::AND, dl, MVT::i8,
6598 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6599 DAG.getConstant(X86CC, MVT::i8), Cond),
6600 DAG.getConstant(1, MVT::i8));
6602 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6603 DAG.getConstant(X86CC, MVT::i8), Cond);
6606 SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
6608 SDValue Op0 = Op.getOperand(0);
6609 SDValue Op1 = Op.getOperand(1);
6610 SDValue CC = Op.getOperand(2);
6611 EVT VT = Op.getValueType();
6612 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6613 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
6614 DebugLoc dl = Op.getDebugLoc();
6618 EVT VT0 = Op0.getValueType();
6619 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6620 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
6623 switch (SetCCOpcode) {
6626 case ISD::SETEQ: SSECC = 0; break;
6628 case ISD::SETGT: Swap = true; // Fallthrough
6630 case ISD::SETOLT: SSECC = 1; break;
6632 case ISD::SETGE: Swap = true; // Fallthrough
6634 case ISD::SETOLE: SSECC = 2; break;
6635 case ISD::SETUO: SSECC = 3; break;
6637 case ISD::SETNE: SSECC = 4; break;
6638 case ISD::SETULE: Swap = true;
6639 case ISD::SETUGE: SSECC = 5; break;
6640 case ISD::SETULT: Swap = true;
6641 case ISD::SETUGT: SSECC = 6; break;
6642 case ISD::SETO: SSECC = 7; break;
6645 std::swap(Op0, Op1);
6647 // In the two special cases we can't handle, emit two comparisons.
6649 if (SetCCOpcode == ISD::SETUEQ) {
6651 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6652 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
6653 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
6655 else if (SetCCOpcode == ISD::SETONE) {
6657 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6658 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
6659 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
6661 llvm_unreachable("Illegal FP comparison");
6663 // Handle all other FP comparisons here.
6664 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
6667 // We are handling one of the integer comparisons here. Since SSE only has
6668 // GT and EQ comparisons for integer, swapping operands and multiple
6669 // operations may be required for some comparisons.
6670 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6671 bool Swap = false, Invert = false, FlipSigns = false;
6673 switch (VT.getSimpleVT().SimpleTy) {
6676 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6678 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6680 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6681 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
6684 switch (SetCCOpcode) {
6686 case ISD::SETNE: Invert = true;
6687 case ISD::SETEQ: Opc = EQOpc; break;
6688 case ISD::SETLT: Swap = true;
6689 case ISD::SETGT: Opc = GTOpc; break;
6690 case ISD::SETGE: Swap = true;
6691 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6692 case ISD::SETULT: Swap = true;
6693 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6694 case ISD::SETUGE: Swap = true;
6695 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6698 std::swap(Op0, Op1);
6700 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6701 // bits of the inputs before performing those operations.
6703 EVT EltVT = VT.getVectorElementType();
6704 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6706 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
6707 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6709 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6710 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
6713 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
6715 // If the logical-not of the result is required, perform that now.
6717 Result = DAG.getNOT(dl, Result, VT);
6722 // isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
6723 static bool isX86LogicalCmp(SDValue Op) {
6724 unsigned Opc = Op.getNode()->getOpcode();
6725 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6727 if (Op.getResNo() == 1 &&
6728 (Opc == X86ISD::ADD ||
6729 Opc == X86ISD::SUB ||
6730 Opc == X86ISD::SMUL ||
6731 Opc == X86ISD::UMUL ||
6732 Opc == X86ISD::INC ||
6733 Opc == X86ISD::DEC ||
6734 Opc == X86ISD::OR ||
6735 Opc == X86ISD::XOR ||
6736 Opc == X86ISD::AND))
6742 SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
6743 bool addTest = true;
6744 SDValue Cond = Op.getOperand(0);
6745 DebugLoc dl = Op.getDebugLoc();
6748 if (Cond.getOpcode() == ISD::SETCC) {
6749 SDValue NewCond = LowerSETCC(Cond, DAG);
6750 if (NewCond.getNode())
6754 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6755 SDValue Op1 = Op.getOperand(1);
6756 SDValue Op2 = Op.getOperand(2);
6757 if (Cond.getOpcode() == X86ISD::SETCC &&
6758 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6759 SDValue Cmp = Cond.getOperand(1);
6760 if (Cmp.getOpcode() == X86ISD::CMP) {
6761 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6762 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6763 ConstantSDNode *RHSC =
6764 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6765 if (N1C && N1C->isAllOnesValue() &&
6766 N2C && N2C->isNullValue() &&
6767 RHSC && RHSC->isNullValue()) {
6768 SDValue CmpOp0 = Cmp.getOperand(0);
6769 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
6770 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6771 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6772 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6777 // Look pass (and (setcc_carry (cmp ...)), 1).
6778 if (Cond.getOpcode() == ISD::AND &&
6779 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6780 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6781 if (C && C->getAPIntValue() == 1)
6782 Cond = Cond.getOperand(0);
6785 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6786 // setting operand in place of the X86ISD::SETCC.
6787 if (Cond.getOpcode() == X86ISD::SETCC ||
6788 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
6789 CC = Cond.getOperand(0);
6791 SDValue Cmp = Cond.getOperand(1);
6792 unsigned Opc = Cmp.getOpcode();
6793 EVT VT = Op.getValueType();
6795 bool IllegalFPCMov = false;
6796 if (VT.isFloatingPoint() && !VT.isVector() &&
6797 !isScalarFPTypeInSSEReg(VT)) // FPStack?
6798 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
6800 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6801 Opc == X86ISD::BT) { // FIXME
6808 // Look pass the truncate.
6809 if (Cond.getOpcode() == ISD::TRUNCATE)
6810 Cond = Cond.getOperand(0);
6812 // We know the result of AND is compared against zero. Try to match
6814 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6815 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6816 if (NewSetCC.getNode()) {
6817 CC = NewSetCC.getOperand(0);
6818 Cond = NewSetCC.getOperand(1);
6825 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
6826 Cond = EmitTest(Cond, X86::COND_NE, DAG);
6829 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6830 // condition is true.
6831 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6832 SDValue Ops[] = { Op2, Op1, CC, Cond };
6833 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
6836 // isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6837 // ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6838 // from the AND / OR.
6839 static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6840 Opc = Op.getOpcode();
6841 if (Opc != ISD::OR && Opc != ISD::AND)
6843 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6844 Op.getOperand(0).hasOneUse() &&
6845 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6846 Op.getOperand(1).hasOneUse());
6849 // isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6850 // 1 and that the SETCC node has a single use.
6851 static bool isXor1OfSetCC(SDValue Op) {
6852 if (Op.getOpcode() != ISD::XOR)
6854 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6855 if (N1C && N1C->getAPIntValue() == 1) {
6856 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6857 Op.getOperand(0).hasOneUse();
6862 SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
6863 bool addTest = true;
6864 SDValue Chain = Op.getOperand(0);
6865 SDValue Cond = Op.getOperand(1);
6866 SDValue Dest = Op.getOperand(2);
6867 DebugLoc dl = Op.getDebugLoc();
6870 if (Cond.getOpcode() == ISD::SETCC) {
6871 SDValue NewCond = LowerSETCC(Cond, DAG);
6872 if (NewCond.getNode())
6876 // FIXME: LowerXALUO doesn't handle these!!
6877 else if (Cond.getOpcode() == X86ISD::ADD ||
6878 Cond.getOpcode() == X86ISD::SUB ||
6879 Cond.getOpcode() == X86ISD::SMUL ||
6880 Cond.getOpcode() == X86ISD::UMUL)
6881 Cond = LowerXALUO(Cond, DAG);
6884 // Look pass (and (setcc_carry (cmp ...)), 1).
6885 if (Cond.getOpcode() == ISD::AND &&
6886 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6887 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6888 if (C && C->getAPIntValue() == 1)
6889 Cond = Cond.getOperand(0);
6892 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6893 // setting operand in place of the X86ISD::SETCC.
6894 if (Cond.getOpcode() == X86ISD::SETCC ||
6895 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
6896 CC = Cond.getOperand(0);
6898 SDValue Cmp = Cond.getOperand(1);
6899 unsigned Opc = Cmp.getOpcode();
6900 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
6901 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
6905 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
6909 // These can only come from an arithmetic instruction with overflow,
6910 // e.g. SADDO, UADDO.
6911 Cond = Cond.getNode()->getOperand(1);
6918 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6919 SDValue Cmp = Cond.getOperand(0).getOperand(1);
6920 if (CondOpc == ISD::OR) {
6921 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6922 // two branches instead of an explicit OR instruction with a
6924 if (Cmp == Cond.getOperand(1).getOperand(1) &&
6925 isX86LogicalCmp(Cmp)) {
6926 CC = Cond.getOperand(0).getOperand(0);
6927 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
6928 Chain, Dest, CC, Cmp);
6929 CC = Cond.getOperand(1).getOperand(0);
6933 } else { // ISD::AND
6934 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6935 // two branches instead of an explicit AND instruction with a
6936 // separate test. However, we only do this if this block doesn't
6937 // have a fall-through edge, because this requires an explicit
6938 // jmp when the condition is false.
6939 if (Cmp == Cond.getOperand(1).getOperand(1) &&
6940 isX86LogicalCmp(Cmp) &&
6941 Op.getNode()->hasOneUse()) {
6942 X86::CondCode CCode =
6943 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6944 CCode = X86::GetOppositeBranchCondition(CCode);
6945 CC = DAG.getConstant(CCode, MVT::i8);
6946 SDNode *User = *Op.getNode()->use_begin();
6947 // Look for an unconditional branch following this conditional branch.
6948 // We need this because we need to reverse the successors in order
6949 // to implement FCMP_OEQ.
6950 if (User->getOpcode() == ISD::BR) {
6951 SDValue FalseBB = User->getOperand(1);
6953 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
6954 assert(NewBR == User);
6958 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
6959 Chain, Dest, CC, Cmp);
6960 X86::CondCode CCode =
6961 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6962 CCode = X86::GetOppositeBranchCondition(CCode);
6963 CC = DAG.getConstant(CCode, MVT::i8);
6969 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6970 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6971 // It should be transformed during dag combiner except when the condition
6972 // is set by a arithmetics with overflow node.
6973 X86::CondCode CCode =
6974 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6975 CCode = X86::GetOppositeBranchCondition(CCode);
6976 CC = DAG.getConstant(CCode, MVT::i8);
6977 Cond = Cond.getOperand(0).getOperand(1);
6983 // Look pass the truncate.
6984 if (Cond.getOpcode() == ISD::TRUNCATE)
6985 Cond = Cond.getOperand(0);
6987 // We know the result of AND is compared against zero. Try to match
6989 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6990 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6991 if (NewSetCC.getNode()) {
6992 CC = NewSetCC.getOperand(0);
6993 Cond = NewSetCC.getOperand(1);
7000 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
7001 Cond = EmitTest(Cond, X86::COND_NE, DAG);
7003 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
7004 Chain, Dest, CC, Cond);
7008 // Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
7009 // Calls to _alloca is needed to probe the stack when allocating more than 4k
7010 // bytes in one go. Touching the stack at 4K increments is necessary to ensure
7011 // that the guard pages used by the OS virtual memory manager are allocated in
7012 // correct sequence.
7014 X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
7015 SelectionDAG &DAG) const {
7016 assert(Subtarget->isTargetCygMing() &&
7017 "This should be used only on Cygwin/Mingw targets");
7018 DebugLoc dl = Op.getDebugLoc();
7021 SDValue Chain = Op.getOperand(0);
7022 SDValue Size = Op.getOperand(1);
7023 // FIXME: Ensure alignment here
7027 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
7029 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
7030 Flag = Chain.getValue(1);
7032 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
7034 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
7035 Flag = Chain.getValue(1);
7037 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
7039 SDValue Ops1[2] = { Chain.getValue(0), Chain };
7040 return DAG.getMergeValues(Ops1, 2, dl);
7043 SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
7044 MachineFunction &MF = DAG.getMachineFunction();
7045 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
7047 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
7048 DebugLoc dl = Op.getDebugLoc();
7050 if (!Subtarget->is64Bit()) {
7051 // vastart just stores the address of the VarArgsFrameIndex slot into the
7052 // memory location argument.
7053 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7055 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
7060 // gp_offset (0 - 6 * 8)
7061 // fp_offset (48 - 48 + 8 * 16)
7062 // overflow_arg_area (point to parameters coming in memory).
7064 SmallVector<SDValue, 8> MemOps;
7065 SDValue FIN = Op.getOperand(1);
7067 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
7068 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
7070 FIN, SV, 0, false, false, 0);
7071 MemOps.push_back(Store);
7074 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7075 FIN, DAG.getIntPtrConstant(4));
7076 Store = DAG.getStore(Op.getOperand(0), dl,
7077 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
7079 FIN, SV, 4, false, false, 0);
7080 MemOps.push_back(Store);
7082 // Store ptr to overflow_arg_area
7083 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7084 FIN, DAG.getIntPtrConstant(4));
7085 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7087 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 8,
7089 MemOps.push_back(Store);
7091 // Store ptr to reg_save_area.
7092 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7093 FIN, DAG.getIntPtrConstant(8));
7094 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
7096 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 16,
7098 MemOps.push_back(Store);
7099 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
7100 &MemOps[0], MemOps.size());
7103 SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
7104 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
7105 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
7107 report_fatal_error("VAArgInst is not yet implemented for x86-64!");
7111 SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
7112 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
7113 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
7114 SDValue Chain = Op.getOperand(0);
7115 SDValue DstPtr = Op.getOperand(1);
7116 SDValue SrcPtr = Op.getOperand(2);
7117 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
7118 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
7119 DebugLoc dl = Op.getDebugLoc();
7121 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
7122 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
7123 false, DstSV, 0, SrcSV, 0);
7127 X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
7128 DebugLoc dl = Op.getDebugLoc();
7129 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7131 default: return SDValue(); // Don't custom lower most intrinsics.
7132 // Comparison intrinsics.
7133 case Intrinsic::x86_sse_comieq_ss:
7134 case Intrinsic::x86_sse_comilt_ss:
7135 case Intrinsic::x86_sse_comile_ss:
7136 case Intrinsic::x86_sse_comigt_ss:
7137 case Intrinsic::x86_sse_comige_ss:
7138 case Intrinsic::x86_sse_comineq_ss:
7139 case Intrinsic::x86_sse_ucomieq_ss:
7140 case Intrinsic::x86_sse_ucomilt_ss:
7141 case Intrinsic::x86_sse_ucomile_ss:
7142 case Intrinsic::x86_sse_ucomigt_ss:
7143 case Intrinsic::x86_sse_ucomige_ss:
7144 case Intrinsic::x86_sse_ucomineq_ss:
7145 case Intrinsic::x86_sse2_comieq_sd:
7146 case Intrinsic::x86_sse2_comilt_sd:
7147 case Intrinsic::x86_sse2_comile_sd:
7148 case Intrinsic::x86_sse2_comigt_sd:
7149 case Intrinsic::x86_sse2_comige_sd:
7150 case Intrinsic::x86_sse2_comineq_sd:
7151 case Intrinsic::x86_sse2_ucomieq_sd:
7152 case Intrinsic::x86_sse2_ucomilt_sd:
7153 case Intrinsic::x86_sse2_ucomile_sd:
7154 case Intrinsic::x86_sse2_ucomigt_sd:
7155 case Intrinsic::x86_sse2_ucomige_sd:
7156 case Intrinsic::x86_sse2_ucomineq_sd: {
7158 ISD::CondCode CC = ISD::SETCC_INVALID;
7161 case Intrinsic::x86_sse_comieq_ss:
7162 case Intrinsic::x86_sse2_comieq_sd:
7166 case Intrinsic::x86_sse_comilt_ss:
7167 case Intrinsic::x86_sse2_comilt_sd:
7171 case Intrinsic::x86_sse_comile_ss:
7172 case Intrinsic::x86_sse2_comile_sd:
7176 case Intrinsic::x86_sse_comigt_ss:
7177 case Intrinsic::x86_sse2_comigt_sd:
7181 case Intrinsic::x86_sse_comige_ss:
7182 case Intrinsic::x86_sse2_comige_sd:
7186 case Intrinsic::x86_sse_comineq_ss:
7187 case Intrinsic::x86_sse2_comineq_sd:
7191 case Intrinsic::x86_sse_ucomieq_ss:
7192 case Intrinsic::x86_sse2_ucomieq_sd:
7193 Opc = X86ISD::UCOMI;
7196 case Intrinsic::x86_sse_ucomilt_ss:
7197 case Intrinsic::x86_sse2_ucomilt_sd:
7198 Opc = X86ISD::UCOMI;
7201 case Intrinsic::x86_sse_ucomile_ss:
7202 case Intrinsic::x86_sse2_ucomile_sd:
7203 Opc = X86ISD::UCOMI;
7206 case Intrinsic::x86_sse_ucomigt_ss:
7207 case Intrinsic::x86_sse2_ucomigt_sd:
7208 Opc = X86ISD::UCOMI;
7211 case Intrinsic::x86_sse_ucomige_ss:
7212 case Intrinsic::x86_sse2_ucomige_sd:
7213 Opc = X86ISD::UCOMI;
7216 case Intrinsic::x86_sse_ucomineq_ss:
7217 case Intrinsic::x86_sse2_ucomineq_sd:
7218 Opc = X86ISD::UCOMI;
7223 SDValue LHS = Op.getOperand(1);
7224 SDValue RHS = Op.getOperand(2);
7225 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
7226 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
7227 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
7228 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7229 DAG.getConstant(X86CC, MVT::i8), Cond);
7230 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
7232 // ptest and testp intrinsics. The intrinsic these come from are designed to
7233 // return an integer value, not just an instruction so lower it to the ptest
7234 // or testp pattern and a setcc for the result.
7235 case Intrinsic::x86_sse41_ptestz:
7236 case Intrinsic::x86_sse41_ptestc:
7237 case Intrinsic::x86_sse41_ptestnzc:
7238 case Intrinsic::x86_avx_ptestz_256:
7239 case Intrinsic::x86_avx_ptestc_256:
7240 case Intrinsic::x86_avx_ptestnzc_256:
7241 case Intrinsic::x86_avx_vtestz_ps:
7242 case Intrinsic::x86_avx_vtestc_ps:
7243 case Intrinsic::x86_avx_vtestnzc_ps:
7244 case Intrinsic::x86_avx_vtestz_pd:
7245 case Intrinsic::x86_avx_vtestc_pd:
7246 case Intrinsic::x86_avx_vtestnzc_pd:
7247 case Intrinsic::x86_avx_vtestz_ps_256:
7248 case Intrinsic::x86_avx_vtestc_ps_256:
7249 case Intrinsic::x86_avx_vtestnzc_ps_256:
7250 case Intrinsic::x86_avx_vtestz_pd_256:
7251 case Intrinsic::x86_avx_vtestc_pd_256:
7252 case Intrinsic::x86_avx_vtestnzc_pd_256: {
7253 bool IsTestPacked = false;
7256 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
7257 case Intrinsic::x86_avx_vtestz_ps:
7258 case Intrinsic::x86_avx_vtestz_pd:
7259 case Intrinsic::x86_avx_vtestz_ps_256:
7260 case Intrinsic::x86_avx_vtestz_pd_256:
7261 IsTestPacked = true; // Fallthrough
7262 case Intrinsic::x86_sse41_ptestz:
7263 case Intrinsic::x86_avx_ptestz_256:
7265 X86CC = X86::COND_E;
7267 case Intrinsic::x86_avx_vtestc_ps:
7268 case Intrinsic::x86_avx_vtestc_pd:
7269 case Intrinsic::x86_avx_vtestc_ps_256:
7270 case Intrinsic::x86_avx_vtestc_pd_256:
7271 IsTestPacked = true; // Fallthrough
7272 case Intrinsic::x86_sse41_ptestc:
7273 case Intrinsic::x86_avx_ptestc_256:
7275 X86CC = X86::COND_B;
7277 case Intrinsic::x86_avx_vtestnzc_ps:
7278 case Intrinsic::x86_avx_vtestnzc_pd:
7279 case Intrinsic::x86_avx_vtestnzc_ps_256:
7280 case Intrinsic::x86_avx_vtestnzc_pd_256:
7281 IsTestPacked = true; // Fallthrough
7282 case Intrinsic::x86_sse41_ptestnzc:
7283 case Intrinsic::x86_avx_ptestnzc_256:
7285 X86CC = X86::COND_A;
7289 SDValue LHS = Op.getOperand(1);
7290 SDValue RHS = Op.getOperand(2);
7291 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
7292 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
7293 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
7294 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
7295 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
7298 // Fix vector shift instructions where the last operand is a non-immediate
7300 case Intrinsic::x86_sse2_pslli_w:
7301 case Intrinsic::x86_sse2_pslli_d:
7302 case Intrinsic::x86_sse2_pslli_q:
7303 case Intrinsic::x86_sse2_psrli_w:
7304 case Intrinsic::x86_sse2_psrli_d:
7305 case Intrinsic::x86_sse2_psrli_q:
7306 case Intrinsic::x86_sse2_psrai_w:
7307 case Intrinsic::x86_sse2_psrai_d:
7308 case Intrinsic::x86_mmx_pslli_w:
7309 case Intrinsic::x86_mmx_pslli_d:
7310 case Intrinsic::x86_mmx_pslli_q:
7311 case Intrinsic::x86_mmx_psrli_w:
7312 case Intrinsic::x86_mmx_psrli_d:
7313 case Intrinsic::x86_mmx_psrli_q:
7314 case Intrinsic::x86_mmx_psrai_w:
7315 case Intrinsic::x86_mmx_psrai_d: {
7316 SDValue ShAmt = Op.getOperand(2);
7317 if (isa<ConstantSDNode>(ShAmt))
7320 unsigned NewIntNo = 0;
7321 EVT ShAmtVT = MVT::v4i32;
7323 case Intrinsic::x86_sse2_pslli_w:
7324 NewIntNo = Intrinsic::x86_sse2_psll_w;
7326 case Intrinsic::x86_sse2_pslli_d:
7327 NewIntNo = Intrinsic::x86_sse2_psll_d;
7329 case Intrinsic::x86_sse2_pslli_q:
7330 NewIntNo = Intrinsic::x86_sse2_psll_q;
7332 case Intrinsic::x86_sse2_psrli_w:
7333 NewIntNo = Intrinsic::x86_sse2_psrl_w;
7335 case Intrinsic::x86_sse2_psrli_d:
7336 NewIntNo = Intrinsic::x86_sse2_psrl_d;
7338 case Intrinsic::x86_sse2_psrli_q:
7339 NewIntNo = Intrinsic::x86_sse2_psrl_q;
7341 case Intrinsic::x86_sse2_psrai_w:
7342 NewIntNo = Intrinsic::x86_sse2_psra_w;
7344 case Intrinsic::x86_sse2_psrai_d:
7345 NewIntNo = Intrinsic::x86_sse2_psra_d;
7348 ShAmtVT = MVT::v2i32;
7350 case Intrinsic::x86_mmx_pslli_w:
7351 NewIntNo = Intrinsic::x86_mmx_psll_w;
7353 case Intrinsic::x86_mmx_pslli_d:
7354 NewIntNo = Intrinsic::x86_mmx_psll_d;
7356 case Intrinsic::x86_mmx_pslli_q:
7357 NewIntNo = Intrinsic::x86_mmx_psll_q;
7359 case Intrinsic::x86_mmx_psrli_w:
7360 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7362 case Intrinsic::x86_mmx_psrli_d:
7363 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7365 case Intrinsic::x86_mmx_psrli_q:
7366 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7368 case Intrinsic::x86_mmx_psrai_w:
7369 NewIntNo = Intrinsic::x86_mmx_psra_w;
7371 case Intrinsic::x86_mmx_psrai_d:
7372 NewIntNo = Intrinsic::x86_mmx_psra_d;
7374 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
7380 // The vector shift intrinsics with scalars uses 32b shift amounts but
7381 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7385 ShOps[1] = DAG.getConstant(0, MVT::i32);
7386 if (ShAmtVT == MVT::v4i32) {
7387 ShOps[2] = DAG.getUNDEF(MVT::i32);
7388 ShOps[3] = DAG.getUNDEF(MVT::i32);
7389 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7391 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
7394 EVT VT = Op.getValueType();
7395 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
7396 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7397 DAG.getConstant(NewIntNo, MVT::i32),
7398 Op.getOperand(1), ShAmt);
7403 SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
7404 SelectionDAG &DAG) const {
7405 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7406 MFI->setReturnAddressIsTaken(true);
7408 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7409 DebugLoc dl = Op.getDebugLoc();
7412 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7414 DAG.getConstant(TD->getPointerSize(),
7415 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
7416 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
7417 DAG.getNode(ISD::ADD, dl, getPointerTy(),
7419 NULL, 0, false, false, 0);
7422 // Just load the return address.
7423 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
7424 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
7425 RetAddrFI, NULL, 0, false, false, 0);
7428 SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
7429 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7430 MFI->setFrameAddressIsTaken(true);
7432 EVT VT = Op.getValueType();
7433 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
7434 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7435 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
7436 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
7438 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7443 SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
7444 SelectionDAG &DAG) const {
7445 return DAG.getIntPtrConstant(2*TD->getPointerSize());
7448 SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
7449 MachineFunction &MF = DAG.getMachineFunction();
7450 SDValue Chain = Op.getOperand(0);
7451 SDValue Offset = Op.getOperand(1);
7452 SDValue Handler = Op.getOperand(2);
7453 DebugLoc dl = Op.getDebugLoc();
7455 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
7456 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7458 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
7460 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
7461 DAG.getIntPtrConstant(TD->getPointerSize()));
7462 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
7463 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
7464 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
7465 MF.getRegInfo().addLiveOut(StoreAddrReg);
7467 return DAG.getNode(X86ISD::EH_RETURN, dl,
7469 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
7472 SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
7473 SelectionDAG &DAG) const {
7474 SDValue Root = Op.getOperand(0);
7475 SDValue Trmp = Op.getOperand(1); // trampoline
7476 SDValue FPtr = Op.getOperand(2); // nested function
7477 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
7478 DebugLoc dl = Op.getDebugLoc();
7480 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
7482 if (Subtarget->is64Bit()) {
7483 SDValue OutChains[6];
7485 // Large code-model.
7486 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7487 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
7489 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7490 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
7492 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7494 // Load the pointer to the nested function into R11.
7495 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
7496 SDValue Addr = Trmp;
7497 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
7498 Addr, TrmpAddr, 0, false, false, 0);
7500 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7501 DAG.getConstant(2, MVT::i64));
7502 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7505 // Load the 'nest' parameter value into R10.
7506 // R10 is specified in X86CallingConv.td
7507 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
7508 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7509 DAG.getConstant(10, MVT::i64));
7510 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
7511 Addr, TrmpAddr, 10, false, false, 0);
7513 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7514 DAG.getConstant(12, MVT::i64));
7515 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7518 // Jump to the nested function.
7519 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
7520 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7521 DAG.getConstant(20, MVT::i64));
7522 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
7523 Addr, TrmpAddr, 20, false, false, 0);
7525 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
7526 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7527 DAG.getConstant(22, MVT::i64));
7528 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
7529 TrmpAddr, 22, false, false, 0);
7532 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
7533 return DAG.getMergeValues(Ops, 2, dl);
7535 const Function *Func =
7536 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
7537 CallingConv::ID CC = Func->getCallingConv();
7542 llvm_unreachable("Unsupported calling convention");
7543 case CallingConv::C:
7544 case CallingConv::X86_StdCall: {
7545 // Pass 'nest' parameter in ECX.
7546 // Must be kept in sync with X86CallingConv.td
7549 // Check that ECX wasn't needed by an 'inreg' parameter.
7550 const FunctionType *FTy = Func->getFunctionType();
7551 const AttrListPtr &Attrs = Func->getAttributes();
7553 if (!Attrs.isEmpty() && !Func->isVarArg()) {
7554 unsigned InRegCount = 0;
7557 for (FunctionType::param_iterator I = FTy->param_begin(),
7558 E = FTy->param_end(); I != E; ++I, ++Idx)
7559 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
7560 // FIXME: should only count parameters that are lowered to integers.
7561 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
7563 if (InRegCount > 2) {
7564 report_fatal_error("Nest register in use - reduce number of inreg"
7570 case CallingConv::X86_FastCall:
7571 case CallingConv::X86_ThisCall:
7572 case CallingConv::Fast:
7573 // Pass 'nest' parameter in EAX.
7574 // Must be kept in sync with X86CallingConv.td
7579 SDValue OutChains[4];
7582 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7583 DAG.getConstant(10, MVT::i32));
7584 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
7586 // This is storing the opcode for MOV32ri.
7587 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
7588 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
7589 OutChains[0] = DAG.getStore(Root, dl,
7590 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
7591 Trmp, TrmpAddr, 0, false, false, 0);
7593 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7594 DAG.getConstant(1, MVT::i32));
7595 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7598 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
7599 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7600 DAG.getConstant(5, MVT::i32));
7601 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
7602 TrmpAddr, 5, false, false, 1);
7604 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7605 DAG.getConstant(6, MVT::i32));
7606 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7610 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
7611 return DAG.getMergeValues(Ops, 2, dl);
7615 SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
7616 SelectionDAG &DAG) const {
7618 The rounding mode is in bits 11:10 of FPSR, and has the following
7625 FLT_ROUNDS, on the other hand, expects the following:
7632 To perform the conversion, we do:
7633 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7636 MachineFunction &MF = DAG.getMachineFunction();
7637 const TargetMachine &TM = MF.getTarget();
7638 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7639 unsigned StackAlignment = TFI.getStackAlignment();
7640 EVT VT = Op.getValueType();
7641 DebugLoc dl = Op.getDebugLoc();
7643 // Save FP Control Word to stack slot
7644 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
7645 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7647 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
7648 DAG.getEntryNode(), StackSlot);
7650 // Load FP Control Word from stack slot
7651 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7654 // Transform as necessary
7656 DAG.getNode(ISD::SRL, dl, MVT::i16,
7657 DAG.getNode(ISD::AND, dl, MVT::i16,
7658 CWD, DAG.getConstant(0x800, MVT::i16)),
7659 DAG.getConstant(11, MVT::i8));
7661 DAG.getNode(ISD::SRL, dl, MVT::i16,
7662 DAG.getNode(ISD::AND, dl, MVT::i16,
7663 CWD, DAG.getConstant(0x400, MVT::i16)),
7664 DAG.getConstant(9, MVT::i8));
7667 DAG.getNode(ISD::AND, dl, MVT::i16,
7668 DAG.getNode(ISD::ADD, dl, MVT::i16,
7669 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7670 DAG.getConstant(1, MVT::i16)),
7671 DAG.getConstant(3, MVT::i16));
7674 return DAG.getNode((VT.getSizeInBits() < 16 ?
7675 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
7678 SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
7679 EVT VT = Op.getValueType();
7681 unsigned NumBits = VT.getSizeInBits();
7682 DebugLoc dl = Op.getDebugLoc();
7684 Op = Op.getOperand(0);
7685 if (VT == MVT::i8) {
7686 // Zero extend to i32 since there is not an i8 bsr.
7688 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
7691 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
7692 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
7693 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
7695 // If src is zero (i.e. bsr sets ZF), returns NumBits.
7698 DAG.getConstant(NumBits+NumBits-1, OpVT),
7699 DAG.getConstant(X86::COND_E, MVT::i8),
7702 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
7704 // Finally xor with NumBits-1.
7705 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
7708 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
7712 SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
7713 EVT VT = Op.getValueType();
7715 unsigned NumBits = VT.getSizeInBits();
7716 DebugLoc dl = Op.getDebugLoc();
7718 Op = Op.getOperand(0);
7719 if (VT == MVT::i8) {
7721 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
7724 // Issue a bsf (scan bits forward) which also sets EFLAGS.
7725 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
7726 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
7728 // If src is zero (i.e. bsf sets ZF), returns NumBits.
7731 DAG.getConstant(NumBits, OpVT),
7732 DAG.getConstant(X86::COND_E, MVT::i8),
7735 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
7738 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
7742 SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
7743 EVT VT = Op.getValueType();
7744 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
7745 DebugLoc dl = Op.getDebugLoc();
7747 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7748 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7749 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7750 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7751 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7753 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7754 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7755 // return AloBlo + AloBhi + AhiBlo;
7757 SDValue A = Op.getOperand(0);
7758 SDValue B = Op.getOperand(1);
7760 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7761 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7762 A, DAG.getConstant(32, MVT::i32));
7763 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7764 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7765 B, DAG.getConstant(32, MVT::i32));
7766 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7767 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
7769 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7770 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
7772 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7773 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
7775 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7776 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7777 AloBhi, DAG.getConstant(32, MVT::i32));
7778 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7779 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7780 AhiBlo, DAG.getConstant(32, MVT::i32));
7781 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7782 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
7786 SDValue X86TargetLowering::LowerSHL(SDValue Op, SelectionDAG &DAG) const {
7787 EVT VT = Op.getValueType();
7788 DebugLoc dl = Op.getDebugLoc();
7789 SDValue R = Op.getOperand(0);
7791 LLVMContext *Context = DAG.getContext();
7793 assert(Subtarget->hasSSE41() && "Cannot lower SHL without SSE4.1 or later");
7795 if (VT == MVT::v4i32) {
7796 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7797 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
7798 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
7800 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
7802 std::vector<Constant*> CV(4, CI);
7803 Constant *C = ConstantVector::get(CV);
7804 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
7805 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
7806 PseudoSourceValue::getConstantPool(), 0,
7809 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
7810 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, Op);
7811 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
7812 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
7814 if (VT == MVT::v16i8) {
7816 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7817 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
7818 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
7820 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
7821 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
7823 std::vector<Constant*> CVM1(16, CM1);
7824 std::vector<Constant*> CVM2(16, CM2);
7825 Constant *C = ConstantVector::get(CVM1);
7826 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
7827 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
7828 PseudoSourceValue::getConstantPool(), 0,
7831 // r = pblendv(r, psllw(r & (char16)15, 4), a);
7832 M = DAG.getNode(ISD::AND, dl, VT, R, M);
7833 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7834 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
7835 DAG.getConstant(4, MVT::i32));
7836 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7837 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
7840 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
7842 C = ConstantVector::get(CVM2);
7843 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
7844 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
7845 PseudoSourceValue::getConstantPool(), 0, false, false, 16);
7847 // r = pblendv(r, psllw(r & (char16)63, 2), a);
7848 M = DAG.getNode(ISD::AND, dl, VT, R, M);
7849 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7850 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
7851 DAG.getConstant(2, MVT::i32));
7852 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7853 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
7856 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
7858 // return pblendv(r, r+r, a);
7859 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7860 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
7861 R, DAG.getNode(ISD::ADD, dl, VT, R, R), Op);
7867 SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
7868 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7869 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
7870 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7871 // has only one use.
7872 SDNode *N = Op.getNode();
7873 SDValue LHS = N->getOperand(0);
7874 SDValue RHS = N->getOperand(1);
7875 unsigned BaseOp = 0;
7877 DebugLoc dl = Op.getDebugLoc();
7879 switch (Op.getOpcode()) {
7880 default: llvm_unreachable("Unknown ovf instruction!");
7882 // A subtract of one will be selected as a INC. Note that INC doesn't
7883 // set CF, so we can't do this for UADDO.
7884 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7885 if (C->getAPIntValue() == 1) {
7886 BaseOp = X86ISD::INC;
7890 BaseOp = X86ISD::ADD;
7894 BaseOp = X86ISD::ADD;
7898 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7899 // set CF, so we can't do this for USUBO.
7900 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7901 if (C->getAPIntValue() == 1) {
7902 BaseOp = X86ISD::DEC;
7906 BaseOp = X86ISD::SUB;
7910 BaseOp = X86ISD::SUB;
7914 BaseOp = X86ISD::SMUL;
7918 BaseOp = X86ISD::UMUL;
7923 // Also sets EFLAGS.
7924 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
7925 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
7928 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
7929 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
7931 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7935 SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
7936 DebugLoc dl = Op.getDebugLoc();
7938 if (!Subtarget->hasSSE2()) {
7939 SDValue Chain = Op.getOperand(0);
7940 SDValue Zero = DAG.getConstant(0,
7941 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
7943 DAG.getRegister(X86::ESP, MVT::i32), // Base
7944 DAG.getTargetConstant(1, MVT::i8), // Scale
7945 DAG.getRegister(0, MVT::i32), // Index
7946 DAG.getTargetConstant(0, MVT::i32), // Disp
7947 DAG.getRegister(0, MVT::i32), // Segment.
7952 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
7953 array_lengthof(Ops));
7954 return SDValue(Res, 0);
7957 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
7959 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
7961 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
7962 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
7963 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
7964 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
7966 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
7967 if (!Op1 && !Op2 && !Op3 && Op4)
7968 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
7970 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
7971 if (Op1 && !Op2 && !Op3 && !Op4)
7972 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
7974 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
7976 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
7979 SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
7980 EVT T = Op.getValueType();
7981 DebugLoc dl = Op.getDebugLoc();
7984 switch(T.getSimpleVT().SimpleTy) {
7986 assert(false && "Invalid value type!");
7987 case MVT::i8: Reg = X86::AL; size = 1; break;
7988 case MVT::i16: Reg = X86::AX; size = 2; break;
7989 case MVT::i32: Reg = X86::EAX; size = 4; break;
7991 assert(Subtarget->is64Bit() && "Node not type legal!");
7992 Reg = X86::RAX; size = 8;
7995 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
7996 Op.getOperand(2), SDValue());
7997 SDValue Ops[] = { cpIn.getValue(0),
8000 DAG.getTargetConstant(size, MVT::i8),
8002 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
8003 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
8005 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
8009 SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
8010 SelectionDAG &DAG) const {
8011 assert(Subtarget->is64Bit() && "Result not type legalized?");
8012 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
8013 SDValue TheChain = Op.getOperand(0);
8014 DebugLoc dl = Op.getDebugLoc();
8015 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
8016 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
8017 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
8019 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
8020 DAG.getConstant(32, MVT::i8));
8022 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
8025 return DAG.getMergeValues(Ops, 2, dl);
8028 SDValue X86TargetLowering::LowerBIT_CONVERT(SDValue Op,
8029 SelectionDAG &DAG) const {
8030 EVT SrcVT = Op.getOperand(0).getValueType();
8031 EVT DstVT = Op.getValueType();
8032 assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
8033 Subtarget->hasMMX() && !DisableMMX) &&
8034 "Unexpected custom BIT_CONVERT");
8035 assert((DstVT == MVT::i64 ||
8036 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
8037 "Unexpected custom BIT_CONVERT");
8038 // i64 <=> MMX conversions are Legal.
8039 if (SrcVT==MVT::i64 && DstVT.isVector())
8041 if (DstVT==MVT::i64 && SrcVT.isVector())
8043 // MMX <=> MMX conversions are Legal.
8044 if (SrcVT.isVector() && DstVT.isVector())
8046 // All other conversions need to be expanded.
8049 SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
8050 SDNode *Node = Op.getNode();
8051 DebugLoc dl = Node->getDebugLoc();
8052 EVT T = Node->getValueType(0);
8053 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
8054 DAG.getConstant(0, T), Node->getOperand(2));
8055 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
8056 cast<AtomicSDNode>(Node)->getMemoryVT(),
8057 Node->getOperand(0),
8058 Node->getOperand(1), negOp,
8059 cast<AtomicSDNode>(Node)->getSrcValue(),
8060 cast<AtomicSDNode>(Node)->getAlignment());
8063 /// LowerOperation - Provide custom lowering hooks for some operations.
8065 SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
8066 switch (Op.getOpcode()) {
8067 default: llvm_unreachable("Should not custom lower this!");
8068 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
8069 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
8070 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
8071 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
8072 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
8073 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
8074 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
8075 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
8076 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
8077 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
8078 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
8079 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
8080 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
8081 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
8082 case ISD::SHL_PARTS:
8083 case ISD::SRA_PARTS:
8084 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
8085 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
8086 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
8087 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
8088 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
8089 case ISD::FABS: return LowerFABS(Op, DAG);
8090 case ISD::FNEG: return LowerFNEG(Op, DAG);
8091 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
8092 case ISD::SETCC: return LowerSETCC(Op, DAG);
8093 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
8094 case ISD::SELECT: return LowerSELECT(Op, DAG);
8095 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
8096 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
8097 case ISD::VASTART: return LowerVASTART(Op, DAG);
8098 case ISD::VAARG: return LowerVAARG(Op, DAG);
8099 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
8100 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
8101 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
8102 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
8103 case ISD::FRAME_TO_ARGS_OFFSET:
8104 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
8105 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
8106 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
8107 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
8108 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
8109 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
8110 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
8111 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
8112 case ISD::SHL: return LowerSHL(Op, DAG);
8118 case ISD::UMULO: return LowerXALUO(Op, DAG);
8119 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
8120 case ISD::BIT_CONVERT: return LowerBIT_CONVERT(Op, DAG);
8124 void X86TargetLowering::
8125 ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
8126 SelectionDAG &DAG, unsigned NewOp) const {
8127 EVT T = Node->getValueType(0);
8128 DebugLoc dl = Node->getDebugLoc();
8129 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
8131 SDValue Chain = Node->getOperand(0);
8132 SDValue In1 = Node->getOperand(1);
8133 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
8134 Node->getOperand(2), DAG.getIntPtrConstant(0));
8135 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
8136 Node->getOperand(2), DAG.getIntPtrConstant(1));
8137 SDValue Ops[] = { Chain, In1, In2L, In2H };
8138 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
8140 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
8141 cast<MemSDNode>(Node)->getMemOperand());
8142 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
8143 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
8144 Results.push_back(Result.getValue(2));
8147 /// ReplaceNodeResults - Replace a node with an illegal result type
8148 /// with a new node built out of custom code.
8149 void X86TargetLowering::ReplaceNodeResults(SDNode *N,
8150 SmallVectorImpl<SDValue>&Results,
8151 SelectionDAG &DAG) const {
8152 DebugLoc dl = N->getDebugLoc();
8153 switch (N->getOpcode()) {
8155 assert(false && "Do not know how to custom type legalize this operation!");
8157 case ISD::FP_TO_SINT: {
8158 std::pair<SDValue,SDValue> Vals =
8159 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
8160 SDValue FIST = Vals.first, StackSlot = Vals.second;
8161 if (FIST.getNode() != 0) {
8162 EVT VT = N->getValueType(0);
8163 // Return a load from the stack slot.
8164 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
8169 case ISD::READCYCLECOUNTER: {
8170 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
8171 SDValue TheChain = N->getOperand(0);
8172 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
8173 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
8175 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
8177 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
8178 SDValue Ops[] = { eax, edx };
8179 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
8180 Results.push_back(edx.getValue(1));
8183 case ISD::ATOMIC_CMP_SWAP: {
8184 EVT T = N->getValueType(0);
8185 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
8186 SDValue cpInL, cpInH;
8187 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8188 DAG.getConstant(0, MVT::i32));
8189 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8190 DAG.getConstant(1, MVT::i32));
8191 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
8192 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
8194 SDValue swapInL, swapInH;
8195 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8196 DAG.getConstant(0, MVT::i32));
8197 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8198 DAG.getConstant(1, MVT::i32));
8199 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
8201 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
8202 swapInL.getValue(1));
8203 SDValue Ops[] = { swapInH.getValue(0),
8205 swapInH.getValue(1) };
8206 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
8207 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
8208 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
8209 MVT::i32, Result.getValue(1));
8210 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
8211 MVT::i32, cpOutL.getValue(2));
8212 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
8213 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
8214 Results.push_back(cpOutH.getValue(1));
8217 case ISD::ATOMIC_LOAD_ADD:
8218 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
8220 case ISD::ATOMIC_LOAD_AND:
8221 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
8223 case ISD::ATOMIC_LOAD_NAND:
8224 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
8226 case ISD::ATOMIC_LOAD_OR:
8227 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
8229 case ISD::ATOMIC_LOAD_SUB:
8230 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
8232 case ISD::ATOMIC_LOAD_XOR:
8233 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
8235 case ISD::ATOMIC_SWAP:
8236 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
8241 const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
8243 default: return NULL;
8244 case X86ISD::BSF: return "X86ISD::BSF";
8245 case X86ISD::BSR: return "X86ISD::BSR";
8246 case X86ISD::SHLD: return "X86ISD::SHLD";
8247 case X86ISD::SHRD: return "X86ISD::SHRD";
8248 case X86ISD::FAND: return "X86ISD::FAND";
8249 case X86ISD::FOR: return "X86ISD::FOR";
8250 case X86ISD::FXOR: return "X86ISD::FXOR";
8251 case X86ISD::FSRL: return "X86ISD::FSRL";
8252 case X86ISD::FILD: return "X86ISD::FILD";
8253 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
8254 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
8255 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
8256 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
8257 case X86ISD::FLD: return "X86ISD::FLD";
8258 case X86ISD::FST: return "X86ISD::FST";
8259 case X86ISD::CALL: return "X86ISD::CALL";
8260 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
8261 case X86ISD::BT: return "X86ISD::BT";
8262 case X86ISD::CMP: return "X86ISD::CMP";
8263 case X86ISD::COMI: return "X86ISD::COMI";
8264 case X86ISD::UCOMI: return "X86ISD::UCOMI";
8265 case X86ISD::SETCC: return "X86ISD::SETCC";
8266 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
8267 case X86ISD::CMOV: return "X86ISD::CMOV";
8268 case X86ISD::BRCOND: return "X86ISD::BRCOND";
8269 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
8270 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
8271 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
8272 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
8273 case X86ISD::Wrapper: return "X86ISD::Wrapper";
8274 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
8275 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
8276 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
8277 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
8278 case X86ISD::PINSRB: return "X86ISD::PINSRB";
8279 case X86ISD::PINSRW: return "X86ISD::PINSRW";
8280 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
8281 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
8282 case X86ISD::FMAX: return "X86ISD::FMAX";
8283 case X86ISD::FMIN: return "X86ISD::FMIN";
8284 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
8285 case X86ISD::FRCP: return "X86ISD::FRCP";
8286 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
8287 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
8288 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
8289 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
8290 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
8291 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
8292 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
8293 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
8294 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
8295 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
8296 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
8297 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
8298 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
8299 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
8300 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
8301 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
8302 case X86ISD::VSHL: return "X86ISD::VSHL";
8303 case X86ISD::VSRL: return "X86ISD::VSRL";
8304 case X86ISD::CMPPD: return "X86ISD::CMPPD";
8305 case X86ISD::CMPPS: return "X86ISD::CMPPS";
8306 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
8307 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
8308 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
8309 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
8310 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
8311 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
8312 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
8313 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
8314 case X86ISD::ADD: return "X86ISD::ADD";
8315 case X86ISD::SUB: return "X86ISD::SUB";
8316 case X86ISD::SMUL: return "X86ISD::SMUL";
8317 case X86ISD::UMUL: return "X86ISD::UMUL";
8318 case X86ISD::INC: return "X86ISD::INC";
8319 case X86ISD::DEC: return "X86ISD::DEC";
8320 case X86ISD::OR: return "X86ISD::OR";
8321 case X86ISD::XOR: return "X86ISD::XOR";
8322 case X86ISD::AND: return "X86ISD::AND";
8323 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
8324 case X86ISD::PTEST: return "X86ISD::PTEST";
8325 case X86ISD::TESTP: return "X86ISD::TESTP";
8326 case X86ISD::PALIGN: return "X86ISD::PALIGN";
8327 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
8328 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
8329 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
8330 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
8331 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
8332 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
8333 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
8334 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
8335 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
8336 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
8337 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
8338 case X86ISD::MOVHPS: return "X86ISD::MOVHPS";
8339 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
8340 case X86ISD::MOVHPD: return "X86ISD::MOVHPD";
8341 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
8342 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
8343 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
8344 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
8345 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
8346 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
8347 case X86ISD::MOVSD: return "X86ISD::MOVSD";
8348 case X86ISD::MOVSS: return "X86ISD::MOVSS";
8349 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
8350 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
8351 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
8352 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
8353 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
8354 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
8355 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
8356 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
8357 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
8358 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
8359 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
8360 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
8361 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
8362 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
8366 // isLegalAddressingMode - Return true if the addressing mode represented
8367 // by AM is legal for this target, for a load/store of the specified type.
8368 bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
8369 const Type *Ty) const {
8370 // X86 supports extremely general addressing modes.
8371 CodeModel::Model M = getTargetMachine().getCodeModel();
8372 Reloc::Model R = getTargetMachine().getRelocationModel();
8374 // X86 allows a sign-extended 32-bit immediate field as a displacement.
8375 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
8380 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
8382 // If a reference to this global requires an extra load, we can't fold it.
8383 if (isGlobalStubReference(GVFlags))
8386 // If BaseGV requires a register for the PIC base, we cannot also have a
8387 // BaseReg specified.
8388 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
8391 // If lower 4G is not available, then we must use rip-relative addressing.
8392 if ((M != CodeModel::Small || R != Reloc::Static) &&
8393 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
8403 // These scales always work.
8408 // These scales are formed with basereg+scalereg. Only accept if there is
8413 default: // Other stuff never works.
8421 bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
8422 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
8424 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
8425 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
8426 if (NumBits1 <= NumBits2)
8431 bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
8432 if (!VT1.isInteger() || !VT2.isInteger())
8434 unsigned NumBits1 = VT1.getSizeInBits();
8435 unsigned NumBits2 = VT2.getSizeInBits();
8436 if (NumBits1 <= NumBits2)
8441 bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
8442 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
8443 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
8446 bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
8447 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
8448 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
8451 bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
8452 // i16 instructions are longer (0x66 prefix) and potentially slower.
8453 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
8456 /// isShuffleMaskLegal - Targets can use this to indicate that they only
8457 /// support *some* VECTOR_SHUFFLE operations, those with specific masks.
8458 /// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
8459 /// are assumed to be legal.
8461 X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
8463 // Very little shuffling can be done for 64-bit vectors right now.
8464 if (VT.getSizeInBits() == 64)
8465 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
8467 // FIXME: pshufb, blends, shifts.
8468 return (VT.getVectorNumElements() == 2 ||
8469 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
8470 isMOVLMask(M, VT) ||
8471 isSHUFPMask(M, VT) ||
8472 isPSHUFDMask(M, VT) ||
8473 isPSHUFHWMask(M, VT) ||
8474 isPSHUFLWMask(M, VT) ||
8475 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
8476 isUNPCKLMask(M, VT) ||
8477 isUNPCKHMask(M, VT) ||
8478 isUNPCKL_v_undef_Mask(M, VT) ||
8479 isUNPCKH_v_undef_Mask(M, VT));
8483 X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
8485 unsigned NumElts = VT.getVectorNumElements();
8486 // FIXME: This collection of masks seems suspect.
8489 if (NumElts == 4 && VT.getSizeInBits() == 128) {
8490 return (isMOVLMask(Mask, VT) ||
8491 isCommutedMOVLMask(Mask, VT, true) ||
8492 isSHUFPMask(Mask, VT) ||
8493 isCommutedSHUFPMask(Mask, VT));
8498 //===----------------------------------------------------------------------===//
8499 // X86 Scheduler Hooks
8500 //===----------------------------------------------------------------------===//
8502 // private utility function
8504 X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
8505 MachineBasicBlock *MBB,
8512 TargetRegisterClass *RC,
8513 bool invSrc) const {
8514 // For the atomic bitwise operator, we generate
8517 // ld t1 = [bitinstr.addr]
8518 // op t2 = t1, [bitinstr.val]
8520 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8522 // fallthrough -->nextMBB
8523 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8524 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8525 MachineFunction::iterator MBBIter = MBB;
8528 /// First build the CFG
8529 MachineFunction *F = MBB->getParent();
8530 MachineBasicBlock *thisMBB = MBB;
8531 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8532 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8533 F->insert(MBBIter, newMBB);
8534 F->insert(MBBIter, nextMBB);
8536 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8537 nextMBB->splice(nextMBB->begin(), thisMBB,
8538 llvm::next(MachineBasicBlock::iterator(bInstr)),
8540 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
8542 // Update thisMBB to fall through to newMBB
8543 thisMBB->addSuccessor(newMBB);
8545 // newMBB jumps to itself and fall through to nextMBB
8546 newMBB->addSuccessor(nextMBB);
8547 newMBB->addSuccessor(newMBB);
8549 // Insert instructions into newMBB based on incoming instruction
8550 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
8551 "unexpected number of operands");
8552 DebugLoc dl = bInstr->getDebugLoc();
8553 MachineOperand& destOper = bInstr->getOperand(0);
8554 MachineOperand* argOpers[2 + X86::AddrNumOperands];
8555 int numArgs = bInstr->getNumOperands() - 1;
8556 for (int i=0; i < numArgs; ++i)
8557 argOpers[i] = &bInstr->getOperand(i+1);
8559 // x86 address has 4 operands: base, index, scale, and displacement
8560 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
8561 int valArgIndx = lastAddrIndx + 1;
8563 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
8564 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
8565 for (int i=0; i <= lastAddrIndx; ++i)
8566 (*MIB).addOperand(*argOpers[i]);
8568 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
8570 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
8575 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
8576 assert((argOpers[valArgIndx]->isReg() ||
8577 argOpers[valArgIndx]->isImm()) &&
8579 if (argOpers[valArgIndx]->isReg())
8580 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
8582 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
8584 (*MIB).addOperand(*argOpers[valArgIndx]);
8586 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
8589 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
8590 for (int i=0; i <= lastAddrIndx; ++i)
8591 (*MIB).addOperand(*argOpers[i]);
8593 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
8594 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8595 bInstr->memoperands_end());
8597 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
8601 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
8603 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
8607 // private utility function: 64 bit atomics on 32 bit host.
8609 X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8610 MachineBasicBlock *MBB,
8615 bool invSrc) const {
8616 // For the atomic bitwise operator, we generate
8617 // thisMBB (instructions are in pairs, except cmpxchg8b)
8618 // ld t1,t2 = [bitinstr.addr]
8620 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8621 // op t5, t6 <- out1, out2, [bitinstr.val]
8622 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
8623 // mov ECX, EBX <- t5, t6
8624 // mov EAX, EDX <- t1, t2
8625 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8626 // mov t3, t4 <- EAX, EDX
8628 // result in out1, out2
8629 // fallthrough -->nextMBB
8631 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8632 const unsigned LoadOpc = X86::MOV32rm;
8633 const unsigned NotOpc = X86::NOT32r;
8634 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8635 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8636 MachineFunction::iterator MBBIter = MBB;
8639 /// First build the CFG
8640 MachineFunction *F = MBB->getParent();
8641 MachineBasicBlock *thisMBB = MBB;
8642 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8643 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8644 F->insert(MBBIter, newMBB);
8645 F->insert(MBBIter, nextMBB);
8647 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8648 nextMBB->splice(nextMBB->begin(), thisMBB,
8649 llvm::next(MachineBasicBlock::iterator(bInstr)),
8651 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
8653 // Update thisMBB to fall through to newMBB
8654 thisMBB->addSuccessor(newMBB);
8656 // newMBB jumps to itself and fall through to nextMBB
8657 newMBB->addSuccessor(nextMBB);
8658 newMBB->addSuccessor(newMBB);
8660 DebugLoc dl = bInstr->getDebugLoc();
8661 // Insert instructions into newMBB based on incoming instruction
8662 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
8663 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
8664 "unexpected number of operands");
8665 MachineOperand& dest1Oper = bInstr->getOperand(0);
8666 MachineOperand& dest2Oper = bInstr->getOperand(1);
8667 MachineOperand* argOpers[2 + X86::AddrNumOperands];
8668 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
8669 argOpers[i] = &bInstr->getOperand(i+2);
8671 // We use some of the operands multiple times, so conservatively just
8672 // clear any kill flags that might be present.
8673 if (argOpers[i]->isReg() && argOpers[i]->isUse())
8674 argOpers[i]->setIsKill(false);
8677 // x86 address has 5 operands: base, index, scale, displacement, and segment.
8678 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
8680 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
8681 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
8682 for (int i=0; i <= lastAddrIndx; ++i)
8683 (*MIB).addOperand(*argOpers[i]);
8684 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
8685 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
8686 // add 4 to displacement.
8687 for (int i=0; i <= lastAddrIndx-2; ++i)
8688 (*MIB).addOperand(*argOpers[i]);
8689 MachineOperand newOp3 = *(argOpers[3]);
8691 newOp3.setImm(newOp3.getImm()+4);
8693 newOp3.setOffset(newOp3.getOffset()+4);
8694 (*MIB).addOperand(newOp3);
8695 (*MIB).addOperand(*argOpers[lastAddrIndx]);
8697 // t3/4 are defined later, at the bottom of the loop
8698 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8699 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
8700 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
8701 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
8702 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
8703 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8705 // The subsequent operations should be using the destination registers of
8706 //the PHI instructions.
8708 t1 = F->getRegInfo().createVirtualRegister(RC);
8709 t2 = F->getRegInfo().createVirtualRegister(RC);
8710 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8711 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
8713 t1 = dest1Oper.getReg();
8714 t2 = dest2Oper.getReg();
8717 int valArgIndx = lastAddrIndx + 1;
8718 assert((argOpers[valArgIndx]->isReg() ||
8719 argOpers[valArgIndx]->isImm()) &&
8721 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8722 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
8723 if (argOpers[valArgIndx]->isReg())
8724 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
8726 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
8727 if (regOpcL != X86::MOV32rr)
8729 (*MIB).addOperand(*argOpers[valArgIndx]);
8730 assert(argOpers[valArgIndx + 1]->isReg() ==
8731 argOpers[valArgIndx]->isReg());
8732 assert(argOpers[valArgIndx + 1]->isImm() ==
8733 argOpers[valArgIndx]->isImm());
8734 if (argOpers[valArgIndx + 1]->isReg())
8735 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
8737 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
8738 if (regOpcH != X86::MOV32rr)
8740 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
8742 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
8744 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
8747 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
8749 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
8752 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
8753 for (int i=0; i <= lastAddrIndx; ++i)
8754 (*MIB).addOperand(*argOpers[i]);
8756 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
8757 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8758 bInstr->memoperands_end());
8760 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
8761 MIB.addReg(X86::EAX);
8762 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
8763 MIB.addReg(X86::EDX);
8766 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
8768 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
8772 // private utility function
8774 X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8775 MachineBasicBlock *MBB,
8776 unsigned cmovOpc) const {
8777 // For the atomic min/max operator, we generate
8780 // ld t1 = [min/max.addr]
8781 // mov t2 = [min/max.val]
8783 // cmov[cond] t2 = t1
8785 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8787 // fallthrough -->nextMBB
8789 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8790 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8791 MachineFunction::iterator MBBIter = MBB;
8794 /// First build the CFG
8795 MachineFunction *F = MBB->getParent();
8796 MachineBasicBlock *thisMBB = MBB;
8797 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8798 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8799 F->insert(MBBIter, newMBB);
8800 F->insert(MBBIter, nextMBB);
8802 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8803 nextMBB->splice(nextMBB->begin(), thisMBB,
8804 llvm::next(MachineBasicBlock::iterator(mInstr)),
8806 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
8808 // Update thisMBB to fall through to newMBB
8809 thisMBB->addSuccessor(newMBB);
8811 // newMBB jumps to newMBB and fall through to nextMBB
8812 newMBB->addSuccessor(nextMBB);
8813 newMBB->addSuccessor(newMBB);
8815 DebugLoc dl = mInstr->getDebugLoc();
8816 // Insert instructions into newMBB based on incoming instruction
8817 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
8818 "unexpected number of operands");
8819 MachineOperand& destOper = mInstr->getOperand(0);
8820 MachineOperand* argOpers[2 + X86::AddrNumOperands];
8821 int numArgs = mInstr->getNumOperands() - 1;
8822 for (int i=0; i < numArgs; ++i)
8823 argOpers[i] = &mInstr->getOperand(i+1);
8825 // x86 address has 4 operands: base, index, scale, and displacement
8826 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
8827 int valArgIndx = lastAddrIndx + 1;
8829 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
8830 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
8831 for (int i=0; i <= lastAddrIndx; ++i)
8832 (*MIB).addOperand(*argOpers[i]);
8834 // We only support register and immediate values
8835 assert((argOpers[valArgIndx]->isReg() ||
8836 argOpers[valArgIndx]->isImm()) &&
8839 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
8840 if (argOpers[valArgIndx]->isReg())
8841 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
8843 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
8844 (*MIB).addOperand(*argOpers[valArgIndx]);
8846 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
8849 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
8854 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
8855 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
8859 // Cmp and exchange if none has modified the memory location
8860 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
8861 for (int i=0; i <= lastAddrIndx; ++i)
8862 (*MIB).addOperand(*argOpers[i]);
8864 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
8865 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8866 mInstr->memoperands_end());
8868 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
8869 MIB.addReg(X86::EAX);
8872 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
8874 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
8878 // FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8879 // or XMM0_V32I8 in AVX all of this code can be replaced with that
8882 X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
8883 unsigned numArgs, bool memArg) const {
8885 assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) &&
8886 "Target must have SSE4.2 or AVX features enabled");
8888 DebugLoc dl = MI->getDebugLoc();
8889 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8893 if (!Subtarget->hasAVX()) {
8895 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8897 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
8900 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
8902 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
8905 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8907 for (unsigned i = 0; i < numArgs; ++i) {
8908 MachineOperand &Op = MI->getOperand(i+1);
8910 if (!(Op.isReg() && Op.isImplicit()))
8914 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8917 MI->eraseFromParent();
8923 X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8925 MachineBasicBlock *MBB) const {
8926 // Emit code to save XMM registers to the stack. The ABI says that the
8927 // number of registers to save is given in %al, so it's theoretically
8928 // possible to do an indirect jump trick to avoid saving all of them,
8929 // however this code takes a simpler approach and just executes all
8930 // of the stores if %al is non-zero. It's less code, and it's probably
8931 // easier on the hardware branch predictor, and stores aren't all that
8932 // expensive anyway.
8934 // Create the new basic blocks. One block contains all the XMM stores,
8935 // and one block is the final destination regardless of whether any
8936 // stores were performed.
8937 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8938 MachineFunction *F = MBB->getParent();
8939 MachineFunction::iterator MBBIter = MBB;
8941 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8942 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8943 F->insert(MBBIter, XMMSaveMBB);
8944 F->insert(MBBIter, EndMBB);
8946 // Transfer the remainder of MBB and its successor edges to EndMBB.
8947 EndMBB->splice(EndMBB->begin(), MBB,
8948 llvm::next(MachineBasicBlock::iterator(MI)),
8950 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
8952 // The original block will now fall through to the XMM save block.
8953 MBB->addSuccessor(XMMSaveMBB);
8954 // The XMMSaveMBB will fall through to the end block.
8955 XMMSaveMBB->addSuccessor(EndMBB);
8957 // Now add the instructions.
8958 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8959 DebugLoc DL = MI->getDebugLoc();
8961 unsigned CountReg = MI->getOperand(0).getReg();
8962 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8963 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8965 if (!Subtarget->isTargetWin64()) {
8966 // If %al is 0, branch around the XMM save block.
8967 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
8968 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
8969 MBB->addSuccessor(EndMBB);
8972 // In the XMM save block, save all the XMM argument registers.
8973 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8974 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
8975 MachineMemOperand *MMO =
8976 F->getMachineMemOperand(
8977 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8978 MachineMemOperand::MOStore, Offset,
8979 /*Size=*/16, /*Align=*/16);
8980 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8981 .addFrameIndex(RegSaveFrameIndex)
8982 .addImm(/*Scale=*/1)
8983 .addReg(/*IndexReg=*/0)
8984 .addImm(/*Disp=*/Offset)
8985 .addReg(/*Segment=*/0)
8986 .addReg(MI->getOperand(i).getReg())
8987 .addMemOperand(MMO);
8990 MI->eraseFromParent(); // The pseudo instruction is gone now.
8996 X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
8997 MachineBasicBlock *BB) const {
8998 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8999 DebugLoc DL = MI->getDebugLoc();
9001 // To "insert" a SELECT_CC instruction, we actually have to insert the
9002 // diamond control-flow pattern. The incoming instruction knows the
9003 // destination vreg to set, the condition code register to branch on, the
9004 // true/false values to select between, and a branch opcode to use.
9005 const BasicBlock *LLVM_BB = BB->getBasicBlock();
9006 MachineFunction::iterator It = BB;
9012 // cmpTY ccX, r1, r2
9014 // fallthrough --> copy0MBB
9015 MachineBasicBlock *thisMBB = BB;
9016 MachineFunction *F = BB->getParent();
9017 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
9018 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
9019 F->insert(It, copy0MBB);
9020 F->insert(It, sinkMBB);
9022 // If the EFLAGS register isn't dead in the terminator, then claim that it's
9023 // live into the sink and copy blocks.
9024 const MachineFunction *MF = BB->getParent();
9025 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
9026 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
9028 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
9029 const MachineOperand &MO = MI->getOperand(I);
9030 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
9031 unsigned Reg = MO.getReg();
9032 if (Reg != X86::EFLAGS) continue;
9033 copy0MBB->addLiveIn(Reg);
9034 sinkMBB->addLiveIn(Reg);
9037 // Transfer the remainder of BB and its successor edges to sinkMBB.
9038 sinkMBB->splice(sinkMBB->begin(), BB,
9039 llvm::next(MachineBasicBlock::iterator(MI)),
9041 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
9043 // Add the true and fallthrough blocks as its successors.
9044 BB->addSuccessor(copy0MBB);
9045 BB->addSuccessor(sinkMBB);
9047 // Create the conditional branch instruction.
9049 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
9050 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
9053 // %FalseValue = ...
9054 // # fallthrough to sinkMBB
9055 copy0MBB->addSuccessor(sinkMBB);
9058 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
9060 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
9061 TII->get(X86::PHI), MI->getOperand(0).getReg())
9062 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
9063 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
9065 MI->eraseFromParent(); // The pseudo instruction is gone now.
9070 X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
9071 MachineBasicBlock *BB) const {
9072 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9073 DebugLoc DL = MI->getDebugLoc();
9075 // The lowering is pretty easy: we're just emitting the call to _alloca. The
9076 // non-trivial part is impdef of ESP.
9077 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
9080 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
9081 .addExternalSymbol("_alloca")
9082 .addReg(X86::EAX, RegState::Implicit)
9083 .addReg(X86::ESP, RegState::Implicit)
9084 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
9085 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
9086 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
9088 MI->eraseFromParent(); // The pseudo instruction is gone now.
9093 X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
9094 MachineBasicBlock *BB) const {
9095 // This is pretty easy. We're taking the value that we received from
9096 // our load from the relocation, sticking it in either RDI (x86-64)
9097 // or EAX and doing an indirect call. The return value will then
9098 // be in the normal return register.
9099 const X86InstrInfo *TII
9100 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
9101 DebugLoc DL = MI->getDebugLoc();
9102 MachineFunction *F = BB->getParent();
9103 bool IsWin64 = Subtarget->isTargetWin64();
9105 assert(MI->getOperand(3).isGlobal() && "This should be a global");
9107 if (Subtarget->is64Bit()) {
9108 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9109 TII->get(X86::MOV64rm), X86::RDI)
9111 .addImm(0).addReg(0)
9112 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
9113 MI->getOperand(3).getTargetFlags())
9115 MIB = BuildMI(*BB, MI, DL, TII->get(IsWin64 ? X86::WINCALL64m : X86::CALL64m));
9116 addDirectMem(MIB, X86::RDI);
9117 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
9118 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9119 TII->get(X86::MOV32rm), X86::EAX)
9121 .addImm(0).addReg(0)
9122 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
9123 MI->getOperand(3).getTargetFlags())
9125 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
9126 addDirectMem(MIB, X86::EAX);
9128 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9129 TII->get(X86::MOV32rm), X86::EAX)
9130 .addReg(TII->getGlobalBaseReg(F))
9131 .addImm(0).addReg(0)
9132 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
9133 MI->getOperand(3).getTargetFlags())
9135 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
9136 addDirectMem(MIB, X86::EAX);
9139 MI->eraseFromParent(); // The pseudo instruction is gone now.
9144 X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
9145 MachineBasicBlock *BB) const {
9146 switch (MI->getOpcode()) {
9147 default: assert(false && "Unexpected instr type to insert");
9148 case X86::MINGW_ALLOCA:
9149 return EmitLoweredMingwAlloca(MI, BB);
9150 case X86::TLSCall_32:
9151 case X86::TLSCall_64:
9152 return EmitLoweredTLSCall(MI, BB);
9154 case X86::CMOV_V1I64:
9155 case X86::CMOV_FR32:
9156 case X86::CMOV_FR64:
9157 case X86::CMOV_V4F32:
9158 case X86::CMOV_V2F64:
9159 case X86::CMOV_V2I64:
9160 case X86::CMOV_GR16:
9161 case X86::CMOV_GR32:
9162 case X86::CMOV_RFP32:
9163 case X86::CMOV_RFP64:
9164 case X86::CMOV_RFP80:
9165 return EmitLoweredSelect(MI, BB);
9167 case X86::FP32_TO_INT16_IN_MEM:
9168 case X86::FP32_TO_INT32_IN_MEM:
9169 case X86::FP32_TO_INT64_IN_MEM:
9170 case X86::FP64_TO_INT16_IN_MEM:
9171 case X86::FP64_TO_INT32_IN_MEM:
9172 case X86::FP64_TO_INT64_IN_MEM:
9173 case X86::FP80_TO_INT16_IN_MEM:
9174 case X86::FP80_TO_INT32_IN_MEM:
9175 case X86::FP80_TO_INT64_IN_MEM: {
9176 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9177 DebugLoc DL = MI->getDebugLoc();
9179 // Change the floating point control register to use "round towards zero"
9180 // mode when truncating to an integer value.
9181 MachineFunction *F = BB->getParent();
9182 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
9183 addFrameReference(BuildMI(*BB, MI, DL,
9184 TII->get(X86::FNSTCW16m)), CWFrameIdx);
9186 // Load the old value of the high byte of the control word...
9188 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
9189 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
9192 // Set the high part to be round to zero...
9193 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
9196 // Reload the modified control word now...
9197 addFrameReference(BuildMI(*BB, MI, DL,
9198 TII->get(X86::FLDCW16m)), CWFrameIdx);
9200 // Restore the memory image of control word to original value
9201 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
9204 // Get the X86 opcode to use.
9206 switch (MI->getOpcode()) {
9207 default: llvm_unreachable("illegal opcode!");
9208 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
9209 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
9210 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
9211 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
9212 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
9213 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
9214 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
9215 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
9216 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
9220 MachineOperand &Op = MI->getOperand(0);
9222 AM.BaseType = X86AddressMode::RegBase;
9223 AM.Base.Reg = Op.getReg();
9225 AM.BaseType = X86AddressMode::FrameIndexBase;
9226 AM.Base.FrameIndex = Op.getIndex();
9228 Op = MI->getOperand(1);
9230 AM.Scale = Op.getImm();
9231 Op = MI->getOperand(2);
9233 AM.IndexReg = Op.getImm();
9234 Op = MI->getOperand(3);
9235 if (Op.isGlobal()) {
9236 AM.GV = Op.getGlobal();
9238 AM.Disp = Op.getImm();
9240 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
9241 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
9243 // Reload the original control word now.
9244 addFrameReference(BuildMI(*BB, MI, DL,
9245 TII->get(X86::FLDCW16m)), CWFrameIdx);
9247 MI->eraseFromParent(); // The pseudo instruction is gone now.
9250 // String/text processing lowering.
9251 case X86::PCMPISTRM128REG:
9252 case X86::VPCMPISTRM128REG:
9253 return EmitPCMP(MI, BB, 3, false /* in-mem */);
9254 case X86::PCMPISTRM128MEM:
9255 case X86::VPCMPISTRM128MEM:
9256 return EmitPCMP(MI, BB, 3, true /* in-mem */);
9257 case X86::PCMPESTRM128REG:
9258 case X86::VPCMPESTRM128REG:
9259 return EmitPCMP(MI, BB, 5, false /* in mem */);
9260 case X86::PCMPESTRM128MEM:
9261 case X86::VPCMPESTRM128MEM:
9262 return EmitPCMP(MI, BB, 5, true /* in mem */);
9265 case X86::ATOMAND32:
9266 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
9267 X86::AND32ri, X86::MOV32rm,
9269 X86::NOT32r, X86::EAX,
9270 X86::GR32RegisterClass);
9272 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
9273 X86::OR32ri, X86::MOV32rm,
9275 X86::NOT32r, X86::EAX,
9276 X86::GR32RegisterClass);
9277 case X86::ATOMXOR32:
9278 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
9279 X86::XOR32ri, X86::MOV32rm,
9281 X86::NOT32r, X86::EAX,
9282 X86::GR32RegisterClass);
9283 case X86::ATOMNAND32:
9284 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
9285 X86::AND32ri, X86::MOV32rm,
9287 X86::NOT32r, X86::EAX,
9288 X86::GR32RegisterClass, true);
9289 case X86::ATOMMIN32:
9290 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
9291 case X86::ATOMMAX32:
9292 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
9293 case X86::ATOMUMIN32:
9294 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
9295 case X86::ATOMUMAX32:
9296 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
9298 case X86::ATOMAND16:
9299 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
9300 X86::AND16ri, X86::MOV16rm,
9302 X86::NOT16r, X86::AX,
9303 X86::GR16RegisterClass);
9305 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
9306 X86::OR16ri, X86::MOV16rm,
9308 X86::NOT16r, X86::AX,
9309 X86::GR16RegisterClass);
9310 case X86::ATOMXOR16:
9311 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
9312 X86::XOR16ri, X86::MOV16rm,
9314 X86::NOT16r, X86::AX,
9315 X86::GR16RegisterClass);
9316 case X86::ATOMNAND16:
9317 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
9318 X86::AND16ri, X86::MOV16rm,
9320 X86::NOT16r, X86::AX,
9321 X86::GR16RegisterClass, true);
9322 case X86::ATOMMIN16:
9323 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
9324 case X86::ATOMMAX16:
9325 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
9326 case X86::ATOMUMIN16:
9327 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
9328 case X86::ATOMUMAX16:
9329 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
9332 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
9333 X86::AND8ri, X86::MOV8rm,
9335 X86::NOT8r, X86::AL,
9336 X86::GR8RegisterClass);
9338 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
9339 X86::OR8ri, X86::MOV8rm,
9341 X86::NOT8r, X86::AL,
9342 X86::GR8RegisterClass);
9344 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
9345 X86::XOR8ri, X86::MOV8rm,
9347 X86::NOT8r, X86::AL,
9348 X86::GR8RegisterClass);
9349 case X86::ATOMNAND8:
9350 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
9351 X86::AND8ri, X86::MOV8rm,
9353 X86::NOT8r, X86::AL,
9354 X86::GR8RegisterClass, true);
9355 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
9356 // This group is for 64-bit host.
9357 case X86::ATOMAND64:
9358 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
9359 X86::AND64ri32, X86::MOV64rm,
9361 X86::NOT64r, X86::RAX,
9362 X86::GR64RegisterClass);
9364 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
9365 X86::OR64ri32, X86::MOV64rm,
9367 X86::NOT64r, X86::RAX,
9368 X86::GR64RegisterClass);
9369 case X86::ATOMXOR64:
9370 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
9371 X86::XOR64ri32, X86::MOV64rm,
9373 X86::NOT64r, X86::RAX,
9374 X86::GR64RegisterClass);
9375 case X86::ATOMNAND64:
9376 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
9377 X86::AND64ri32, X86::MOV64rm,
9379 X86::NOT64r, X86::RAX,
9380 X86::GR64RegisterClass, true);
9381 case X86::ATOMMIN64:
9382 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
9383 case X86::ATOMMAX64:
9384 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
9385 case X86::ATOMUMIN64:
9386 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
9387 case X86::ATOMUMAX64:
9388 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
9390 // This group does 64-bit operations on a 32-bit host.
9391 case X86::ATOMAND6432:
9392 return EmitAtomicBit6432WithCustomInserter(MI, BB,
9393 X86::AND32rr, X86::AND32rr,
9394 X86::AND32ri, X86::AND32ri,
9396 case X86::ATOMOR6432:
9397 return EmitAtomicBit6432WithCustomInserter(MI, BB,
9398 X86::OR32rr, X86::OR32rr,
9399 X86::OR32ri, X86::OR32ri,
9401 case X86::ATOMXOR6432:
9402 return EmitAtomicBit6432WithCustomInserter(MI, BB,
9403 X86::XOR32rr, X86::XOR32rr,
9404 X86::XOR32ri, X86::XOR32ri,
9406 case X86::ATOMNAND6432:
9407 return EmitAtomicBit6432WithCustomInserter(MI, BB,
9408 X86::AND32rr, X86::AND32rr,
9409 X86::AND32ri, X86::AND32ri,
9411 case X86::ATOMADD6432:
9412 return EmitAtomicBit6432WithCustomInserter(MI, BB,
9413 X86::ADD32rr, X86::ADC32rr,
9414 X86::ADD32ri, X86::ADC32ri,
9416 case X86::ATOMSUB6432:
9417 return EmitAtomicBit6432WithCustomInserter(MI, BB,
9418 X86::SUB32rr, X86::SBB32rr,
9419 X86::SUB32ri, X86::SBB32ri,
9421 case X86::ATOMSWAP6432:
9422 return EmitAtomicBit6432WithCustomInserter(MI, BB,
9423 X86::MOV32rr, X86::MOV32rr,
9424 X86::MOV32ri, X86::MOV32ri,
9426 case X86::VASTART_SAVE_XMM_REGS:
9427 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
9431 //===----------------------------------------------------------------------===//
9432 // X86 Optimization Hooks
9433 //===----------------------------------------------------------------------===//
9435 void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
9439 const SelectionDAG &DAG,
9440 unsigned Depth) const {
9441 unsigned Opc = Op.getOpcode();
9442 assert((Opc >= ISD::BUILTIN_OP_END ||
9443 Opc == ISD::INTRINSIC_WO_CHAIN ||
9444 Opc == ISD::INTRINSIC_W_CHAIN ||
9445 Opc == ISD::INTRINSIC_VOID) &&
9446 "Should use MaskedValueIsZero if you don't know whether Op"
9447 " is a target node!");
9449 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
9461 // These nodes' second result is a boolean.
9462 if (Op.getResNo() == 0)
9466 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
9467 Mask.getBitWidth() - 1);
9472 /// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
9473 /// node is a GlobalAddress + offset.
9474 bool X86TargetLowering::isGAPlusOffset(SDNode *N,
9475 const GlobalValue* &GA,
9476 int64_t &Offset) const {
9477 if (N->getOpcode() == X86ISD::Wrapper) {
9478 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
9479 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
9480 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
9484 return TargetLowering::isGAPlusOffset(N, GA, Offset);
9487 /// PerformShuffleCombine - Combine a vector_shuffle that is equal to
9488 /// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
9489 /// if the load addresses are consecutive, non-overlapping, and in the right
9491 static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
9492 const TargetLowering &TLI) {
9493 DebugLoc dl = N->getDebugLoc();
9494 EVT VT = N->getValueType(0);
9496 if (VT.getSizeInBits() != 128)
9499 SmallVector<SDValue, 16> Elts;
9500 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
9501 Elts.push_back(getShuffleScalarElt(N, i, DAG));
9503 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
9506 /// PerformShuffleCombine - Detect vector gather/scatter index generation
9507 /// and convert it from being a bunch of shuffles and extracts to a simple
9508 /// store and scalar loads to extract the elements.
9509 static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
9510 const TargetLowering &TLI) {
9511 SDValue InputVector = N->getOperand(0);
9513 // Only operate on vectors of 4 elements, where the alternative shuffling
9514 // gets to be more expensive.
9515 if (InputVector.getValueType() != MVT::v4i32)
9518 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
9519 // single use which is a sign-extend or zero-extend, and all elements are
9521 SmallVector<SDNode *, 4> Uses;
9522 unsigned ExtractedElements = 0;
9523 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
9524 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
9525 if (UI.getUse().getResNo() != InputVector.getResNo())
9528 SDNode *Extract = *UI;
9529 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
9532 if (Extract->getValueType(0) != MVT::i32)
9534 if (!Extract->hasOneUse())
9536 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
9537 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
9539 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
9542 // Record which element was extracted.
9543 ExtractedElements |=
9544 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
9546 Uses.push_back(Extract);
9549 // If not all the elements were used, this may not be worthwhile.
9550 if (ExtractedElements != 15)
9553 // Ok, we've now decided to do the transformation.
9554 DebugLoc dl = InputVector.getDebugLoc();
9556 // Store the value to a temporary stack slot.
9557 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
9558 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL,
9559 0, false, false, 0);
9561 // Replace each use (extract) with a load of the appropriate element.
9562 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
9563 UE = Uses.end(); UI != UE; ++UI) {
9564 SDNode *Extract = *UI;
9566 // Compute the element's address.
9567 SDValue Idx = Extract->getOperand(1);
9569 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
9570 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
9571 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
9573 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(),
9574 OffsetVal, StackPtr);
9577 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
9578 ScalarAddr, NULL, 0, false, false, 0);
9580 // Replace the exact with the load.
9581 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
9584 // The replacement was made in place; don't return anything.
9588 /// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
9589 static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
9590 const X86Subtarget *Subtarget) {
9591 DebugLoc DL = N->getDebugLoc();
9592 SDValue Cond = N->getOperand(0);
9593 // Get the LHS/RHS of the select.
9594 SDValue LHS = N->getOperand(1);
9595 SDValue RHS = N->getOperand(2);
9597 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
9598 // instructions match the semantics of the common C idiom x<y?x:y but not
9599 // x<=y?x:y, because of how they handle negative zero (which can be
9600 // ignored in unsafe-math mode).
9601 if (Subtarget->hasSSE2() &&
9602 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
9603 Cond.getOpcode() == ISD::SETCC) {
9604 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
9606 unsigned Opcode = 0;
9607 // Check for x CC y ? x : y.
9608 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
9609 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
9613 // Converting this to a min would handle NaNs incorrectly, and swapping
9614 // the operands would cause it to handle comparisons between positive
9615 // and negative zero incorrectly.
9616 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
9617 if (!UnsafeFPMath &&
9618 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9620 std::swap(LHS, RHS);
9622 Opcode = X86ISD::FMIN;
9625 // Converting this to a min would handle comparisons between positive
9626 // and negative zero incorrectly.
9627 if (!UnsafeFPMath &&
9628 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
9630 Opcode = X86ISD::FMIN;
9633 // Converting this to a min would handle both negative zeros and NaNs
9634 // incorrectly, but we can swap the operands to fix both.
9635 std::swap(LHS, RHS);
9639 Opcode = X86ISD::FMIN;
9643 // Converting this to a max would handle comparisons between positive
9644 // and negative zero incorrectly.
9645 if (!UnsafeFPMath &&
9646 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
9648 Opcode = X86ISD::FMAX;
9651 // Converting this to a max would handle NaNs incorrectly, and swapping
9652 // the operands would cause it to handle comparisons between positive
9653 // and negative zero incorrectly.
9654 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
9655 if (!UnsafeFPMath &&
9656 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9658 std::swap(LHS, RHS);
9660 Opcode = X86ISD::FMAX;
9663 // Converting this to a max would handle both negative zeros and NaNs
9664 // incorrectly, but we can swap the operands to fix both.
9665 std::swap(LHS, RHS);
9669 Opcode = X86ISD::FMAX;
9672 // Check for x CC y ? y : x -- a min/max with reversed arms.
9673 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
9674 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
9678 // Converting this to a min would handle comparisons between positive
9679 // and negative zero incorrectly, and swapping the operands would
9680 // cause it to handle NaNs incorrectly.
9681 if (!UnsafeFPMath &&
9682 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
9683 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
9685 std::swap(LHS, RHS);
9687 Opcode = X86ISD::FMIN;
9690 // Converting this to a min would handle NaNs incorrectly.
9691 if (!UnsafeFPMath &&
9692 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9694 Opcode = X86ISD::FMIN;
9697 // Converting this to a min would handle both negative zeros and NaNs
9698 // incorrectly, but we can swap the operands to fix both.
9699 std::swap(LHS, RHS);
9703 Opcode = X86ISD::FMIN;
9707 // Converting this to a max would handle NaNs incorrectly.
9708 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
9710 Opcode = X86ISD::FMAX;
9713 // Converting this to a max would handle comparisons between positive
9714 // and negative zero incorrectly, and swapping the operands would
9715 // cause it to handle NaNs incorrectly.
9716 if (!UnsafeFPMath &&
9717 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
9718 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
9720 std::swap(LHS, RHS);
9722 Opcode = X86ISD::FMAX;
9725 // Converting this to a max would handle both negative zeros and NaNs
9726 // incorrectly, but we can swap the operands to fix both.
9727 std::swap(LHS, RHS);
9731 Opcode = X86ISD::FMAX;
9737 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
9740 // If this is a select between two integer constants, try to do some
9742 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9743 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
9744 // Don't do this for crazy integer types.
9745 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9746 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
9747 // so that TrueC (the true value) is larger than FalseC.
9748 bool NeedsCondInvert = false;
9750 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
9751 // Efficiently invertible.
9752 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9753 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9754 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9755 NeedsCondInvert = true;
9756 std::swap(TrueC, FalseC);
9759 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
9760 if (FalseC->getAPIntValue() == 0 &&
9761 TrueC->getAPIntValue().isPowerOf2()) {
9762 if (NeedsCondInvert) // Invert the condition if needed.
9763 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9764 DAG.getConstant(1, Cond.getValueType()));
9766 // Zero extend the condition if needed.
9767 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
9769 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9770 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
9771 DAG.getConstant(ShAmt, MVT::i8));
9774 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
9775 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9776 if (NeedsCondInvert) // Invert the condition if needed.
9777 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9778 DAG.getConstant(1, Cond.getValueType()));
9780 // Zero extend the condition if needed.
9781 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9782 FalseC->getValueType(0), Cond);
9783 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9784 SDValue(FalseC, 0));
9787 // Optimize cases that will turn into an LEA instruction. This requires
9788 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
9789 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
9790 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
9791 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
9793 bool isFastMultiplier = false;
9795 switch ((unsigned char)Diff) {
9797 case 1: // result = add base, cond
9798 case 2: // result = lea base( , cond*2)
9799 case 3: // result = lea base(cond, cond*2)
9800 case 4: // result = lea base( , cond*4)
9801 case 5: // result = lea base(cond, cond*4)
9802 case 8: // result = lea base( , cond*8)
9803 case 9: // result = lea base(cond, cond*8)
9804 isFastMultiplier = true;
9809 if (isFastMultiplier) {
9810 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9811 if (NeedsCondInvert) // Invert the condition if needed.
9812 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9813 DAG.getConstant(1, Cond.getValueType()));
9815 // Zero extend the condition if needed.
9816 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9818 // Scale the condition by the difference.
9820 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9821 DAG.getConstant(Diff, Cond.getValueType()));
9823 // Add the base if non-zero.
9824 if (FalseC->getAPIntValue() != 0)
9825 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9826 SDValue(FalseC, 0));
9836 /// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9837 static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9838 TargetLowering::DAGCombinerInfo &DCI) {
9839 DebugLoc DL = N->getDebugLoc();
9841 // If the flag operand isn't dead, don't touch this CMOV.
9842 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9845 // If this is a select between two integer constants, try to do some
9846 // optimizations. Note that the operands are ordered the opposite of SELECT
9848 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9849 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9850 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9851 // larger than FalseC (the false value).
9852 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
9854 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9855 CC = X86::GetOppositeBranchCondition(CC);
9856 std::swap(TrueC, FalseC);
9859 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
9860 // This is efficient for any integer data type (including i8/i16) and
9862 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9863 SDValue Cond = N->getOperand(3);
9864 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9865 DAG.getConstant(CC, MVT::i8), Cond);
9867 // Zero extend the condition if needed.
9868 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
9870 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9871 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
9872 DAG.getConstant(ShAmt, MVT::i8));
9873 if (N->getNumValues() == 2) // Dead flag value?
9874 return DCI.CombineTo(N, Cond, SDValue());
9878 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9879 // for any integer data type, including i8/i16.
9880 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9881 SDValue Cond = N->getOperand(3);
9882 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9883 DAG.getConstant(CC, MVT::i8), Cond);
9885 // Zero extend the condition if needed.
9886 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9887 FalseC->getValueType(0), Cond);
9888 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9889 SDValue(FalseC, 0));
9891 if (N->getNumValues() == 2) // Dead flag value?
9892 return DCI.CombineTo(N, Cond, SDValue());
9896 // Optimize cases that will turn into an LEA instruction. This requires
9897 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
9898 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
9899 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
9900 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
9902 bool isFastMultiplier = false;
9904 switch ((unsigned char)Diff) {
9906 case 1: // result = add base, cond
9907 case 2: // result = lea base( , cond*2)
9908 case 3: // result = lea base(cond, cond*2)
9909 case 4: // result = lea base( , cond*4)
9910 case 5: // result = lea base(cond, cond*4)
9911 case 8: // result = lea base( , cond*8)
9912 case 9: // result = lea base(cond, cond*8)
9913 isFastMultiplier = true;
9918 if (isFastMultiplier) {
9919 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9920 SDValue Cond = N->getOperand(3);
9921 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9922 DAG.getConstant(CC, MVT::i8), Cond);
9923 // Zero extend the condition if needed.
9924 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9926 // Scale the condition by the difference.
9928 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9929 DAG.getConstant(Diff, Cond.getValueType()));
9931 // Add the base if non-zero.
9932 if (FalseC->getAPIntValue() != 0)
9933 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9934 SDValue(FalseC, 0));
9935 if (N->getNumValues() == 2) // Dead flag value?
9936 return DCI.CombineTo(N, Cond, SDValue());
9946 /// PerformMulCombine - Optimize a single multiply with constant into two
9947 /// in order to implement it with two cheaper instructions, e.g.
9948 /// LEA + SHL, LEA + LEA.
9949 static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9950 TargetLowering::DAGCombinerInfo &DCI) {
9951 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9954 EVT VT = N->getValueType(0);
9958 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9961 uint64_t MulAmt = C->getZExtValue();
9962 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9965 uint64_t MulAmt1 = 0;
9966 uint64_t MulAmt2 = 0;
9967 if ((MulAmt % 9) == 0) {
9969 MulAmt2 = MulAmt / 9;
9970 } else if ((MulAmt % 5) == 0) {
9972 MulAmt2 = MulAmt / 5;
9973 } else if ((MulAmt % 3) == 0) {
9975 MulAmt2 = MulAmt / 3;
9978 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9979 DebugLoc DL = N->getDebugLoc();
9981 if (isPowerOf2_64(MulAmt2) &&
9982 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9983 // If second multiplifer is pow2, issue it first. We want the multiply by
9984 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9986 std::swap(MulAmt1, MulAmt2);
9989 if (isPowerOf2_64(MulAmt1))
9990 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
9991 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
9993 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
9994 DAG.getConstant(MulAmt1, VT));
9996 if (isPowerOf2_64(MulAmt2))
9997 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
9998 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
10000 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
10001 DAG.getConstant(MulAmt2, VT));
10003 // Do not add new nodes to DAG combiner worklist.
10004 DCI.CombineTo(N, NewMul, false);
10009 static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
10010 SDValue N0 = N->getOperand(0);
10011 SDValue N1 = N->getOperand(1);
10012 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
10013 EVT VT = N0.getValueType();
10015 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
10016 // since the result of setcc_c is all zero's or all ones.
10017 if (N1C && N0.getOpcode() == ISD::AND &&
10018 N0.getOperand(1).getOpcode() == ISD::Constant) {
10019 SDValue N00 = N0.getOperand(0);
10020 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
10021 ((N00.getOpcode() == ISD::ANY_EXTEND ||
10022 N00.getOpcode() == ISD::ZERO_EXTEND) &&
10023 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
10024 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
10025 APInt ShAmt = N1C->getAPIntValue();
10026 Mask = Mask.shl(ShAmt);
10028 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
10029 N00, DAG.getConstant(Mask, VT));
10036 /// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
10038 static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
10039 const X86Subtarget *Subtarget) {
10040 EVT VT = N->getValueType(0);
10041 if (!VT.isVector() && VT.isInteger() &&
10042 N->getOpcode() == ISD::SHL)
10043 return PerformSHLCombine(N, DAG);
10045 // On X86 with SSE2 support, we can transform this to a vector shift if
10046 // all elements are shifted by the same amount. We can't do this in legalize
10047 // because the a constant vector is typically transformed to a constant pool
10048 // so we have no knowledge of the shift amount.
10049 if (!Subtarget->hasSSE2())
10052 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
10055 SDValue ShAmtOp = N->getOperand(1);
10056 EVT EltVT = VT.getVectorElementType();
10057 DebugLoc DL = N->getDebugLoc();
10058 SDValue BaseShAmt = SDValue();
10059 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
10060 unsigned NumElts = VT.getVectorNumElements();
10062 for (; i != NumElts; ++i) {
10063 SDValue Arg = ShAmtOp.getOperand(i);
10064 if (Arg.getOpcode() == ISD::UNDEF) continue;
10068 for (; i != NumElts; ++i) {
10069 SDValue Arg = ShAmtOp.getOperand(i);
10070 if (Arg.getOpcode() == ISD::UNDEF) continue;
10071 if (Arg != BaseShAmt) {
10075 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
10076 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
10077 SDValue InVec = ShAmtOp.getOperand(0);
10078 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
10079 unsigned NumElts = InVec.getValueType().getVectorNumElements();
10081 for (; i != NumElts; ++i) {
10082 SDValue Arg = InVec.getOperand(i);
10083 if (Arg.getOpcode() == ISD::UNDEF) continue;
10087 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
10088 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
10089 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
10090 if (C->getZExtValue() == SplatIdx)
10091 BaseShAmt = InVec.getOperand(1);
10094 if (BaseShAmt.getNode() == 0)
10095 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
10096 DAG.getIntPtrConstant(0));
10100 // The shift amount is an i32.
10101 if (EltVT.bitsGT(MVT::i32))
10102 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
10103 else if (EltVT.bitsLT(MVT::i32))
10104 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
10106 // The shift amount is identical so we can do a vector shift.
10107 SDValue ValOp = N->getOperand(0);
10108 switch (N->getOpcode()) {
10110 llvm_unreachable("Unknown shift opcode!");
10113 if (VT == MVT::v2i64)
10114 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
10115 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10117 if (VT == MVT::v4i32)
10118 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
10119 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10121 if (VT == MVT::v8i16)
10122 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
10123 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10127 if (VT == MVT::v4i32)
10128 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
10129 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
10131 if (VT == MVT::v8i16)
10132 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
10133 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
10137 if (VT == MVT::v2i64)
10138 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
10139 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10141 if (VT == MVT::v4i32)
10142 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
10143 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
10145 if (VT == MVT::v8i16)
10146 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
10147 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10154 static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
10155 TargetLowering::DAGCombinerInfo &DCI,
10156 const X86Subtarget *Subtarget) {
10157 if (DCI.isBeforeLegalizeOps())
10160 EVT VT = N->getValueType(0);
10161 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
10164 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
10165 SDValue N0 = N->getOperand(0);
10166 SDValue N1 = N->getOperand(1);
10167 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
10169 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
10171 if (!N0.hasOneUse() || !N1.hasOneUse())
10174 SDValue ShAmt0 = N0.getOperand(1);
10175 if (ShAmt0.getValueType() != MVT::i8)
10177 SDValue ShAmt1 = N1.getOperand(1);
10178 if (ShAmt1.getValueType() != MVT::i8)
10180 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
10181 ShAmt0 = ShAmt0.getOperand(0);
10182 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
10183 ShAmt1 = ShAmt1.getOperand(0);
10185 DebugLoc DL = N->getDebugLoc();
10186 unsigned Opc = X86ISD::SHLD;
10187 SDValue Op0 = N0.getOperand(0);
10188 SDValue Op1 = N1.getOperand(0);
10189 if (ShAmt0.getOpcode() == ISD::SUB) {
10190 Opc = X86ISD::SHRD;
10191 std::swap(Op0, Op1);
10192 std::swap(ShAmt0, ShAmt1);
10195 unsigned Bits = VT.getSizeInBits();
10196 if (ShAmt1.getOpcode() == ISD::SUB) {
10197 SDValue Sum = ShAmt1.getOperand(0);
10198 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
10199 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
10200 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
10201 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
10202 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
10203 return DAG.getNode(Opc, DL, VT,
10205 DAG.getNode(ISD::TRUNCATE, DL,
10208 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
10209 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
10211 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
10212 return DAG.getNode(Opc, DL, VT,
10213 N0.getOperand(0), N1.getOperand(0),
10214 DAG.getNode(ISD::TRUNCATE, DL,
10221 /// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
10222 static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
10223 const X86Subtarget *Subtarget) {
10224 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
10225 // the FP state in cases where an emms may be missing.
10226 // A preferable solution to the general problem is to figure out the right
10227 // places to insert EMMS. This qualifies as a quick hack.
10229 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
10230 StoreSDNode *St = cast<StoreSDNode>(N);
10231 EVT VT = St->getValue().getValueType();
10232 if (VT.getSizeInBits() != 64)
10235 const Function *F = DAG.getMachineFunction().getFunction();
10236 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
10237 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
10238 && Subtarget->hasSSE2();
10239 if ((VT.isVector() ||
10240 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
10241 isa<LoadSDNode>(St->getValue()) &&
10242 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
10243 St->getChain().hasOneUse() && !St->isVolatile()) {
10244 SDNode* LdVal = St->getValue().getNode();
10245 LoadSDNode *Ld = 0;
10246 int TokenFactorIndex = -1;
10247 SmallVector<SDValue, 8> Ops;
10248 SDNode* ChainVal = St->getChain().getNode();
10249 // Must be a store of a load. We currently handle two cases: the load
10250 // is a direct child, and it's under an intervening TokenFactor. It is
10251 // possible to dig deeper under nested TokenFactors.
10252 if (ChainVal == LdVal)
10253 Ld = cast<LoadSDNode>(St->getChain());
10254 else if (St->getValue().hasOneUse() &&
10255 ChainVal->getOpcode() == ISD::TokenFactor) {
10256 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
10257 if (ChainVal->getOperand(i).getNode() == LdVal) {
10258 TokenFactorIndex = i;
10259 Ld = cast<LoadSDNode>(St->getValue());
10261 Ops.push_back(ChainVal->getOperand(i));
10265 if (!Ld || !ISD::isNormalLoad(Ld))
10268 // If this is not the MMX case, i.e. we are just turning i64 load/store
10269 // into f64 load/store, avoid the transformation if there are multiple
10270 // uses of the loaded value.
10271 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
10274 DebugLoc LdDL = Ld->getDebugLoc();
10275 DebugLoc StDL = N->getDebugLoc();
10276 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
10277 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
10279 if (Subtarget->is64Bit() || F64IsLegal) {
10280 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
10281 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
10282 Ld->getBasePtr(), Ld->getSrcValue(),
10283 Ld->getSrcValueOffset(), Ld->isVolatile(),
10284 Ld->isNonTemporal(), Ld->getAlignment());
10285 SDValue NewChain = NewLd.getValue(1);
10286 if (TokenFactorIndex != -1) {
10287 Ops.push_back(NewChain);
10288 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
10291 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
10292 St->getSrcValue(), St->getSrcValueOffset(),
10293 St->isVolatile(), St->isNonTemporal(),
10294 St->getAlignment());
10297 // Otherwise, lower to two pairs of 32-bit loads / stores.
10298 SDValue LoAddr = Ld->getBasePtr();
10299 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
10300 DAG.getConstant(4, MVT::i32));
10302 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
10303 Ld->getSrcValue(), Ld->getSrcValueOffset(),
10304 Ld->isVolatile(), Ld->isNonTemporal(),
10305 Ld->getAlignment());
10306 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
10307 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
10308 Ld->isVolatile(), Ld->isNonTemporal(),
10309 MinAlign(Ld->getAlignment(), 4));
10311 SDValue NewChain = LoLd.getValue(1);
10312 if (TokenFactorIndex != -1) {
10313 Ops.push_back(LoLd);
10314 Ops.push_back(HiLd);
10315 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
10319 LoAddr = St->getBasePtr();
10320 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
10321 DAG.getConstant(4, MVT::i32));
10323 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
10324 St->getSrcValue(), St->getSrcValueOffset(),
10325 St->isVolatile(), St->isNonTemporal(),
10326 St->getAlignment());
10327 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
10329 St->getSrcValueOffset() + 4,
10331 St->isNonTemporal(),
10332 MinAlign(St->getAlignment(), 4));
10333 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
10338 /// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
10339 /// X86ISD::FXOR nodes.
10340 static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
10341 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
10342 // F[X]OR(0.0, x) -> x
10343 // F[X]OR(x, 0.0) -> x
10344 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
10345 if (C->getValueAPF().isPosZero())
10346 return N->getOperand(1);
10347 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
10348 if (C->getValueAPF().isPosZero())
10349 return N->getOperand(0);
10353 /// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
10354 static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
10355 // FAND(0.0, x) -> 0.0
10356 // FAND(x, 0.0) -> 0.0
10357 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
10358 if (C->getValueAPF().isPosZero())
10359 return N->getOperand(0);
10360 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
10361 if (C->getValueAPF().isPosZero())
10362 return N->getOperand(1);
10366 static SDValue PerformBTCombine(SDNode *N,
10368 TargetLowering::DAGCombinerInfo &DCI) {
10369 // BT ignores high bits in the bit index operand.
10370 SDValue Op1 = N->getOperand(1);
10371 if (Op1.hasOneUse()) {
10372 unsigned BitWidth = Op1.getValueSizeInBits();
10373 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
10374 APInt KnownZero, KnownOne;
10375 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
10376 !DCI.isBeforeLegalizeOps());
10377 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
10378 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
10379 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
10380 DCI.CommitTargetLoweringOpt(TLO);
10385 static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
10386 SDValue Op = N->getOperand(0);
10387 if (Op.getOpcode() == ISD::BIT_CONVERT)
10388 Op = Op.getOperand(0);
10389 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
10390 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
10391 VT.getVectorElementType().getSizeInBits() ==
10392 OpVT.getVectorElementType().getSizeInBits()) {
10393 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
10398 static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
10399 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
10400 // (and (i32 x86isd::setcc_carry), 1)
10401 // This eliminates the zext. This transformation is necessary because
10402 // ISD::SETCC is always legalized to i8.
10403 DebugLoc dl = N->getDebugLoc();
10404 SDValue N0 = N->getOperand(0);
10405 EVT VT = N->getValueType(0);
10406 if (N0.getOpcode() == ISD::AND &&
10408 N0.getOperand(0).hasOneUse()) {
10409 SDValue N00 = N0.getOperand(0);
10410 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
10412 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
10413 if (!C || C->getZExtValue() != 1)
10415 return DAG.getNode(ISD::AND, dl, VT,
10416 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
10417 N00.getOperand(0), N00.getOperand(1)),
10418 DAG.getConstant(1, VT));
10424 SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
10425 DAGCombinerInfo &DCI) const {
10426 SelectionDAG &DAG = DCI.DAG;
10427 switch (N->getOpcode()) {
10429 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
10430 case ISD::EXTRACT_VECTOR_ELT:
10431 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
10432 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
10433 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
10434 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
10437 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
10438 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
10439 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
10441 case X86ISD::FOR: return PerformFORCombine(N, DAG);
10442 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
10443 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
10444 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
10445 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
10451 /// isTypeDesirableForOp - Return true if the target has native support for
10452 /// the specified value type and it is 'desirable' to use the type for the
10453 /// given node type. e.g. On x86 i16 is legal, but undesirable since i16
10454 /// instruction encodings are longer and some i16 instructions are slow.
10455 bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
10456 if (!isTypeLegal(VT))
10458 if (VT != MVT::i16)
10465 case ISD::SIGN_EXTEND:
10466 case ISD::ZERO_EXTEND:
10467 case ISD::ANY_EXTEND:
10480 static bool MayFoldLoad(SDValue Op) {
10481 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
10484 static bool MayFoldIntoStore(SDValue Op) {
10485 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
10488 /// IsDesirableToPromoteOp - This method query the target whether it is
10489 /// beneficial for dag combiner to promote the specified node. If true, it
10490 /// should return the desired promotion type by reference.
10491 bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
10492 EVT VT = Op.getValueType();
10493 if (VT != MVT::i16)
10496 bool Promote = false;
10497 bool Commute = false;
10498 switch (Op.getOpcode()) {
10501 LoadSDNode *LD = cast<LoadSDNode>(Op);
10502 // If the non-extending load has a single use and it's not live out, then it
10503 // might be folded.
10504 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
10505 Op.hasOneUse()*/) {
10506 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
10507 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
10508 // The only case where we'd want to promote LOAD (rather then it being
10509 // promoted as an operand is when it's only use is liveout.
10510 if (UI->getOpcode() != ISD::CopyToReg)
10517 case ISD::SIGN_EXTEND:
10518 case ISD::ZERO_EXTEND:
10519 case ISD::ANY_EXTEND:
10524 SDValue N0 = Op.getOperand(0);
10525 // Look out for (store (shl (load), x)).
10526 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
10539 SDValue N0 = Op.getOperand(0);
10540 SDValue N1 = Op.getOperand(1);
10541 if (!Commute && MayFoldLoad(N1))
10543 // Avoid disabling potential load folding opportunities.
10544 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
10546 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
10556 //===----------------------------------------------------------------------===//
10557 // X86 Inline Assembly Support
10558 //===----------------------------------------------------------------------===//
10560 static bool LowerToBSwap(CallInst *CI) {
10561 // FIXME: this should verify that we are targetting a 486 or better. If not,
10562 // we will turn this bswap into something that will be lowered to logical ops
10563 // instead of emitting the bswap asm. For now, we don't support 486 or lower
10564 // so don't worry about this.
10566 // Verify this is a simple bswap.
10567 if (CI->getNumArgOperands() != 1 ||
10568 CI->getType() != CI->getArgOperand(0)->getType() ||
10569 !CI->getType()->isIntegerTy())
10572 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
10573 if (!Ty || Ty->getBitWidth() % 16 != 0)
10576 // Okay, we can do this xform, do so now.
10577 const Type *Tys[] = { Ty };
10578 Module *M = CI->getParent()->getParent()->getParent();
10579 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
10581 Value *Op = CI->getArgOperand(0);
10582 Op = CallInst::Create(Int, Op, CI->getName(), CI);
10584 CI->replaceAllUsesWith(Op);
10585 CI->eraseFromParent();
10589 bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
10590 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
10591 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
10593 std::string AsmStr = IA->getAsmString();
10595 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
10596 SmallVector<StringRef, 4> AsmPieces;
10597 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
10599 switch (AsmPieces.size()) {
10600 default: return false;
10602 AsmStr = AsmPieces[0];
10604 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
10607 if (AsmPieces.size() == 2 &&
10608 (AsmPieces[0] == "bswap" ||
10609 AsmPieces[0] == "bswapq" ||
10610 AsmPieces[0] == "bswapl") &&
10611 (AsmPieces[1] == "$0" ||
10612 AsmPieces[1] == "${0:q}")) {
10613 // No need to check constraints, nothing other than the equivalent of
10614 // "=r,0" would be valid here.
10615 return LowerToBSwap(CI);
10617 // rorw $$8, ${0:w} --> llvm.bswap.i16
10618 if (CI->getType()->isIntegerTy(16) &&
10619 AsmPieces.size() == 3 &&
10620 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
10621 AsmPieces[1] == "$$8," &&
10622 AsmPieces[2] == "${0:w}" &&
10623 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
10625 const std::string &Constraints = IA->getConstraintString();
10626 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
10627 std::sort(AsmPieces.begin(), AsmPieces.end());
10628 if (AsmPieces.size() == 4 &&
10629 AsmPieces[0] == "~{cc}" &&
10630 AsmPieces[1] == "~{dirflag}" &&
10631 AsmPieces[2] == "~{flags}" &&
10632 AsmPieces[3] == "~{fpsr}") {
10633 return LowerToBSwap(CI);
10638 if (CI->getType()->isIntegerTy(64) &&
10639 Constraints.size() >= 2 &&
10640 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
10641 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
10642 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
10643 SmallVector<StringRef, 4> Words;
10644 SplitString(AsmPieces[0], Words, " \t");
10645 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
10647 SplitString(AsmPieces[1], Words, " \t");
10648 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
10650 SplitString(AsmPieces[2], Words, " \t,");
10651 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
10652 Words[2] == "%edx") {
10653 return LowerToBSwap(CI);
10665 /// getConstraintType - Given a constraint letter, return the type of
10666 /// constraint it is for this target.
10667 X86TargetLowering::ConstraintType
10668 X86TargetLowering::getConstraintType(const std::string &Constraint) const {
10669 if (Constraint.size() == 1) {
10670 switch (Constraint[0]) {
10682 return C_RegisterClass;
10690 return TargetLowering::getConstraintType(Constraint);
10693 /// LowerXConstraint - try to replace an X constraint, which matches anything,
10694 /// with another that has more specific requirements based on the type of the
10695 /// corresponding operand.
10696 const char *X86TargetLowering::
10697 LowerXConstraint(EVT ConstraintVT) const {
10698 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10699 // 'f' like normal targets.
10700 if (ConstraintVT.isFloatingPoint()) {
10701 if (Subtarget->hasSSE2())
10703 if (Subtarget->hasSSE1())
10707 return TargetLowering::LowerXConstraint(ConstraintVT);
10710 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10711 /// vector. If it is invalid, don't add anything to Ops.
10712 void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
10714 std::vector<SDValue>&Ops,
10715 SelectionDAG &DAG) const {
10716 SDValue Result(0, 0);
10718 switch (Constraint) {
10721 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10722 if (C->getZExtValue() <= 31) {
10723 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10729 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10730 if (C->getZExtValue() <= 63) {
10731 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10737 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10738 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
10739 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10745 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10746 if (C->getZExtValue() <= 255) {
10747 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10753 // 32-bit signed value
10754 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10755 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10756 C->getSExtValue())) {
10757 // Widen to 64 bits here to get it sign extended.
10758 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
10761 // FIXME gcc accepts some relocatable values here too, but only in certain
10762 // memory models; it's complicated.
10767 // 32-bit unsigned value
10768 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10769 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10770 C->getZExtValue())) {
10771 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10775 // FIXME gcc accepts some relocatable values here too, but only in certain
10776 // memory models; it's complicated.
10780 // Literal immediates are always ok.
10781 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
10782 // Widen to 64 bits here to get it sign extended.
10783 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
10787 // In any sort of PIC mode addresses need to be computed at runtime by
10788 // adding in a register or some sort of table lookup. These can't
10789 // be used as immediates.
10790 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
10793 // If we are in non-pic codegen mode, we allow the address of a global (with
10794 // an optional displacement) to be used with 'i'.
10795 GlobalAddressSDNode *GA = 0;
10796 int64_t Offset = 0;
10798 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10800 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10801 Offset += GA->getOffset();
10803 } else if (Op.getOpcode() == ISD::ADD) {
10804 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10805 Offset += C->getZExtValue();
10806 Op = Op.getOperand(0);
10809 } else if (Op.getOpcode() == ISD::SUB) {
10810 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10811 Offset += -C->getZExtValue();
10812 Op = Op.getOperand(0);
10817 // Otherwise, this isn't something we can handle, reject it.
10821 const GlobalValue *GV = GA->getGlobal();
10822 // If we require an extra load to get this address, as in PIC mode, we
10823 // can't accept it.
10824 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10825 getTargetMachine())))
10828 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
10829 GA->getValueType(0), Offset);
10834 if (Result.getNode()) {
10835 Ops.push_back(Result);
10838 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
10841 std::vector<unsigned> X86TargetLowering::
10842 getRegClassForInlineAsmConstraint(const std::string &Constraint,
10844 if (Constraint.size() == 1) {
10845 // FIXME: not handling fp-stack yet!
10846 switch (Constraint[0]) { // GCC X86 Constraint Letters
10847 default: break; // Unknown constraint letter
10848 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10849 if (Subtarget->is64Bit()) {
10850 if (VT == MVT::i32)
10851 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10852 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10853 X86::R10D,X86::R11D,X86::R12D,
10854 X86::R13D,X86::R14D,X86::R15D,
10855 X86::EBP, X86::ESP, 0);
10856 else if (VT == MVT::i16)
10857 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10858 X86::SI, X86::DI, X86::R8W,X86::R9W,
10859 X86::R10W,X86::R11W,X86::R12W,
10860 X86::R13W,X86::R14W,X86::R15W,
10861 X86::BP, X86::SP, 0);
10862 else if (VT == MVT::i8)
10863 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10864 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10865 X86::R10B,X86::R11B,X86::R12B,
10866 X86::R13B,X86::R14B,X86::R15B,
10867 X86::BPL, X86::SPL, 0);
10869 else if (VT == MVT::i64)
10870 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10871 X86::RSI, X86::RDI, X86::R8, X86::R9,
10872 X86::R10, X86::R11, X86::R12,
10873 X86::R13, X86::R14, X86::R15,
10874 X86::RBP, X86::RSP, 0);
10878 // 32-bit fallthrough
10879 case 'Q': // Q_REGS
10880 if (VT == MVT::i32)
10881 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
10882 else if (VT == MVT::i16)
10883 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
10884 else if (VT == MVT::i8)
10885 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
10886 else if (VT == MVT::i64)
10887 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10892 return std::vector<unsigned>();
10895 std::pair<unsigned, const TargetRegisterClass*>
10896 X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
10898 // First, see if this is a constraint that directly corresponds to an LLVM
10900 if (Constraint.size() == 1) {
10901 // GCC Constraint Letters
10902 switch (Constraint[0]) {
10904 case 'r': // GENERAL_REGS
10905 case 'l': // INDEX_REGS
10907 return std::make_pair(0U, X86::GR8RegisterClass);
10908 if (VT == MVT::i16)
10909 return std::make_pair(0U, X86::GR16RegisterClass);
10910 if (VT == MVT::i32 || !Subtarget->is64Bit())
10911 return std::make_pair(0U, X86::GR32RegisterClass);
10912 return std::make_pair(0U, X86::GR64RegisterClass);
10913 case 'R': // LEGACY_REGS
10915 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10916 if (VT == MVT::i16)
10917 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10918 if (VT == MVT::i32 || !Subtarget->is64Bit())
10919 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10920 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
10921 case 'f': // FP Stack registers.
10922 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10923 // value to the correct fpstack register class.
10924 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
10925 return std::make_pair(0U, X86::RFP32RegisterClass);
10926 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
10927 return std::make_pair(0U, X86::RFP64RegisterClass);
10928 return std::make_pair(0U, X86::RFP80RegisterClass);
10929 case 'y': // MMX_REGS if MMX allowed.
10930 if (!Subtarget->hasMMX()) break;
10931 return std::make_pair(0U, X86::VR64RegisterClass);
10932 case 'Y': // SSE_REGS if SSE2 allowed
10933 if (!Subtarget->hasSSE2()) break;
10935 case 'x': // SSE_REGS if SSE1 allowed
10936 if (!Subtarget->hasSSE1()) break;
10938 switch (VT.getSimpleVT().SimpleTy) {
10940 // Scalar SSE types.
10943 return std::make_pair(0U, X86::FR32RegisterClass);
10946 return std::make_pair(0U, X86::FR64RegisterClass);
10954 return std::make_pair(0U, X86::VR128RegisterClass);
10960 // Use the default implementation in TargetLowering to convert the register
10961 // constraint into a member of a register class.
10962 std::pair<unsigned, const TargetRegisterClass*> Res;
10963 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
10965 // Not found as a standard register?
10966 if (Res.second == 0) {
10967 // Map st(0) -> st(7) -> ST0
10968 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10969 tolower(Constraint[1]) == 's' &&
10970 tolower(Constraint[2]) == 't' &&
10971 Constraint[3] == '(' &&
10972 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10973 Constraint[5] == ')' &&
10974 Constraint[6] == '}') {
10976 Res.first = X86::ST0+Constraint[4]-'0';
10977 Res.second = X86::RFP80RegisterClass;
10981 // GCC allows "st(0)" to be called just plain "st".
10982 if (StringRef("{st}").equals_lower(Constraint)) {
10983 Res.first = X86::ST0;
10984 Res.second = X86::RFP80RegisterClass;
10989 if (StringRef("{flags}").equals_lower(Constraint)) {
10990 Res.first = X86::EFLAGS;
10991 Res.second = X86::CCRRegisterClass;
10995 // 'A' means EAX + EDX.
10996 if (Constraint == "A") {
10997 Res.first = X86::EAX;
10998 Res.second = X86::GR32_ADRegisterClass;
11004 // Otherwise, check to see if this is a register class of the wrong value
11005 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
11006 // turn into {ax},{dx}.
11007 if (Res.second->hasType(VT))
11008 return Res; // Correct type already, nothing to do.
11010 // All of the single-register GCC register classes map their values onto
11011 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
11012 // really want an 8-bit or 32-bit register, map to the appropriate register
11013 // class and return the appropriate register.
11014 if (Res.second == X86::GR16RegisterClass) {
11015 if (VT == MVT::i8) {
11016 unsigned DestReg = 0;
11017 switch (Res.first) {
11019 case X86::AX: DestReg = X86::AL; break;
11020 case X86::DX: DestReg = X86::DL; break;
11021 case X86::CX: DestReg = X86::CL; break;
11022 case X86::BX: DestReg = X86::BL; break;
11025 Res.first = DestReg;
11026 Res.second = X86::GR8RegisterClass;
11028 } else if (VT == MVT::i32) {
11029 unsigned DestReg = 0;
11030 switch (Res.first) {
11032 case X86::AX: DestReg = X86::EAX; break;
11033 case X86::DX: DestReg = X86::EDX; break;
11034 case X86::CX: DestReg = X86::ECX; break;
11035 case X86::BX: DestReg = X86::EBX; break;
11036 case X86::SI: DestReg = X86::ESI; break;
11037 case X86::DI: DestReg = X86::EDI; break;
11038 case X86::BP: DestReg = X86::EBP; break;
11039 case X86::SP: DestReg = X86::ESP; break;
11042 Res.first = DestReg;
11043 Res.second = X86::GR32RegisterClass;
11045 } else if (VT == MVT::i64) {
11046 unsigned DestReg = 0;
11047 switch (Res.first) {
11049 case X86::AX: DestReg = X86::RAX; break;
11050 case X86::DX: DestReg = X86::RDX; break;
11051 case X86::CX: DestReg = X86::RCX; break;
11052 case X86::BX: DestReg = X86::RBX; break;
11053 case X86::SI: DestReg = X86::RSI; break;
11054 case X86::DI: DestReg = X86::RDI; break;
11055 case X86::BP: DestReg = X86::RBP; break;
11056 case X86::SP: DestReg = X86::RSP; break;
11059 Res.first = DestReg;
11060 Res.second = X86::GR64RegisterClass;
11063 } else if (Res.second == X86::FR32RegisterClass ||
11064 Res.second == X86::FR64RegisterClass ||
11065 Res.second == X86::VR128RegisterClass) {
11066 // Handle references to XMM physical registers that got mapped into the
11067 // wrong class. This can happen with constraints like {xmm0} where the
11068 // target independent register mapper will just pick the first match it can
11069 // find, ignoring the required type.
11070 if (VT == MVT::f32)
11071 Res.second = X86::FR32RegisterClass;
11072 else if (VT == MVT::f64)
11073 Res.second = X86::FR64RegisterClass;
11074 else if (X86::VR128RegisterClass->hasType(VT))
11075 Res.second = X86::VR128RegisterClass;