1 /*===- X86DisassemblerDecoder.c - Disassembler decoder -------------*- C -*-==*
3 * The LLVM Compiler Infrastructure
5 * This file is distributed under the University of Illinois Open Source
6 * License. See LICENSE.TXT for details.
8 *===----------------------------------------------------------------------===*
10 * This file is part of the X86 Disassembler.
11 * It contains the implementation of the instruction decoder.
12 * Documentation for the disassembler can be found in X86Disassembler.h.
14 *===----------------------------------------------------------------------===*/
16 #include <stdarg.h> /* for va_*() */
17 #include <stdio.h> /* for vsnprintf() */
18 #include <stdlib.h> /* for exit() */
19 #include <string.h> /* for memset() */
21 #include "X86DisassemblerDecoder.h"
23 #include "X86GenDisassemblerTables.inc"
31 #define debug(s) do { x86DisassemblerDebug(__FILE__, __LINE__, s); } while (0)
33 #define debug(s) do { } while (0)
38 * contextForAttrs - Client for the instruction context table. Takes a set of
39 * attributes and returns the appropriate decode context.
41 * @param attrMask - Attributes, from the enumeration attributeBits.
42 * @return - The InstructionContext to use when looking up an
43 * an instruction with these attributes.
45 static InstructionContext contextForAttrs(uint8_t attrMask) {
46 return CONTEXTS_SYM[attrMask];
50 * modRMRequired - Reads the appropriate instruction table to determine whether
51 * the ModR/M byte is required to decode a particular instruction.
53 * @param type - The opcode type (i.e., how many bytes it has).
54 * @param insnContext - The context for the instruction, as returned by
56 * @param opcode - The last byte of the instruction's opcode, not counting
57 * ModR/M extensions and escapes.
58 * @return - TRUE if the ModR/M byte is required, FALSE otherwise.
60 static int modRMRequired(OpcodeType type,
61 InstructionContext insnContext,
63 const struct ContextDecision* decision = 0;
67 decision = &ONEBYTE_SYM;
70 decision = &TWOBYTE_SYM;
73 decision = &THREEBYTE38_SYM;
76 decision = &THREEBYTE3A_SYM;
79 decision = &THREEBYTEA6_SYM;
82 decision = &THREEBYTEA7_SYM;
86 return decision->opcodeDecisions[insnContext].modRMDecisions[opcode].
87 modrm_type != MODRM_ONEENTRY;
93 * decode - Reads the appropriate instruction table to obtain the unique ID of
96 * @param type - See modRMRequired().
97 * @param insnContext - See modRMRequired().
98 * @param opcode - See modRMRequired().
99 * @param modRM - The ModR/M byte if required, or any value if not.
100 * @return - The UID of the instruction, or 0 on failure.
102 static InstrUID decode(OpcodeType type,
103 InstructionContext insnContext,
106 const struct ModRMDecision* dec = 0;
110 dec = &ONEBYTE_SYM.opcodeDecisions[insnContext].modRMDecisions[opcode];
113 dec = &TWOBYTE_SYM.opcodeDecisions[insnContext].modRMDecisions[opcode];
116 dec = &THREEBYTE38_SYM.opcodeDecisions[insnContext].modRMDecisions[opcode];
119 dec = &THREEBYTE3A_SYM.opcodeDecisions[insnContext].modRMDecisions[opcode];
122 dec = &THREEBYTEA6_SYM.opcodeDecisions[insnContext].modRMDecisions[opcode];
125 dec = &THREEBYTEA7_SYM.opcodeDecisions[insnContext].modRMDecisions[opcode];
129 switch (dec->modrm_type) {
131 debug("Corrupt table! Unknown modrm_type");
134 return modRMTable[dec->instructionIDs];
136 if (modFromModRM(modRM) == 0x3)
137 return modRMTable[dec->instructionIDs+1];
138 return modRMTable[dec->instructionIDs];
140 if (modFromModRM(modRM) == 0x3)
141 return modRMTable[dec->instructionIDs+((modRM & 0x38) >> 3)+8];
142 return modRMTable[dec->instructionIDs+((modRM & 0x38) >> 3)];
144 return modRMTable[dec->instructionIDs+modRM];
149 * specifierForUID - Given a UID, returns the name and operand specification for
152 * @param uid - The unique ID for the instruction. This should be returned by
153 * decode(); specifierForUID will not check bounds.
154 * @return - A pointer to the specification for that instruction.
156 static const struct InstructionSpecifier *specifierForUID(InstrUID uid) {
157 return &INSTRUCTIONS_SYM[uid];
161 * consumeByte - Uses the reader function provided by the user to consume one
162 * byte from the instruction's memory and advance the cursor.
164 * @param insn - The instruction with the reader function to use. The cursor
165 * for this instruction is advanced.
166 * @param byte - A pointer to a pre-allocated memory buffer to be populated
167 * with the data read.
168 * @return - 0 if the read was successful; nonzero otherwise.
170 static int consumeByte(struct InternalInstruction* insn, uint8_t* byte) {
171 int ret = insn->reader(insn->readerArg, byte, insn->readerCursor);
174 ++(insn->readerCursor);
180 * lookAtByte - Like consumeByte, but does not advance the cursor.
182 * @param insn - See consumeByte().
183 * @param byte - See consumeByte().
184 * @return - See consumeByte().
186 static int lookAtByte(struct InternalInstruction* insn, uint8_t* byte) {
187 return insn->reader(insn->readerArg, byte, insn->readerCursor);
190 static void unconsumeByte(struct InternalInstruction* insn) {
191 insn->readerCursor--;
194 #define CONSUME_FUNC(name, type) \
195 static int name(struct InternalInstruction* insn, type* ptr) { \
198 for (offset = 0; offset < sizeof(type); ++offset) { \
200 int ret = insn->reader(insn->readerArg, \
202 insn->readerCursor + offset); \
205 combined = combined | ((type)byte << ((type)offset * 8)); \
208 insn->readerCursor += sizeof(type); \
213 * consume* - Use the reader function provided by the user to consume data
214 * values of various sizes from the instruction's memory and advance the
215 * cursor appropriately. These readers perform endian conversion.
217 * @param insn - See consumeByte().
218 * @param ptr - A pointer to a pre-allocated memory of appropriate size to
219 * be populated with the data read.
220 * @return - See consumeByte().
222 CONSUME_FUNC(consumeInt8, int8_t)
223 CONSUME_FUNC(consumeInt16, int16_t)
224 CONSUME_FUNC(consumeInt32, int32_t)
225 CONSUME_FUNC(consumeUInt16, uint16_t)
226 CONSUME_FUNC(consumeUInt32, uint32_t)
227 CONSUME_FUNC(consumeUInt64, uint64_t)
230 * dbgprintf - Uses the logging function provided by the user to log a single
231 * message, typically without a carriage-return.
233 * @param insn - The instruction containing the logging function.
234 * @param format - See printf().
235 * @param ... - See printf().
237 static void dbgprintf(struct InternalInstruction* insn,
246 va_start(ap, format);
247 (void)vsnprintf(buffer, sizeof(buffer), format, ap);
250 insn->dlog(insn->dlogArg, buffer);
256 * setPrefixPresent - Marks that a particular prefix is present at a particular
259 * @param insn - The instruction to be marked as having the prefix.
260 * @param prefix - The prefix that is present.
261 * @param location - The location where the prefix is located (in the address
262 * space of the instruction's reader).
264 static void setPrefixPresent(struct InternalInstruction* insn,
268 insn->prefixPresent[prefix] = 1;
269 insn->prefixLocations[prefix] = location;
273 * isPrefixAtLocation - Queries an instruction to determine whether a prefix is
274 * present at a given location.
276 * @param insn - The instruction to be queried.
277 * @param prefix - The prefix.
278 * @param location - The location to query.
279 * @return - Whether the prefix is at that location.
281 static BOOL isPrefixAtLocation(struct InternalInstruction* insn,
285 if (insn->prefixPresent[prefix] == 1 &&
286 insn->prefixLocations[prefix] == location)
293 * readPrefixes - Consumes all of an instruction's prefix bytes, and marks the
294 * instruction as having them. Also sets the instruction's default operand,
295 * address, and other relevant data sizes to report operands correctly.
297 * @param insn - The instruction whose prefixes are to be read.
298 * @return - 0 if the instruction could be read until the end of the prefix
299 * bytes, and no prefixes conflicted; nonzero otherwise.
301 static int readPrefixes(struct InternalInstruction* insn) {
302 BOOL isPrefix = TRUE;
303 BOOL prefixGroups[4] = { FALSE };
304 uint64_t prefixLocation;
307 BOOL hasAdSize = FALSE;
308 BOOL hasOpSize = FALSE;
310 dbgprintf(insn, "readPrefixes()");
313 prefixLocation = insn->readerCursor;
315 if (consumeByte(insn, &byte))
319 case 0xf0: /* LOCK */
320 case 0xf2: /* REPNE/REPNZ */
321 case 0xf3: /* REP or REPE/REPZ */
323 dbgprintf(insn, "Redundant Group 1 prefix");
324 prefixGroups[0] = TRUE;
325 setPrefixPresent(insn, byte, prefixLocation);
327 case 0x2e: /* CS segment override -OR- Branch not taken */
328 case 0x36: /* SS segment override -OR- Branch taken */
329 case 0x3e: /* DS segment override */
330 case 0x26: /* ES segment override */
331 case 0x64: /* FS segment override */
332 case 0x65: /* GS segment override */
335 insn->segmentOverride = SEG_OVERRIDE_CS;
338 insn->segmentOverride = SEG_OVERRIDE_SS;
341 insn->segmentOverride = SEG_OVERRIDE_DS;
344 insn->segmentOverride = SEG_OVERRIDE_ES;
347 insn->segmentOverride = SEG_OVERRIDE_FS;
350 insn->segmentOverride = SEG_OVERRIDE_GS;
353 debug("Unhandled override");
357 dbgprintf(insn, "Redundant Group 2 prefix");
358 prefixGroups[1] = TRUE;
359 setPrefixPresent(insn, byte, prefixLocation);
361 case 0x66: /* Operand-size override */
363 dbgprintf(insn, "Redundant Group 3 prefix");
364 prefixGroups[2] = TRUE;
366 setPrefixPresent(insn, byte, prefixLocation);
368 case 0x67: /* Address-size override */
370 dbgprintf(insn, "Redundant Group 4 prefix");
371 prefixGroups[3] = TRUE;
373 setPrefixPresent(insn, byte, prefixLocation);
375 default: /* Not a prefix byte */
381 dbgprintf(insn, "Found prefix 0x%hhx", byte);
389 if (lookAtByte(insn, &byte1)) {
390 dbgprintf(insn, "Couldn't read second byte of VEX");
394 if (insn->mode == MODE_64BIT || (byte1 & 0xc0) == 0xc0) {
396 insn->necessaryPrefixLocation = insn->readerCursor - 1;
400 insn->necessaryPrefixLocation = insn->readerCursor - 1;
403 if (insn->vexSize == 3) {
404 insn->vexPrefix[0] = byte;
405 consumeByte(insn, &insn->vexPrefix[1]);
406 consumeByte(insn, &insn->vexPrefix[2]);
408 /* We simulate the REX prefix for simplicity's sake */
410 if (insn->mode == MODE_64BIT) {
411 insn->rexPrefix = 0x40
412 | (wFromVEX3of3(insn->vexPrefix[2]) << 3)
413 | (rFromVEX2of3(insn->vexPrefix[1]) << 2)
414 | (xFromVEX2of3(insn->vexPrefix[1]) << 1)
415 | (bFromVEX2of3(insn->vexPrefix[1]) << 0);
418 switch (ppFromVEX3of3(insn->vexPrefix[2]))
427 dbgprintf(insn, "Found VEX prefix 0x%hhx 0x%hhx 0x%hhx", insn->vexPrefix[0], insn->vexPrefix[1], insn->vexPrefix[2]);
430 else if (byte == 0xc5) {
433 if (lookAtByte(insn, &byte1)) {
434 dbgprintf(insn, "Couldn't read second byte of VEX");
438 if (insn->mode == MODE_64BIT || (byte1 & 0xc0) == 0xc0) {
445 if (insn->vexSize == 2) {
446 insn->vexPrefix[0] = byte;
447 consumeByte(insn, &insn->vexPrefix[1]);
449 if (insn->mode == MODE_64BIT) {
450 insn->rexPrefix = 0x40
451 | (rFromVEX2of2(insn->vexPrefix[1]) << 2);
454 switch (ppFromVEX2of2(insn->vexPrefix[1]))
463 dbgprintf(insn, "Found VEX prefix 0x%hhx 0x%hhx", insn->vexPrefix[0], insn->vexPrefix[1]);
467 if (insn->mode == MODE_64BIT) {
468 if ((byte & 0xf0) == 0x40) {
471 if (lookAtByte(insn, &opcodeByte) || ((opcodeByte & 0xf0) == 0x40)) {
472 dbgprintf(insn, "Redundant REX prefix");
476 insn->rexPrefix = byte;
477 insn->necessaryPrefixLocation = insn->readerCursor - 2;
479 dbgprintf(insn, "Found REX prefix 0x%hhx", byte);
482 insn->necessaryPrefixLocation = insn->readerCursor - 1;
486 insn->necessaryPrefixLocation = insn->readerCursor - 1;
490 if (insn->mode == MODE_16BIT) {
491 insn->registerSize = (hasOpSize ? 4 : 2);
492 insn->addressSize = (hasAdSize ? 4 : 2);
493 insn->displacementSize = (hasAdSize ? 4 : 2);
494 insn->immediateSize = (hasOpSize ? 4 : 2);
495 } else if (insn->mode == MODE_32BIT) {
496 insn->registerSize = (hasOpSize ? 2 : 4);
497 insn->addressSize = (hasAdSize ? 2 : 4);
498 insn->displacementSize = (hasAdSize ? 2 : 4);
499 insn->immediateSize = (hasOpSize ? 2 : 4);
500 } else if (insn->mode == MODE_64BIT) {
501 if (insn->rexPrefix && wFromREX(insn->rexPrefix)) {
502 insn->registerSize = 8;
503 insn->addressSize = (hasAdSize ? 4 : 8);
504 insn->displacementSize = 4;
505 insn->immediateSize = 4;
506 } else if (insn->rexPrefix) {
507 insn->registerSize = (hasOpSize ? 2 : 4);
508 insn->addressSize = (hasAdSize ? 4 : 8);
509 insn->displacementSize = (hasOpSize ? 2 : 4);
510 insn->immediateSize = (hasOpSize ? 2 : 4);
512 insn->registerSize = (hasOpSize ? 2 : 4);
513 insn->addressSize = (hasAdSize ? 4 : 8);
514 insn->displacementSize = (hasOpSize ? 2 : 4);
515 insn->immediateSize = (hasOpSize ? 2 : 4);
523 * readOpcode - Reads the opcode (excepting the ModR/M byte in the case of
524 * extended or escape opcodes).
526 * @param insn - The instruction whose opcode is to be read.
527 * @return - 0 if the opcode could be read successfully; nonzero otherwise.
529 static int readOpcode(struct InternalInstruction* insn) {
530 /* Determine the length of the primary opcode */
534 dbgprintf(insn, "readOpcode()");
536 insn->opcodeType = ONEBYTE;
538 if (insn->vexSize == 3)
540 switch (mmmmmFromVEX2of3(insn->vexPrefix[1]))
543 dbgprintf(insn, "Unhandled m-mmmm field for instruction (0x%hhx)", mmmmmFromVEX2of3(insn->vexPrefix[1]));
548 insn->twoByteEscape = 0x0f;
549 insn->opcodeType = TWOBYTE;
550 return consumeByte(insn, &insn->opcode);
552 insn->twoByteEscape = 0x0f;
553 insn->threeByteEscape = 0x38;
554 insn->opcodeType = THREEBYTE_38;
555 return consumeByte(insn, &insn->opcode);
557 insn->twoByteEscape = 0x0f;
558 insn->threeByteEscape = 0x3a;
559 insn->opcodeType = THREEBYTE_3A;
560 return consumeByte(insn, &insn->opcode);
563 else if (insn->vexSize == 2)
565 insn->twoByteEscape = 0x0f;
566 insn->opcodeType = TWOBYTE;
567 return consumeByte(insn, &insn->opcode);
570 if (consumeByte(insn, ¤t))
573 if (current == 0x0f) {
574 dbgprintf(insn, "Found a two-byte escape prefix (0x%hhx)", current);
576 insn->twoByteEscape = current;
578 if (consumeByte(insn, ¤t))
581 if (current == 0x38) {
582 dbgprintf(insn, "Found a three-byte escape prefix (0x%hhx)", current);
584 insn->threeByteEscape = current;
586 if (consumeByte(insn, ¤t))
589 insn->opcodeType = THREEBYTE_38;
590 } else if (current == 0x3a) {
591 dbgprintf(insn, "Found a three-byte escape prefix (0x%hhx)", current);
593 insn->threeByteEscape = current;
595 if (consumeByte(insn, ¤t))
598 insn->opcodeType = THREEBYTE_3A;
599 } else if (current == 0xa6) {
600 dbgprintf(insn, "Found a three-byte escape prefix (0x%hhx)", current);
602 insn->threeByteEscape = current;
604 if (consumeByte(insn, ¤t))
607 insn->opcodeType = THREEBYTE_A6;
608 } else if (current == 0xa7) {
609 dbgprintf(insn, "Found a three-byte escape prefix (0x%hhx)", current);
611 insn->threeByteEscape = current;
613 if (consumeByte(insn, ¤t))
616 insn->opcodeType = THREEBYTE_A7;
618 dbgprintf(insn, "Didn't find a three-byte escape prefix");
620 insn->opcodeType = TWOBYTE;
625 * At this point we have consumed the full opcode.
626 * Anything we consume from here on must be unconsumed.
629 insn->opcode = current;
634 static int readModRM(struct InternalInstruction* insn);
637 * getIDWithAttrMask - Determines the ID of an instruction, consuming
638 * the ModR/M byte as appropriate for extended and escape opcodes,
639 * and using a supplied attribute mask.
641 * @param instructionID - A pointer whose target is filled in with the ID of the
643 * @param insn - The instruction whose ID is to be determined.
644 * @param attrMask - The attribute mask to search.
645 * @return - 0 if the ModR/M could be read when needed or was not
646 * needed; nonzero otherwise.
648 static int getIDWithAttrMask(uint16_t* instructionID,
649 struct InternalInstruction* insn,
651 BOOL hasModRMExtension;
653 uint8_t instructionClass;
655 instructionClass = contextForAttrs(attrMask);
657 hasModRMExtension = modRMRequired(insn->opcodeType,
661 if (hasModRMExtension) {
665 *instructionID = decode(insn->opcodeType,
670 *instructionID = decode(insn->opcodeType,
680 * is16BitEquivalent - Determines whether two instruction names refer to
681 * equivalent instructions but one is 16-bit whereas the other is not.
683 * @param orig - The instruction that is not 16-bit
684 * @param equiv - The instruction that is 16-bit
686 static BOOL is16BitEquvalent(const char* orig, const char* equiv) {
690 if (orig[i] == '\0' && equiv[i] == '\0')
692 if (orig[i] == '\0' || equiv[i] == '\0')
694 if (orig[i] != equiv[i]) {
695 if ((orig[i] == 'Q' || orig[i] == 'L') && equiv[i] == 'W')
697 if ((orig[i] == '6' || orig[i] == '3') && equiv[i] == '1')
699 if ((orig[i] == '4' || orig[i] == '2') && equiv[i] == '6')
707 * getID - Determines the ID of an instruction, consuming the ModR/M byte as
708 * appropriate for extended and escape opcodes. Determines the attributes and
709 * context for the instruction before doing so.
711 * @param insn - The instruction whose ID is to be determined.
712 * @return - 0 if the ModR/M could be read when needed or was not needed;
715 static int getID(struct InternalInstruction* insn, void *miiArg) {
717 uint16_t instructionID;
719 dbgprintf(insn, "getID()");
721 attrMask = ATTR_NONE;
723 if (insn->mode == MODE_64BIT)
724 attrMask |= ATTR_64BIT;
727 attrMask |= ATTR_VEX;
729 if (insn->vexSize == 3) {
730 switch (ppFromVEX3of3(insn->vexPrefix[2])) {
732 attrMask |= ATTR_OPSIZE;
742 if (lFromVEX3of3(insn->vexPrefix[2]))
743 attrMask |= ATTR_VEXL;
745 else if (insn->vexSize == 2) {
746 switch (ppFromVEX2of2(insn->vexPrefix[1])) {
748 attrMask |= ATTR_OPSIZE;
758 if (lFromVEX2of2(insn->vexPrefix[1]))
759 attrMask |= ATTR_VEXL;
766 if (isPrefixAtLocation(insn, 0x66, insn->necessaryPrefixLocation))
767 attrMask |= ATTR_OPSIZE;
768 else if (isPrefixAtLocation(insn, 0xf3, insn->necessaryPrefixLocation))
770 else if (isPrefixAtLocation(insn, 0xf2, insn->necessaryPrefixLocation))
774 if (insn->rexPrefix & 0x08)
775 attrMask |= ATTR_REXW;
777 if (getIDWithAttrMask(&instructionID, insn, attrMask))
780 /* The following clauses compensate for limitations of the tables. */
782 if ((attrMask & ATTR_VEXL) && (attrMask & ATTR_REXW) &&
783 !(attrMask & ATTR_OPSIZE)) {
785 * Some VEX instructions ignore the L-bit, but use the W-bit. Normally L-bit
786 * has precedence since there are no L-bit with W-bit entries in the tables.
787 * So if the L-bit isn't significant we should use the W-bit instead.
788 * We only need to do this if the instruction doesn't specify OpSize since
789 * there is a VEX_L_W_OPSIZE table.
792 const struct InstructionSpecifier *spec;
793 uint16_t instructionIDWithWBit;
794 const struct InstructionSpecifier *specWithWBit;
796 spec = specifierForUID(instructionID);
798 if (getIDWithAttrMask(&instructionIDWithWBit,
800 (attrMask & (~ATTR_VEXL)) | ATTR_REXW)) {
801 insn->instructionID = instructionID;
806 specWithWBit = specifierForUID(instructionIDWithWBit);
808 if (instructionID != instructionIDWithWBit) {
809 insn->instructionID = instructionIDWithWBit;
810 insn->spec = specWithWBit;
812 insn->instructionID = instructionID;
818 if (insn->prefixPresent[0x66] && !(attrMask & ATTR_OPSIZE)) {
820 * The instruction tables make no distinction between instructions that
821 * allow OpSize anywhere (i.e., 16-bit operations) and that need it in a
822 * particular spot (i.e., many MMX operations). In general we're
823 * conservative, but in the specific case where OpSize is present but not
824 * in the right place we check if there's a 16-bit operation.
827 const struct InstructionSpecifier *spec;
828 uint16_t instructionIDWithOpsize;
829 const char *specName, *specWithOpSizeName;
831 spec = specifierForUID(instructionID);
833 if (getIDWithAttrMask(&instructionIDWithOpsize,
835 attrMask | ATTR_OPSIZE)) {
837 * ModRM required with OpSize but not present; give up and return version
841 insn->instructionID = instructionID;
846 specName = x86DisassemblerGetInstrName(instructionID, miiArg);
848 x86DisassemblerGetInstrName(instructionIDWithOpsize, miiArg);
850 if (is16BitEquvalent(specName, specWithOpSizeName)) {
851 insn->instructionID = instructionIDWithOpsize;
852 insn->spec = specifierForUID(instructionIDWithOpsize);
854 insn->instructionID = instructionID;
860 if (insn->opcodeType == ONEBYTE && insn->opcode == 0x90 &&
861 insn->rexPrefix & 0x01) {
863 * NOOP shouldn't decode as NOOP if REX.b is set. Instead
864 * it should decode as XCHG %r8, %eax.
867 const struct InstructionSpecifier *spec;
868 uint16_t instructionIDWithNewOpcode;
869 const struct InstructionSpecifier *specWithNewOpcode;
871 spec = specifierForUID(instructionID);
873 /* Borrow opcode from one of the other XCHGar opcodes */
876 if (getIDWithAttrMask(&instructionIDWithNewOpcode,
881 insn->instructionID = instructionID;
886 specWithNewOpcode = specifierForUID(instructionIDWithNewOpcode);
891 insn->instructionID = instructionIDWithNewOpcode;
892 insn->spec = specWithNewOpcode;
897 insn->instructionID = instructionID;
898 insn->spec = specifierForUID(insn->instructionID);
904 * readSIB - Consumes the SIB byte to determine addressing information for an
907 * @param insn - The instruction whose SIB byte is to be read.
908 * @return - 0 if the SIB byte was successfully read; nonzero otherwise.
910 static int readSIB(struct InternalInstruction* insn) {
911 SIBIndex sibIndexBase = 0;
912 SIBBase sibBaseBase = 0;
915 dbgprintf(insn, "readSIB()");
917 if (insn->consumedSIB)
920 insn->consumedSIB = TRUE;
922 switch (insn->addressSize) {
924 dbgprintf(insn, "SIB-based addressing doesn't work in 16-bit mode");
928 sibIndexBase = SIB_INDEX_EAX;
929 sibBaseBase = SIB_BASE_EAX;
932 sibIndexBase = SIB_INDEX_RAX;
933 sibBaseBase = SIB_BASE_RAX;
937 if (consumeByte(insn, &insn->sib))
940 index = indexFromSIB(insn->sib) | (xFromREX(insn->rexPrefix) << 3);
944 insn->sibIndex = SIB_INDEX_NONE;
947 insn->sibIndex = (SIBIndex)(sibIndexBase + index);
948 if (insn->sibIndex == SIB_INDEX_sib ||
949 insn->sibIndex == SIB_INDEX_sib64)
950 insn->sibIndex = SIB_INDEX_NONE;
954 switch (scaleFromSIB(insn->sib)) {
969 base = baseFromSIB(insn->sib) | (bFromREX(insn->rexPrefix) << 3);
973 switch (modFromModRM(insn->modRM)) {
975 insn->eaDisplacement = EA_DISP_32;
976 insn->sibBase = SIB_BASE_NONE;
979 insn->eaDisplacement = EA_DISP_8;
980 insn->sibBase = (insn->addressSize == 4 ?
981 SIB_BASE_EBP : SIB_BASE_RBP);
984 insn->eaDisplacement = EA_DISP_32;
985 insn->sibBase = (insn->addressSize == 4 ?
986 SIB_BASE_EBP : SIB_BASE_RBP);
989 debug("Cannot have Mod = 0b11 and a SIB byte");
994 insn->sibBase = (SIBBase)(sibBaseBase + base);
1002 * readDisplacement - Consumes the displacement of an instruction.
1004 * @param insn - The instruction whose displacement is to be read.
1005 * @return - 0 if the displacement byte was successfully read; nonzero
1008 static int readDisplacement(struct InternalInstruction* insn) {
1013 dbgprintf(insn, "readDisplacement()");
1015 if (insn->consumedDisplacement)
1018 insn->consumedDisplacement = TRUE;
1020 switch (insn->eaDisplacement) {
1022 insn->consumedDisplacement = FALSE;
1025 if (consumeInt8(insn, &d8))
1027 insn->displacement = d8;
1030 if (consumeInt16(insn, &d16))
1032 insn->displacement = d16;
1035 if (consumeInt32(insn, &d32))
1037 insn->displacement = d32;
1041 insn->consumedDisplacement = TRUE;
1046 * readModRM - Consumes all addressing information (ModR/M byte, SIB byte, and
1047 * displacement) for an instruction and interprets it.
1049 * @param insn - The instruction whose addressing information is to be read.
1050 * @return - 0 if the information was successfully read; nonzero otherwise.
1052 static int readModRM(struct InternalInstruction* insn) {
1053 uint8_t mod, rm, reg;
1055 dbgprintf(insn, "readModRM()");
1057 if (insn->consumedModRM)
1060 if (consumeByte(insn, &insn->modRM))
1062 insn->consumedModRM = TRUE;
1064 mod = modFromModRM(insn->modRM);
1065 rm = rmFromModRM(insn->modRM);
1066 reg = regFromModRM(insn->modRM);
1069 * This goes by insn->registerSize to pick the correct register, which messes
1070 * up if we're using (say) XMM or 8-bit register operands. That gets fixed in
1073 switch (insn->registerSize) {
1075 insn->regBase = MODRM_REG_AX;
1076 insn->eaRegBase = EA_REG_AX;
1079 insn->regBase = MODRM_REG_EAX;
1080 insn->eaRegBase = EA_REG_EAX;
1083 insn->regBase = MODRM_REG_RAX;
1084 insn->eaRegBase = EA_REG_RAX;
1088 reg |= rFromREX(insn->rexPrefix) << 3;
1089 rm |= bFromREX(insn->rexPrefix) << 3;
1091 insn->reg = (Reg)(insn->regBase + reg);
1093 switch (insn->addressSize) {
1095 insn->eaBaseBase = EA_BASE_BX_SI;
1100 insn->eaBase = EA_BASE_NONE;
1101 insn->eaDisplacement = EA_DISP_16;
1102 if (readDisplacement(insn))
1105 insn->eaBase = (EABase)(insn->eaBaseBase + rm);
1106 insn->eaDisplacement = EA_DISP_NONE;
1110 insn->eaBase = (EABase)(insn->eaBaseBase + rm);
1111 insn->eaDisplacement = EA_DISP_8;
1112 if (readDisplacement(insn))
1116 insn->eaBase = (EABase)(insn->eaBaseBase + rm);
1117 insn->eaDisplacement = EA_DISP_16;
1118 if (readDisplacement(insn))
1122 insn->eaBase = (EABase)(insn->eaRegBase + rm);
1123 if (readDisplacement(insn))
1130 insn->eaBaseBase = (insn->addressSize == 4 ? EA_BASE_EAX : EA_BASE_RAX);
1134 insn->eaDisplacement = EA_DISP_NONE; /* readSIB may override this */
1137 case 0xc: /* in case REXW.b is set */
1138 insn->eaBase = (insn->addressSize == 4 ?
1139 EA_BASE_sib : EA_BASE_sib64);
1141 if (readDisplacement(insn))
1145 insn->eaBase = EA_BASE_NONE;
1146 insn->eaDisplacement = EA_DISP_32;
1147 if (readDisplacement(insn))
1151 insn->eaBase = (EABase)(insn->eaBaseBase + rm);
1157 insn->eaDisplacement = (mod == 0x1 ? EA_DISP_8 : EA_DISP_32);
1160 case 0xc: /* in case REXW.b is set */
1161 insn->eaBase = EA_BASE_sib;
1163 if (readDisplacement(insn))
1167 insn->eaBase = (EABase)(insn->eaBaseBase + rm);
1168 if (readDisplacement(insn))
1174 insn->eaDisplacement = EA_DISP_NONE;
1175 insn->eaBase = (EABase)(insn->eaRegBase + rm);
1179 } /* switch (insn->addressSize) */
1184 #define GENERIC_FIXUP_FUNC(name, base, prefix) \
1185 static uint8_t name(struct InternalInstruction *insn, \
1192 debug("Unhandled register type"); \
1196 return base + index; \
1198 if (insn->rexPrefix && \
1199 index >= 4 && index <= 7) { \
1200 return prefix##_SPL + (index - 4); \
1202 return prefix##_AL + index; \
1205 return prefix##_AX + index; \
1207 return prefix##_EAX + index; \
1209 return prefix##_RAX + index; \
1211 return prefix##_YMM0 + index; \
1216 return prefix##_XMM0 + index; \
1222 return prefix##_MM0 + index; \
1223 case TYPE_SEGMENTREG: \
1226 return prefix##_ES + index; \
1227 case TYPE_DEBUGREG: \
1230 return prefix##_DR0 + index; \
1231 case TYPE_CONTROLREG: \
1234 return prefix##_CR0 + index; \
1239 * fixup*Value - Consults an operand type to determine the meaning of the
1240 * reg or R/M field. If the operand is an XMM operand, for example, an
1241 * operand would be XMM0 instead of AX, which readModRM() would otherwise
1242 * misinterpret it as.
1244 * @param insn - The instruction containing the operand.
1245 * @param type - The operand type.
1246 * @param index - The existing value of the field as reported by readModRM().
1247 * @param valid - The address of a uint8_t. The target is set to 1 if the
1248 * field is valid for the register class; 0 if not.
1249 * @return - The proper value.
1251 GENERIC_FIXUP_FUNC(fixupRegValue, insn->regBase, MODRM_REG)
1252 GENERIC_FIXUP_FUNC(fixupRMValue, insn->eaRegBase, EA_REG)
1255 * fixupReg - Consults an operand specifier to determine which of the
1256 * fixup*Value functions to use in correcting readModRM()'ss interpretation.
1258 * @param insn - See fixup*Value().
1259 * @param op - The operand specifier.
1260 * @return - 0 if fixup was successful; -1 if the register returned was
1261 * invalid for its class.
1263 static int fixupReg(struct InternalInstruction *insn,
1264 const struct OperandSpecifier *op) {
1267 dbgprintf(insn, "fixupReg()");
1269 switch ((OperandEncoding)op->encoding) {
1271 debug("Expected a REG or R/M encoding in fixupReg");
1274 insn->vvvv = (Reg)fixupRegValue(insn,
1275 (OperandType)op->type,
1282 insn->reg = (Reg)fixupRegValue(insn,
1283 (OperandType)op->type,
1284 insn->reg - insn->regBase,
1290 if (insn->eaBase >= insn->eaRegBase) {
1291 insn->eaBase = (EABase)fixupRMValue(insn,
1292 (OperandType)op->type,
1293 insn->eaBase - insn->eaRegBase,
1305 * readOpcodeModifier - Reads an operand from the opcode field of an
1306 * instruction. Handles AddRegFrm instructions.
1308 * @param insn - The instruction whose opcode field is to be read.
1309 * @param inModRM - Indicates that the opcode field is to be read from the
1310 * ModR/M extension; useful for escape opcodes
1311 * @return - 0 on success; nonzero otherwise.
1313 static int readOpcodeModifier(struct InternalInstruction* insn) {
1314 dbgprintf(insn, "readOpcodeModifier()");
1316 if (insn->consumedOpcodeModifier)
1319 insn->consumedOpcodeModifier = TRUE;
1321 switch (insn->spec->modifierType) {
1323 debug("Unknown modifier type.");
1326 debug("No modifier but an operand expects one.");
1328 case MODIFIER_OPCODE:
1329 insn->opcodeModifier = insn->opcode - insn->spec->modifierBase;
1331 case MODIFIER_MODRM:
1332 insn->opcodeModifier = insn->modRM - insn->spec->modifierBase;
1338 * readOpcodeRegister - Reads an operand from the opcode field of an
1339 * instruction and interprets it appropriately given the operand width.
1340 * Handles AddRegFrm instructions.
1342 * @param insn - See readOpcodeModifier().
1343 * @param size - The width (in bytes) of the register being specified.
1344 * 1 means AL and friends, 2 means AX, 4 means EAX, and 8 means
1346 * @return - 0 on success; nonzero otherwise.
1348 static int readOpcodeRegister(struct InternalInstruction* insn, uint8_t size) {
1349 dbgprintf(insn, "readOpcodeRegister()");
1351 if (readOpcodeModifier(insn))
1355 size = insn->registerSize;
1359 insn->opcodeRegister = (Reg)(MODRM_REG_AL + ((bFromREX(insn->rexPrefix) << 3)
1360 | insn->opcodeModifier));
1361 if (insn->rexPrefix &&
1362 insn->opcodeRegister >= MODRM_REG_AL + 0x4 &&
1363 insn->opcodeRegister < MODRM_REG_AL + 0x8) {
1364 insn->opcodeRegister = (Reg)(MODRM_REG_SPL
1365 + (insn->opcodeRegister - MODRM_REG_AL - 4));
1370 insn->opcodeRegister = (Reg)(MODRM_REG_AX
1371 + ((bFromREX(insn->rexPrefix) << 3)
1372 | insn->opcodeModifier));
1375 insn->opcodeRegister = (Reg)(MODRM_REG_EAX
1376 + ((bFromREX(insn->rexPrefix) << 3)
1377 | insn->opcodeModifier));
1380 insn->opcodeRegister = (Reg)(MODRM_REG_RAX
1381 + ((bFromREX(insn->rexPrefix) << 3)
1382 | insn->opcodeModifier));
1390 * readImmediate - Consumes an immediate operand from an instruction, given the
1391 * desired operand size.
1393 * @param insn - The instruction whose operand is to be read.
1394 * @param size - The width (in bytes) of the operand.
1395 * @return - 0 if the immediate was successfully consumed; nonzero
1398 static int readImmediate(struct InternalInstruction* insn, uint8_t size) {
1404 dbgprintf(insn, "readImmediate()");
1406 if (insn->numImmediatesConsumed == 2) {
1407 debug("Already consumed two immediates");
1412 size = insn->immediateSize;
1414 insn->immediateSize = size;
1418 if (consumeByte(insn, &imm8))
1420 insn->immediates[insn->numImmediatesConsumed] = imm8;
1423 if (consumeUInt16(insn, &imm16))
1425 insn->immediates[insn->numImmediatesConsumed] = imm16;
1428 if (consumeUInt32(insn, &imm32))
1430 insn->immediates[insn->numImmediatesConsumed] = imm32;
1433 if (consumeUInt64(insn, &imm64))
1435 insn->immediates[insn->numImmediatesConsumed] = imm64;
1439 insn->numImmediatesConsumed++;
1445 * readVVVV - Consumes vvvv from an instruction if it has a VEX prefix.
1447 * @param insn - The instruction whose operand is to be read.
1448 * @return - 0 if the vvvv was successfully consumed; nonzero
1451 static int readVVVV(struct InternalInstruction* insn) {
1452 dbgprintf(insn, "readVVVV()");
1454 if (insn->vexSize == 3)
1455 insn->vvvv = vvvvFromVEX3of3(insn->vexPrefix[2]);
1456 else if (insn->vexSize == 2)
1457 insn->vvvv = vvvvFromVEX2of2(insn->vexPrefix[1]);
1461 if (insn->mode != MODE_64BIT)
1468 * readOperands - Consults the specifier for an instruction and consumes all
1469 * operands for that instruction, interpreting them as it goes.
1471 * @param insn - The instruction whose operands are to be read and interpreted.
1472 * @return - 0 if all operands could be read; nonzero otherwise.
1474 static int readOperands(struct InternalInstruction* insn) {
1476 int hasVVVV, needVVVV;
1479 dbgprintf(insn, "readOperands()");
1481 /* If non-zero vvvv specified, need to make sure one of the operands
1483 hasVVVV = !readVVVV(insn);
1484 needVVVV = hasVVVV && (insn->vvvv != 0);
1486 for (index = 0; index < X86_MAX_OPERANDS; ++index) {
1487 switch (insn->spec->operands[index].encoding) {
1492 if (readModRM(insn))
1494 if (fixupReg(insn, &insn->spec->operands[index]))
1503 dbgprintf(insn, "We currently don't hande code-offset encodings");
1507 /* Saw a register immediate so don't read again and instead split the
1508 previous immediate. FIXME: This is a hack. */
1509 insn->immediates[insn->numImmediatesConsumed] =
1510 insn->immediates[insn->numImmediatesConsumed - 1] & 0xf;
1511 ++insn->numImmediatesConsumed;
1514 if (readImmediate(insn, 1))
1516 if (insn->spec->operands[index].type == TYPE_IMM3 &&
1517 insn->immediates[insn->numImmediatesConsumed - 1] > 7)
1519 if (insn->spec->operands[index].type == TYPE_XMM128 ||
1520 insn->spec->operands[index].type == TYPE_XMM256)
1524 if (readImmediate(insn, 2))
1528 if (readImmediate(insn, 4))
1532 if (readImmediate(insn, 8))
1536 if (readImmediate(insn, insn->immediateSize))
1540 if (readImmediate(insn, insn->addressSize))
1544 if (readOpcodeRegister(insn, 1))
1548 if (readOpcodeRegister(insn, 2))
1552 if (readOpcodeRegister(insn, 4))
1556 if (readOpcodeRegister(insn, 8))
1560 if (readOpcodeRegister(insn, 0))
1564 if (readOpcodeModifier(insn))
1568 needVVVV = 0; /* Mark that we have found a VVVV operand. */
1571 if (fixupReg(insn, &insn->spec->operands[index]))
1577 dbgprintf(insn, "Encountered an operand with an unknown encoding.");
1582 /* If we didn't find ENCODING_VVVV operand, but non-zero vvvv present, fail */
1583 if (needVVVV) return -1;
1589 * decodeInstruction - Reads and interprets a full instruction provided by the
1592 * @param insn - A pointer to the instruction to be populated. Must be
1594 * @param reader - The function to be used to read the instruction's bytes.
1595 * @param readerArg - A generic argument to be passed to the reader to store
1596 * any internal state.
1597 * @param logger - If non-NULL, the function to be used to write log messages
1599 * @param loggerArg - A generic argument to be passed to the logger to store
1600 * any internal state.
1601 * @param startLoc - The address (in the reader's address space) of the first
1602 * byte in the instruction.
1603 * @param mode - The mode (real mode, IA-32e, or IA-32e in 64-bit mode) to
1604 * decode the instruction in.
1605 * @return - 0 if the instruction's memory could be read; nonzero if
1608 int decodeInstruction(struct InternalInstruction* insn,
1609 byteReader_t reader,
1615 DisassemblerMode mode) {
1616 memset(insn, 0, sizeof(struct InternalInstruction));
1618 insn->reader = reader;
1619 insn->readerArg = readerArg;
1620 insn->dlog = logger;
1621 insn->dlogArg = loggerArg;
1622 insn->startLocation = startLoc;
1623 insn->readerCursor = startLoc;
1625 insn->numImmediatesConsumed = 0;
1627 if (readPrefixes(insn) ||
1629 getID(insn, miiArg) ||
1630 insn->instructionID == 0 ||
1634 insn->length = insn->readerCursor - insn->startLocation;
1636 dbgprintf(insn, "Read from 0x%llx to 0x%llx: length %zu",
1637 startLoc, insn->readerCursor, insn->length);
1639 if (insn->length > 15)
1640 dbgprintf(insn, "Instruction exceeds 15-byte limit");