1 //===-- TargetSubtargetInfo.cpp - General Target Information ---------------==//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file describes the general parts of a Subtarget.
12 //===----------------------------------------------------------------------===//
14 #include "llvm/Support/CommandLine.h"
15 #include "llvm/ADT/SmallVector.h"
16 #include "llvm/Target/TargetSubtargetInfo.h"
19 //---------------------------------------------------------------------------
20 // TargetSubtargetInfo Class
22 TargetSubtargetInfo::TargetSubtargetInfo() {}
24 TargetSubtargetInfo::~TargetSubtargetInfo() {}
26 // Temporary option to compare overall performance change when moving from the
27 // SD scheduler to the MachineScheduler pass pipeline. This is convenient for
28 // benchmarking during the transition from SD to MI scheduling. Once armv7 makes
29 // the switch, it should go away. The normal way to enable/disable the
30 // MachineScheduling pass itself is by using -enable-misched. For targets that
31 // already use MI sched (via MySubTarget::enableMachineScheduler())
32 // -misched-bench=false negates the subtarget hook.
33 static cl::opt<bool> BenchMachineSched("misched-bench", cl::Hidden,
34 cl::desc("Migrate from the target's default SD scheduler to MI scheduler"));
36 bool TargetSubtargetInfo::useMachineScheduler() const {
37 if (BenchMachineSched.getNumOccurrences())
38 return BenchMachineSched;
39 return enableMachineScheduler();
42 bool TargetSubtargetInfo::enableMachineScheduler() const {
46 bool TargetSubtargetInfo::enablePostMachineScheduler() const {
50 bool TargetSubtargetInfo::enablePostRAScheduler(
51 CodeGenOpt::Level OptLevel,
52 AntiDepBreakMode& Mode,
53 RegClassVector& CriticalPathRCs) const {
55 CriticalPathRCs.clear();
59 bool TargetSubtargetInfo::useAA() const {