1 //===-- PPCInstPrinter.cpp - Convert PPC MCInst to assembly syntax --------===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This class prints an PPC MCInst to a .s file.
12 //===----------------------------------------------------------------------===//
14 #define DEBUG_TYPE "asm-printer"
15 #include "PPCInstPrinter.h"
16 #include "MCTargetDesc/PPCMCTargetDesc.h"
17 #include "MCTargetDesc/PPCPredicates.h"
18 #include "llvm/MC/MCExpr.h"
19 #include "llvm/MC/MCInst.h"
20 #include "llvm/MC/MCInstrInfo.h"
21 #include "llvm/Support/raw_ostream.h"
24 #include "PPCGenAsmWriter.inc"
26 void PPCInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const {
27 OS << getRegisterName(RegNo);
30 void PPCInstPrinter::printInst(const MCInst *MI, raw_ostream &O,
32 // Check for slwi/srwi mnemonics.
33 if (MI->getOpcode() == PPC::RLWINM) {
34 unsigned char SH = MI->getOperand(2).getImm();
35 unsigned char MB = MI->getOperand(3).getImm();
36 unsigned char ME = MI->getOperand(4).getImm();
37 bool useSubstituteMnemonic = false;
38 if (SH <= 31 && MB == 0 && ME == (31-SH)) {
39 O << "\tslwi "; useSubstituteMnemonic = true;
41 if (SH <= 31 && MB == (32-SH) && ME == 31) {
42 O << "\tsrwi "; useSubstituteMnemonic = true;
45 if (useSubstituteMnemonic) {
46 printOperand(MI, 0, O);
48 printOperand(MI, 1, O);
49 O << ", " << (unsigned int)SH;
51 printAnnotation(O, Annot);
56 if ((MI->getOpcode() == PPC::OR || MI->getOpcode() == PPC::OR8) &&
57 MI->getOperand(1).getReg() == MI->getOperand(2).getReg()) {
59 printOperand(MI, 0, O);
61 printOperand(MI, 1, O);
62 printAnnotation(O, Annot);
66 if (MI->getOpcode() == PPC::RLDICR) {
67 unsigned char SH = MI->getOperand(2).getImm();
68 unsigned char ME = MI->getOperand(3).getImm();
69 // rldicr RA, RS, SH, 63-SH == sldi RA, RS, SH
72 printOperand(MI, 0, O);
74 printOperand(MI, 1, O);
75 O << ", " << (unsigned int)SH;
76 printAnnotation(O, Annot);
81 printInstruction(MI, O);
82 printAnnotation(O, Annot);
86 void PPCInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNo,
88 const char *Modifier) {
89 unsigned Code = MI->getOperand(OpNo).getImm();
91 if (StringRef(Modifier) == "cc") {
92 switch ((PPC::Predicate)Code) {
93 case PPC::PRED_LT: O << "lt"; return;
94 case PPC::PRED_LE: O << "le"; return;
95 case PPC::PRED_EQ: O << "eq"; return;
96 case PPC::PRED_GE: O << "ge"; return;
97 case PPC::PRED_GT: O << "gt"; return;
98 case PPC::PRED_NE: O << "ne"; return;
99 case PPC::PRED_UN: O << "un"; return;
100 case PPC::PRED_NU: O << "nu"; return;
104 assert(StringRef(Modifier) == "reg" &&
105 "Need to specify 'cc' or 'reg' as predicate op modifier!");
106 printOperand(MI, OpNo+1, O);
109 void PPCInstPrinter::printS5ImmOperand(const MCInst *MI, unsigned OpNo,
111 int Value = MI->getOperand(OpNo).getImm();
112 Value = SignExtend32<5>(Value);
116 void PPCInstPrinter::printU5ImmOperand(const MCInst *MI, unsigned OpNo,
118 unsigned int Value = MI->getOperand(OpNo).getImm();
119 assert(Value <= 31 && "Invalid u5imm argument!");
120 O << (unsigned int)Value;
123 void PPCInstPrinter::printU6ImmOperand(const MCInst *MI, unsigned OpNo,
125 unsigned int Value = MI->getOperand(OpNo).getImm();
126 assert(Value <= 63 && "Invalid u6imm argument!");
127 O << (unsigned int)Value;
130 void PPCInstPrinter::printS16ImmOperand(const MCInst *MI, unsigned OpNo,
132 O << (short)MI->getOperand(OpNo).getImm();
135 void PPCInstPrinter::printU16ImmOperand(const MCInst *MI, unsigned OpNo,
137 O << (unsigned short)MI->getOperand(OpNo).getImm();
140 void PPCInstPrinter::printS16X4ImmOperand(const MCInst *MI, unsigned OpNo,
142 if (MI->getOperand(OpNo).isImm())
143 O << (short)(MI->getOperand(OpNo).getImm()*4);
145 printOperand(MI, OpNo, O);
148 void PPCInstPrinter::printBranchOperand(const MCInst *MI, unsigned OpNo,
150 if (!MI->getOperand(OpNo).isImm())
151 return printOperand(MI, OpNo, O);
153 // Branches can take an immediate operand. This is used by the branch
154 // selection pass to print $+8, an eight byte displacement from the PC.
156 printAbsAddrOperand(MI, OpNo, O);
159 void PPCInstPrinter::printAbsAddrOperand(const MCInst *MI, unsigned OpNo,
161 O << (int)MI->getOperand(OpNo).getImm()*4;
165 void PPCInstPrinter::printcrbitm(const MCInst *MI, unsigned OpNo,
167 unsigned CCReg = MI->getOperand(OpNo).getReg();
170 default: llvm_unreachable("Unknown CR register");
171 case PPC::CR0: RegNo = 0; break;
172 case PPC::CR1: RegNo = 1; break;
173 case PPC::CR2: RegNo = 2; break;
174 case PPC::CR3: RegNo = 3; break;
175 case PPC::CR4: RegNo = 4; break;
176 case PPC::CR5: RegNo = 5; break;
177 case PPC::CR6: RegNo = 6; break;
178 case PPC::CR7: RegNo = 7; break;
180 O << (0x80 >> RegNo);
183 void PPCInstPrinter::printMemRegImm(const MCInst *MI, unsigned OpNo,
185 printSymbolLo(MI, OpNo, O);
187 if (MI->getOperand(OpNo+1).getReg() == PPC::R0)
190 printOperand(MI, OpNo+1, O);
194 void PPCInstPrinter::printMemRegImmShifted(const MCInst *MI, unsigned OpNo,
196 if (MI->getOperand(OpNo).isImm())
197 printS16X4ImmOperand(MI, OpNo, O);
199 printSymbolLo(MI, OpNo, O);
202 if (MI->getOperand(OpNo+1).getReg() == PPC::R0)
205 printOperand(MI, OpNo+1, O);
210 void PPCInstPrinter::printMemRegReg(const MCInst *MI, unsigned OpNo,
212 // When used as the base register, r0 reads constant zero rather than
213 // the value contained in the register. For this reason, the darwin
214 // assembler requires that we print r0 as 0 (no r) when used as the base.
215 if (MI->getOperand(OpNo).getReg() == PPC::R0)
218 printOperand(MI, OpNo, O);
220 printOperand(MI, OpNo+1, O);
225 /// stripRegisterPrefix - This method strips the character prefix from a
226 /// register name so that only the number is left. Used by for linux asm.
227 static const char *stripRegisterPrefix(const char *RegName) {
228 switch (RegName[0]) {
231 case 'v': return RegName + 1;
232 case 'c': if (RegName[1] == 'r') return RegName + 2;
238 void PPCInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
240 const MCOperand &Op = MI->getOperand(OpNo);
242 const char *RegName = getRegisterName(Op.getReg());
243 // The linux and AIX assembler does not take register prefixes.
244 if (!isDarwinSyntax())
245 RegName = stripRegisterPrefix(RegName);
256 assert(Op.isExpr() && "unknown operand kind in printOperand");
260 void PPCInstPrinter::printSymbolLo(const MCInst *MI, unsigned OpNo,
262 if (MI->getOperand(OpNo).isImm())
263 return printS16ImmOperand(MI, OpNo, O);
265 // FIXME: This is a terrible hack because we can't encode lo16() as an operand
266 // flag of a subtraction. See the FIXME in GetSymbolRef in PPCMCInstLower.
267 if (MI->getOperand(OpNo).isExpr() &&
268 isa<MCBinaryExpr>(MI->getOperand(OpNo).getExpr())) {
270 printOperand(MI, OpNo, O);
273 printOperand(MI, OpNo, O);
277 void PPCInstPrinter::printSymbolHi(const MCInst *MI, unsigned OpNo,
279 if (MI->getOperand(OpNo).isImm())
280 return printS16ImmOperand(MI, OpNo, O);
282 // FIXME: This is a terrible hack because we can't encode lo16() as an operand
283 // flag of a subtraction. See the FIXME in GetSymbolRef in PPCMCInstLower.
284 if (MI->getOperand(OpNo).isExpr() &&
285 isa<MCBinaryExpr>(MI->getOperand(OpNo).getExpr())) {
287 printOperand(MI, OpNo, O);
290 printOperand(MI, OpNo, O);