1 //===-- AlphaISelDAGToDAG.cpp - Alpha pattern matching inst selector ------===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file defines a pattern matching instruction selector for Alpha,
11 // converting from a legalized dag to a Alpha dag.
13 //===----------------------------------------------------------------------===//
16 #include "AlphaTargetMachine.h"
17 #include "AlphaISelLowering.h"
18 #include "llvm/CodeGen/MachineInstrBuilder.h"
19 #include "llvm/CodeGen/MachineFrameInfo.h"
20 #include "llvm/CodeGen/MachineFunction.h"
21 #include "llvm/CodeGen/MachineRegisterInfo.h"
22 #include "llvm/CodeGen/SelectionDAG.h"
23 #include "llvm/CodeGen/SelectionDAGISel.h"
24 #include "llvm/Target/TargetOptions.h"
25 #include "llvm/Constants.h"
26 #include "llvm/DerivedTypes.h"
27 #include "llvm/GlobalValue.h"
28 #include "llvm/Intrinsics.h"
29 #include "llvm/Support/Compiler.h"
30 #include "llvm/Support/Debug.h"
31 #include "llvm/Support/MathExtras.h"
39 //===--------------------------------------------------------------------===//
40 /// AlphaDAGToDAGISel - Alpha specific code to select Alpha machine
41 /// instructions for SelectionDAG operations.
42 class AlphaDAGToDAGISel : public SelectionDAGISel {
43 AlphaTargetLowering AlphaLowering;
45 static const int64_t IMM_LOW = -32768;
46 static const int64_t IMM_HIGH = 32767;
47 static const int64_t IMM_MULT = 65536;
48 static const int64_t IMM_FULLHIGH = IMM_HIGH + IMM_HIGH * IMM_MULT;
49 static const int64_t IMM_FULLLOW = IMM_LOW + IMM_LOW * IMM_MULT;
51 static int64_t get_ldah16(int64_t x) {
52 int64_t y = x / IMM_MULT;
53 if (x % IMM_MULT > IMM_HIGH)
58 static int64_t get_lda16(int64_t x) {
59 return x - get_ldah16(x) * IMM_MULT;
62 /// get_zapImm - Return a zap mask if X is a valid immediate for a zapnot
63 /// instruction (if not, return 0). Note that this code accepts partial
64 /// zap masks. For example (and LHS, 1) is a valid zap, as long we know
65 /// that the bits 1-7 of LHS are already zero. If LHS is non-null, we are
66 /// in checking mode. If LHS is null, we assume that the mask has already
67 /// been validated before.
68 uint64_t get_zapImm(SDValue LHS, uint64_t Constant) {
69 uint64_t BitsToCheck = 0;
71 for (unsigned i = 0; i != 8; ++i) {
72 if (((Constant >> 8*i) & 0xFF) == 0) {
76 if (((Constant >> 8*i) & 0xFF) == 0xFF) {
77 // If the entire byte is set, zapnot the byte.
78 } else if (LHS.getNode() == 0) {
79 // Otherwise, if the mask was previously validated, we know its okay
80 // to zapnot this entire byte even though all the bits aren't set.
82 // Otherwise we don't know that the it's okay to zapnot this entire
83 // byte. Only do this iff we can prove that the missing bits are
84 // already null, so the bytezap doesn't need to really null them.
85 BitsToCheck |= ~Constant & (0xFF << 8*i);
90 // If there are missing bits in a byte (for example, X & 0xEF00), check to
91 // see if the missing bits (0x1000) are already known zero if not, the zap
92 // isn't okay to do, as it won't clear all the required bits.
94 !CurDAG->MaskedValueIsZero(LHS,
95 APInt(LHS.getValueSizeInBits(),
102 static uint64_t get_zapImm(uint64_t x) {
104 for(int i = 0; i != 8; ++i) {
105 if ((x & 0x00FF) == 0x00FF)
107 else if ((x & 0x00FF) != 0)
115 static uint64_t getNearPower2(uint64_t x) {
117 unsigned at = CountLeadingZeros_64(x);
118 uint64_t complow = 1 << (63 - at);
119 uint64_t comphigh = 1 << (64 - at);
120 //cerr << x << ":" << complow << ":" << comphigh << "\n";
121 if (abs(complow - x) <= abs(comphigh - x))
127 static bool chkRemNearPower2(uint64_t x, uint64_t r, bool swap) {
128 uint64_t y = getNearPower2(x);
135 static bool isFPZ(SDValue N) {
136 ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N);
137 return (CN && (CN->getValueAPF().isZero()));
139 static bool isFPZn(SDValue N) {
140 ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N);
141 return (CN && CN->getValueAPF().isNegZero());
143 static bool isFPZp(SDValue N) {
144 ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N);
145 return (CN && CN->getValueAPF().isPosZero());
149 explicit AlphaDAGToDAGISel(AlphaTargetMachine &TM)
150 : SelectionDAGISel(AlphaLowering),
151 AlphaLowering(*TM.getTargetLowering())
154 /// getI64Imm - Return a target constant with the specified value, of type
156 inline SDValue getI64Imm(int64_t Imm) {
157 return CurDAG->getTargetConstant(Imm, MVT::i64);
160 // Select - Convert the specified operand from a target-independent to a
161 // target-specific node if it hasn't already been changed.
162 SDNode *Select(SDValue Op);
164 /// InstructionSelect - This callback is invoked by
165 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
166 virtual void InstructionSelect();
168 virtual const char *getPassName() const {
169 return "Alpha DAG->DAG Pattern Instruction Selection";
172 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
173 /// inline asm expressions.
174 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
176 std::vector<SDValue> &OutOps) {
178 switch (ConstraintCode) {
179 default: return true;
186 OutOps.push_back(Op0);
190 // Include the pieces autogenerated from the target description.
191 #include "AlphaGenDAGISel.inc"
194 SDValue getGlobalBaseReg();
195 SDValue getGlobalRetAddr();
196 void SelectCALL(SDValue Op);
201 /// getGlobalBaseReg - Output the instructions required to put the
202 /// GOT address into a register.
204 SDValue AlphaDAGToDAGISel::getGlobalBaseReg() {
206 for(MachineRegisterInfo::livein_iterator ii = RegInfo->livein_begin(),
207 ee = RegInfo->livein_end(); ii != ee; ++ii)
208 if (ii->first == Alpha::R29) {
212 assert(GP && "GOT PTR not in liveins");
213 return CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
217 /// getRASaveReg - Grab the return address
219 SDValue AlphaDAGToDAGISel::getGlobalRetAddr() {
221 for(MachineRegisterInfo::livein_iterator ii = RegInfo->livein_begin(),
222 ee = RegInfo->livein_end(); ii != ee; ++ii)
223 if (ii->first == Alpha::R26) {
227 assert(RA && "RA PTR not in liveins");
228 return CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
232 /// InstructionSelect - This callback is invoked by
233 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
234 void AlphaDAGToDAGISel::InstructionSelect() {
237 // Select target instructions for the DAG.
239 CurDAG->RemoveDeadNodes();
242 // Select - Convert the specified operand from a target-independent to a
243 // target-specific node if it hasn't already been changed.
244 SDNode *AlphaDAGToDAGISel::Select(SDValue Op) {
245 SDNode *N = Op.getNode();
246 if (N->isMachineOpcode()) {
247 return NULL; // Already selected.
250 switch (N->getOpcode()) {
256 case ISD::FrameIndex: {
257 int FI = cast<FrameIndexSDNode>(N)->getIndex();
258 return CurDAG->SelectNodeTo(N, Alpha::LDA, MVT::i64,
259 CurDAG->getTargetFrameIndex(FI, MVT::i32),
262 case ISD::GLOBAL_OFFSET_TABLE: {
263 SDValue Result = getGlobalBaseReg();
264 ReplaceUses(Op, Result);
267 case AlphaISD::GlobalRetAddr: {
268 SDValue Result = getGlobalRetAddr();
269 ReplaceUses(Op, Result);
273 case AlphaISD::DivCall: {
274 SDValue Chain = CurDAG->getEntryNode();
275 SDValue N0 = Op.getOperand(0);
276 SDValue N1 = Op.getOperand(1);
277 SDValue N2 = Op.getOperand(2);
281 Chain = CurDAG->getCopyToReg(Chain, Alpha::R24, N1,
283 Chain = CurDAG->getCopyToReg(Chain, Alpha::R25, N2,
285 Chain = CurDAG->getCopyToReg(Chain, Alpha::R27, N0,
288 CurDAG->getTargetNode(Alpha::JSRs, MVT::Other, MVT::Flag,
289 Chain, Chain.getValue(1));
290 Chain = CurDAG->getCopyFromReg(Chain, Alpha::R27, MVT::i64,
292 return CurDAG->SelectNodeTo(N, Alpha::BISr, MVT::i64, Chain, Chain);
295 case ISD::READCYCLECOUNTER: {
296 SDValue Chain = N->getOperand(0);
297 AddToISelQueue(Chain); //Select chain
298 return CurDAG->getTargetNode(Alpha::RPCC, MVT::i64, MVT::Other,
302 case ISD::Constant: {
303 uint64_t uval = cast<ConstantSDNode>(N)->getZExtValue();
306 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
307 Alpha::R31, MVT::i64);
308 ReplaceUses(Op, Result);
312 int64_t val = (int64_t)uval;
313 int32_t val32 = (int32_t)val;
314 if (val <= IMM_HIGH + IMM_HIGH * IMM_MULT &&
315 val >= IMM_LOW + IMM_LOW * IMM_MULT)
316 break; //(LDAH (LDA))
317 if ((uval >> 32) == 0 && //empty upper bits
318 val32 <= IMM_HIGH + IMM_HIGH * IMM_MULT)
319 // val32 >= IMM_LOW + IMM_LOW * IMM_MULT) //always true
320 break; //(zext (LDAH (LDA)))
321 //Else use the constant pool
322 ConstantInt *C = ConstantInt::get(Type::Int64Ty, uval);
323 SDValue CPI = CurDAG->getTargetConstantPool(C, MVT::i64);
324 SDNode *Tmp = CurDAG->getTargetNode(Alpha::LDAHr, MVT::i64, CPI,
326 return CurDAG->SelectNodeTo(N, Alpha::LDQr, MVT::i64, MVT::Other,
327 CPI, SDValue(Tmp, 0), CurDAG->getEntryNode());
329 case ISD::TargetConstantFP: {
330 ConstantFPSDNode *CN = cast<ConstantFPSDNode>(N);
331 bool isDouble = N->getValueType(0) == MVT::f64;
332 MVT T = isDouble ? MVT::f64 : MVT::f32;
333 if (CN->getValueAPF().isPosZero()) {
334 return CurDAG->SelectNodeTo(N, isDouble ? Alpha::CPYST : Alpha::CPYSS,
335 T, CurDAG->getRegister(Alpha::F31, T),
336 CurDAG->getRegister(Alpha::F31, T));
337 } else if (CN->getValueAPF().isNegZero()) {
338 return CurDAG->SelectNodeTo(N, isDouble ? Alpha::CPYSNT : Alpha::CPYSNS,
339 T, CurDAG->getRegister(Alpha::F31, T),
340 CurDAG->getRegister(Alpha::F31, T));
348 if (N->getOperand(0).getNode()->getValueType(0).isFloatingPoint()) {
349 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
351 unsigned Opc = Alpha::WTF;
355 default: DEBUG(N->dump(CurDAG)); assert(0 && "Unknown FP comparison!");
356 case ISD::SETEQ: case ISD::SETOEQ: case ISD::SETUEQ:
357 Opc = Alpha::CMPTEQ; break;
358 case ISD::SETLT: case ISD::SETOLT: case ISD::SETULT:
359 Opc = Alpha::CMPTLT; break;
360 case ISD::SETLE: case ISD::SETOLE: case ISD::SETULE:
361 Opc = Alpha::CMPTLE; break;
362 case ISD::SETGT: case ISD::SETOGT: case ISD::SETUGT:
363 Opc = Alpha::CMPTLT; rev = true; break;
364 case ISD::SETGE: case ISD::SETOGE: case ISD::SETUGE:
365 Opc = Alpha::CMPTLE; rev = true; break;
366 case ISD::SETNE: case ISD::SETONE: case ISD::SETUNE:
367 Opc = Alpha::CMPTEQ; inv = true; break;
369 Opc = Alpha::CMPTUN; inv = true; break;
371 Opc = Alpha::CMPTUN; break;
373 SDValue tmp1 = N->getOperand(rev?1:0);
374 SDValue tmp2 = N->getOperand(rev?0:1);
375 AddToISelQueue(tmp1);
376 AddToISelQueue(tmp2);
377 SDNode *cmp = CurDAG->getTargetNode(Opc, MVT::f64, tmp1, tmp2);
379 cmp = CurDAG->getTargetNode(Alpha::CMPTEQ, MVT::f64, SDValue(cmp, 0),
380 CurDAG->getRegister(Alpha::F31, MVT::f64));
382 case ISD::SETUEQ: case ISD::SETULT: case ISD::SETULE:
383 case ISD::SETUNE: case ISD::SETUGT: case ISD::SETUGE:
385 SDNode* cmp2 = CurDAG->getTargetNode(Alpha::CMPTUN, MVT::f64,
387 cmp = CurDAG->getTargetNode(Alpha::ADDT, MVT::f64,
388 SDValue(cmp2, 0), SDValue(cmp, 0));
394 SDNode* LD = CurDAG->getTargetNode(Alpha::FTOIT, MVT::i64, SDValue(cmp, 0));
395 return CurDAG->getTargetNode(Alpha::CMPULT, MVT::i64,
396 CurDAG->getRegister(Alpha::R31, MVT::i64),
402 if (N->getValueType(0).isFloatingPoint() &&
403 (N->getOperand(0).getOpcode() != ISD::SETCC ||
404 !N->getOperand(0).getOperand(1).getValueType().isFloatingPoint())) {
405 //This should be the condition not covered by the Patterns
406 //FIXME: Don't have SelectCode die, but rather return something testable
407 // so that things like this can be caught in fall though code
409 bool isDouble = N->getValueType(0) == MVT::f64;
410 SDValue cond = N->getOperand(0);
411 SDValue TV = N->getOperand(1);
412 SDValue FV = N->getOperand(2);
413 AddToISelQueue(cond);
417 SDNode* LD = CurDAG->getTargetNode(Alpha::ITOFT, MVT::f64, cond);
418 return CurDAG->getTargetNode(isDouble?Alpha::FCMOVNET:Alpha::FCMOVNES,
419 MVT::f64, FV, TV, SDValue(LD,0));
424 ConstantSDNode* SC = NULL;
425 ConstantSDNode* MC = NULL;
426 if (N->getOperand(0).getOpcode() == ISD::SRL &&
427 (MC = dyn_cast<ConstantSDNode>(N->getOperand(1))) &&
428 (SC = dyn_cast<ConstantSDNode>(N->getOperand(0).getOperand(1)))) {
429 uint64_t sval = SC->getZExtValue();
430 uint64_t mval = MC->getZExtValue();
431 // If the result is a zap, let the autogened stuff handle it.
432 if (get_zapImm(N->getOperand(0), mval))
434 // given mask X, and shift S, we want to see if there is any zap in the
435 // mask if we play around with the botton S bits
436 uint64_t dontcare = (~0ULL) >> (64 - sval);
437 uint64_t mask = mval << sval;
439 if (get_zapImm(mask | dontcare))
440 mask = mask | dontcare;
442 if (get_zapImm(mask)) {
443 AddToISelQueue(N->getOperand(0).getOperand(0));
445 SDValue(CurDAG->getTargetNode(Alpha::ZAPNOTi, MVT::i64,
446 N->getOperand(0).getOperand(0),
447 getI64Imm(get_zapImm(mask))), 0);
448 return CurDAG->getTargetNode(Alpha::SRLr, MVT::i64, Z,
457 return SelectCode(Op);
460 void AlphaDAGToDAGISel::SelectCALL(SDValue Op) {
461 //TODO: add flag stuff to prevent nondeturministic breakage!
463 SDNode *N = Op.getNode();
464 SDValue Chain = N->getOperand(0);
465 SDValue Addr = N->getOperand(1);
466 SDValue InFlag(0,0); // Null incoming flag value.
467 AddToISelQueue(Chain);
469 std::vector<SDValue> CallOperands;
470 std::vector<MVT> TypeOperands;
473 for(int i = 2, e = N->getNumOperands(); i < e; ++i) {
474 TypeOperands.push_back(N->getOperand(i).getValueType());
475 AddToISelQueue(N->getOperand(i));
476 CallOperands.push_back(N->getOperand(i));
478 int count = N->getNumOperands() - 2;
480 static const unsigned args_int[] = {Alpha::R16, Alpha::R17, Alpha::R18,
481 Alpha::R19, Alpha::R20, Alpha::R21};
482 static const unsigned args_float[] = {Alpha::F16, Alpha::F17, Alpha::F18,
483 Alpha::F19, Alpha::F20, Alpha::F21};
485 for (int i = 6; i < count; ++i) {
486 unsigned Opc = Alpha::WTF;
487 if (TypeOperands[i].isInteger()) {
489 } else if (TypeOperands[i] == MVT::f32) {
491 } else if (TypeOperands[i] == MVT::f64) {
494 assert(0 && "Unknown operand");
496 SDValue Ops[] = { CallOperands[i], getI64Imm((i - 6) * 8),
497 CurDAG->getCopyFromReg(Chain, Alpha::R30, MVT::i64),
499 Chain = SDValue(CurDAG->getTargetNode(Opc, MVT::Other, Ops, 4), 0);
501 for (int i = 0; i < std::min(6, count); ++i) {
502 if (TypeOperands[i].isInteger()) {
503 Chain = CurDAG->getCopyToReg(Chain, args_int[i], CallOperands[i], InFlag);
504 InFlag = Chain.getValue(1);
505 } else if (TypeOperands[i] == MVT::f32 || TypeOperands[i] == MVT::f64) {
506 Chain = CurDAG->getCopyToReg(Chain, args_float[i], CallOperands[i], InFlag);
507 InFlag = Chain.getValue(1);
509 assert(0 && "Unknown operand");
512 // Finally, once everything is in registers to pass to the call, emit the
514 if (Addr.getOpcode() == AlphaISD::GPRelLo) {
515 SDValue GOT = getGlobalBaseReg();
516 Chain = CurDAG->getCopyToReg(Chain, Alpha::R29, GOT, InFlag);
517 InFlag = Chain.getValue(1);
518 Chain = SDValue(CurDAG->getTargetNode(Alpha::BSR, MVT::Other, MVT::Flag,
519 Addr.getOperand(0), Chain, InFlag), 0);
521 AddToISelQueue(Addr);
522 Chain = CurDAG->getCopyToReg(Chain, Alpha::R27, Addr, InFlag);
523 InFlag = Chain.getValue(1);
524 Chain = SDValue(CurDAG->getTargetNode(Alpha::JSR, MVT::Other, MVT::Flag,
527 InFlag = Chain.getValue(1);
529 std::vector<SDValue> CallResults;
531 switch (N->getValueType(0).getSimpleVT()) {
532 default: assert(0 && "Unexpected ret value!");
533 case MVT::Other: break;
535 Chain = CurDAG->getCopyFromReg(Chain, Alpha::R0, MVT::i64, InFlag).getValue(1);
536 CallResults.push_back(Chain.getValue(0));
539 Chain = CurDAG->getCopyFromReg(Chain, Alpha::F0, MVT::f32, InFlag).getValue(1);
540 CallResults.push_back(Chain.getValue(0));
543 Chain = CurDAG->getCopyFromReg(Chain, Alpha::F0, MVT::f64, InFlag).getValue(1);
544 CallResults.push_back(Chain.getValue(0));
548 CallResults.push_back(Chain);
549 for (unsigned i = 0, e = CallResults.size(); i != e; ++i)
550 ReplaceUses(Op.getValue(i), CallResults[i]);
554 /// createAlphaISelDag - This pass converts a legalized DAG into a
555 /// Alpha-specific DAG, ready for instruction scheduling.
557 FunctionPass *llvm::createAlphaISelDag(AlphaTargetMachine &TM) {
558 return new AlphaDAGToDAGISel(TM);