Re-apply my liveintervalanalysis changes. Now with PR1207 fixes.
[oota-llvm.git] / lib / Target / ARM / ARMRegisterInfo.h
1 //===- ARMRegisterInfo.h - ARM Register Information Impl --------*- C++ -*-===//
2 //
3 //                     The LLVM Compiler Infrastructure
4 //
5 // This file was developed by the "Instituto Nokia de Tecnologia" and
6 // is distributed under the University of Illinois Open Source
7 // License. See LICENSE.TXT for details.
8 //
9 //===----------------------------------------------------------------------===//
10 //
11 // This file contains the ARM implementation of the MRegisterInfo class.
12 //
13 //===----------------------------------------------------------------------===//
14
15 #ifndef ARMREGISTERINFO_H
16 #define ARMREGISTERINFO_H
17
18 #include "llvm/Target/MRegisterInfo.h"
19 #include "ARMGenRegisterInfo.h.inc"
20
21 namespace llvm {
22   class TargetInstrInfo;
23   class ARMSubtarget;
24   class Type;
25
26 struct ARMRegisterInfo : public ARMGenRegisterInfo {
27   const TargetInstrInfo &TII;
28   const ARMSubtarget &STI;
29 private:
30   /// FramePtr - ARM physical register used as frame ptr.
31   unsigned FramePtr;
32
33 public:
34   ARMRegisterInfo(const TargetInstrInfo &tii, const ARMSubtarget &STI);
35
36   /// getRegisterNumbering - Given the enum value for some register, e.g.
37   /// ARM::LR, return the number that it corresponds to (e.g. 14).
38   static unsigned getRegisterNumbering(unsigned RegEnum);
39
40   /// Code Generation virtual methods...
41   bool spillCalleeSavedRegisters(MachineBasicBlock &MBB,
42                                  MachineBasicBlock::iterator MI,
43                                  const std::vector<CalleeSavedInfo> &CSI) const;
44
45   bool restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
46                                    MachineBasicBlock::iterator MI,
47                                  const std::vector<CalleeSavedInfo> &CSI) const;
48
49   void storeRegToStackSlot(MachineBasicBlock &MBB,
50                            MachineBasicBlock::iterator MBBI,
51                            unsigned SrcReg, int FrameIndex,
52                            const TargetRegisterClass *RC) const;
53
54   void loadRegFromStackSlot(MachineBasicBlock &MBB,
55                             MachineBasicBlock::iterator MBBI,
56                             unsigned DestReg, int FrameIndex,
57                             const TargetRegisterClass *RC) const;
58
59   void copyRegToReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
60                     unsigned DestReg, unsigned SrcReg,
61                     const TargetRegisterClass *RC) const;
62
63   MachineInstr* foldMemoryOperand(MachineInstr* MI, unsigned OpNum,
64                                   int FrameIndex) const;
65
66   const unsigned *getCalleeSavedRegs() const;
67
68   const TargetRegisterClass* const* getCalleeSavedRegClasses() const;
69
70   BitVector getReservedRegs(const MachineFunction &MF) const;
71
72   bool hasFP(const MachineFunction &MF) const;
73
74   void eliminateCallFramePseudoInstr(MachineFunction &MF,
75                                      MachineBasicBlock &MBB,
76                                      MachineBasicBlock::iterator I) const;
77
78   void eliminateFrameIndex(MachineBasicBlock::iterator II) const;
79
80   void processFunctionBeforeCalleeSavedScan(MachineFunction &MF) const;
81
82   void emitPrologue(MachineFunction &MF) const;
83   void emitEpilogue(MachineFunction &MF, MachineBasicBlock &MBB) const;
84
85   // Debug information queries.
86   unsigned getRARegister() const;
87   unsigned getFrameRegister(MachineFunction &MF) const;
88 };
89
90 } // end namespace llvm
91
92 #endif