1 //===-- SIShrinkInstructions.cpp - Shrink Instructions --------------------===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 /// The pass tries to use the 32-bit encoding for instructions when possible.
9 //===----------------------------------------------------------------------===//
13 #include "AMDGPUMCInstLower.h"
14 #include "AMDGPUSubtarget.h"
15 #include "SIInstrInfo.h"
16 #include "llvm/ADT/Statistic.h"
17 #include "llvm/CodeGen/MachineFunctionPass.h"
18 #include "llvm/CodeGen/MachineInstrBuilder.h"
19 #include "llvm/CodeGen/MachineRegisterInfo.h"
20 #include "llvm/IR/Constants.h"
21 #include "llvm/IR/Function.h"
22 #include "llvm/IR/LLVMContext.h"
23 #include "llvm/Support/Debug.h"
24 #include "llvm/Support/raw_ostream.h"
25 #include "llvm/Target/TargetMachine.h"
27 #define DEBUG_TYPE "si-shrink-instructions"
29 STATISTIC(NumInstructionsShrunk,
30 "Number of 64-bit instruction reduced to 32-bit.");
31 STATISTIC(NumLiteralConstantsFolded,
32 "Number of literal constants folded into 32-bit instructions.");
35 void initializeSIShrinkInstructionsPass(PassRegistry&);
42 class SIShrinkInstructions : public MachineFunctionPass {
47 SIShrinkInstructions() : MachineFunctionPass(ID) {
50 bool runOnMachineFunction(MachineFunction &MF) override;
52 const char *getPassName() const override {
53 return "SI Shrink Instructions";
56 void getAnalysisUsage(AnalysisUsage &AU) const override {
58 MachineFunctionPass::getAnalysisUsage(AU);
62 } // End anonymous namespace.
64 INITIALIZE_PASS_BEGIN(SIShrinkInstructions, DEBUG_TYPE,
65 "SI Lower il Copies", false, false)
66 INITIALIZE_PASS_END(SIShrinkInstructions, DEBUG_TYPE,
67 "SI Lower il Copies", false, false)
69 char SIShrinkInstructions::ID = 0;
71 FunctionPass *llvm::createSIShrinkInstructionsPass() {
72 return new SIShrinkInstructions();
75 static bool isVGPR(const MachineOperand *MO, const SIRegisterInfo &TRI,
76 const MachineRegisterInfo &MRI) {
80 if (TargetRegisterInfo::isVirtualRegister(MO->getReg()))
81 return TRI.hasVGPRs(MRI.getRegClass(MO->getReg()));
83 return TRI.hasVGPRs(TRI.getPhysRegClass(MO->getReg()));
86 static bool canShrink(MachineInstr &MI, const SIInstrInfo *TII,
87 const SIRegisterInfo &TRI,
88 const MachineRegisterInfo &MRI) {
90 const MachineOperand *Src2 = TII->getNamedOperand(MI, AMDGPU::OpName::src2);
91 // Can't shrink instruction with three operands.
92 // FIXME: v_cndmask_b32 has 3 operands and is shrinkable, but we need to add
93 // a special case for it. It can only be shrunk if the third operand
94 // is vcc. We should handle this the same way we handle vopc, by addding
95 // a register allocation hint pre-regalloc and then do the shrining
98 switch (MI.getOpcode()) {
99 default: return false;
101 case AMDGPU::V_MAC_F32_e64:
102 if (!isVGPR(Src2, TRI, MRI) ||
103 TII->hasModifiersSet(MI, AMDGPU::OpName::src2_modifiers))
107 case AMDGPU::V_CNDMASK_B32_e64:
112 const MachineOperand *Src1 = TII->getNamedOperand(MI, AMDGPU::OpName::src1);
113 const MachineOperand *Src1Mod =
114 TII->getNamedOperand(MI, AMDGPU::OpName::src1_modifiers);
116 if (Src1 && (!isVGPR(Src1, TRI, MRI) || (Src1Mod && Src1Mod->getImm() != 0)))
119 // We don't need to check src0, all input types are legal, so just make sure
120 // src0 isn't using any modifiers.
121 if (TII->hasModifiersSet(MI, AMDGPU::OpName::src0_modifiers))
124 // Check output modifiers
125 if (TII->hasModifiersSet(MI, AMDGPU::OpName::omod))
128 if (TII->hasModifiersSet(MI, AMDGPU::OpName::clamp))
134 /// \brief This function checks \p MI for operands defined by a move immediate
135 /// instruction and then folds the literal constant into the instruction if it
136 /// can. This function assumes that \p MI is a VOP1, VOP2, or VOPC instruction
137 /// and will only fold literal constants if we are still in SSA.
138 static void foldImmediates(MachineInstr &MI, const SIInstrInfo *TII,
139 MachineRegisterInfo &MRI, bool TryToCommute = true) {
144 assert(TII->isVOP1(MI.getOpcode()) || TII->isVOP2(MI.getOpcode()) ||
145 TII->isVOPC(MI.getOpcode()));
147 const SIRegisterInfo &TRI = TII->getRegisterInfo();
148 int Src0Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::src0);
149 MachineOperand &Src0 = MI.getOperand(Src0Idx);
151 // Only one literal constant is allowed per instruction, so if src0 is a
152 // literal constant then we can't do any folding.
154 TII->isLiteralConstant(Src0, TII->getOpSize(MI, Src0Idx)))
157 // Literal constants and SGPRs can only be used in Src0, so if Src0 is an
158 // SGPR, we cannot commute the instruction, so we can't fold any literal
160 if (Src0.isReg() && !isVGPR(&Src0, TRI, MRI))
164 if (Src0.isReg() && MRI.hasOneUse(Src0.getReg())) {
165 unsigned Reg = Src0.getReg();
166 MachineInstr *Def = MRI.getUniqueVRegDef(Reg);
167 if (Def && Def->isMoveImmediate()) {
168 MachineOperand &MovSrc = Def->getOperand(1);
169 bool ConstantFolded = false;
171 if (MovSrc.isImm() && isUInt<32>(MovSrc.getImm())) {
172 Src0.ChangeToImmediate(MovSrc.getImm());
173 ConstantFolded = true;
175 if (ConstantFolded) {
176 if (MRI.use_empty(Reg))
177 Def->eraseFromParent();
178 ++NumLiteralConstantsFolded;
184 // We have failed to fold src0, so commute the instruction and try again.
185 if (TryToCommute && MI.isCommutable() && TII->commuteInstruction(&MI))
186 foldImmediates(MI, TII, MRI, false);
190 bool SIShrinkInstructions::runOnMachineFunction(MachineFunction &MF) {
191 MachineRegisterInfo &MRI = MF.getRegInfo();
192 const SIInstrInfo *TII =
193 static_cast<const SIInstrInfo *>(MF.getSubtarget().getInstrInfo());
194 const SIRegisterInfo &TRI = TII->getRegisterInfo();
195 std::vector<unsigned> I1Defs;
197 for (MachineFunction::iterator BI = MF.begin(), BE = MF.end();
200 MachineBasicBlock &MBB = *BI;
201 MachineBasicBlock::iterator I, Next;
202 for (I = MBB.begin(); I != MBB.end(); I = Next) {
204 MachineInstr &MI = *I;
206 // Try to use S_MOVK_I32, which will save 4 bytes for small immediates.
207 if (MI.getOpcode() == AMDGPU::S_MOV_B32) {
208 const MachineOperand &Src = MI.getOperand(1);
211 if (isInt<16>(Src.getImm()) && !TII->isInlineConstant(Src, 4))
212 MI.setDesc(TII->get(AMDGPU::S_MOVK_I32));
218 if (!TII->hasVALU32BitEncoding(MI.getOpcode()))
221 if (!canShrink(MI, TII, TRI, MRI)) {
222 // Try commuting the instruction and see if that enables us to shrink
224 if (!MI.isCommutable() || !TII->commuteInstruction(&MI) ||
225 !canShrink(MI, TII, TRI, MRI))
229 // getVOPe32 could be -1 here if we started with an instruction that had
230 // a 32-bit encoding and then commuted it to an instruction that did not.
231 if (!TII->hasVALU32BitEncoding(MI.getOpcode()))
234 int Op32 = AMDGPU::getVOPe32(MI.getOpcode());
236 if (TII->isVOPC(Op32)) {
237 unsigned DstReg = MI.getOperand(0).getReg();
238 if (TargetRegisterInfo::isVirtualRegister(DstReg)) {
239 // VOPC instructions can only write to the VCC register. We can't
240 // force them to use VCC here, because the register allocator has
241 // trouble with sequences like this, which cause the allocator to run
242 // out of registers if vreg0 and vreg1 belong to the VCCReg register
246 // S_AND_B64 vreg0, vreg1
248 // So, instead of forcing the instruction to write to VCC, we provide
249 // a hint to the register allocator to use VCC and then we we will run
250 // this pass again after RA and shrink it if it outputs to VCC.
251 MRI.setRegAllocationHint(MI.getOperand(0).getReg(), 0, AMDGPU::VCC);
254 if (DstReg != AMDGPU::VCC)
258 if (Op32 == AMDGPU::V_CNDMASK_B32_e32) {
259 // We shrink V_CNDMASK_B32_e64 using regalloc hints like we do for VOPC
261 const MachineOperand *Src2 =
262 TII->getNamedOperand(MI, AMDGPU::OpName::src2);
265 unsigned SReg = Src2->getReg();
266 if (TargetRegisterInfo::isVirtualRegister(SReg)) {
267 MRI.setRegAllocationHint(SReg, 0, AMDGPU::VCC);
270 if (SReg != AMDGPU::VCC)
274 // We can shrink this instruction
275 DEBUG(dbgs() << "Shrinking "; MI.dump(); dbgs() << '\n';);
277 MachineInstrBuilder Inst32 =
278 BuildMI(MBB, I, MI.getDebugLoc(), TII->get(Op32));
281 Inst32.addOperand(MI.getOperand(0));
283 Inst32.addOperand(*TII->getNamedOperand(MI, AMDGPU::OpName::src0));
285 const MachineOperand *Src1 =
286 TII->getNamedOperand(MI, AMDGPU::OpName::src1);
288 Inst32.addOperand(*Src1);
290 const MachineOperand *Src2 =
291 TII->getNamedOperand(MI, AMDGPU::OpName::src2);
293 Inst32.addOperand(*Src2);
295 ++NumInstructionsShrunk;
296 MI.eraseFromParent();
298 foldImmediates(*Inst32, TII, MRI);
299 DEBUG(dbgs() << "e32 MI = " << *Inst32 << '\n');