1 //===-- AArch64InstrNEON.td - NEON support for AArch64 -----*- tablegen -*-===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file describes the AArch64 NEON instruction set.
12 //===----------------------------------------------------------------------===//
14 //===----------------------------------------------------------------------===//
15 // NEON-specific DAG Nodes.
16 //===----------------------------------------------------------------------===//
18 // (outs Result), (ins Imm, OpCmode)
19 def SDT_Neon_movi : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
21 def Neon_movi : SDNode<"AArch64ISD::NEON_MOVIMM", SDT_Neon_movi>;
23 def Neon_mvni : SDNode<"AArch64ISD::NEON_MVNIMM", SDT_Neon_movi>;
25 // (outs Result), (ins Imm)
26 def Neon_fmovi : SDNode<"AArch64ISD::NEON_FMOVIMM", SDTypeProfile<1, 1,
27 [SDTCisVec<0>, SDTCisVT<1, i32>]>>;
29 // (outs Result), (ins LHS, RHS, CondCode)
30 def Neon_cmp : SDNode<"AArch64ISD::NEON_CMP", SDTypeProfile<1, 3,
31 [SDTCisVec<0>, SDTCisSameAs<1, 2>]>>;
33 // (outs Result), (ins LHS, 0/0.0 constant, CondCode)
34 def Neon_cmpz : SDNode<"AArch64ISD::NEON_CMPZ", SDTypeProfile<1, 3,
35 [SDTCisVec<0>, SDTCisVec<1>]>>;
37 // (outs Result), (ins LHS, RHS)
38 def Neon_tst : SDNode<"AArch64ISD::NEON_TST", SDTypeProfile<1, 2,
39 [SDTCisVec<0>, SDTCisSameAs<1, 2>]>>;
41 def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
43 def Neon_sqrshlImm : SDNode<"AArch64ISD::NEON_QSHLs", SDTARMVSH>;
44 def Neon_uqrshlImm : SDNode<"AArch64ISD::NEON_QSHLu", SDTARMVSH>;
46 def SDTPERMUTE : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
48 def Neon_uzp1 : SDNode<"AArch64ISD::NEON_UZP1", SDTPERMUTE>;
49 def Neon_uzp2 : SDNode<"AArch64ISD::NEON_UZP2", SDTPERMUTE>;
50 def Neon_zip1 : SDNode<"AArch64ISD::NEON_ZIP1", SDTPERMUTE>;
51 def Neon_zip2 : SDNode<"AArch64ISD::NEON_ZIP2", SDTPERMUTE>;
52 def Neon_trn1 : SDNode<"AArch64ISD::NEON_TRN1", SDTPERMUTE>;
53 def Neon_trn2 : SDNode<"AArch64ISD::NEON_TRN2", SDTPERMUTE>;
55 def SDTVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
56 def Neon_rev64 : SDNode<"AArch64ISD::NEON_REV64", SDTVSHUF>;
57 def Neon_rev32 : SDNode<"AArch64ISD::NEON_REV32", SDTVSHUF>;
58 def Neon_rev16 : SDNode<"AArch64ISD::NEON_REV16", SDTVSHUF>;
59 def Neon_vdup : SDNode<"AArch64ISD::NEON_VDUP", SDTypeProfile<1, 1,
61 def Neon_vduplane : SDNode<"AArch64ISD::NEON_VDUPLANE", SDTypeProfile<1, 2,
62 [SDTCisVec<0>, SDTCisVec<1>, SDTCisVT<2, i64>]>>;
63 def Neon_vextract : SDNode<"AArch64ISD::NEON_VEXTRACT", SDTypeProfile<1, 3,
64 [SDTCisVec<0>, SDTCisSameAs<0, 1>,
65 SDTCisSameAs<0, 2>, SDTCisVT<3, i64>]>>;
67 def SDT_assertext : SDTypeProfile<1, 1,
68 [SDTCisInt<0>, SDTCisInt<1>, SDTCisSameAs<1, 0>]>;
69 def assertsext : SDNode<"ISD::AssertSext", SDT_assertext>;
70 def assertzext : SDNode<"ISD::AssertZext", SDT_assertext>;
72 //===----------------------------------------------------------------------===//
74 //===----------------------------------------------------------------------===//
76 multiclass NeonI_3VSame_B_sizes<bit u, bits<2> size, bits<5> opcode,
77 string asmop, SDPatternOperator opnode8B,
78 SDPatternOperator opnode16B,
80 let isCommutable = Commutable in {
81 def _8B : NeonI_3VSame<0b0, u, size, opcode,
82 (outs VPR64:$Rd), (ins VPR64:$Rn, VPR64:$Rm),
83 asmop # "\t$Rd.8b, $Rn.8b, $Rm.8b",
84 [(set (v8i8 VPR64:$Rd),
85 (v8i8 (opnode8B (v8i8 VPR64:$Rn), (v8i8 VPR64:$Rm))))],
88 def _16B : NeonI_3VSame<0b1, u, size, opcode,
89 (outs VPR128:$Rd), (ins VPR128:$Rn, VPR128:$Rm),
90 asmop # "\t$Rd.16b, $Rn.16b, $Rm.16b",
91 [(set (v16i8 VPR128:$Rd),
92 (v16i8 (opnode16B (v16i8 VPR128:$Rn), (v16i8 VPR128:$Rm))))],
98 multiclass NeonI_3VSame_HS_sizes<bit u, bits<5> opcode,
99 string asmop, SDPatternOperator opnode,
100 bit Commutable = 0> {
101 let isCommutable = Commutable in {
102 def _4H : NeonI_3VSame<0b0, u, 0b01, opcode,
103 (outs VPR64:$Rd), (ins VPR64:$Rn, VPR64:$Rm),
104 asmop # "\t$Rd.4h, $Rn.4h, $Rm.4h",
105 [(set (v4i16 VPR64:$Rd),
106 (v4i16 (opnode (v4i16 VPR64:$Rn), (v4i16 VPR64:$Rm))))],
109 def _8H : NeonI_3VSame<0b1, u, 0b01, opcode,
110 (outs VPR128:$Rd), (ins VPR128:$Rn, VPR128:$Rm),
111 asmop # "\t$Rd.8h, $Rn.8h, $Rm.8h",
112 [(set (v8i16 VPR128:$Rd),
113 (v8i16 (opnode (v8i16 VPR128:$Rn), (v8i16 VPR128:$Rm))))],
116 def _2S : NeonI_3VSame<0b0, u, 0b10, opcode,
117 (outs VPR64:$Rd), (ins VPR64:$Rn, VPR64:$Rm),
118 asmop # "\t$Rd.2s, $Rn.2s, $Rm.2s",
119 [(set (v2i32 VPR64:$Rd),
120 (v2i32 (opnode (v2i32 VPR64:$Rn), (v2i32 VPR64:$Rm))))],
123 def _4S : NeonI_3VSame<0b1, u, 0b10, opcode,
124 (outs VPR128:$Rd), (ins VPR128:$Rn, VPR128:$Rm),
125 asmop # "\t$Rd.4s, $Rn.4s, $Rm.4s",
126 [(set (v4i32 VPR128:$Rd),
127 (v4i32 (opnode (v4i32 VPR128:$Rn), (v4i32 VPR128:$Rm))))],
131 multiclass NeonI_3VSame_BHS_sizes<bit u, bits<5> opcode,
132 string asmop, SDPatternOperator opnode,
134 : NeonI_3VSame_HS_sizes<u, opcode, asmop, opnode, Commutable> {
135 let isCommutable = Commutable in {
136 def _8B : NeonI_3VSame<0b0, u, 0b00, opcode,
137 (outs VPR64:$Rd), (ins VPR64:$Rn, VPR64:$Rm),
138 asmop # "\t$Rd.8b, $Rn.8b, $Rm.8b",
139 [(set (v8i8 VPR64:$Rd),
140 (v8i8 (opnode (v8i8 VPR64:$Rn), (v8i8 VPR64:$Rm))))],
143 def _16B : NeonI_3VSame<0b1, u, 0b00, opcode,
144 (outs VPR128:$Rd), (ins VPR128:$Rn, VPR128:$Rm),
145 asmop # "\t$Rd.16b, $Rn.16b, $Rm.16b",
146 [(set (v16i8 VPR128:$Rd),
147 (v16i8 (opnode (v16i8 VPR128:$Rn), (v16i8 VPR128:$Rm))))],
152 multiclass NeonI_3VSame_BHSD_sizes<bit u, bits<5> opcode,
153 string asmop, SDPatternOperator opnode,
155 : NeonI_3VSame_BHS_sizes<u, opcode, asmop, opnode, Commutable> {
156 let isCommutable = Commutable in {
157 def _2D : NeonI_3VSame<0b1, u, 0b11, opcode,
158 (outs VPR128:$Rd), (ins VPR128:$Rn, VPR128:$Rm),
159 asmop # "\t$Rd.2d, $Rn.2d, $Rm.2d",
160 [(set (v2i64 VPR128:$Rd),
161 (v2i64 (opnode (v2i64 VPR128:$Rn), (v2i64 VPR128:$Rm))))],
166 // Multiclass NeonI_3VSame_SD_sizes: Operand types are floating point types,
167 // but Result types can be integer or floating point types.
168 multiclass NeonI_3VSame_SD_sizes<bit u, bit size, bits<5> opcode,
169 string asmop, SDPatternOperator opnode2S,
170 SDPatternOperator opnode4S,
171 SDPatternOperator opnode2D,
172 ValueType ResTy2S, ValueType ResTy4S,
173 ValueType ResTy2D, bit Commutable = 0> {
174 let isCommutable = Commutable in {
175 def _2S : NeonI_3VSame<0b0, u, {size, 0b0}, opcode,
176 (outs VPR64:$Rd), (ins VPR64:$Rn, VPR64:$Rm),
177 asmop # "\t$Rd.2s, $Rn.2s, $Rm.2s",
178 [(set (ResTy2S VPR64:$Rd),
179 (ResTy2S (opnode2S (v2f32 VPR64:$Rn), (v2f32 VPR64:$Rm))))],
182 def _4S : NeonI_3VSame<0b1, u, {size, 0b0}, opcode,
183 (outs VPR128:$Rd), (ins VPR128:$Rn, VPR128:$Rm),
184 asmop # "\t$Rd.4s, $Rn.4s, $Rm.4s",
185 [(set (ResTy4S VPR128:$Rd),
186 (ResTy4S (opnode4S (v4f32 VPR128:$Rn), (v4f32 VPR128:$Rm))))],
189 def _2D : NeonI_3VSame<0b1, u, {size, 0b1}, opcode,
190 (outs VPR128:$Rd), (ins VPR128:$Rn, VPR128:$Rm),
191 asmop # "\t$Rd.2d, $Rn.2d, $Rm.2d",
192 [(set (ResTy2D VPR128:$Rd),
193 (ResTy2D (opnode2D (v2f64 VPR128:$Rn), (v2f64 VPR128:$Rm))))],
198 //===----------------------------------------------------------------------===//
199 // Instruction Definitions
200 //===----------------------------------------------------------------------===//
202 // Vector Arithmetic Instructions
204 // Vector Add (Integer and Floating-Point)
206 defm ADDvvv : NeonI_3VSame_BHSD_sizes<0b0, 0b10000, "add", add, 1>;
207 defm FADDvvv : NeonI_3VSame_SD_sizes<0b0, 0b0, 0b11010, "fadd", fadd, fadd, fadd,
208 v2f32, v4f32, v2f64, 1>;
210 // Vector Sub (Integer and Floating-Point)
212 defm SUBvvv : NeonI_3VSame_BHSD_sizes<0b1, 0b10000, "sub", sub, 0>;
213 defm FSUBvvv : NeonI_3VSame_SD_sizes<0b0, 0b1, 0b11010, "fsub", fsub, fsub, fsub,
214 v2f32, v4f32, v2f64, 0>;
216 // Vector Multiply (Integer and Floating-Point)
218 defm MULvvv : NeonI_3VSame_BHS_sizes<0b0, 0b10011, "mul", mul, 1>;
219 defm FMULvvv : NeonI_3VSame_SD_sizes<0b1, 0b0, 0b11011, "fmul", fmul, fmul, fmul,
220 v2f32, v4f32, v2f64, 1>;
222 // Vector Multiply (Polynomial)
224 defm PMULvvv : NeonI_3VSame_B_sizes<0b1, 0b00, 0b10011, "pmul",
225 int_arm_neon_vmulp, int_arm_neon_vmulp, 1>;
227 // Vector Multiply-accumulate and Multiply-subtract (Integer)
229 // class NeonI_3VSame_Constraint_impl: NeonI_3VSame with no data type and
230 // two operands constraints.
231 class NeonI_3VSame_Constraint_impl<string asmop, string asmlane,
232 RegisterOperand VPRC, ValueType OpTy, bit q, bit u, bits<2> size,
233 bits<5> opcode, SDPatternOperator opnode>
234 : NeonI_3VSame<q, u, size, opcode,
235 (outs VPRC:$Rd), (ins VPRC:$src, VPRC:$Rn, VPRC:$Rm),
236 asmop # "\t$Rd" # asmlane # ", $Rn" # asmlane # ", $Rm" # asmlane,
237 [(set (OpTy VPRC:$Rd),
238 (OpTy (opnode (OpTy VPRC:$src), (OpTy VPRC:$Rn), (OpTy VPRC:$Rm))))],
240 let Constraints = "$src = $Rd";
243 def Neon_mla : PatFrag<(ops node:$Ra, node:$Rn, node:$Rm),
244 (add node:$Ra, (mul node:$Rn, node:$Rm))>;
246 def Neon_mls : PatFrag<(ops node:$Ra, node:$Rn, node:$Rm),
247 (sub node:$Ra, (mul node:$Rn, node:$Rm))>;
250 def MLAvvv_8B: NeonI_3VSame_Constraint_impl<"mla", ".8b", VPR64, v8i8,
251 0b0, 0b0, 0b00, 0b10010, Neon_mla>;
252 def MLAvvv_16B: NeonI_3VSame_Constraint_impl<"mla", ".16b", VPR128, v16i8,
253 0b1, 0b0, 0b00, 0b10010, Neon_mla>;
254 def MLAvvv_4H: NeonI_3VSame_Constraint_impl<"mla", ".4h", VPR64, v4i16,
255 0b0, 0b0, 0b01, 0b10010, Neon_mla>;
256 def MLAvvv_8H: NeonI_3VSame_Constraint_impl<"mla", ".8h", VPR128, v8i16,
257 0b1, 0b0, 0b01, 0b10010, Neon_mla>;
258 def MLAvvv_2S: NeonI_3VSame_Constraint_impl<"mla", ".2s", VPR64, v2i32,
259 0b0, 0b0, 0b10, 0b10010, Neon_mla>;
260 def MLAvvv_4S: NeonI_3VSame_Constraint_impl<"mla", ".4s", VPR128, v4i32,
261 0b1, 0b0, 0b10, 0b10010, Neon_mla>;
263 def MLSvvv_8B: NeonI_3VSame_Constraint_impl<"mls", ".8b", VPR64, v8i8,
264 0b0, 0b1, 0b00, 0b10010, Neon_mls>;
265 def MLSvvv_16B: NeonI_3VSame_Constraint_impl<"mls", ".16b", VPR128, v16i8,
266 0b1, 0b1, 0b00, 0b10010, Neon_mls>;
267 def MLSvvv_4H: NeonI_3VSame_Constraint_impl<"mls", ".4h", VPR64, v4i16,
268 0b0, 0b1, 0b01, 0b10010, Neon_mls>;
269 def MLSvvv_8H: NeonI_3VSame_Constraint_impl<"mls", ".8h", VPR128, v8i16,
270 0b1, 0b1, 0b01, 0b10010, Neon_mls>;
271 def MLSvvv_2S: NeonI_3VSame_Constraint_impl<"mls", ".2s", VPR64, v2i32,
272 0b0, 0b1, 0b10, 0b10010, Neon_mls>;
273 def MLSvvv_4S: NeonI_3VSame_Constraint_impl<"mls", ".4s", VPR128, v4i32,
274 0b1, 0b1, 0b10, 0b10010, Neon_mls>;
276 // Vector Multiply-accumulate and Multiply-subtract (Floating Point)
278 def Neon_fmla : PatFrag<(ops node:$Ra, node:$Rn, node:$Rm),
279 (fadd node:$Ra, (fmul node:$Rn, node:$Rm))>;
281 def Neon_fmls : PatFrag<(ops node:$Ra, node:$Rn, node:$Rm),
282 (fsub node:$Ra, (fmul node:$Rn, node:$Rm))>;
284 let Predicates = [HasNEON, UseFusedMAC] in {
285 def FMLAvvv_2S: NeonI_3VSame_Constraint_impl<"fmla", ".2s", VPR64, v2f32,
286 0b0, 0b0, 0b00, 0b11001, Neon_fmla>;
287 def FMLAvvv_4S: NeonI_3VSame_Constraint_impl<"fmla", ".4s", VPR128, v4f32,
288 0b1, 0b0, 0b00, 0b11001, Neon_fmla>;
289 def FMLAvvv_2D: NeonI_3VSame_Constraint_impl<"fmla", ".2d", VPR128, v2f64,
290 0b1, 0b0, 0b01, 0b11001, Neon_fmla>;
292 def FMLSvvv_2S: NeonI_3VSame_Constraint_impl<"fmls", ".2s", VPR64, v2f32,
293 0b0, 0b0, 0b10, 0b11001, Neon_fmls>;
294 def FMLSvvv_4S: NeonI_3VSame_Constraint_impl<"fmls", ".4s", VPR128, v4f32,
295 0b1, 0b0, 0b10, 0b11001, Neon_fmls>;
296 def FMLSvvv_2D: NeonI_3VSame_Constraint_impl<"fmls", ".2d", VPR128, v2f64,
297 0b1, 0b0, 0b11, 0b11001, Neon_fmls>;
300 // We're also allowed to match the fma instruction regardless of compile
302 def : Pat<(v2f32 (fma VPR64:$Rn, VPR64:$Rm, VPR64:$Ra)),
303 (FMLAvvv_2S VPR64:$Ra, VPR64:$Rn, VPR64:$Rm)>;
304 def : Pat<(v4f32 (fma VPR128:$Rn, VPR128:$Rm, VPR128:$Ra)),
305 (FMLAvvv_4S VPR128:$Ra, VPR128:$Rn, VPR128:$Rm)>;
306 def : Pat<(v2f64 (fma VPR128:$Rn, VPR128:$Rm, VPR128:$Ra)),
307 (FMLAvvv_2D VPR128:$Ra, VPR128:$Rn, VPR128:$Rm)>;
309 def : Pat<(v2f32 (fma (fneg VPR64:$Rn), VPR64:$Rm, VPR64:$Ra)),
310 (FMLSvvv_2S VPR64:$Ra, VPR64:$Rn, VPR64:$Rm)>;
311 def : Pat<(v4f32 (fma (fneg VPR128:$Rn), VPR128:$Rm, VPR128:$Ra)),
312 (FMLSvvv_4S VPR128:$Ra, VPR128:$Rn, VPR128:$Rm)>;
313 def : Pat<(v2f64 (fma (fneg VPR128:$Rn), VPR128:$Rm, VPR128:$Ra)),
314 (FMLSvvv_2D VPR128:$Ra, VPR128:$Rn, VPR128:$Rm)>;
316 // Vector Divide (Floating-Point)
318 defm FDIVvvv : NeonI_3VSame_SD_sizes<0b1, 0b0, 0b11111, "fdiv", fdiv, fdiv, fdiv,
319 v2f32, v4f32, v2f64, 0>;
321 // Vector Bitwise Operations
323 // Vector Bitwise AND
325 defm ANDvvv : NeonI_3VSame_B_sizes<0b0, 0b00, 0b00011, "and", and, and, 1>;
327 // Vector Bitwise Exclusive OR
329 defm EORvvv : NeonI_3VSame_B_sizes<0b1, 0b00, 0b00011, "eor", xor, xor, 1>;
333 defm ORRvvv : NeonI_3VSame_B_sizes<0b0, 0b10, 0b00011, "orr", or, or, 1>;
335 // ORR disassembled as MOV if Vn==Vm
337 // Vector Move - register
338 // Alias for ORR if Vn=Vm.
339 // FIXME: This is actually the preferred syntax but TableGen can't deal with
340 // custom printing of aliases.
341 def : NeonInstAlias<"mov $Rd.8b, $Rn.8b",
342 (ORRvvv_8B VPR64:$Rd, VPR64:$Rn, VPR64:$Rn), 0>;
343 def : NeonInstAlias<"mov $Rd.16b, $Rn.16b",
344 (ORRvvv_16B VPR128:$Rd, VPR128:$Rn, VPR128:$Rn), 0>;
346 // The MOVI instruction takes two immediate operands. The first is the
347 // immediate encoding, while the second is the cmode. A cmode of 14, or
348 // 0b1110, produces a MOVI operation, rather than a MVNI, ORR, or BIC.
349 def Neon_AllZero : PatFrag<(ops), (Neon_movi (i32 0), (i32 14))>;
350 def Neon_AllOne : PatFrag<(ops), (Neon_movi (i32 255), (i32 14))>;
352 def Neon_not8B : PatFrag<(ops node:$in),
353 (xor node:$in, (bitconvert (v8i8 Neon_AllOne)))>;
354 def Neon_not16B : PatFrag<(ops node:$in),
355 (xor node:$in, (bitconvert (v16i8 Neon_AllOne)))>;
357 def Neon_orn8B : PatFrag<(ops node:$Rn, node:$Rm),
358 (or node:$Rn, (Neon_not8B node:$Rm))>;
360 def Neon_orn16B : PatFrag<(ops node:$Rn, node:$Rm),
361 (or node:$Rn, (Neon_not16B node:$Rm))>;
363 def Neon_bic8B : PatFrag<(ops node:$Rn, node:$Rm),
364 (and node:$Rn, (Neon_not8B node:$Rm))>;
366 def Neon_bic16B : PatFrag<(ops node:$Rn, node:$Rm),
367 (and node:$Rn, (Neon_not16B node:$Rm))>;
370 // Vector Bitwise OR NOT - register
372 defm ORNvvv : NeonI_3VSame_B_sizes<0b0, 0b11, 0b00011, "orn",
373 Neon_orn8B, Neon_orn16B, 0>;
375 // Vector Bitwise Bit Clear (AND NOT) - register
377 defm BICvvv : NeonI_3VSame_B_sizes<0b0, 0b01, 0b00011, "bic",
378 Neon_bic8B, Neon_bic16B, 0>;
380 multiclass Neon_bitwise2V_patterns<SDPatternOperator opnode8B,
381 SDPatternOperator opnode16B,
383 Instruction INST16B> {
384 def : Pat<(v2i32 (opnode8B VPR64:$Rn, VPR64:$Rm)),
385 (INST8B VPR64:$Rn, VPR64:$Rm)>;
386 def : Pat<(v4i16 (opnode8B VPR64:$Rn, VPR64:$Rm)),
387 (INST8B VPR64:$Rn, VPR64:$Rm)>;
388 def : Pat<(v1i64 (opnode8B VPR64:$Rn, VPR64:$Rm)),
389 (INST8B VPR64:$Rn, VPR64:$Rm)>;
390 def : Pat<(v4i32 (opnode16B VPR128:$Rn, VPR128:$Rm)),
391 (INST16B VPR128:$Rn, VPR128:$Rm)>;
392 def : Pat<(v8i16 (opnode16B VPR128:$Rn, VPR128:$Rm)),
393 (INST16B VPR128:$Rn, VPR128:$Rm)>;
394 def : Pat<(v2i64 (opnode16B VPR128:$Rn, VPR128:$Rm)),
395 (INST16B VPR128:$Rn, VPR128:$Rm)>;
398 // Additional patterns for bitwise instructions AND, EOR, ORR, BIC, ORN
399 defm : Neon_bitwise2V_patterns<and, and, ANDvvv_8B, ANDvvv_16B>;
400 defm : Neon_bitwise2V_patterns<or, or, ORRvvv_8B, ORRvvv_16B>;
401 defm : Neon_bitwise2V_patterns<xor, xor, EORvvv_8B, EORvvv_16B>;
402 defm : Neon_bitwise2V_patterns<Neon_bic8B, Neon_bic16B, BICvvv_8B, BICvvv_16B>;
403 defm : Neon_bitwise2V_patterns<Neon_orn8B, Neon_orn16B, ORNvvv_8B, ORNvvv_16B>;
405 // Vector Bitwise Select
406 def BSLvvv_8B : NeonI_3VSame_Constraint_impl<"bsl", ".8b", VPR64, v8i8,
407 0b0, 0b1, 0b01, 0b00011, vselect>;
409 def BSLvvv_16B : NeonI_3VSame_Constraint_impl<"bsl", ".16b", VPR128, v16i8,
410 0b1, 0b1, 0b01, 0b00011, vselect>;
412 multiclass Neon_bitwise3V_patterns<SDPatternOperator opnode,
414 Instruction INST16B> {
415 // Disassociate type from instruction definition
416 def : Pat<(v8i8 (opnode (v8i8 VPR64:$src), VPR64:$Rn, VPR64:$Rm)),
417 (INST8B VPR64:$src, VPR64:$Rn, VPR64:$Rm)>;
418 def : Pat<(v2i32 (opnode (v2i32 VPR64:$src), VPR64:$Rn, VPR64:$Rm)),
419 (INST8B VPR64:$src, VPR64:$Rn, VPR64:$Rm)>;
420 def : Pat<(v4i16 (opnode (v4i16 VPR64:$src), VPR64:$Rn, VPR64:$Rm)),
421 (INST8B VPR64:$src, VPR64:$Rn, VPR64:$Rm)>;
422 def : Pat<(v1i64 (opnode (v1i64 VPR64:$src), VPR64:$Rn, VPR64:$Rm)),
423 (INST8B VPR64:$src, VPR64:$Rn, VPR64:$Rm)>;
424 def : Pat<(v16i8 (opnode (v16i8 VPR128:$src), VPR128:$Rn, VPR128:$Rm)),
425 (INST16B VPR128:$src, VPR128:$Rn, VPR128:$Rm)>;
426 def : Pat<(v4i32 (opnode (v4i32 VPR128:$src), VPR128:$Rn, VPR128:$Rm)),
427 (INST16B VPR128:$src, VPR128:$Rn, VPR128:$Rm)>;
428 def : Pat<(v8i16 (opnode (v8i16 VPR128:$src), VPR128:$Rn, VPR128:$Rm)),
429 (INST16B VPR128:$src, VPR128:$Rn, VPR128:$Rm)>;
430 def : Pat<(v2i64 (opnode (v2i64 VPR128:$src), VPR128:$Rn, VPR128:$Rm)),
431 (INST16B VPR128:$src, VPR128:$Rn, VPR128:$Rm)>;
433 // Allow to match BSL instruction pattern with non-constant operand
434 def : Pat<(v8i8 (or (and VPR64:$Rn, VPR64:$Rd),
435 (and VPR64:$Rm, (Neon_not8B VPR64:$Rd)))),
436 (INST8B VPR64:$Rd, VPR64:$Rn, VPR64:$Rm)>;
437 def : Pat<(v4i16 (or (and VPR64:$Rn, VPR64:$Rd),
438 (and VPR64:$Rm, (Neon_not8B VPR64:$Rd)))),
439 (INST8B VPR64:$Rd, VPR64:$Rn, VPR64:$Rm)>;
440 def : Pat<(v2i32 (or (and VPR64:$Rn, VPR64:$Rd),
441 (and VPR64:$Rm, (Neon_not8B VPR64:$Rd)))),
442 (INST8B VPR64:$Rd, VPR64:$Rn, VPR64:$Rm)>;
443 def : Pat<(v1i64 (or (and VPR64:$Rn, VPR64:$Rd),
444 (and VPR64:$Rm, (Neon_not8B VPR64:$Rd)))),
445 (INST8B VPR64:$Rd, VPR64:$Rn, VPR64:$Rm)>;
446 def : Pat<(v16i8 (or (and VPR128:$Rn, VPR128:$Rd),
447 (and VPR128:$Rm, (Neon_not16B VPR128:$Rd)))),
448 (INST16B VPR128:$Rd, VPR128:$Rn, VPR128:$Rm)>;
449 def : Pat<(v8i16 (or (and VPR128:$Rn, VPR128:$Rd),
450 (and VPR128:$Rm, (Neon_not16B VPR128:$Rd)))),
451 (INST16B VPR128:$Rd, VPR128:$Rn, VPR128:$Rm)>;
452 def : Pat<(v4i32 (or (and VPR128:$Rn, VPR128:$Rd),
453 (and VPR128:$Rm, (Neon_not16B VPR128:$Rd)))),
454 (INST16B VPR128:$Rd, VPR128:$Rn, VPR128:$Rm)>;
455 def : Pat<(v2i64 (or (and VPR128:$Rn, VPR128:$Rd),
456 (and VPR128:$Rm, (Neon_not16B VPR128:$Rd)))),
457 (INST16B VPR128:$Rd, VPR128:$Rn, VPR128:$Rm)>;
459 // Allow to match llvm.arm.* intrinsics.
460 def : Pat<(v8i8 (int_arm_neon_vbsl (v8i8 VPR64:$src),
461 (v8i8 VPR64:$Rn), (v8i8 VPR64:$Rm))),
462 (INST8B VPR64:$src, VPR64:$Rn, VPR64:$Rm)>;
463 def : Pat<(v4i16 (int_arm_neon_vbsl (v4i16 VPR64:$src),
464 (v4i16 VPR64:$Rn), (v4i16 VPR64:$Rm))),
465 (INST8B VPR64:$src, VPR64:$Rn, VPR64:$Rm)>;
466 def : Pat<(v2i32 (int_arm_neon_vbsl (v2i32 VPR64:$src),
467 (v2i32 VPR64:$Rn), (v2i32 VPR64:$Rm))),
468 (INST8B VPR64:$src, VPR64:$Rn, VPR64:$Rm)>;
469 def : Pat<(v1i64 (int_arm_neon_vbsl (v1i64 VPR64:$src),
470 (v1i64 VPR64:$Rn), (v1i64 VPR64:$Rm))),
471 (INST8B VPR64:$src, VPR64:$Rn, VPR64:$Rm)>;
472 def : Pat<(v2f32 (int_arm_neon_vbsl (v2f32 VPR64:$src),
473 (v2f32 VPR64:$Rn), (v2f32 VPR64:$Rm))),
474 (INST8B VPR64:$src, VPR64:$Rn, VPR64:$Rm)>;
475 def : Pat<(v1f64 (int_arm_neon_vbsl (v1f64 VPR64:$src),
476 (v1f64 VPR64:$Rn), (v1f64 VPR64:$Rm))),
477 (INST8B VPR64:$src, VPR64:$Rn, VPR64:$Rm)>;
478 def : Pat<(v16i8 (int_arm_neon_vbsl (v16i8 VPR128:$src),
479 (v16i8 VPR128:$Rn), (v16i8 VPR128:$Rm))),
480 (INST16B VPR128:$src, VPR128:$Rn, VPR128:$Rm)>;
481 def : Pat<(v8i16 (int_arm_neon_vbsl (v8i16 VPR128:$src),
482 (v8i16 VPR128:$Rn), (v8i16 VPR128:$Rm))),
483 (INST16B VPR128:$src, VPR128:$Rn, VPR128:$Rm)>;
484 def : Pat<(v4i32 (int_arm_neon_vbsl (v4i32 VPR128:$src),
485 (v4i32 VPR128:$Rn), (v4i32 VPR128:$Rm))),
486 (INST16B VPR128:$src, VPR128:$Rn, VPR128:$Rm)>;
487 def : Pat<(v2i64 (int_arm_neon_vbsl (v2i64 VPR128:$src),
488 (v2i64 VPR128:$Rn), (v2i64 VPR128:$Rm))),
489 (INST16B VPR128:$src, VPR128:$Rn, VPR128:$Rm)>;
490 def : Pat<(v4f32 (int_arm_neon_vbsl (v4f32 VPR128:$src),
491 (v4f32 VPR128:$Rn), (v4f32 VPR128:$Rm))),
492 (INST16B VPR128:$src, VPR128:$Rn, VPR128:$Rm)>;
493 def : Pat<(v2f64 (int_arm_neon_vbsl (v2f64 VPR128:$src),
494 (v2f64 VPR128:$Rn), (v2f64 VPR128:$Rm))),
495 (INST16B VPR128:$src, VPR128:$Rn, VPR128:$Rm)>;
498 // Additional patterns for bitwise instruction BSL
499 defm: Neon_bitwise3V_patterns<vselect, BSLvvv_8B, BSLvvv_16B>;
501 def Neon_NoBSLop : PatFrag<(ops node:$src, node:$Rn, node:$Rm),
502 (vselect node:$src, node:$Rn, node:$Rm),
503 [{ (void)N; return false; }]>;
505 // Vector Bitwise Insert if True
507 def BITvvv_8B : NeonI_3VSame_Constraint_impl<"bit", ".8b", VPR64, v8i8,
508 0b0, 0b1, 0b10, 0b00011, Neon_NoBSLop>;
509 def BITvvv_16B : NeonI_3VSame_Constraint_impl<"bit", ".16b", VPR128, v16i8,
510 0b1, 0b1, 0b10, 0b00011, Neon_NoBSLop>;
512 // Vector Bitwise Insert if False
514 def BIFvvv_8B : NeonI_3VSame_Constraint_impl<"bif", ".8b", VPR64, v8i8,
515 0b0, 0b1, 0b11, 0b00011, Neon_NoBSLop>;
516 def BIFvvv_16B : NeonI_3VSame_Constraint_impl<"bif", ".16b", VPR128, v16i8,
517 0b1, 0b1, 0b11, 0b00011, Neon_NoBSLop>;
519 // Vector Absolute Difference and Accumulate (Signed, Unsigned)
521 def Neon_uaba : PatFrag<(ops node:$Ra, node:$Rn, node:$Rm),
522 (add node:$Ra, (int_arm_neon_vabdu node:$Rn, node:$Rm))>;
523 def Neon_saba : PatFrag<(ops node:$Ra, node:$Rn, node:$Rm),
524 (add node:$Ra, (int_arm_neon_vabds node:$Rn, node:$Rm))>;
526 // Vector Absolute Difference and Accumulate (Unsigned)
527 def UABAvvv_8B : NeonI_3VSame_Constraint_impl<"uaba", ".8b", VPR64, v8i8,
528 0b0, 0b1, 0b00, 0b01111, Neon_uaba>;
529 def UABAvvv_16B : NeonI_3VSame_Constraint_impl<"uaba", ".16b", VPR128, v16i8,
530 0b1, 0b1, 0b00, 0b01111, Neon_uaba>;
531 def UABAvvv_4H : NeonI_3VSame_Constraint_impl<"uaba", ".4h", VPR64, v4i16,
532 0b0, 0b1, 0b01, 0b01111, Neon_uaba>;
533 def UABAvvv_8H : NeonI_3VSame_Constraint_impl<"uaba", ".8h", VPR128, v8i16,
534 0b1, 0b1, 0b01, 0b01111, Neon_uaba>;
535 def UABAvvv_2S : NeonI_3VSame_Constraint_impl<"uaba", ".2s", VPR64, v2i32,
536 0b0, 0b1, 0b10, 0b01111, Neon_uaba>;
537 def UABAvvv_4S : NeonI_3VSame_Constraint_impl<"uaba", ".4s", VPR128, v4i32,
538 0b1, 0b1, 0b10, 0b01111, Neon_uaba>;
540 // Vector Absolute Difference and Accumulate (Signed)
541 def SABAvvv_8B : NeonI_3VSame_Constraint_impl<"saba", ".8b", VPR64, v8i8,
542 0b0, 0b0, 0b00, 0b01111, Neon_saba>;
543 def SABAvvv_16B : NeonI_3VSame_Constraint_impl<"saba", ".16b", VPR128, v16i8,
544 0b1, 0b0, 0b00, 0b01111, Neon_saba>;
545 def SABAvvv_4H : NeonI_3VSame_Constraint_impl<"saba", ".4h", VPR64, v4i16,
546 0b0, 0b0, 0b01, 0b01111, Neon_saba>;
547 def SABAvvv_8H : NeonI_3VSame_Constraint_impl<"saba", ".8h", VPR128, v8i16,
548 0b1, 0b0, 0b01, 0b01111, Neon_saba>;
549 def SABAvvv_2S : NeonI_3VSame_Constraint_impl<"saba", ".2s", VPR64, v2i32,
550 0b0, 0b0, 0b10, 0b01111, Neon_saba>;
551 def SABAvvv_4S : NeonI_3VSame_Constraint_impl<"saba", ".4s", VPR128, v4i32,
552 0b1, 0b0, 0b10, 0b01111, Neon_saba>;
555 // Vector Absolute Difference (Signed, Unsigned)
556 defm UABDvvv : NeonI_3VSame_BHS_sizes<0b1, 0b01110, "uabd", int_arm_neon_vabdu, 0>;
557 defm SABDvvv : NeonI_3VSame_BHS_sizes<0b0, 0b01110, "sabd", int_arm_neon_vabds, 0>;
559 // Vector Absolute Difference (Floating Point)
560 defm FABDvvv: NeonI_3VSame_SD_sizes<0b1, 0b1, 0b11010, "fabd",
561 int_arm_neon_vabds, int_arm_neon_vabds,
562 int_arm_neon_vabds, v2f32, v4f32, v2f64, 0>;
564 // Vector Reciprocal Step (Floating Point)
565 defm FRECPSvvv : NeonI_3VSame_SD_sizes<0b0, 0b0, 0b11111, "frecps",
566 int_arm_neon_vrecps, int_arm_neon_vrecps,
568 v2f32, v4f32, v2f64, 0>;
570 // Vector Reciprocal Square Root Step (Floating Point)
571 defm FRSQRTSvvv : NeonI_3VSame_SD_sizes<0b0, 0b1, 0b11111, "frsqrts",
572 int_arm_neon_vrsqrts,
573 int_arm_neon_vrsqrts,
574 int_arm_neon_vrsqrts,
575 v2f32, v4f32, v2f64, 0>;
577 // Vector Comparisons
579 def Neon_cmeq : PatFrag<(ops node:$lhs, node:$rhs),
580 (Neon_cmp node:$lhs, node:$rhs, SETEQ)>;
581 def Neon_cmphs : PatFrag<(ops node:$lhs, node:$rhs),
582 (Neon_cmp node:$lhs, node:$rhs, SETUGE)>;
583 def Neon_cmge : PatFrag<(ops node:$lhs, node:$rhs),
584 (Neon_cmp node:$lhs, node:$rhs, SETGE)>;
585 def Neon_cmhi : PatFrag<(ops node:$lhs, node:$rhs),
586 (Neon_cmp node:$lhs, node:$rhs, SETUGT)>;
587 def Neon_cmgt : PatFrag<(ops node:$lhs, node:$rhs),
588 (Neon_cmp node:$lhs, node:$rhs, SETGT)>;
590 // NeonI_compare_aliases class: swaps register operands to implement
591 // comparison aliases, e.g., CMLE is alias for CMGE with operands reversed.
592 class NeonI_compare_aliases<string asmop, string asmlane,
593 Instruction inst, RegisterOperand VPRC>
594 : NeonInstAlias<asmop # "\t$Rd" # asmlane #", $Rn" # asmlane #
596 (inst VPRC:$Rd, VPRC:$Rm, VPRC:$Rn), 0b0>;
598 // Vector Comparisons (Integer)
600 // Vector Compare Mask Equal (Integer)
601 let isCommutable =1 in {
602 defm CMEQvvv : NeonI_3VSame_BHSD_sizes<0b1, 0b10001, "cmeq", Neon_cmeq, 0>;
605 // Vector Compare Mask Higher or Same (Unsigned Integer)
606 defm CMHSvvv : NeonI_3VSame_BHSD_sizes<0b1, 0b00111, "cmhs", Neon_cmphs, 0>;
608 // Vector Compare Mask Greater Than or Equal (Integer)
609 defm CMGEvvv : NeonI_3VSame_BHSD_sizes<0b0, 0b00111, "cmge", Neon_cmge, 0>;
611 // Vector Compare Mask Higher (Unsigned Integer)
612 defm CMHIvvv : NeonI_3VSame_BHSD_sizes<0b1, 0b00110, "cmhi", Neon_cmhi, 0>;
614 // Vector Compare Mask Greater Than (Integer)
615 defm CMGTvvv : NeonI_3VSame_BHSD_sizes<0b0, 0b00110, "cmgt", Neon_cmgt, 0>;
617 // Vector Compare Mask Bitwise Test (Integer)
618 defm CMTSTvvv: NeonI_3VSame_BHSD_sizes<0b0, 0b10001, "cmtst", Neon_tst, 0>;
620 // Vector Compare Mask Less or Same (Unsigned Integer)
621 // CMLS is alias for CMHS with operands reversed.
622 def CMLSvvv_8B : NeonI_compare_aliases<"cmls", ".8b", CMHSvvv_8B, VPR64>;
623 def CMLSvvv_16B : NeonI_compare_aliases<"cmls", ".16b", CMHSvvv_16B, VPR128>;
624 def CMLSvvv_4H : NeonI_compare_aliases<"cmls", ".4h", CMHSvvv_4H, VPR64>;
625 def CMLSvvv_8H : NeonI_compare_aliases<"cmls", ".8h", CMHSvvv_8H, VPR128>;
626 def CMLSvvv_2S : NeonI_compare_aliases<"cmls", ".2s", CMHSvvv_2S, VPR64>;
627 def CMLSvvv_4S : NeonI_compare_aliases<"cmls", ".4s", CMHSvvv_4S, VPR128>;
628 def CMLSvvv_2D : NeonI_compare_aliases<"cmls", ".2d", CMHSvvv_2D, VPR128>;
630 // Vector Compare Mask Less Than or Equal (Integer)
631 // CMLE is alias for CMGE with operands reversed.
632 def CMLEvvv_8B : NeonI_compare_aliases<"cmle", ".8b", CMGEvvv_8B, VPR64>;
633 def CMLEvvv_16B : NeonI_compare_aliases<"cmle", ".16b", CMGEvvv_16B, VPR128>;
634 def CMLEvvv_4H : NeonI_compare_aliases<"cmle", ".4h", CMGEvvv_4H, VPR64>;
635 def CMLEvvv_8H : NeonI_compare_aliases<"cmle", ".8h", CMGEvvv_8H, VPR128>;
636 def CMLEvvv_2S : NeonI_compare_aliases<"cmle", ".2s", CMGEvvv_2S, VPR64>;
637 def CMLEvvv_4S : NeonI_compare_aliases<"cmle", ".4s", CMGEvvv_4S, VPR128>;
638 def CMLEvvv_2D : NeonI_compare_aliases<"cmle", ".2d", CMGEvvv_2D, VPR128>;
640 // Vector Compare Mask Lower (Unsigned Integer)
641 // CMLO is alias for CMHI with operands reversed.
642 def CMLOvvv_8B : NeonI_compare_aliases<"cmlo", ".8b", CMHIvvv_8B, VPR64>;
643 def CMLOvvv_16B : NeonI_compare_aliases<"cmlo", ".16b", CMHIvvv_16B, VPR128>;
644 def CMLOvvv_4H : NeonI_compare_aliases<"cmlo", ".4h", CMHIvvv_4H, VPR64>;
645 def CMLOvvv_8H : NeonI_compare_aliases<"cmlo", ".8h", CMHIvvv_8H, VPR128>;
646 def CMLOvvv_2S : NeonI_compare_aliases<"cmlo", ".2s", CMHIvvv_2S, VPR64>;
647 def CMLOvvv_4S : NeonI_compare_aliases<"cmlo", ".4s", CMHIvvv_4S, VPR128>;
648 def CMLOvvv_2D : NeonI_compare_aliases<"cmlo", ".2d", CMHIvvv_2D, VPR128>;
650 // Vector Compare Mask Less Than (Integer)
651 // CMLT is alias for CMGT with operands reversed.
652 def CMLTvvv_8B : NeonI_compare_aliases<"cmlt", ".8b", CMGTvvv_8B, VPR64>;
653 def CMLTvvv_16B : NeonI_compare_aliases<"cmlt", ".16b", CMGTvvv_16B, VPR128>;
654 def CMLTvvv_4H : NeonI_compare_aliases<"cmlt", ".4h", CMGTvvv_4H, VPR64>;
655 def CMLTvvv_8H : NeonI_compare_aliases<"cmlt", ".8h", CMGTvvv_8H, VPR128>;
656 def CMLTvvv_2S : NeonI_compare_aliases<"cmlt", ".2s", CMGTvvv_2S, VPR64>;
657 def CMLTvvv_4S : NeonI_compare_aliases<"cmlt", ".4s", CMGTvvv_4S, VPR128>;
658 def CMLTvvv_2D : NeonI_compare_aliases<"cmlt", ".2d", CMGTvvv_2D, VPR128>;
661 def neon_uimm0_asmoperand : AsmOperandClass
664 let PredicateMethod = "isUImm<0>";
665 let RenderMethod = "addImmOperands";
668 def neon_uimm0 : Operand<i32>, ImmLeaf<i32, [{return Imm == 0;}]> {
669 let ParserMatchClass = neon_uimm0_asmoperand;
670 let PrintMethod = "printNeonUImm0Operand";
674 multiclass NeonI_cmpz_sizes<bit u, bits<5> opcode, string asmop, CondCode CC>
676 def _8B : NeonI_2VMisc<0b0, u, 0b00, opcode,
677 (outs VPR64:$Rd), (ins VPR64:$Rn, neon_uimm0:$Imm),
678 asmop # "\t$Rd.8b, $Rn.8b, $Imm",
679 [(set (v8i8 VPR64:$Rd),
680 (v8i8 (Neon_cmpz (v8i8 VPR64:$Rn), (i32 imm:$Imm), CC)))],
683 def _16B : NeonI_2VMisc<0b1, u, 0b00, opcode,
684 (outs VPR128:$Rd), (ins VPR128:$Rn, neon_uimm0:$Imm),
685 asmop # "\t$Rd.16b, $Rn.16b, $Imm",
686 [(set (v16i8 VPR128:$Rd),
687 (v16i8 (Neon_cmpz (v16i8 VPR128:$Rn), (i32 imm:$Imm), CC)))],
690 def _4H : NeonI_2VMisc<0b0, u, 0b01, opcode,
691 (outs VPR64:$Rd), (ins VPR64:$Rn, neon_uimm0:$Imm),
692 asmop # "\t$Rd.4h, $Rn.4h, $Imm",
693 [(set (v4i16 VPR64:$Rd),
694 (v4i16 (Neon_cmpz (v4i16 VPR64:$Rn), (i32 imm:$Imm), CC)))],
697 def _8H : NeonI_2VMisc<0b1, u, 0b01, opcode,
698 (outs VPR128:$Rd), (ins VPR128:$Rn, neon_uimm0:$Imm),
699 asmop # "\t$Rd.8h, $Rn.8h, $Imm",
700 [(set (v8i16 VPR128:$Rd),
701 (v8i16 (Neon_cmpz (v8i16 VPR128:$Rn), (i32 imm:$Imm), CC)))],
704 def _2S : NeonI_2VMisc<0b0, u, 0b10, opcode,
705 (outs VPR64:$Rd), (ins VPR64:$Rn, neon_uimm0:$Imm),
706 asmop # "\t$Rd.2s, $Rn.2s, $Imm",
707 [(set (v2i32 VPR64:$Rd),
708 (v2i32 (Neon_cmpz (v2i32 VPR64:$Rn), (i32 imm:$Imm), CC)))],
711 def _4S : NeonI_2VMisc<0b1, u, 0b10, opcode,
712 (outs VPR128:$Rd), (ins VPR128:$Rn, neon_uimm0:$Imm),
713 asmop # "\t$Rd.4s, $Rn.4s, $Imm",
714 [(set (v4i32 VPR128:$Rd),
715 (v4i32 (Neon_cmpz (v4i32 VPR128:$Rn), (i32 imm:$Imm), CC)))],
718 def _2D : NeonI_2VMisc<0b1, u, 0b11, opcode,
719 (outs VPR128:$Rd), (ins VPR128:$Rn, neon_uimm0:$Imm),
720 asmop # "\t$Rd.2d, $Rn.2d, $Imm",
721 [(set (v2i64 VPR128:$Rd),
722 (v2i64 (Neon_cmpz (v2i64 VPR128:$Rn), (i32 imm:$Imm), CC)))],
726 // Vector Compare Mask Equal to Zero (Integer)
727 defm CMEQvvi : NeonI_cmpz_sizes<0b0, 0b01001, "cmeq", SETEQ>;
729 // Vector Compare Mask Greater Than or Equal to Zero (Signed Integer)
730 defm CMGEvvi : NeonI_cmpz_sizes<0b1, 0b01000, "cmge", SETGE>;
732 // Vector Compare Mask Greater Than Zero (Signed Integer)
733 defm CMGTvvi : NeonI_cmpz_sizes<0b0, 0b01000, "cmgt", SETGT>;
735 // Vector Compare Mask Less Than or Equal To Zero (Signed Integer)
736 defm CMLEvvi : NeonI_cmpz_sizes<0b1, 0b01001, "cmle", SETLE>;
738 // Vector Compare Mask Less Than Zero (Signed Integer)
739 defm CMLTvvi : NeonI_cmpz_sizes<0b0, 0b01010, "cmlt", SETLT>;
741 // Vector Comparisons (Floating Point)
743 // Vector Compare Mask Equal (Floating Point)
744 let isCommutable =1 in {
745 defm FCMEQvvv : NeonI_3VSame_SD_sizes<0b0, 0b0, 0b11100, "fcmeq", Neon_cmeq,
746 Neon_cmeq, Neon_cmeq,
747 v2i32, v4i32, v2i64, 0>;
750 // Vector Compare Mask Greater Than Or Equal (Floating Point)
751 defm FCMGEvvv : NeonI_3VSame_SD_sizes<0b1, 0b0, 0b11100, "fcmge", Neon_cmge,
752 Neon_cmge, Neon_cmge,
753 v2i32, v4i32, v2i64, 0>;
755 // Vector Compare Mask Greater Than (Floating Point)
756 defm FCMGTvvv : NeonI_3VSame_SD_sizes<0b1, 0b1, 0b11100, "fcmgt", Neon_cmgt,
757 Neon_cmgt, Neon_cmgt,
758 v2i32, v4i32, v2i64, 0>;
760 // Vector Compare Mask Less Than Or Equal (Floating Point)
761 // FCMLE is alias for FCMGE with operands reversed.
762 def FCMLEvvv_2S : NeonI_compare_aliases<"fcmle", ".2s", FCMGEvvv_2S, VPR64>;
763 def FCMLEvvv_4S : NeonI_compare_aliases<"fcmle", ".4s", FCMGEvvv_4S, VPR128>;
764 def FCMLEvvv_2D : NeonI_compare_aliases<"fcmle", ".2d", FCMGEvvv_2D, VPR128>;
766 // Vector Compare Mask Less Than (Floating Point)
767 // FCMLT is alias for FCMGT with operands reversed.
768 def FCMLTvvv_2S : NeonI_compare_aliases<"fcmlt", ".2s", FCMGTvvv_2S, VPR64>;
769 def FCMLTvvv_4S : NeonI_compare_aliases<"fcmlt", ".4s", FCMGTvvv_4S, VPR128>;
770 def FCMLTvvv_2D : NeonI_compare_aliases<"fcmlt", ".2d", FCMGTvvv_2D, VPR128>;
773 multiclass NeonI_fpcmpz_sizes<bit u, bit size, bits<5> opcode,
774 string asmop, CondCode CC>
776 def _2S : NeonI_2VMisc<0b0, u, {size, 0b0}, opcode,
777 (outs VPR64:$Rd), (ins VPR64:$Rn, fpz32:$FPImm),
778 asmop # "\t$Rd.2s, $Rn.2s, $FPImm",
779 [(set (v2i32 VPR64:$Rd),
780 (v2i32 (Neon_cmpz (v2f32 VPR64:$Rn), (f32 fpz32:$FPImm), CC)))],
783 def _4S : NeonI_2VMisc<0b1, u, {size, 0b0}, opcode,
784 (outs VPR128:$Rd), (ins VPR128:$Rn, fpz32:$FPImm),
785 asmop # "\t$Rd.4s, $Rn.4s, $FPImm",
786 [(set (v4i32 VPR128:$Rd),
787 (v4i32 (Neon_cmpz (v4f32 VPR128:$Rn), (f32 fpz32:$FPImm), CC)))],
790 def _2D : NeonI_2VMisc<0b1, u, {size, 0b1}, opcode,
791 (outs VPR128:$Rd), (ins VPR128:$Rn, fpz32:$FPImm),
792 asmop # "\t$Rd.2d, $Rn.2d, $FPImm",
793 [(set (v2i64 VPR128:$Rd),
794 (v2i64 (Neon_cmpz (v2f64 VPR128:$Rn), (f32 fpz32:$FPImm), CC)))],
798 // Vector Compare Mask Equal to Zero (Floating Point)
799 defm FCMEQvvi : NeonI_fpcmpz_sizes<0b0, 0b1, 0b01101, "fcmeq", SETEQ>;
801 // Vector Compare Mask Greater Than or Equal to Zero (Floating Point)
802 defm FCMGEvvi : NeonI_fpcmpz_sizes<0b1, 0b1, 0b01100, "fcmge", SETGE>;
804 // Vector Compare Mask Greater Than Zero (Floating Point)
805 defm FCMGTvvi : NeonI_fpcmpz_sizes<0b0, 0b1, 0b01100, "fcmgt", SETGT>;
807 // Vector Compare Mask Less Than or Equal To Zero (Floating Point)
808 defm FCMLEvvi : NeonI_fpcmpz_sizes<0b1, 0b1, 0b01101, "fcmle", SETLE>;
810 // Vector Compare Mask Less Than Zero (Floating Point)
811 defm FCMLTvvi : NeonI_fpcmpz_sizes<0b0, 0b1, 0b01110, "fcmlt", SETLT>;
813 // Vector Absolute Comparisons (Floating Point)
815 // Vector Absolute Compare Mask Greater Than Or Equal (Floating Point)
816 defm FACGEvvv : NeonI_3VSame_SD_sizes<0b1, 0b0, 0b11101, "facge",
817 int_arm_neon_vacged, int_arm_neon_vacgeq,
818 int_aarch64_neon_vacgeq,
819 v2i32, v4i32, v2i64, 0>;
821 // Vector Absolute Compare Mask Greater Than (Floating Point)
822 defm FACGTvvv : NeonI_3VSame_SD_sizes<0b1, 0b1, 0b11101, "facgt",
823 int_arm_neon_vacgtd, int_arm_neon_vacgtq,
824 int_aarch64_neon_vacgtq,
825 v2i32, v4i32, v2i64, 0>;
827 // Vector Absolute Compare Mask Less Than Or Equal (Floating Point)
828 // FACLE is alias for FACGE with operands reversed.
829 def FACLEvvv_2S : NeonI_compare_aliases<"facle", ".2s", FACGEvvv_2S, VPR64>;
830 def FACLEvvv_4S : NeonI_compare_aliases<"facle", ".4s", FACGEvvv_4S, VPR128>;
831 def FACLEvvv_2D : NeonI_compare_aliases<"facle", ".2d", FACGEvvv_2D, VPR128>;
833 // Vector Absolute Compare Mask Less Than (Floating Point)
834 // FACLT is alias for FACGT with operands reversed.
835 def FACLTvvv_2S : NeonI_compare_aliases<"faclt", ".2s", FACGTvvv_2S, VPR64>;
836 def FACLTvvv_4S : NeonI_compare_aliases<"faclt", ".4s", FACGTvvv_4S, VPR128>;
837 def FACLTvvv_2D : NeonI_compare_aliases<"faclt", ".2d", FACGTvvv_2D, VPR128>;
839 // Vector halving add (Integer Signed, Unsigned)
840 defm SHADDvvv : NeonI_3VSame_BHS_sizes<0b0, 0b00000, "shadd",
841 int_arm_neon_vhadds, 1>;
842 defm UHADDvvv : NeonI_3VSame_BHS_sizes<0b1, 0b00000, "uhadd",
843 int_arm_neon_vhaddu, 1>;
845 // Vector halving sub (Integer Signed, Unsigned)
846 defm SHSUBvvv : NeonI_3VSame_BHS_sizes<0b0, 0b00100, "shsub",
847 int_arm_neon_vhsubs, 0>;
848 defm UHSUBvvv : NeonI_3VSame_BHS_sizes<0b1, 0b00100, "uhsub",
849 int_arm_neon_vhsubu, 0>;
851 // Vector rouding halving add (Integer Signed, Unsigned)
852 defm SRHADDvvv : NeonI_3VSame_BHS_sizes<0b0, 0b00010, "srhadd",
853 int_arm_neon_vrhadds, 1>;
854 defm URHADDvvv : NeonI_3VSame_BHS_sizes<0b1, 0b00010, "urhadd",
855 int_arm_neon_vrhaddu, 1>;
857 // Vector Saturating add (Integer Signed, Unsigned)
858 defm SQADDvvv : NeonI_3VSame_BHSD_sizes<0b0, 0b00001, "sqadd",
859 int_arm_neon_vqadds, 1>;
860 defm UQADDvvv : NeonI_3VSame_BHSD_sizes<0b1, 0b00001, "uqadd",
861 int_arm_neon_vqaddu, 1>;
863 // Vector Saturating sub (Integer Signed, Unsigned)
864 defm SQSUBvvv : NeonI_3VSame_BHSD_sizes<0b0, 0b00101, "sqsub",
865 int_arm_neon_vqsubs, 1>;
866 defm UQSUBvvv : NeonI_3VSame_BHSD_sizes<0b1, 0b00101, "uqsub",
867 int_arm_neon_vqsubu, 1>;
869 // Vector Shift Left (Signed and Unsigned Integer)
870 defm SSHLvvv : NeonI_3VSame_BHSD_sizes<0b0, 0b01000, "sshl",
871 int_arm_neon_vshifts, 1>;
872 defm USHLvvv : NeonI_3VSame_BHSD_sizes<0b1, 0b01000, "ushl",
873 int_arm_neon_vshiftu, 1>;
875 // Vector Saturating Shift Left (Signed and Unsigned Integer)
876 defm SQSHLvvv : NeonI_3VSame_BHSD_sizes<0b0, 0b01001, "sqshl",
877 int_arm_neon_vqshifts, 1>;
878 defm UQSHLvvv : NeonI_3VSame_BHSD_sizes<0b1, 0b01001, "uqshl",
879 int_arm_neon_vqshiftu, 1>;
881 // Vector Rouding Shift Left (Signed and Unsigned Integer)
882 defm SRSHLvvv : NeonI_3VSame_BHSD_sizes<0b0, 0b01010, "srshl",
883 int_arm_neon_vrshifts, 1>;
884 defm URSHLvvv : NeonI_3VSame_BHSD_sizes<0b1, 0b01010, "urshl",
885 int_arm_neon_vrshiftu, 1>;
887 // Vector Saturating Rouding Shift Left (Signed and Unsigned Integer)
888 defm SQRSHLvvv : NeonI_3VSame_BHSD_sizes<0b0, 0b01011, "sqrshl",
889 int_arm_neon_vqrshifts, 1>;
890 defm UQRSHLvvv : NeonI_3VSame_BHSD_sizes<0b1, 0b01011, "uqrshl",
891 int_arm_neon_vqrshiftu, 1>;
893 // Vector Maximum (Signed and Unsigned Integer)
894 defm SMAXvvv : NeonI_3VSame_BHS_sizes<0b0, 0b01100, "smax", int_arm_neon_vmaxs, 1>;
895 defm UMAXvvv : NeonI_3VSame_BHS_sizes<0b1, 0b01100, "umax", int_arm_neon_vmaxu, 1>;
897 // Vector Minimum (Signed and Unsigned Integer)
898 defm SMINvvv : NeonI_3VSame_BHS_sizes<0b0, 0b01101, "smin", int_arm_neon_vmins, 1>;
899 defm UMINvvv : NeonI_3VSame_BHS_sizes<0b1, 0b01101, "umin", int_arm_neon_vminu, 1>;
901 // Vector Maximum (Floating Point)
902 defm FMAXvvv : NeonI_3VSame_SD_sizes<0b0, 0b0, 0b11110, "fmax",
903 int_arm_neon_vmaxs, int_arm_neon_vmaxs,
904 int_arm_neon_vmaxs, v2f32, v4f32, v2f64, 1>;
906 // Vector Minimum (Floating Point)
907 defm FMINvvv : NeonI_3VSame_SD_sizes<0b0, 0b1, 0b11110, "fmin",
908 int_arm_neon_vmins, int_arm_neon_vmins,
909 int_arm_neon_vmins, v2f32, v4f32, v2f64, 1>;
911 // Vector maxNum (Floating Point) - prefer a number over a quiet NaN)
912 defm FMAXNMvvv : NeonI_3VSame_SD_sizes<0b0, 0b0, 0b11000, "fmaxnm",
913 int_aarch64_neon_vmaxnm,
914 int_aarch64_neon_vmaxnm,
915 int_aarch64_neon_vmaxnm,
916 v2f32, v4f32, v2f64, 1>;
918 // Vector minNum (Floating Point) - prefer a number over a quiet NaN)
919 defm FMINNMvvv : NeonI_3VSame_SD_sizes<0b0, 0b1, 0b11000, "fminnm",
920 int_aarch64_neon_vminnm,
921 int_aarch64_neon_vminnm,
922 int_aarch64_neon_vminnm,
923 v2f32, v4f32, v2f64, 1>;
925 // Vector Maximum Pairwise (Signed and Unsigned Integer)
926 defm SMAXPvvv : NeonI_3VSame_BHS_sizes<0b0, 0b10100, "smaxp", int_arm_neon_vpmaxs, 1>;
927 defm UMAXPvvv : NeonI_3VSame_BHS_sizes<0b1, 0b10100, "umaxp", int_arm_neon_vpmaxu, 1>;
929 // Vector Minimum Pairwise (Signed and Unsigned Integer)
930 defm SMINPvvv : NeonI_3VSame_BHS_sizes<0b0, 0b10101, "sminp", int_arm_neon_vpmins, 1>;
931 defm UMINPvvv : NeonI_3VSame_BHS_sizes<0b1, 0b10101, "uminp", int_arm_neon_vpminu, 1>;
933 // Vector Maximum Pairwise (Floating Point)
934 defm FMAXPvvv : NeonI_3VSame_SD_sizes<0b1, 0b0, 0b11110, "fmaxp",
935 int_arm_neon_vpmaxs, int_arm_neon_vpmaxs,
936 int_arm_neon_vpmaxs, v2f32, v4f32, v2f64, 1>;
938 // Vector Minimum Pairwise (Floating Point)
939 defm FMINPvvv : NeonI_3VSame_SD_sizes<0b1, 0b1, 0b11110, "fminp",
940 int_arm_neon_vpmins, int_arm_neon_vpmins,
941 int_arm_neon_vpmins, v2f32, v4f32, v2f64, 1>;
943 // Vector maxNum Pairwise (Floating Point) - prefer a number over a quiet NaN)
944 defm FMAXNMPvvv : NeonI_3VSame_SD_sizes<0b1, 0b0, 0b11000, "fmaxnmp",
945 int_aarch64_neon_vpmaxnm,
946 int_aarch64_neon_vpmaxnm,
947 int_aarch64_neon_vpmaxnm,
948 v2f32, v4f32, v2f64, 1>;
950 // Vector minNum Pairwise (Floating Point) - prefer a number over a quiet NaN)
951 defm FMINNMPvvv : NeonI_3VSame_SD_sizes<0b1, 0b1, 0b11000, "fminnmp",
952 int_aarch64_neon_vpminnm,
953 int_aarch64_neon_vpminnm,
954 int_aarch64_neon_vpminnm,
955 v2f32, v4f32, v2f64, 1>;
957 // Vector Addition Pairwise (Integer)
958 defm ADDP : NeonI_3VSame_BHSD_sizes<0b0, 0b10111, "addp", int_arm_neon_vpadd, 1>;
960 // Vector Addition Pairwise (Floating Point)
961 defm FADDP : NeonI_3VSame_SD_sizes<0b1, 0b0, 0b11010, "faddp",
965 v2f32, v4f32, v2f64, 1>;
967 // Vector Saturating Doubling Multiply High
968 defm SQDMULHvvv : NeonI_3VSame_HS_sizes<0b0, 0b10110, "sqdmulh",
969 int_arm_neon_vqdmulh, 1>;
971 // Vector Saturating Rouding Doubling Multiply High
972 defm SQRDMULHvvv : NeonI_3VSame_HS_sizes<0b1, 0b10110, "sqrdmulh",
973 int_arm_neon_vqrdmulh, 1>;
975 // Vector Multiply Extended (Floating Point)
976 defm FMULXvvv : NeonI_3VSame_SD_sizes<0b0, 0b0, 0b11011, "fmulx",
977 int_aarch64_neon_vmulx,
978 int_aarch64_neon_vmulx,
979 int_aarch64_neon_vmulx,
980 v2f32, v4f32, v2f64, 1>;
982 // Patterns to match llvm.aarch64.* intrinsic for
983 // ADDP, SMINP, UMINP, SMAXP, UMAXP having i32 as output
984 class Neon_VectorPair_v2i32_pattern<SDPatternOperator opnode, Instruction INST>
985 : Pat<(v1i32 (opnode (v2i32 VPR64:$Rn))),
987 (v2i32 (INST (v2i32 VPR64:$Rn), (v2i32 VPR64:$Rn))),
990 def : Neon_VectorPair_v2i32_pattern<int_aarch64_neon_sminv, SMINPvvv_2S>;
991 def : Neon_VectorPair_v2i32_pattern<int_aarch64_neon_uminv, UMINPvvv_2S>;
992 def : Neon_VectorPair_v2i32_pattern<int_aarch64_neon_smaxv, SMAXPvvv_2S>;
993 def : Neon_VectorPair_v2i32_pattern<int_aarch64_neon_umaxv, UMAXPvvv_2S>;
994 def : Neon_VectorPair_v2i32_pattern<int_aarch64_neon_vaddv, ADDP_2S>;
996 // Vector Immediate Instructions
998 multiclass neon_mov_imm_shift_asmoperands<string PREFIX>
1000 def _asmoperand : AsmOperandClass
1002 let Name = "NeonMovImmShift" # PREFIX;
1003 let RenderMethod = "addNeonMovImmShift" # PREFIX # "Operands";
1004 let PredicateMethod = "isNeonMovImmShift" # PREFIX;
1008 // Definition of vector immediates shift operands
1010 // The selectable use-cases extract the shift operation
1011 // information from the OpCmode fields encoded in the immediate.
1012 def neon_mod_shift_imm_XFORM : SDNodeXForm<imm, [{
1013 uint64_t OpCmode = N->getZExtValue();
1015 unsigned ShiftOnesIn;
1017 A64Imms::decodeNeonModShiftImm(OpCmode, ShiftImm, ShiftOnesIn);
1018 if (!HasShift) return SDValue();
1019 return CurDAG->getTargetConstant(ShiftImm, MVT::i32);
1022 // Vector immediates shift operands which accept LSL and MSL
1023 // shift operators with shift value in the range of 0, 8, 16, 24 (LSL),
1024 // or 0, 8 (LSLH) or 8, 16 (MSL).
1025 defm neon_mov_imm_LSL : neon_mov_imm_shift_asmoperands<"LSL">;
1026 defm neon_mov_imm_MSL : neon_mov_imm_shift_asmoperands<"MSL">;
1027 // LSLH restricts shift amount to 0, 8 out of 0, 8, 16, 24
1028 defm neon_mov_imm_LSLH : neon_mov_imm_shift_asmoperands<"LSLH">;
1030 multiclass neon_mov_imm_shift_operands<string PREFIX,
1031 string HALF, string ISHALF, code pred>
1033 def _operand : Operand<i32>, ImmLeaf<i32, pred, neon_mod_shift_imm_XFORM>
1036 "printNeonMovImmShiftOperand<A64SE::" # PREFIX # ", " # ISHALF # ">";
1038 "DecodeNeonMovImmShiftOperand<A64SE::" # PREFIX # ", " # ISHALF # ">";
1039 let ParserMatchClass =
1040 !cast<AsmOperandClass>("neon_mov_imm_" # PREFIX # HALF # "_asmoperand");
1044 defm neon_mov_imm_LSL : neon_mov_imm_shift_operands<"LSL", "", "false", [{
1046 unsigned ShiftOnesIn;
1048 A64Imms::decodeNeonModShiftImm(Imm, ShiftImm, ShiftOnesIn);
1049 return (HasShift && !ShiftOnesIn);
1052 defm neon_mov_imm_MSL : neon_mov_imm_shift_operands<"MSL", "", "false", [{
1054 unsigned ShiftOnesIn;
1056 A64Imms::decodeNeonModShiftImm(Imm, ShiftImm, ShiftOnesIn);
1057 return (HasShift && ShiftOnesIn);
1060 defm neon_mov_imm_LSLH : neon_mov_imm_shift_operands<"LSL", "H", "true", [{
1062 unsigned ShiftOnesIn;
1064 A64Imms::decodeNeonModShiftImm(Imm, ShiftImm, ShiftOnesIn);
1065 return (HasShift && !ShiftOnesIn);
1068 def neon_uimm1_asmoperand : AsmOperandClass
1071 let PredicateMethod = "isUImm<1>";
1072 let RenderMethod = "addImmOperands";
1075 def neon_uimm2_asmoperand : AsmOperandClass
1078 let PredicateMethod = "isUImm<2>";
1079 let RenderMethod = "addImmOperands";
1082 def neon_uimm8_asmoperand : AsmOperandClass
1085 let PredicateMethod = "isUImm<8>";
1086 let RenderMethod = "addImmOperands";
1089 def neon_uimm8 : Operand<i32>, ImmLeaf<i32, [{(void)Imm; return true;}]> {
1090 let ParserMatchClass = neon_uimm8_asmoperand;
1091 let PrintMethod = "printUImmHexOperand";
1094 def neon_uimm64_mask_asmoperand : AsmOperandClass
1096 let Name = "NeonUImm64Mask";
1097 let PredicateMethod = "isNeonUImm64Mask";
1098 let RenderMethod = "addNeonUImm64MaskOperands";
1101 // MCOperand for 64-bit bytemask with each byte having only the
1102 // value 0x00 and 0xff is encoded as an unsigned 8-bit value
1103 def neon_uimm64_mask : Operand<i32>, ImmLeaf<i32, [{(void)Imm; return true;}]> {
1104 let ParserMatchClass = neon_uimm64_mask_asmoperand;
1105 let PrintMethod = "printNeonUImm64MaskOperand";
1108 multiclass NeonI_mov_imm_lsl_sizes<string asmop, bit op,
1109 SDPatternOperator opnode>
1111 // shift zeros, per word
1112 def _2S : NeonI_1VModImm<0b0, op,
1114 (ins neon_uimm8:$Imm,
1115 neon_mov_imm_LSL_operand:$Simm),
1116 !strconcat(asmop, "\t$Rd.2s, $Imm$Simm"),
1117 [(set (v2i32 VPR64:$Rd),
1118 (v2i32 (opnode (timm:$Imm),
1119 (neon_mov_imm_LSL_operand:$Simm))))],
1122 let cmode = {0b0, Simm{1}, Simm{0}, 0b0};
1125 def _4S : NeonI_1VModImm<0b1, op,
1127 (ins neon_uimm8:$Imm,
1128 neon_mov_imm_LSL_operand:$Simm),
1129 !strconcat(asmop, "\t$Rd.4s, $Imm$Simm"),
1130 [(set (v4i32 VPR128:$Rd),
1131 (v4i32 (opnode (timm:$Imm),
1132 (neon_mov_imm_LSL_operand:$Simm))))],
1135 let cmode = {0b0, Simm{1}, Simm{0}, 0b0};
1138 // shift zeros, per halfword
1139 def _4H : NeonI_1VModImm<0b0, op,
1141 (ins neon_uimm8:$Imm,
1142 neon_mov_imm_LSLH_operand:$Simm),
1143 !strconcat(asmop, "\t$Rd.4h, $Imm$Simm"),
1144 [(set (v4i16 VPR64:$Rd),
1145 (v4i16 (opnode (timm:$Imm),
1146 (neon_mov_imm_LSLH_operand:$Simm))))],
1149 let cmode = {0b1, 0b0, Simm, 0b0};
1152 def _8H : NeonI_1VModImm<0b1, op,
1154 (ins neon_uimm8:$Imm,
1155 neon_mov_imm_LSLH_operand:$Simm),
1156 !strconcat(asmop, "\t$Rd.8h, $Imm$Simm"),
1157 [(set (v8i16 VPR128:$Rd),
1158 (v8i16 (opnode (timm:$Imm),
1159 (neon_mov_imm_LSLH_operand:$Simm))))],
1162 let cmode = {0b1, 0b0, Simm, 0b0};
1166 multiclass NeonI_mov_imm_with_constraint_lsl_sizes<string asmop, bit op,
1167 SDPatternOperator opnode,
1168 SDPatternOperator neonopnode>
1170 let Constraints = "$src = $Rd" in {
1171 // shift zeros, per word
1172 def _2S : NeonI_1VModImm<0b0, op,
1174 (ins VPR64:$src, neon_uimm8:$Imm,
1175 neon_mov_imm_LSL_operand:$Simm),
1176 !strconcat(asmop, "\t$Rd.2s, $Imm$Simm"),
1177 [(set (v2i32 VPR64:$Rd),
1178 (v2i32 (opnode (v2i32 VPR64:$src),
1179 (v2i32 (bitconvert (v2i32 (neonopnode timm:$Imm,
1180 neon_mov_imm_LSL_operand:$Simm)))))))],
1183 let cmode = {0b0, Simm{1}, Simm{0}, 0b1};
1186 def _4S : NeonI_1VModImm<0b1, op,
1188 (ins VPR128:$src, neon_uimm8:$Imm,
1189 neon_mov_imm_LSL_operand:$Simm),
1190 !strconcat(asmop, "\t$Rd.4s, $Imm$Simm"),
1191 [(set (v4i32 VPR128:$Rd),
1192 (v4i32 (opnode (v4i32 VPR128:$src),
1193 (v4i32 (bitconvert (v4i32 (neonopnode timm:$Imm,
1194 neon_mov_imm_LSL_operand:$Simm)))))))],
1197 let cmode = {0b0, Simm{1}, Simm{0}, 0b1};
1200 // shift zeros, per halfword
1201 def _4H : NeonI_1VModImm<0b0, op,
1203 (ins VPR64:$src, neon_uimm8:$Imm,
1204 neon_mov_imm_LSLH_operand:$Simm),
1205 !strconcat(asmop, "\t$Rd.4h, $Imm$Simm"),
1206 [(set (v4i16 VPR64:$Rd),
1207 (v4i16 (opnode (v4i16 VPR64:$src),
1208 (v4i16 (bitconvert (v4i16 (neonopnode timm:$Imm,
1209 neon_mov_imm_LSL_operand:$Simm)))))))],
1212 let cmode = {0b1, 0b0, Simm, 0b1};
1215 def _8H : NeonI_1VModImm<0b1, op,
1217 (ins VPR128:$src, neon_uimm8:$Imm,
1218 neon_mov_imm_LSLH_operand:$Simm),
1219 !strconcat(asmop, "\t$Rd.8h, $Imm$Simm"),
1220 [(set (v8i16 VPR128:$Rd),
1221 (v8i16 (opnode (v8i16 VPR128:$src),
1222 (v8i16 (bitconvert (v8i16 (neonopnode timm:$Imm,
1223 neon_mov_imm_LSL_operand:$Simm)))))))],
1226 let cmode = {0b1, 0b0, Simm, 0b1};
1231 multiclass NeonI_mov_imm_msl_sizes<string asmop, bit op,
1232 SDPatternOperator opnode>
1234 // shift ones, per word
1235 def _2S : NeonI_1VModImm<0b0, op,
1237 (ins neon_uimm8:$Imm,
1238 neon_mov_imm_MSL_operand:$Simm),
1239 !strconcat(asmop, "\t$Rd.2s, $Imm$Simm"),
1240 [(set (v2i32 VPR64:$Rd),
1241 (v2i32 (opnode (timm:$Imm),
1242 (neon_mov_imm_MSL_operand:$Simm))))],
1245 let cmode = {0b1, 0b1, 0b0, Simm};
1248 def _4S : NeonI_1VModImm<0b1, op,
1250 (ins neon_uimm8:$Imm,
1251 neon_mov_imm_MSL_operand:$Simm),
1252 !strconcat(asmop, "\t$Rd.4s, $Imm$Simm"),
1253 [(set (v4i32 VPR128:$Rd),
1254 (v4i32 (opnode (timm:$Imm),
1255 (neon_mov_imm_MSL_operand:$Simm))))],
1258 let cmode = {0b1, 0b1, 0b0, Simm};
1262 // Vector Move Immediate Shifted
1263 let isReMaterializable = 1 in {
1264 defm MOVIvi_lsl : NeonI_mov_imm_lsl_sizes<"movi", 0b0, Neon_movi>;
1267 // Vector Move Inverted Immediate Shifted
1268 let isReMaterializable = 1 in {
1269 defm MVNIvi_lsl : NeonI_mov_imm_lsl_sizes<"mvni", 0b1, Neon_mvni>;
1272 // Vector Bitwise Bit Clear (AND NOT) - immediate
1273 let isReMaterializable = 1 in {
1274 defm BICvi_lsl : NeonI_mov_imm_with_constraint_lsl_sizes<"bic", 0b1,
1278 // Vector Bitwise OR - immedidate
1280 let isReMaterializable = 1 in {
1281 defm ORRvi_lsl : NeonI_mov_imm_with_constraint_lsl_sizes<"orr", 0b0,
1285 // Additional patterns for Vector Bitwise Bit Clear (AND NOT) - immedidate
1286 // LowerBUILD_VECTOR favors lowering MOVI over MVNI.
1287 // BIC immediate instructions selection requires additional patterns to
1288 // transform Neon_movi operands into BIC immediate operands
1290 def neon_mov_imm_LSLH_transform_XFORM : SDNodeXForm<imm, [{
1291 uint64_t OpCmode = N->getZExtValue();
1293 unsigned ShiftOnesIn;
1294 (void)A64Imms::decodeNeonModShiftImm(OpCmode, ShiftImm, ShiftOnesIn);
1295 // LSLH restricts shift amount to 0, 8 which are encoded as 0 and 1
1296 // Transform encoded shift amount 0 to 1 and 1 to 0.
1297 return CurDAG->getTargetConstant(!ShiftImm, MVT::i32);
1300 def neon_mov_imm_LSLH_transform_operand
1303 unsigned ShiftOnesIn;
1305 A64Imms::decodeNeonModShiftImm(Imm, ShiftImm, ShiftOnesIn);
1306 return (HasShift && !ShiftOnesIn); }],
1307 neon_mov_imm_LSLH_transform_XFORM>;
1309 // Transform (and A, (4h Neon_movi 0xff)) -> BIC 4h (A, 0x00, LSL 8)
1310 // Transform (and A, (4h Neon_movi 0xff LSL #8)) -> BIC 4h (A, 0x00)
1311 def : Pat<(v4i16 (and VPR64:$src,
1312 (v4i16 (Neon_movi 255, neon_mov_imm_LSLH_transform_operand:$Simm)))),
1313 (BICvi_lsl_4H VPR64:$src, 0,
1314 neon_mov_imm_LSLH_transform_operand:$Simm)>;
1316 // Transform (and A, (8h Neon_movi 8h 0xff)) -> BIC 8h (A, 0x00, LSL 8)
1317 // Transform (and A, (8h Neon_movi 0xff LSL #8)) -> BIC 8h (A, 0x00)
1318 def : Pat<(v8i16 (and VPR128:$src,
1319 (v8i16 (Neon_movi 255, neon_mov_imm_LSLH_transform_operand:$Simm)))),
1320 (BICvi_lsl_8H VPR128:$src, 0,
1321 neon_mov_imm_LSLH_transform_operand:$Simm)>;
1324 multiclass Neon_bitwiseVi_patterns<SDPatternOperator opnode,
1325 SDPatternOperator neonopnode,
1327 Instruction INST8H> {
1328 def : Pat<(v8i8 (opnode VPR64:$src,
1329 (bitconvert(v4i16 (neonopnode timm:$Imm,
1330 neon_mov_imm_LSLH_operand:$Simm))))),
1331 (INST4H VPR64:$src, neon_uimm8:$Imm,
1332 neon_mov_imm_LSLH_operand:$Simm)>;
1333 def : Pat<(v1i64 (opnode VPR64:$src,
1334 (bitconvert(v4i16 (neonopnode timm:$Imm,
1335 neon_mov_imm_LSLH_operand:$Simm))))),
1336 (INST4H VPR64:$src, neon_uimm8:$Imm,
1337 neon_mov_imm_LSLH_operand:$Simm)>;
1339 def : Pat<(v16i8 (opnode VPR128:$src,
1340 (bitconvert(v8i16 (neonopnode timm:$Imm,
1341 neon_mov_imm_LSLH_operand:$Simm))))),
1342 (INST8H VPR128:$src, neon_uimm8:$Imm,
1343 neon_mov_imm_LSLH_operand:$Simm)>;
1344 def : Pat<(v4i32 (opnode VPR128:$src,
1345 (bitconvert(v8i16 (neonopnode timm:$Imm,
1346 neon_mov_imm_LSLH_operand:$Simm))))),
1347 (INST8H VPR128:$src, neon_uimm8:$Imm,
1348 neon_mov_imm_LSLH_operand:$Simm)>;
1349 def : Pat<(v2i64 (opnode VPR128:$src,
1350 (bitconvert(v8i16 (neonopnode timm:$Imm,
1351 neon_mov_imm_LSLH_operand:$Simm))))),
1352 (INST8H VPR128:$src, neon_uimm8:$Imm,
1353 neon_mov_imm_LSLH_operand:$Simm)>;
1356 // Additional patterns for Vector Vector Bitwise Bit Clear (AND NOT) - immediate
1357 defm : Neon_bitwiseVi_patterns<or, Neon_mvni, BICvi_lsl_4H, BICvi_lsl_8H>;
1359 // Additional patterns for Vector Bitwise OR - immedidate
1360 defm : Neon_bitwiseVi_patterns<or, Neon_movi, ORRvi_lsl_4H, ORRvi_lsl_8H>;
1363 // Vector Move Immediate Masked
1364 let isReMaterializable = 1 in {
1365 defm MOVIvi_msl : NeonI_mov_imm_msl_sizes<"movi", 0b0, Neon_movi>;
1368 // Vector Move Inverted Immediate Masked
1369 let isReMaterializable = 1 in {
1370 defm MVNIvi_msl : NeonI_mov_imm_msl_sizes<"mvni", 0b1, Neon_mvni>;
1373 class NeonI_mov_imm_lsl_aliases<string asmop, string asmlane,
1374 Instruction inst, RegisterOperand VPRC>
1375 : NeonInstAlias<!strconcat(asmop, "\t$Rd," # asmlane # ", $Imm"),
1376 (inst VPRC:$Rd, neon_uimm8:$Imm, 0), 0b0>;
1378 // Aliases for Vector Move Immediate Shifted
1379 def : NeonI_mov_imm_lsl_aliases<"movi", ".2s", MOVIvi_lsl_2S, VPR64>;
1380 def : NeonI_mov_imm_lsl_aliases<"movi", ".4s", MOVIvi_lsl_4S, VPR128>;
1381 def : NeonI_mov_imm_lsl_aliases<"movi", ".4h", MOVIvi_lsl_4H, VPR64>;
1382 def : NeonI_mov_imm_lsl_aliases<"movi", ".8h", MOVIvi_lsl_8H, VPR128>;
1384 // Aliases for Vector Move Inverted Immediate Shifted
1385 def : NeonI_mov_imm_lsl_aliases<"mvni", ".2s", MVNIvi_lsl_2S, VPR64>;
1386 def : NeonI_mov_imm_lsl_aliases<"mvni", ".4s", MVNIvi_lsl_4S, VPR128>;
1387 def : NeonI_mov_imm_lsl_aliases<"mvni", ".4h", MVNIvi_lsl_4H, VPR64>;
1388 def : NeonI_mov_imm_lsl_aliases<"mvni", ".8h", MVNIvi_lsl_8H, VPR128>;
1390 // Aliases for Vector Bitwise Bit Clear (AND NOT) - immediate
1391 def : NeonI_mov_imm_lsl_aliases<"bic", ".2s", BICvi_lsl_2S, VPR64>;
1392 def : NeonI_mov_imm_lsl_aliases<"bic", ".4s", BICvi_lsl_4S, VPR128>;
1393 def : NeonI_mov_imm_lsl_aliases<"bic", ".4h", BICvi_lsl_4H, VPR64>;
1394 def : NeonI_mov_imm_lsl_aliases<"bic", ".8h", BICvi_lsl_8H, VPR128>;
1396 // Aliases for Vector Bitwise OR - immedidate
1397 def : NeonI_mov_imm_lsl_aliases<"orr", ".2s", ORRvi_lsl_2S, VPR64>;
1398 def : NeonI_mov_imm_lsl_aliases<"orr", ".4s", ORRvi_lsl_4S, VPR128>;
1399 def : NeonI_mov_imm_lsl_aliases<"orr", ".4h", ORRvi_lsl_4H, VPR64>;
1400 def : NeonI_mov_imm_lsl_aliases<"orr", ".8h", ORRvi_lsl_8H, VPR128>;
1402 // Vector Move Immediate - per byte
1403 let isReMaterializable = 1 in {
1404 def MOVIvi_8B : NeonI_1VModImm<0b0, 0b0,
1405 (outs VPR64:$Rd), (ins neon_uimm8:$Imm),
1406 "movi\t$Rd.8b, $Imm",
1407 [(set (v8i8 VPR64:$Rd),
1408 (v8i8 (Neon_movi (timm:$Imm), (i32 imm))))],
1413 def MOVIvi_16B : NeonI_1VModImm<0b1, 0b0,
1414 (outs VPR128:$Rd), (ins neon_uimm8:$Imm),
1415 "movi\t$Rd.16b, $Imm",
1416 [(set (v16i8 VPR128:$Rd),
1417 (v16i8 (Neon_movi (timm:$Imm), (i32 imm))))],
1423 // Vector Move Immediate - bytemask, per double word
1424 let isReMaterializable = 1 in {
1425 def MOVIvi_2D : NeonI_1VModImm<0b1, 0b1,
1426 (outs VPR128:$Rd), (ins neon_uimm64_mask:$Imm),
1427 "movi\t $Rd.2d, $Imm",
1428 [(set (v2i64 VPR128:$Rd),
1429 (v2i64 (Neon_movi (timm:$Imm), (i32 imm))))],
1435 // Vector Move Immediate - bytemask, one doubleword
1437 let isReMaterializable = 1 in {
1438 def MOVIdi : NeonI_1VModImm<0b0, 0b1,
1439 (outs FPR64:$Rd), (ins neon_uimm64_mask:$Imm),
1441 [(set (v1i64 FPR64:$Rd),
1442 (v1i64 (Neon_movi (timm:$Imm), (i32 imm))))],
1448 // Vector Floating Point Move Immediate
1450 class NeonI_FMOV_impl<string asmlane, RegisterOperand VPRC, ValueType OpTy,
1451 Operand immOpType, bit q, bit op>
1452 : NeonI_1VModImm<q, op,
1453 (outs VPRC:$Rd), (ins immOpType:$Imm),
1454 "fmov\t$Rd" # asmlane # ", $Imm",
1455 [(set (OpTy VPRC:$Rd),
1456 (OpTy (Neon_fmovi (timm:$Imm))))],
1461 let isReMaterializable = 1 in {
1462 def FMOVvi_2S : NeonI_FMOV_impl<".2s", VPR64, v2f32, fmov32_operand, 0b0, 0b0>;
1463 def FMOVvi_4S : NeonI_FMOV_impl<".4s", VPR128, v4f32, fmov32_operand, 0b1, 0b0>;
1464 def FMOVvi_2D : NeonI_FMOV_impl<".2d", VPR128, v2f64, fmov64_operand, 0b1, 0b1>;
1467 // Vector Shift (Immediate)
1468 // Immediate in [0, 63]
1469 def imm0_63 : Operand<i32> {
1470 let ParserMatchClass = uimm6_asmoperand;
1473 // Shift Right/Left Immediate - The immh:immb field of these shifts are encoded
1477 // 8 immh:immb<6:3> = '0001xxx', <imm> is encoded in immh:immb<2:0>
1478 // 16 immh:immb<6:4> = '001xxxx', <imm> is encoded in immh:immb<3:0>
1479 // 32 immh:immb<6:5> = '01xxxxx', <imm> is encoded in immh:immb<4:0>
1480 // 64 immh:immb<6> = '1xxxxxx', <imm> is encoded in immh:immb<5:0>
1482 // The shift right immediate amount, in the range 1 to element bits, is computed
1483 // as Offset - UInt(immh:immb). The shift left immediate amount, in the range 0
1484 // to element bits - 1, is computed as UInt(immh:immb) - Offset.
1486 class shr_imm_asmoperands<string OFFSET> : AsmOperandClass {
1487 let Name = "ShrImm" # OFFSET;
1488 let RenderMethod = "addImmOperands";
1489 let DiagnosticType = "ShrImm" # OFFSET;
1492 class shr_imm<string OFFSET> : Operand<i32> {
1493 let EncoderMethod = "getShiftRightImm" # OFFSET;
1494 let DecoderMethod = "DecodeShiftRightImm" # OFFSET;
1495 let ParserMatchClass =
1496 !cast<AsmOperandClass>("shr_imm" # OFFSET # "_asmoperand");
1499 def shr_imm8_asmoperand : shr_imm_asmoperands<"8">;
1500 def shr_imm16_asmoperand : shr_imm_asmoperands<"16">;
1501 def shr_imm32_asmoperand : shr_imm_asmoperands<"32">;
1502 def shr_imm64_asmoperand : shr_imm_asmoperands<"64">;
1504 def shr_imm8 : shr_imm<"8">, ImmLeaf<i32, [{return Imm > 0 && Imm <= 8;}]>;
1505 def shr_imm16 : shr_imm<"16">, ImmLeaf<i32, [{return Imm > 0 && Imm <= 16;}]>;
1506 def shr_imm32 : shr_imm<"32">, ImmLeaf<i32, [{return Imm > 0 && Imm <= 32;}]>;
1507 def shr_imm64 : shr_imm<"64">, ImmLeaf<i32, [{return Imm > 0 && Imm <= 64;}]>;
1509 class shl_imm_asmoperands<string OFFSET> : AsmOperandClass {
1510 let Name = "ShlImm" # OFFSET;
1511 let RenderMethod = "addImmOperands";
1512 let DiagnosticType = "ShlImm" # OFFSET;
1515 class shl_imm<string OFFSET> : Operand<i32> {
1516 let EncoderMethod = "getShiftLeftImm" # OFFSET;
1517 let DecoderMethod = "DecodeShiftLeftImm" # OFFSET;
1518 let ParserMatchClass =
1519 !cast<AsmOperandClass>("shl_imm" # OFFSET # "_asmoperand");
1522 def shl_imm8_asmoperand : shl_imm_asmoperands<"8">;
1523 def shl_imm16_asmoperand : shl_imm_asmoperands<"16">;
1524 def shl_imm32_asmoperand : shl_imm_asmoperands<"32">;
1525 def shl_imm64_asmoperand : shl_imm_asmoperands<"64">;
1527 def shl_imm8 : shl_imm<"8">, ImmLeaf<i32, [{return Imm >= 0 && Imm < 8;}]>;
1528 def shl_imm16 : shl_imm<"16">, ImmLeaf<i32, [{return Imm >= 0 && Imm < 16;}]>;
1529 def shl_imm32 : shl_imm<"32">, ImmLeaf<i32, [{return Imm >= 0 && Imm < 32;}]>;
1530 def shl_imm64 : shl_imm<"64">, ImmLeaf<i32, [{return Imm >= 0 && Imm < 64;}]>;
1532 class N2VShift<bit q, bit u, bits<5> opcode, string asmop, string T,
1533 RegisterOperand VPRC, ValueType Ty, Operand ImmTy, SDNode OpNode>
1534 : NeonI_2VShiftImm<q, u, opcode,
1535 (outs VPRC:$Rd), (ins VPRC:$Rn, ImmTy:$Imm),
1536 asmop # "\t$Rd." # T # ", $Rn." # T # ", $Imm",
1537 [(set (Ty VPRC:$Rd),
1538 (Ty (OpNode (Ty VPRC:$Rn),
1539 (Ty (Neon_vdup (i32 ImmTy:$Imm))))))],
1542 multiclass NeonI_N2VShL<bit u, bits<5> opcode, string asmop> {
1543 // 64-bit vector types.
1544 def _8B : N2VShift<0b0, u, opcode, asmop, "8b", VPR64, v8i8, shl_imm8, shl> {
1545 let Inst{22-19} = 0b0001; // immh:immb = 0001xxx
1548 def _4H : N2VShift<0b0, u, opcode, asmop, "4h", VPR64, v4i16, shl_imm16, shl> {
1549 let Inst{22-20} = 0b001; // immh:immb = 001xxxx
1552 def _2S : N2VShift<0b0, u, opcode, asmop, "2s", VPR64, v2i32, shl_imm32, shl> {
1553 let Inst{22-21} = 0b01; // immh:immb = 01xxxxx
1556 // 128-bit vector types.
1557 def _16B : N2VShift<0b1, u, opcode, asmop, "16b", VPR128, v16i8, shl_imm8, shl> {
1558 let Inst{22-19} = 0b0001; // immh:immb = 0001xxx
1561 def _8H : N2VShift<0b1, u, opcode, asmop, "8h", VPR128, v8i16, shl_imm16, shl> {
1562 let Inst{22-20} = 0b001; // immh:immb = 001xxxx
1565 def _4S : N2VShift<0b1, u, opcode, asmop, "4s", VPR128, v4i32, shl_imm32, shl> {
1566 let Inst{22-21} = 0b01; // immh:immb = 01xxxxx
1569 def _2D : N2VShift<0b1, u, opcode, asmop, "2d", VPR128, v2i64, shl_imm64, shl> {
1570 let Inst{22} = 0b1; // immh:immb = 1xxxxxx
1574 multiclass NeonI_N2VShR<bit u, bits<5> opcode, string asmop, SDNode OpNode> {
1575 def _8B : N2VShift<0b0, u, opcode, asmop, "8b", VPR64, v8i8, shr_imm8,
1577 let Inst{22-19} = 0b0001;
1580 def _4H : N2VShift<0b0, u, opcode, asmop, "4h", VPR64, v4i16, shr_imm16,
1582 let Inst{22-20} = 0b001;
1585 def _2S : N2VShift<0b0, u, opcode, asmop, "2s", VPR64, v2i32, shr_imm32,
1587 let Inst{22-21} = 0b01;
1590 def _16B : N2VShift<0b1, u, opcode, asmop, "16b", VPR128, v16i8, shr_imm8,
1592 let Inst{22-19} = 0b0001;
1595 def _8H : N2VShift<0b1, u, opcode, asmop, "8h", VPR128, v8i16, shr_imm16,
1597 let Inst{22-20} = 0b001;
1600 def _4S : N2VShift<0b1, u, opcode, asmop, "4s", VPR128, v4i32, shr_imm32,
1602 let Inst{22-21} = 0b01;
1605 def _2D : N2VShift<0b1, u, opcode, asmop, "2d", VPR128, v2i64, shr_imm64,
1612 defm SHLvvi : NeonI_N2VShL<0b0, 0b01010, "shl">;
1615 defm SSHRvvi : NeonI_N2VShR<0b0, 0b00000, "sshr", sra>;
1616 defm USHRvvi : NeonI_N2VShR<0b1, 0b00000, "ushr", srl>;
1618 def Neon_High16B : PatFrag<(ops node:$in),
1619 (extract_subvector (v16i8 node:$in), (iPTR 8))>;
1620 def Neon_High8H : PatFrag<(ops node:$in),
1621 (extract_subvector (v8i16 node:$in), (iPTR 4))>;
1622 def Neon_High4S : PatFrag<(ops node:$in),
1623 (extract_subvector (v4i32 node:$in), (iPTR 2))>;
1624 def Neon_High2D : PatFrag<(ops node:$in),
1625 (extract_subvector (v2i64 node:$in), (iPTR 1))>;
1626 def Neon_High4float : PatFrag<(ops node:$in),
1627 (extract_subvector (v4f32 node:$in), (iPTR 2))>;
1628 def Neon_High2double : PatFrag<(ops node:$in),
1629 (extract_subvector (v2f64 node:$in), (iPTR 1))>;
1631 def Neon_Low16B : PatFrag<(ops node:$in),
1632 (v8i8 (extract_subvector (v16i8 node:$in),
1634 def Neon_Low8H : PatFrag<(ops node:$in),
1635 (v4i16 (extract_subvector (v8i16 node:$in),
1637 def Neon_Low4S : PatFrag<(ops node:$in),
1638 (v2i32 (extract_subvector (v4i32 node:$in),
1640 def Neon_Low2D : PatFrag<(ops node:$in),
1641 (v1i64 (extract_subvector (v2i64 node:$in),
1643 def Neon_Low4float : PatFrag<(ops node:$in),
1644 (v2f32 (extract_subvector (v4f32 node:$in),
1646 def Neon_Low2double : PatFrag<(ops node:$in),
1647 (v1f64 (extract_subvector (v2f64 node:$in),
1650 class N2VShiftLong<bit q, bit u, bits<5> opcode, string asmop, string DestT,
1651 string SrcT, ValueType DestTy, ValueType SrcTy,
1652 Operand ImmTy, SDPatternOperator ExtOp>
1653 : NeonI_2VShiftImm<q, u, opcode, (outs VPR128:$Rd),
1654 (ins VPR64:$Rn, ImmTy:$Imm),
1655 asmop # "\t$Rd." # DestT # ", $Rn." # SrcT # ", $Imm",
1656 [(set (DestTy VPR128:$Rd),
1658 (DestTy (ExtOp (SrcTy VPR64:$Rn))),
1659 (DestTy (Neon_vdup (i32 ImmTy:$Imm))))))],
1662 class N2VShiftLongHigh<bit q, bit u, bits<5> opcode, string asmop, string DestT,
1663 string SrcT, ValueType DestTy, ValueType SrcTy,
1664 int StartIndex, Operand ImmTy,
1665 SDPatternOperator ExtOp, PatFrag getTop>
1666 : NeonI_2VShiftImm<q, u, opcode, (outs VPR128:$Rd),
1667 (ins VPR128:$Rn, ImmTy:$Imm),
1668 asmop # "2\t$Rd." # DestT # ", $Rn." # SrcT # ", $Imm",
1669 [(set (DestTy VPR128:$Rd),
1672 (SrcTy (getTop VPR128:$Rn)))),
1673 (DestTy (Neon_vdup (i32 ImmTy:$Imm))))))],
1676 multiclass NeonI_N2VShLL<string prefix, bit u, bits<5> opcode, string asmop,
1678 // 64-bit vector types.
1679 def _8B : N2VShiftLong<0b0, u, opcode, asmop, "8h", "8b", v8i16, v8i8,
1681 let Inst{22-19} = 0b0001; // immh:immb = 0001xxx
1684 def _4H : N2VShiftLong<0b0, u, opcode, asmop, "4s", "4h", v4i32, v4i16,
1686 let Inst{22-20} = 0b001; // immh:immb = 001xxxx
1689 def _2S : N2VShiftLong<0b0, u, opcode, asmop, "2d", "2s", v2i64, v2i32,
1691 let Inst{22-21} = 0b01; // immh:immb = 01xxxxx
1694 // 128-bit vector types
1695 def _16B : N2VShiftLongHigh<0b1, u, opcode, asmop, "8h", "16b", v8i16, v8i8,
1696 8, shl_imm8, ExtOp, Neon_High16B> {
1697 let Inst{22-19} = 0b0001; // immh:immb = 0001xxx
1700 def _8H : N2VShiftLongHigh<0b1, u, opcode, asmop, "4s", "8h", v4i32, v4i16,
1701 4, shl_imm16, ExtOp, Neon_High8H> {
1702 let Inst{22-20} = 0b001; // immh:immb = 001xxxx
1705 def _4S : N2VShiftLongHigh<0b1, u, opcode, asmop, "2d", "4s", v2i64, v2i32,
1706 2, shl_imm32, ExtOp, Neon_High4S> {
1707 let Inst{22-21} = 0b01; // immh:immb = 01xxxxx
1710 // Use other patterns to match when the immediate is 0.
1711 def : Pat<(v8i16 (ExtOp (v8i8 VPR64:$Rn))),
1712 (!cast<Instruction>(prefix # "_8B") VPR64:$Rn, 0)>;
1714 def : Pat<(v4i32 (ExtOp (v4i16 VPR64:$Rn))),
1715 (!cast<Instruction>(prefix # "_4H") VPR64:$Rn, 0)>;
1717 def : Pat<(v2i64 (ExtOp (v2i32 VPR64:$Rn))),
1718 (!cast<Instruction>(prefix # "_2S") VPR64:$Rn, 0)>;
1720 def : Pat<(v8i16 (ExtOp (v8i8 (Neon_High16B VPR128:$Rn)))),
1721 (!cast<Instruction>(prefix # "_16B") VPR128:$Rn, 0)>;
1723 def : Pat<(v4i32 (ExtOp (v4i16 (Neon_High8H VPR128:$Rn)))),
1724 (!cast<Instruction>(prefix # "_8H") VPR128:$Rn, 0)>;
1726 def : Pat<(v2i64 (ExtOp (v2i32 (Neon_High4S VPR128:$Rn)))),
1727 (!cast<Instruction>(prefix # "_4S") VPR128:$Rn, 0)>;
1731 defm SSHLLvvi : NeonI_N2VShLL<"SSHLLvvi", 0b0, 0b10100, "sshll", sext>;
1732 defm USHLLvvi : NeonI_N2VShLL<"USHLLvvi", 0b1, 0b10100, "ushll", zext>;
1734 // Rounding/Saturating shift
1735 class N2VShift_RQ<bit q, bit u, bits<5> opcode, string asmop, string T,
1736 RegisterOperand VPRC, ValueType Ty, Operand ImmTy,
1737 SDPatternOperator OpNode>
1738 : NeonI_2VShiftImm<q, u, opcode,
1739 (outs VPRC:$Rd), (ins VPRC:$Rn, ImmTy:$Imm),
1740 asmop # "\t$Rd." # T # ", $Rn." # T # ", $Imm",
1741 [(set (Ty VPRC:$Rd), (Ty (OpNode (Ty VPRC:$Rn),
1742 (i32 ImmTy:$Imm))))],
1745 // shift right (vector by immediate)
1746 multiclass NeonI_N2VShR_RQ<bit u, bits<5> opcode, string asmop,
1747 SDPatternOperator OpNode> {
1748 def _8B : N2VShift_RQ<0b0, u, opcode, asmop, "8b", VPR64, v8i8, shr_imm8,
1750 let Inst{22-19} = 0b0001;
1753 def _4H : N2VShift_RQ<0b0, u, opcode, asmop, "4h", VPR64, v4i16, shr_imm16,
1755 let Inst{22-20} = 0b001;
1758 def _2S : N2VShift_RQ<0b0, u, opcode, asmop, "2s", VPR64, v2i32, shr_imm32,
1760 let Inst{22-21} = 0b01;
1763 def _16B : N2VShift_RQ<0b1, u, opcode, asmop, "16b", VPR128, v16i8, shr_imm8,
1765 let Inst{22-19} = 0b0001;
1768 def _8H : N2VShift_RQ<0b1, u, opcode, asmop, "8h", VPR128, v8i16, shr_imm16,
1770 let Inst{22-20} = 0b001;
1773 def _4S : N2VShift_RQ<0b1, u, opcode, asmop, "4s", VPR128, v4i32, shr_imm32,
1775 let Inst{22-21} = 0b01;
1778 def _2D : N2VShift_RQ<0b1, u, opcode, asmop, "2d", VPR128, v2i64, shr_imm64,
1784 multiclass NeonI_N2VShL_Q<bit u, bits<5> opcode, string asmop,
1785 SDPatternOperator OpNode> {
1786 // 64-bit vector types.
1787 def _8B : N2VShift_RQ<0b0, u, opcode, asmop, "8b", VPR64, v8i8, shl_imm8,
1789 let Inst{22-19} = 0b0001;
1792 def _4H : N2VShift_RQ<0b0, u, opcode, asmop, "4h", VPR64, v4i16, shl_imm16,
1794 let Inst{22-20} = 0b001;
1797 def _2S : N2VShift_RQ<0b0, u, opcode, asmop, "2s", VPR64, v2i32, shl_imm32,
1799 let Inst{22-21} = 0b01;
1802 // 128-bit vector types.
1803 def _16B : N2VShift_RQ<0b1, u, opcode, asmop, "16b", VPR128, v16i8, shl_imm8,
1805 let Inst{22-19} = 0b0001;
1808 def _8H : N2VShift_RQ<0b1, u, opcode, asmop, "8h", VPR128, v8i16, shl_imm16,
1810 let Inst{22-20} = 0b001;
1813 def _4S : N2VShift_RQ<0b1, u, opcode, asmop, "4s", VPR128, v4i32, shl_imm32,
1815 let Inst{22-21} = 0b01;
1818 def _2D : N2VShift_RQ<0b1, u, opcode, asmop, "2d", VPR128, v2i64, shl_imm64,
1824 // Rounding shift right
1825 defm SRSHRvvi : NeonI_N2VShR_RQ<0b0, 0b00100, "srshr",
1826 int_aarch64_neon_vsrshr>;
1827 defm URSHRvvi : NeonI_N2VShR_RQ<0b1, 0b00100, "urshr",
1828 int_aarch64_neon_vurshr>;
1830 // Saturating shift left unsigned
1831 defm SQSHLUvvi : NeonI_N2VShL_Q<0b1, 0b01100, "sqshlu", int_aarch64_neon_vsqshlu>;
1833 // Saturating shift left
1834 defm SQSHLvvi : NeonI_N2VShL_Q<0b0, 0b01110, "sqshl", Neon_sqrshlImm>;
1835 defm UQSHLvvi : NeonI_N2VShL_Q<0b1, 0b01110, "uqshl", Neon_uqrshlImm>;
1837 class N2VShiftAdd<bit q, bit u, bits<5> opcode, string asmop, string T,
1838 RegisterOperand VPRC, ValueType Ty, Operand ImmTy,
1840 : NeonI_2VShiftImm<q, u, opcode,
1841 (outs VPRC:$Rd), (ins VPRC:$src, VPRC:$Rn, ImmTy:$Imm),
1842 asmop # "\t$Rd." # T # ", $Rn." # T # ", $Imm",
1843 [(set (Ty VPRC:$Rd), (Ty (add (Ty VPRC:$src),
1844 (Ty (OpNode (Ty VPRC:$Rn),
1845 (Ty (Neon_vdup (i32 ImmTy:$Imm))))))))],
1847 let Constraints = "$src = $Rd";
1850 // Shift Right accumulate
1851 multiclass NeonI_N2VShRAdd<bit u, bits<5> opcode, string asmop, SDNode OpNode> {
1852 def _8B : N2VShiftAdd<0b0, u, opcode, asmop, "8b", VPR64, v8i8, shr_imm8,
1854 let Inst{22-19} = 0b0001;
1857 def _4H : N2VShiftAdd<0b0, u, opcode, asmop, "4h", VPR64, v4i16, shr_imm16,
1859 let Inst{22-20} = 0b001;
1862 def _2S : N2VShiftAdd<0b0, u, opcode, asmop, "2s", VPR64, v2i32, shr_imm32,
1864 let Inst{22-21} = 0b01;
1867 def _16B : N2VShiftAdd<0b1, u, opcode, asmop, "16b", VPR128, v16i8, shr_imm8,
1869 let Inst{22-19} = 0b0001;
1872 def _8H : N2VShiftAdd<0b1, u, opcode, asmop, "8h", VPR128, v8i16, shr_imm16,
1874 let Inst{22-20} = 0b001;
1877 def _4S : N2VShiftAdd<0b1, u, opcode, asmop, "4s", VPR128, v4i32, shr_imm32,
1879 let Inst{22-21} = 0b01;
1882 def _2D : N2VShiftAdd<0b1, u, opcode, asmop, "2d", VPR128, v2i64, shr_imm64,
1888 // Shift right and accumulate
1889 defm SSRAvvi : NeonI_N2VShRAdd<0, 0b00010, "ssra", sra>;
1890 defm USRAvvi : NeonI_N2VShRAdd<1, 0b00010, "usra", srl>;
1892 // Rounding shift accumulate
1893 class N2VShiftAdd_R<bit q, bit u, bits<5> opcode, string asmop, string T,
1894 RegisterOperand VPRC, ValueType Ty, Operand ImmTy,
1895 SDPatternOperator OpNode>
1896 : NeonI_2VShiftImm<q, u, opcode,
1897 (outs VPRC:$Rd), (ins VPRC:$src, VPRC:$Rn, ImmTy:$Imm),
1898 asmop # "\t$Rd." # T # ", $Rn." # T # ", $Imm",
1899 [(set (Ty VPRC:$Rd), (Ty (add (Ty VPRC:$src),
1900 (Ty (OpNode (Ty VPRC:$Rn), (i32 ImmTy:$Imm))))))],
1902 let Constraints = "$src = $Rd";
1905 multiclass NeonI_N2VShRAdd_R<bit u, bits<5> opcode, string asmop,
1906 SDPatternOperator OpNode> {
1907 def _8B : N2VShiftAdd_R<0b0, u, opcode, asmop, "8b", VPR64, v8i8, shr_imm8,
1909 let Inst{22-19} = 0b0001;
1912 def _4H : N2VShiftAdd_R<0b0, u, opcode, asmop, "4h", VPR64, v4i16, shr_imm16,
1914 let Inst{22-20} = 0b001;
1917 def _2S : N2VShiftAdd_R<0b0, u, opcode, asmop, "2s", VPR64, v2i32, shr_imm32,
1919 let Inst{22-21} = 0b01;
1922 def _16B : N2VShiftAdd_R<0b1, u, opcode, asmop, "16b", VPR128, v16i8, shr_imm8,
1924 let Inst{22-19} = 0b0001;
1927 def _8H : N2VShiftAdd_R<0b1, u, opcode, asmop, "8h", VPR128, v8i16, shr_imm16,
1929 let Inst{22-20} = 0b001;
1932 def _4S : N2VShiftAdd_R<0b1, u, opcode, asmop, "4s", VPR128, v4i32, shr_imm32,
1934 let Inst{22-21} = 0b01;
1937 def _2D : N2VShiftAdd_R<0b1, u, opcode, asmop, "2d", VPR128, v2i64, shr_imm64,
1943 // Rounding shift right and accumulate
1944 defm SRSRAvvi : NeonI_N2VShRAdd_R<0, 0b00110, "srsra", int_aarch64_neon_vsrshr>;
1945 defm URSRAvvi : NeonI_N2VShRAdd_R<1, 0b00110, "ursra", int_aarch64_neon_vurshr>;
1947 // Shift insert by immediate
1948 class N2VShiftIns<bit q, bit u, bits<5> opcode, string asmop, string T,
1949 RegisterOperand VPRC, ValueType Ty, Operand ImmTy,
1950 SDPatternOperator OpNode>
1951 : NeonI_2VShiftImm<q, u, opcode,
1952 (outs VPRC:$Rd), (ins VPRC:$src, VPRC:$Rn, ImmTy:$Imm),
1953 asmop # "\t$Rd." # T # ", $Rn." # T # ", $Imm",
1954 [(set (Ty VPRC:$Rd), (Ty (OpNode (Ty VPRC:$src), (Ty VPRC:$Rn),
1955 (i32 ImmTy:$Imm))))],
1957 let Constraints = "$src = $Rd";
1960 // shift left insert (vector by immediate)
1961 multiclass NeonI_N2VShLIns<bit u, bits<5> opcode, string asmop> {
1962 def _8B : N2VShiftIns<0b0, u, opcode, asmop, "8b", VPR64, v8i8, shl_imm8,
1963 int_aarch64_neon_vsli> {
1964 let Inst{22-19} = 0b0001;
1967 def _4H : N2VShiftIns<0b0, u, opcode, asmop, "4h", VPR64, v4i16, shl_imm16,
1968 int_aarch64_neon_vsli> {
1969 let Inst{22-20} = 0b001;
1972 def _2S : N2VShiftIns<0b0, u, opcode, asmop, "2s", VPR64, v2i32, shl_imm32,
1973 int_aarch64_neon_vsli> {
1974 let Inst{22-21} = 0b01;
1977 // 128-bit vector types
1978 def _16B : N2VShiftIns<0b1, u, opcode, asmop, "16b", VPR128, v16i8, shl_imm8,
1979 int_aarch64_neon_vsli> {
1980 let Inst{22-19} = 0b0001;
1983 def _8H : N2VShiftIns<0b1, u, opcode, asmop, "8h", VPR128, v8i16, shl_imm16,
1984 int_aarch64_neon_vsli> {
1985 let Inst{22-20} = 0b001;
1988 def _4S : N2VShiftIns<0b1, u, opcode, asmop, "4s", VPR128, v4i32, shl_imm32,
1989 int_aarch64_neon_vsli> {
1990 let Inst{22-21} = 0b01;
1993 def _2D : N2VShiftIns<0b1, u, opcode, asmop, "2d", VPR128, v2i64, shl_imm64,
1994 int_aarch64_neon_vsli> {
1999 // shift right insert (vector by immediate)
2000 multiclass NeonI_N2VShRIns<bit u, bits<5> opcode, string asmop> {
2001 // 64-bit vector types.
2002 def _8B : N2VShiftIns<0b0, u, opcode, asmop, "8b", VPR64, v8i8, shr_imm8,
2003 int_aarch64_neon_vsri> {
2004 let Inst{22-19} = 0b0001;
2007 def _4H : N2VShiftIns<0b0, u, opcode, asmop, "4h", VPR64, v4i16, shr_imm16,
2008 int_aarch64_neon_vsri> {
2009 let Inst{22-20} = 0b001;
2012 def _2S : N2VShiftIns<0b0, u, opcode, asmop, "2s", VPR64, v2i32, shr_imm32,
2013 int_aarch64_neon_vsri> {
2014 let Inst{22-21} = 0b01;
2017 // 128-bit vector types
2018 def _16B : N2VShiftIns<0b1, u, opcode, asmop, "16b", VPR128, v16i8, shr_imm8,
2019 int_aarch64_neon_vsri> {
2020 let Inst{22-19} = 0b0001;
2023 def _8H : N2VShiftIns<0b1, u, opcode, asmop, "8h", VPR128, v8i16, shr_imm16,
2024 int_aarch64_neon_vsri> {
2025 let Inst{22-20} = 0b001;
2028 def _4S : N2VShiftIns<0b1, u, opcode, asmop, "4s", VPR128, v4i32, shr_imm32,
2029 int_aarch64_neon_vsri> {
2030 let Inst{22-21} = 0b01;
2033 def _2D : N2VShiftIns<0b1, u, opcode, asmop, "2d", VPR128, v2i64, shr_imm64,
2034 int_aarch64_neon_vsri> {
2039 // Shift left and insert
2040 defm SLIvvi : NeonI_N2VShLIns<0b1, 0b01010, "sli">;
2042 // Shift right and insert
2043 defm SRIvvi : NeonI_N2VShRIns<0b1, 0b01000, "sri">;
2045 class N2VShR_Narrow<bit q, bit u, bits<5> opcode, string asmop, string DestT,
2046 string SrcT, Operand ImmTy>
2047 : NeonI_2VShiftImm<q, u, opcode,
2048 (outs VPR64:$Rd), (ins VPR128:$Rn, ImmTy:$Imm),
2049 asmop # "\t$Rd." # DestT # ", $Rn." # SrcT # ", $Imm",
2052 class N2VShR_Narrow_Hi<bit q, bit u, bits<5> opcode, string asmop, string DestT,
2053 string SrcT, Operand ImmTy>
2054 : NeonI_2VShiftImm<q, u, opcode, (outs VPR128:$Rd),
2055 (ins VPR128:$src, VPR128:$Rn, ImmTy:$Imm),
2056 asmop # "\t$Rd." # DestT # ", $Rn." # SrcT # ", $Imm",
2058 let Constraints = "$src = $Rd";
2061 // left long shift by immediate
2062 multiclass NeonI_N2VShR_Narrow<bit u, bits<5> opcode, string asmop> {
2063 def _8B : N2VShR_Narrow<0b0, u, opcode, asmop, "8b", "8h", shr_imm8> {
2064 let Inst{22-19} = 0b0001;
2067 def _4H : N2VShR_Narrow<0b0, u, opcode, asmop, "4h", "4s", shr_imm16> {
2068 let Inst{22-20} = 0b001;
2071 def _2S : N2VShR_Narrow<0b0, u, opcode, asmop, "2s", "2d", shr_imm32> {
2072 let Inst{22-21} = 0b01;
2075 // Shift Narrow High
2076 def _16B : N2VShR_Narrow_Hi<0b1, u, opcode, asmop # "2", "16b", "8h",
2078 let Inst{22-19} = 0b0001;
2081 def _8H : N2VShR_Narrow_Hi<0b1, u, opcode, asmop # "2", "8h", "4s",
2083 let Inst{22-20} = 0b001;
2086 def _4S : N2VShR_Narrow_Hi<0b1, u, opcode, asmop # "2", "4s", "2d",
2088 let Inst{22-21} = 0b01;
2092 // Shift right narrow
2093 defm SHRNvvi : NeonI_N2VShR_Narrow<0b0, 0b10000, "shrn">;
2095 // Shift right narrow (prefix Q is saturating, prefix R is rounding)
2096 defm QSHRUNvvi :NeonI_N2VShR_Narrow<0b1, 0b10000, "sqshrun">;
2097 defm RSHRNvvi : NeonI_N2VShR_Narrow<0b0, 0b10001, "rshrn">;
2098 defm QRSHRUNvvi : NeonI_N2VShR_Narrow<0b1, 0b10001, "sqrshrun">;
2099 defm SQSHRNvvi : NeonI_N2VShR_Narrow<0b0, 0b10010, "sqshrn">;
2100 defm UQSHRNvvi : NeonI_N2VShR_Narrow<0b1, 0b10010, "uqshrn">;
2101 defm SQRSHRNvvi : NeonI_N2VShR_Narrow<0b0, 0b10011, "sqrshrn">;
2102 defm UQRSHRNvvi : NeonI_N2VShR_Narrow<0b1, 0b10011, "uqrshrn">;
2104 def Neon_combine_2D : PatFrag<(ops node:$Rm, node:$Rn),
2105 (v2i64 (concat_vectors (v1i64 node:$Rm),
2106 (v1i64 node:$Rn)))>;
2107 def Neon_combine_8H : PatFrag<(ops node:$Rm, node:$Rn),
2108 (v8i16 (concat_vectors (v4i16 node:$Rm),
2109 (v4i16 node:$Rn)))>;
2110 def Neon_combine_4S : PatFrag<(ops node:$Rm, node:$Rn),
2111 (v4i32 (concat_vectors (v2i32 node:$Rm),
2112 (v2i32 node:$Rn)))>;
2113 def Neon_combine_4f : PatFrag<(ops node:$Rm, node:$Rn),
2114 (v4f32 (concat_vectors (v2f32 node:$Rm),
2115 (v2f32 node:$Rn)))>;
2116 def Neon_combine_2d : PatFrag<(ops node:$Rm, node:$Rn),
2117 (v2f64 (concat_vectors (v1f64 node:$Rm),
2118 (v1f64 node:$Rn)))>;
2120 def Neon_lshrImm8H : PatFrag<(ops node:$lhs, node:$rhs),
2121 (v8i16 (srl (v8i16 node:$lhs),
2122 (v8i16 (Neon_vdup (i32 node:$rhs)))))>;
2123 def Neon_lshrImm4S : PatFrag<(ops node:$lhs, node:$rhs),
2124 (v4i32 (srl (v4i32 node:$lhs),
2125 (v4i32 (Neon_vdup (i32 node:$rhs)))))>;
2126 def Neon_lshrImm2D : PatFrag<(ops node:$lhs, node:$rhs),
2127 (v2i64 (srl (v2i64 node:$lhs),
2128 (v2i64 (Neon_vdup (i32 node:$rhs)))))>;
2129 def Neon_ashrImm8H : PatFrag<(ops node:$lhs, node:$rhs),
2130 (v8i16 (sra (v8i16 node:$lhs),
2131 (v8i16 (Neon_vdup (i32 node:$rhs)))))>;
2132 def Neon_ashrImm4S : PatFrag<(ops node:$lhs, node:$rhs),
2133 (v4i32 (sra (v4i32 node:$lhs),
2134 (v4i32 (Neon_vdup (i32 node:$rhs)))))>;
2135 def Neon_ashrImm2D : PatFrag<(ops node:$lhs, node:$rhs),
2136 (v2i64 (sra (v2i64 node:$lhs),
2137 (v2i64 (Neon_vdup (i32 node:$rhs)))))>;
2139 // Normal shift right narrow is matched by IR (srl/sra, trunc, concat_vectors)
2140 multiclass Neon_shiftNarrow_patterns<string shr> {
2141 def : Pat<(v8i8 (trunc (!cast<PatFrag>("Neon_" # shr # "Imm8H") VPR128:$Rn,
2142 (i32 shr_imm8:$Imm)))),
2143 (SHRNvvi_8B VPR128:$Rn, imm:$Imm)>;
2144 def : Pat<(v4i16 (trunc (!cast<PatFrag>("Neon_" # shr # "Imm4S") VPR128:$Rn,
2145 (i32 shr_imm16:$Imm)))),
2146 (SHRNvvi_4H VPR128:$Rn, imm:$Imm)>;
2147 def : Pat<(v2i32 (trunc (!cast<PatFrag>("Neon_" # shr # "Imm2D") VPR128:$Rn,
2148 (i32 shr_imm32:$Imm)))),
2149 (SHRNvvi_2S VPR128:$Rn, imm:$Imm)>;
2151 def : Pat<(Neon_combine_2D (v1i64 VPR64:$src), (v1i64 (bitconvert
2152 (v8i8 (trunc (!cast<PatFrag>("Neon_" # shr # "Imm8H")
2153 VPR128:$Rn, (i32 shr_imm8:$Imm))))))),
2154 (SHRNvvi_16B (v2i64 (SUBREG_TO_REG (i64 0), VPR64:$src, sub_64)),
2155 VPR128:$Rn, imm:$Imm)>;
2156 def : Pat<(Neon_combine_2D (v1i64 VPR64:$src), (v1i64 (bitconvert
2157 (v4i16 (trunc (!cast<PatFrag>("Neon_" # shr # "Imm4S")
2158 VPR128:$Rn, (i32 shr_imm16:$Imm))))))),
2159 (SHRNvvi_8H (SUBREG_TO_REG (i64 0), VPR64:$src, sub_64),
2160 VPR128:$Rn, imm:$Imm)>;
2161 def : Pat<(Neon_combine_2D (v1i64 VPR64:$src), (v1i64 (bitconvert
2162 (v2i32 (trunc (!cast<PatFrag>("Neon_" # shr # "Imm2D")
2163 VPR128:$Rn, (i32 shr_imm32:$Imm))))))),
2164 (SHRNvvi_4S (SUBREG_TO_REG (i64 0), VPR64:$src, sub_64),
2165 VPR128:$Rn, imm:$Imm)>;
2168 multiclass Neon_shiftNarrow_QR_patterns<SDPatternOperator op, string prefix> {
2169 def : Pat<(v8i8 (op (v8i16 VPR128:$Rn), shr_imm8:$Imm)),
2170 (!cast<Instruction>(prefix # "_8B") VPR128:$Rn, imm:$Imm)>;
2171 def : Pat<(v4i16 (op (v4i32 VPR128:$Rn), shr_imm16:$Imm)),
2172 (!cast<Instruction>(prefix # "_4H") VPR128:$Rn, imm:$Imm)>;
2173 def : Pat<(v2i32 (op (v2i64 VPR128:$Rn), shr_imm32:$Imm)),
2174 (!cast<Instruction>(prefix # "_2S") VPR128:$Rn, imm:$Imm)>;
2176 def : Pat<(Neon_combine_2D (v1i64 VPR64:$src),
2177 (v1i64 (bitconvert (v8i8
2178 (op (v8i16 VPR128:$Rn), shr_imm8:$Imm))))),
2179 (!cast<Instruction>(prefix # "_16B")
2180 (SUBREG_TO_REG (i64 0), VPR64:$src, sub_64),
2181 VPR128:$Rn, imm:$Imm)>;
2182 def : Pat<(Neon_combine_2D (v1i64 VPR64:$src),
2183 (v1i64 (bitconvert (v4i16
2184 (op (v4i32 VPR128:$Rn), shr_imm16:$Imm))))),
2185 (!cast<Instruction>(prefix # "_8H")
2186 (SUBREG_TO_REG (i64 0), VPR64:$src, sub_64),
2187 VPR128:$Rn, imm:$Imm)>;
2188 def : Pat<(Neon_combine_2D (v1i64 VPR64:$src),
2189 (v1i64 (bitconvert (v2i32
2190 (op (v2i64 VPR128:$Rn), shr_imm32:$Imm))))),
2191 (!cast<Instruction>(prefix # "_4S")
2192 (SUBREG_TO_REG (i64 0), VPR64:$src, sub_64),
2193 VPR128:$Rn, imm:$Imm)>;
2196 defm : Neon_shiftNarrow_patterns<"lshr">;
2197 defm : Neon_shiftNarrow_patterns<"ashr">;
2199 defm : Neon_shiftNarrow_QR_patterns<int_aarch64_neon_vsqshrun, "QSHRUNvvi">;
2200 defm : Neon_shiftNarrow_QR_patterns<int_aarch64_neon_vrshrn, "RSHRNvvi">;
2201 defm : Neon_shiftNarrow_QR_patterns<int_aarch64_neon_vsqrshrun, "QRSHRUNvvi">;
2202 defm : Neon_shiftNarrow_QR_patterns<int_aarch64_neon_vsqshrn, "SQSHRNvvi">;
2203 defm : Neon_shiftNarrow_QR_patterns<int_aarch64_neon_vuqshrn, "UQSHRNvvi">;
2204 defm : Neon_shiftNarrow_QR_patterns<int_aarch64_neon_vsqrshrn, "SQRSHRNvvi">;
2205 defm : Neon_shiftNarrow_QR_patterns<int_aarch64_neon_vuqrshrn, "UQRSHRNvvi">;
2207 // Convert fix-point and float-pointing
2208 class N2VCvt_Fx<bit q, bit u, bits<5> opcode, string asmop, string T,
2209 RegisterOperand VPRC, ValueType DestTy, ValueType SrcTy,
2210 Operand ImmTy, SDPatternOperator IntOp>
2211 : NeonI_2VShiftImm<q, u, opcode,
2212 (outs VPRC:$Rd), (ins VPRC:$Rn, ImmTy:$Imm),
2213 asmop # "\t$Rd." # T # ", $Rn." # T # ", $Imm",
2214 [(set (DestTy VPRC:$Rd), (DestTy (IntOp (SrcTy VPRC:$Rn),
2215 (i32 ImmTy:$Imm))))],
2218 multiclass NeonI_N2VCvt_Fx2fp<bit u, bits<5> opcode, string asmop,
2219 SDPatternOperator IntOp> {
2220 def _2S : N2VCvt_Fx<0, u, opcode, asmop, "2s", VPR64, v2f32, v2i32,
2222 let Inst{22-21} = 0b01;
2225 def _4S : N2VCvt_Fx<1, u, opcode, asmop, "4s", VPR128, v4f32, v4i32,
2227 let Inst{22-21} = 0b01;
2230 def _2D : N2VCvt_Fx<1, u, opcode, asmop, "2d", VPR128, v2f64, v2i64,
2236 multiclass NeonI_N2VCvt_Fp2fx<bit u, bits<5> opcode, string asmop,
2237 SDPatternOperator IntOp> {
2238 def _2S : N2VCvt_Fx<0, u, opcode, asmop, "2s", VPR64, v2i32, v2f32,
2240 let Inst{22-21} = 0b01;
2243 def _4S : N2VCvt_Fx<1, u, opcode, asmop, "4s", VPR128, v4i32, v4f32,
2245 let Inst{22-21} = 0b01;
2248 def _2D : N2VCvt_Fx<1, u, opcode, asmop, "2d", VPR128, v2i64, v2f64,
2254 // Convert fixed-point to floating-point
2255 defm VCVTxs2f : NeonI_N2VCvt_Fx2fp<0, 0b11100, "scvtf",
2256 int_arm_neon_vcvtfxs2fp>;
2257 defm VCVTxu2f : NeonI_N2VCvt_Fx2fp<1, 0b11100, "ucvtf",
2258 int_arm_neon_vcvtfxu2fp>;
2260 // Convert floating-point to fixed-point
2261 defm VCVTf2xs : NeonI_N2VCvt_Fp2fx<0, 0b11111, "fcvtzs",
2262 int_arm_neon_vcvtfp2fxs>;
2263 defm VCVTf2xu : NeonI_N2VCvt_Fp2fx<1, 0b11111, "fcvtzu",
2264 int_arm_neon_vcvtfp2fxu>;
2266 multiclass Neon_sshll2_0<SDNode ext>
2268 def _v8i8 : PatFrag<(ops node:$Rn),
2269 (v8i16 (ext (v8i8 (Neon_High16B node:$Rn))))>;
2270 def _v4i16 : PatFrag<(ops node:$Rn),
2271 (v4i32 (ext (v4i16 (Neon_High8H node:$Rn))))>;
2272 def _v2i32 : PatFrag<(ops node:$Rn),
2273 (v2i64 (ext (v2i32 (Neon_High4S node:$Rn))))>;
2276 defm NI_sext_high : Neon_sshll2_0<sext>;
2277 defm NI_zext_high : Neon_sshll2_0<zext>;
2280 //===----------------------------------------------------------------------===//
2281 // Multiclasses for NeonI_Across
2282 //===----------------------------------------------------------------------===//
2286 multiclass NeonI_2VAcross_1<bit u, bits<5> opcode,
2287 string asmop, SDPatternOperator opnode>
2289 def _1h8b: NeonI_2VAcross<0b0, u, 0b00, opcode,
2290 (outs FPR16:$Rd), (ins VPR64:$Rn),
2291 asmop # "\t$Rd, $Rn.8b",
2292 [(set (v1i16 FPR16:$Rd),
2293 (v1i16 (opnode (v8i8 VPR64:$Rn))))],
2296 def _1h16b: NeonI_2VAcross<0b1, u, 0b00, opcode,
2297 (outs FPR16:$Rd), (ins VPR128:$Rn),
2298 asmop # "\t$Rd, $Rn.16b",
2299 [(set (v1i16 FPR16:$Rd),
2300 (v1i16 (opnode (v16i8 VPR128:$Rn))))],
2303 def _1s4h: NeonI_2VAcross<0b0, u, 0b01, opcode,
2304 (outs FPR32:$Rd), (ins VPR64:$Rn),
2305 asmop # "\t$Rd, $Rn.4h",
2306 [(set (v1i32 FPR32:$Rd),
2307 (v1i32 (opnode (v4i16 VPR64:$Rn))))],
2310 def _1s8h: NeonI_2VAcross<0b1, u, 0b01, opcode,
2311 (outs FPR32:$Rd), (ins VPR128:$Rn),
2312 asmop # "\t$Rd, $Rn.8h",
2313 [(set (v1i32 FPR32:$Rd),
2314 (v1i32 (opnode (v8i16 VPR128:$Rn))))],
2317 // _1d2s doesn't exist!
2319 def _1d4s: NeonI_2VAcross<0b1, u, 0b10, opcode,
2320 (outs FPR64:$Rd), (ins VPR128:$Rn),
2321 asmop # "\t$Rd, $Rn.4s",
2322 [(set (v1i64 FPR64:$Rd),
2323 (v1i64 (opnode (v4i32 VPR128:$Rn))))],
2327 defm SADDLV : NeonI_2VAcross_1<0b0, 0b00011, "saddlv", int_aarch64_neon_saddlv>;
2328 defm UADDLV : NeonI_2VAcross_1<0b1, 0b00011, "uaddlv", int_aarch64_neon_uaddlv>;
2332 multiclass NeonI_2VAcross_2<bit u, bits<5> opcode,
2333 string asmop, SDPatternOperator opnode>
2335 def _1b8b: NeonI_2VAcross<0b0, u, 0b00, opcode,
2336 (outs FPR8:$Rd), (ins VPR64:$Rn),
2337 asmop # "\t$Rd, $Rn.8b",
2338 [(set (v1i8 FPR8:$Rd),
2339 (v1i8 (opnode (v8i8 VPR64:$Rn))))],
2342 def _1b16b: NeonI_2VAcross<0b1, u, 0b00, opcode,
2343 (outs FPR8:$Rd), (ins VPR128:$Rn),
2344 asmop # "\t$Rd, $Rn.16b",
2345 [(set (v1i8 FPR8:$Rd),
2346 (v1i8 (opnode (v16i8 VPR128:$Rn))))],
2349 def _1h4h: NeonI_2VAcross<0b0, u, 0b01, opcode,
2350 (outs FPR16:$Rd), (ins VPR64:$Rn),
2351 asmop # "\t$Rd, $Rn.4h",
2352 [(set (v1i16 FPR16:$Rd),
2353 (v1i16 (opnode (v4i16 VPR64:$Rn))))],
2356 def _1h8h: NeonI_2VAcross<0b1, u, 0b01, opcode,
2357 (outs FPR16:$Rd), (ins VPR128:$Rn),
2358 asmop # "\t$Rd, $Rn.8h",
2359 [(set (v1i16 FPR16:$Rd),
2360 (v1i16 (opnode (v8i16 VPR128:$Rn))))],
2363 // _1s2s doesn't exist!
2365 def _1s4s: NeonI_2VAcross<0b1, u, 0b10, opcode,
2366 (outs FPR32:$Rd), (ins VPR128:$Rn),
2367 asmop # "\t$Rd, $Rn.4s",
2368 [(set (v1i32 FPR32:$Rd),
2369 (v1i32 (opnode (v4i32 VPR128:$Rn))))],
2373 defm SMAXV : NeonI_2VAcross_2<0b0, 0b01010, "smaxv", int_aarch64_neon_smaxv>;
2374 defm UMAXV : NeonI_2VAcross_2<0b1, 0b01010, "umaxv", int_aarch64_neon_umaxv>;
2376 defm SMINV : NeonI_2VAcross_2<0b0, 0b11010, "sminv", int_aarch64_neon_sminv>;
2377 defm UMINV : NeonI_2VAcross_2<0b1, 0b11010, "uminv", int_aarch64_neon_uminv>;
2379 defm ADDV : NeonI_2VAcross_2<0b0, 0b11011, "addv", int_aarch64_neon_vaddv>;
2383 multiclass NeonI_2VAcross_3<bit u, bits<5> opcode, bits<2> size,
2384 string asmop, SDPatternOperator opnode> {
2385 def _1s4s: NeonI_2VAcross<0b1, u, size, opcode,
2386 (outs FPR32:$Rd), (ins VPR128:$Rn),
2387 asmop # "\t$Rd, $Rn.4s",
2388 [(set (v1f32 FPR32:$Rd),
2389 (v1f32 (opnode (v4f32 VPR128:$Rn))))],
2393 defm FMAXNMV : NeonI_2VAcross_3<0b1, 0b01100, 0b00, "fmaxnmv",
2394 int_aarch64_neon_vmaxnmv>;
2395 defm FMINNMV : NeonI_2VAcross_3<0b1, 0b01100, 0b10, "fminnmv",
2396 int_aarch64_neon_vminnmv>;
2398 defm FMAXV : NeonI_2VAcross_3<0b1, 0b01111, 0b00, "fmaxv",
2399 int_aarch64_neon_vmaxv>;
2400 defm FMINV : NeonI_2VAcross_3<0b1, 0b01111, 0b10, "fminv",
2401 int_aarch64_neon_vminv>;
2403 // The followings are for instruction class (Perm)
2405 class NeonI_Permute<bit q, bits<2> size, bits<3> opcode,
2406 string asmop, RegisterOperand OpVPR, string OpS,
2407 SDPatternOperator opnode, ValueType Ty>
2408 : NeonI_Perm<q, size, opcode,
2409 (outs OpVPR:$Rd), (ins OpVPR:$Rn, OpVPR:$Rm),
2410 asmop # "\t$Rd." # OpS # ", $Rn." # OpS # ", $Rm." # OpS,
2411 [(set (Ty OpVPR:$Rd),
2412 (Ty (opnode (Ty OpVPR:$Rn), (Ty OpVPR:$Rm))))],
2415 multiclass NeonI_Perm_pat<bits<3> opcode, string asmop,
2416 SDPatternOperator opnode> {
2417 def _8b : NeonI_Permute<0b0, 0b00, opcode, asmop,
2418 VPR64, "8b", opnode, v8i8>;
2419 def _16b : NeonI_Permute<0b1, 0b00, opcode, asmop,
2420 VPR128, "16b",opnode, v16i8>;
2421 def _4h : NeonI_Permute<0b0, 0b01, opcode, asmop,
2422 VPR64, "4h", opnode, v4i16>;
2423 def _8h : NeonI_Permute<0b1, 0b01, opcode, asmop,
2424 VPR128, "8h", opnode, v8i16>;
2425 def _2s : NeonI_Permute<0b0, 0b10, opcode, asmop,
2426 VPR64, "2s", opnode, v2i32>;
2427 def _4s : NeonI_Permute<0b1, 0b10, opcode, asmop,
2428 VPR128, "4s", opnode, v4i32>;
2429 def _2d : NeonI_Permute<0b1, 0b11, opcode, asmop,
2430 VPR128, "2d", opnode, v2i64>;
2433 defm UZP1vvv : NeonI_Perm_pat<0b001, "uzp1", Neon_uzp1>;
2434 defm TRN1vvv : NeonI_Perm_pat<0b010, "trn1", Neon_trn1>;
2435 defm ZIP1vvv : NeonI_Perm_pat<0b011, "zip1", Neon_zip1>;
2436 defm UZP2vvv : NeonI_Perm_pat<0b101, "uzp2", Neon_uzp2>;
2437 defm TRN2vvv : NeonI_Perm_pat<0b110, "trn2", Neon_trn2>;
2438 defm ZIP2vvv : NeonI_Perm_pat<0b111, "zip2", Neon_zip2>;
2440 multiclass NeonI_Perm_float_pat<string INS, SDPatternOperator opnode> {
2441 def : Pat<(v2f32 (opnode (v2f32 VPR64:$Rn), (v2f32 VPR64:$Rm))),
2442 (!cast<Instruction>(INS # "_2s") VPR64:$Rn, VPR64:$Rm)>;
2444 def : Pat<(v4f32 (opnode (v4f32 VPR128:$Rn), (v4f32 VPR128:$Rm))),
2445 (!cast<Instruction>(INS # "_4s") VPR128:$Rn, VPR128:$Rm)>;
2447 def : Pat<(v2f64 (opnode (v2f64 VPR128:$Rn), (v2f64 VPR128:$Rm))),
2448 (!cast<Instruction>(INS # "_2d") VPR128:$Rn, VPR128:$Rm)>;
2451 defm : NeonI_Perm_float_pat<"UZP1vvv", Neon_uzp1>;
2452 defm : NeonI_Perm_float_pat<"UZP2vvv", Neon_uzp2>;
2453 defm : NeonI_Perm_float_pat<"ZIP1vvv", Neon_zip1>;
2454 defm : NeonI_Perm_float_pat<"ZIP2vvv", Neon_zip2>;
2455 defm : NeonI_Perm_float_pat<"TRN1vvv", Neon_trn1>;
2456 defm : NeonI_Perm_float_pat<"TRN2vvv", Neon_trn2>;
2458 // The followings are for instruction class (3V Diff)
2460 // normal long/long2 pattern
2461 class NeonI_3VDL<bit q, bit u, bits<2> size, bits<4> opcode,
2462 string asmop, string ResS, string OpS,
2463 SDPatternOperator opnode, SDPatternOperator ext,
2464 RegisterOperand OpVPR,
2465 ValueType ResTy, ValueType OpTy>
2466 : NeonI_3VDiff<q, u, size, opcode,
2467 (outs VPR128:$Rd), (ins OpVPR:$Rn, OpVPR:$Rm),
2468 asmop # "\t$Rd." # ResS # ", $Rn." # OpS # ", $Rm." # OpS,
2469 [(set (ResTy VPR128:$Rd),
2470 (ResTy (opnode (ResTy (ext (OpTy OpVPR:$Rn))),
2471 (ResTy (ext (OpTy OpVPR:$Rm))))))],
2474 multiclass NeonI_3VDL_s<bit u, bits<4> opcode,
2475 string asmop, SDPatternOperator opnode,
2476 bit Commutable = 0> {
2477 let isCommutable = Commutable in {
2478 def _8h8b : NeonI_3VDL<0b0, u, 0b00, opcode, asmop, "8h", "8b",
2479 opnode, sext, VPR64, v8i16, v8i8>;
2480 def _4s4h : NeonI_3VDL<0b0, u, 0b01, opcode, asmop, "4s", "4h",
2481 opnode, sext, VPR64, v4i32, v4i16>;
2482 def _2d2s : NeonI_3VDL<0b0, u, 0b10, opcode, asmop, "2d", "2s",
2483 opnode, sext, VPR64, v2i64, v2i32>;
2487 multiclass NeonI_3VDL2_s<bit u, bits<4> opcode, string asmop,
2488 SDPatternOperator opnode, bit Commutable = 0> {
2489 let isCommutable = Commutable in {
2490 def _8h16b : NeonI_3VDL<0b1, u, 0b00, opcode, asmop, "8h", "16b",
2491 opnode, NI_sext_high_v8i8, VPR128, v8i16, v16i8>;
2492 def _4s8h : NeonI_3VDL<0b1, u, 0b01, opcode, asmop, "4s", "8h",
2493 opnode, NI_sext_high_v4i16, VPR128, v4i32, v8i16>;
2494 def _2d4s : NeonI_3VDL<0b1, u, 0b10, opcode, asmop, "2d", "4s",
2495 opnode, NI_sext_high_v2i32, VPR128, v2i64, v4i32>;
2499 multiclass NeonI_3VDL_u<bit u, bits<4> opcode, string asmop,
2500 SDPatternOperator opnode, bit Commutable = 0> {
2501 let isCommutable = Commutable in {
2502 def _8h8b : NeonI_3VDL<0b0, u, 0b00, opcode, asmop, "8h", "8b",
2503 opnode, zext, VPR64, v8i16, v8i8>;
2504 def _4s4h : NeonI_3VDL<0b0, u, 0b01, opcode, asmop, "4s", "4h",
2505 opnode, zext, VPR64, v4i32, v4i16>;
2506 def _2d2s : NeonI_3VDL<0b0, u, 0b10, opcode, asmop, "2d", "2s",
2507 opnode, zext, VPR64, v2i64, v2i32>;
2511 multiclass NeonI_3VDL2_u<bit u, bits<4> opcode, string asmop,
2512 SDPatternOperator opnode, bit Commutable = 0> {
2513 let isCommutable = Commutable in {
2514 def _8h16b : NeonI_3VDL<0b1, u, 0b00, opcode, asmop, "8h", "16b",
2515 opnode, NI_zext_high_v8i8, VPR128, v8i16, v16i8>;
2516 def _4s8h : NeonI_3VDL<0b1, u, 0b01, opcode, asmop, "4s", "8h",
2517 opnode, NI_zext_high_v4i16, VPR128, v4i32, v8i16>;
2518 def _2d4s : NeonI_3VDL<0b1, u, 0b10, opcode, asmop, "2d", "4s",
2519 opnode, NI_zext_high_v2i32, VPR128, v2i64, v4i32>;
2523 defm SADDLvvv : NeonI_3VDL_s<0b0, 0b0000, "saddl", add, 1>;
2524 defm UADDLvvv : NeonI_3VDL_u<0b1, 0b0000, "uaddl", add, 1>;
2526 defm SADDL2vvv : NeonI_3VDL2_s<0b0, 0b0000, "saddl2", add, 1>;
2527 defm UADDL2vvv : NeonI_3VDL2_u<0b1, 0b0000, "uaddl2", add, 1>;
2529 defm SSUBLvvv : NeonI_3VDL_s<0b0, 0b0010, "ssubl", sub, 0>;
2530 defm USUBLvvv : NeonI_3VDL_u<0b1, 0b0010, "usubl", sub, 0>;
2532 defm SSUBL2vvv : NeonI_3VDL2_s<0b0, 0b0010, "ssubl2", sub, 0>;
2533 defm USUBL2vvv : NeonI_3VDL2_u<0b1, 0b0010, "usubl2", sub, 0>;
2535 // normal wide/wide2 pattern
2536 class NeonI_3VDW<bit q, bit u, bits<2> size, bits<4> opcode,
2537 string asmop, string ResS, string OpS,
2538 SDPatternOperator opnode, SDPatternOperator ext,
2539 RegisterOperand OpVPR,
2540 ValueType ResTy, ValueType OpTy>
2541 : NeonI_3VDiff<q, u, size, opcode,
2542 (outs VPR128:$Rd), (ins VPR128:$Rn, OpVPR:$Rm),
2543 asmop # "\t$Rd." # ResS # ", $Rn." # ResS # ", $Rm." # OpS,
2544 [(set (ResTy VPR128:$Rd),
2545 (ResTy (opnode (ResTy VPR128:$Rn),
2546 (ResTy (ext (OpTy OpVPR:$Rm))))))],
2549 multiclass NeonI_3VDW_s<bit u, bits<4> opcode, string asmop,
2550 SDPatternOperator opnode> {
2551 def _8h8b : NeonI_3VDW<0b0, u, 0b00, opcode, asmop, "8h", "8b",
2552 opnode, sext, VPR64, v8i16, v8i8>;
2553 def _4s4h : NeonI_3VDW<0b0, u, 0b01, opcode, asmop, "4s", "4h",
2554 opnode, sext, VPR64, v4i32, v4i16>;
2555 def _2d2s : NeonI_3VDW<0b0, u, 0b10, opcode, asmop, "2d", "2s",
2556 opnode, sext, VPR64, v2i64, v2i32>;
2559 defm SADDWvvv : NeonI_3VDW_s<0b0, 0b0001, "saddw", add>;
2560 defm SSUBWvvv : NeonI_3VDW_s<0b0, 0b0011, "ssubw", sub>;
2562 multiclass NeonI_3VDW2_s<bit u, bits<4> opcode, string asmop,
2563 SDPatternOperator opnode> {
2564 def _8h16b : NeonI_3VDW<0b1, u, 0b00, opcode, asmop, "8h", "16b",
2565 opnode, NI_sext_high_v8i8, VPR128, v8i16, v16i8>;
2566 def _4s8h : NeonI_3VDW<0b1, u, 0b01, opcode, asmop, "4s", "8h",
2567 opnode, NI_sext_high_v4i16, VPR128, v4i32, v8i16>;
2568 def _2d4s : NeonI_3VDW<0b1, u, 0b10, opcode, asmop, "2d", "4s",
2569 opnode, NI_sext_high_v2i32, VPR128, v2i64, v4i32>;
2572 defm SADDW2vvv : NeonI_3VDW2_s<0b0, 0b0001, "saddw2", add>;
2573 defm SSUBW2vvv : NeonI_3VDW2_s<0b0, 0b0011, "ssubw2", sub>;
2575 multiclass NeonI_3VDW_u<bit u, bits<4> opcode, string asmop,
2576 SDPatternOperator opnode> {
2577 def _8h8b : NeonI_3VDW<0b0, u, 0b00, opcode, asmop, "8h", "8b",
2578 opnode, zext, VPR64, v8i16, v8i8>;
2579 def _4s4h : NeonI_3VDW<0b0, u, 0b01, opcode, asmop, "4s", "4h",
2580 opnode, zext, VPR64, v4i32, v4i16>;
2581 def _2d2s : NeonI_3VDW<0b0, u, 0b10, opcode, asmop, "2d", "2s",
2582 opnode, zext, VPR64, v2i64, v2i32>;
2585 defm UADDWvvv : NeonI_3VDW_u<0b1, 0b0001, "uaddw", add>;
2586 defm USUBWvvv : NeonI_3VDW_u<0b1, 0b0011, "usubw", sub>;
2588 multiclass NeonI_3VDW2_u<bit u, bits<4> opcode, string asmop,
2589 SDPatternOperator opnode> {
2590 def _8h16b : NeonI_3VDW<0b1, u, 0b00, opcode, asmop, "8h", "16b",
2591 opnode, NI_zext_high_v8i8, VPR128, v8i16, v16i8>;
2592 def _4s8h : NeonI_3VDW<0b1, u, 0b01, opcode, asmop, "4s", "8h",
2593 opnode, NI_zext_high_v4i16, VPR128, v4i32, v8i16>;
2594 def _2d4s : NeonI_3VDW<0b1, u, 0b10, opcode, asmop, "2d", "4s",
2595 opnode, NI_zext_high_v2i32, VPR128, v2i64, v4i32>;
2598 defm UADDW2vvv : NeonI_3VDW2_u<0b1, 0b0001, "uaddw2", add>;
2599 defm USUBW2vvv : NeonI_3VDW2_u<0b1, 0b0011, "usubw2", sub>;
2601 // Get the high half part of the vector element.
2602 multiclass NeonI_get_high {
2603 def _8h : PatFrag<(ops node:$Rn),
2604 (v8i8 (trunc (v8i16 (srl (v8i16 node:$Rn),
2605 (v8i16 (Neon_vdup (i32 8)))))))>;
2606 def _4s : PatFrag<(ops node:$Rn),
2607 (v4i16 (trunc (v4i32 (srl (v4i32 node:$Rn),
2608 (v4i32 (Neon_vdup (i32 16)))))))>;
2609 def _2d : PatFrag<(ops node:$Rn),
2610 (v2i32 (trunc (v2i64 (srl (v2i64 node:$Rn),
2611 (v2i64 (Neon_vdup (i32 32)))))))>;
2614 defm NI_get_hi : NeonI_get_high;
2616 // pattern for addhn/subhn with 2 operands
2617 class NeonI_3VDN_addhn_2Op<bit q, bit u, bits<2> size, bits<4> opcode,
2618 string asmop, string ResS, string OpS,
2619 SDPatternOperator opnode, SDPatternOperator get_hi,
2620 ValueType ResTy, ValueType OpTy>
2621 : NeonI_3VDiff<q, u, size, opcode,
2622 (outs VPR64:$Rd), (ins VPR128:$Rn, VPR128:$Rm),
2623 asmop # "\t$Rd." # ResS # ", $Rn." # OpS # ", $Rm." # OpS,
2624 [(set (ResTy VPR64:$Rd),
2626 (OpTy (opnode (OpTy VPR128:$Rn),
2627 (OpTy VPR128:$Rm))))))],
2630 multiclass NeonI_3VDN_addhn_2Op<bit u, bits<4> opcode, string asmop,
2631 SDPatternOperator opnode, bit Commutable = 0> {
2632 let isCommutable = Commutable in {
2633 def _8b8h : NeonI_3VDN_addhn_2Op<0b0, u, 0b00, opcode, asmop, "8b", "8h",
2634 opnode, NI_get_hi_8h, v8i8, v8i16>;
2635 def _4h4s : NeonI_3VDN_addhn_2Op<0b0, u, 0b01, opcode, asmop, "4h", "4s",
2636 opnode, NI_get_hi_4s, v4i16, v4i32>;
2637 def _2s2d : NeonI_3VDN_addhn_2Op<0b0, u, 0b10, opcode, asmop, "2s", "2d",
2638 opnode, NI_get_hi_2d, v2i32, v2i64>;
2642 defm ADDHNvvv : NeonI_3VDN_addhn_2Op<0b0, 0b0100, "addhn", add, 1>;
2643 defm SUBHNvvv : NeonI_3VDN_addhn_2Op<0b0, 0b0110, "subhn", sub, 0>;
2645 // pattern for operation with 2 operands
2646 class NeonI_3VD_2Op<bit q, bit u, bits<2> size, bits<4> opcode,
2647 string asmop, string ResS, string OpS,
2648 SDPatternOperator opnode,
2649 RegisterOperand ResVPR, RegisterOperand OpVPR,
2650 ValueType ResTy, ValueType OpTy>
2651 : NeonI_3VDiff<q, u, size, opcode,
2652 (outs ResVPR:$Rd), (ins OpVPR:$Rn, OpVPR:$Rm),
2653 asmop # "\t$Rd." # ResS # ", $Rn." # OpS # ", $Rm." # OpS,
2654 [(set (ResTy ResVPR:$Rd),
2655 (ResTy (opnode (OpTy OpVPR:$Rn), (OpTy OpVPR:$Rm))))],
2658 // normal narrow pattern
2659 multiclass NeonI_3VDN_2Op<bit u, bits<4> opcode, string asmop,
2660 SDPatternOperator opnode, bit Commutable = 0> {
2661 let isCommutable = Commutable in {
2662 def _8b8h : NeonI_3VD_2Op<0b0, u, 0b00, opcode, asmop, "8b", "8h",
2663 opnode, VPR64, VPR128, v8i8, v8i16>;
2664 def _4h4s : NeonI_3VD_2Op<0b0, u, 0b01, opcode, asmop, "4h", "4s",
2665 opnode, VPR64, VPR128, v4i16, v4i32>;
2666 def _2s2d : NeonI_3VD_2Op<0b0, u, 0b10, opcode, asmop, "2s", "2d",
2667 opnode, VPR64, VPR128, v2i32, v2i64>;
2671 defm RADDHNvvv : NeonI_3VDN_2Op<0b1, 0b0100, "raddhn", int_arm_neon_vraddhn, 1>;
2672 defm RSUBHNvvv : NeonI_3VDN_2Op<0b1, 0b0110, "rsubhn", int_arm_neon_vrsubhn, 0>;
2674 // pattern for acle intrinsic with 3 operands
2675 class NeonI_3VDN_3Op<bit q, bit u, bits<2> size, bits<4> opcode,
2676 string asmop, string ResS, string OpS>
2677 : NeonI_3VDiff<q, u, size, opcode,
2678 (outs VPR128:$Rd), (ins VPR128:$src, VPR128:$Rn, VPR128:$Rm),
2679 asmop # "\t$Rd." # ResS # ", $Rn." # OpS # ", $Rm." # OpS,
2681 let Constraints = "$src = $Rd";
2682 let neverHasSideEffects = 1;
2685 multiclass NeonI_3VDN_3Op_v1<bit u, bits<4> opcode, string asmop> {
2686 def _16b8h : NeonI_3VDN_3Op<0b1, u, 0b00, opcode, asmop, "16b", "8h">;
2687 def _8h4s : NeonI_3VDN_3Op<0b1, u, 0b01, opcode, asmop, "8h", "4s">;
2688 def _4s2d : NeonI_3VDN_3Op<0b1, u, 0b10, opcode, asmop, "4s", "2d">;
2691 defm ADDHN2vvv : NeonI_3VDN_3Op_v1<0b0, 0b0100, "addhn2">;
2692 defm SUBHN2vvv : NeonI_3VDN_3Op_v1<0b0, 0b0110, "subhn2">;
2694 defm RADDHN2vvv : NeonI_3VDN_3Op_v1<0b1, 0b0100, "raddhn2">;
2695 defm RSUBHN2vvv : NeonI_3VDN_3Op_v1<0b1, 0b0110, "rsubhn2">;
2697 // Patterns have to be separate because there's a SUBREG_TO_REG in the output
2699 class NarrowHighHalfPat<Instruction INST, ValueType DstTy, ValueType SrcTy,
2700 SDPatternOperator coreop>
2701 : Pat<(Neon_combine_2D (v1i64 VPR64:$src),
2702 (v1i64 (bitconvert (DstTy (coreop (SrcTy VPR128:$Rn),
2703 (SrcTy VPR128:$Rm)))))),
2704 (INST (SUBREG_TO_REG (i64 0), VPR64:$src, sub_64),
2705 VPR128:$Rn, VPR128:$Rm)>;
2708 def : NarrowHighHalfPat<ADDHN2vvv_16b8h, v8i8, v8i16,
2709 BinOpFrag<(NI_get_hi_8h (add node:$LHS, node:$RHS))>>;
2710 def : NarrowHighHalfPat<ADDHN2vvv_8h4s, v4i16, v4i32,
2711 BinOpFrag<(NI_get_hi_4s (add node:$LHS, node:$RHS))>>;
2712 def : NarrowHighHalfPat<ADDHN2vvv_4s2d, v2i32, v2i64,
2713 BinOpFrag<(NI_get_hi_2d (add node:$LHS, node:$RHS))>>;
2716 def : NarrowHighHalfPat<SUBHN2vvv_16b8h, v8i8, v8i16,
2717 BinOpFrag<(NI_get_hi_8h (sub node:$LHS, node:$RHS))>>;
2718 def : NarrowHighHalfPat<SUBHN2vvv_8h4s, v4i16, v4i32,
2719 BinOpFrag<(NI_get_hi_4s (sub node:$LHS, node:$RHS))>>;
2720 def : NarrowHighHalfPat<SUBHN2vvv_4s2d, v2i32, v2i64,
2721 BinOpFrag<(NI_get_hi_2d (sub node:$LHS, node:$RHS))>>;
2724 def : NarrowHighHalfPat<RADDHN2vvv_16b8h, v8i8, v8i16, int_arm_neon_vraddhn>;
2725 def : NarrowHighHalfPat<RADDHN2vvv_8h4s, v4i16, v4i32, int_arm_neon_vraddhn>;
2726 def : NarrowHighHalfPat<RADDHN2vvv_4s2d, v2i32, v2i64, int_arm_neon_vraddhn>;
2729 def : NarrowHighHalfPat<RSUBHN2vvv_16b8h, v8i8, v8i16, int_arm_neon_vrsubhn>;
2730 def : NarrowHighHalfPat<RSUBHN2vvv_8h4s, v4i16, v4i32, int_arm_neon_vrsubhn>;
2731 def : NarrowHighHalfPat<RSUBHN2vvv_4s2d, v2i32, v2i64, int_arm_neon_vrsubhn>;
2733 // pattern that need to extend result
2734 class NeonI_3VDL_Ext<bit q, bit u, bits<2> size, bits<4> opcode,
2735 string asmop, string ResS, string OpS,
2736 SDPatternOperator opnode,
2737 RegisterOperand OpVPR,
2738 ValueType ResTy, ValueType OpTy, ValueType OpSTy>
2739 : NeonI_3VDiff<q, u, size, opcode,
2740 (outs VPR128:$Rd), (ins OpVPR:$Rn, OpVPR:$Rm),
2741 asmop # "\t$Rd." # ResS # ", $Rn." # OpS # ", $Rm." # OpS,
2742 [(set (ResTy VPR128:$Rd),
2743 (ResTy (zext (OpSTy (opnode (OpTy OpVPR:$Rn),
2744 (OpTy OpVPR:$Rm))))))],
2747 multiclass NeonI_3VDL_zext<bit u, bits<4> opcode, string asmop,
2748 SDPatternOperator opnode, bit Commutable = 0> {
2749 let isCommutable = Commutable in {
2750 def _8h8b : NeonI_3VDL_Ext<0b0, u, 0b00, opcode, asmop, "8h", "8b",
2751 opnode, VPR64, v8i16, v8i8, v8i8>;
2752 def _4s4h : NeonI_3VDL_Ext<0b0, u, 0b01, opcode, asmop, "4s", "4h",
2753 opnode, VPR64, v4i32, v4i16, v4i16>;
2754 def _2d2s : NeonI_3VDL_Ext<0b0, u, 0b10, opcode, asmop, "2d", "2s",
2755 opnode, VPR64, v2i64, v2i32, v2i32>;
2759 defm SABDLvvv : NeonI_3VDL_zext<0b0, 0b0111, "sabdl", int_arm_neon_vabds, 1>;
2760 defm UABDLvvv : NeonI_3VDL_zext<0b1, 0b0111, "uabdl", int_arm_neon_vabdu, 1>;
2762 multiclass NeonI_Op_High<SDPatternOperator op> {
2763 def _16B : PatFrag<(ops node:$Rn, node:$Rm),
2764 (op (v8i8 (Neon_High16B node:$Rn)),
2765 (v8i8 (Neon_High16B node:$Rm)))>;
2766 def _8H : PatFrag<(ops node:$Rn, node:$Rm),
2767 (op (v4i16 (Neon_High8H node:$Rn)),
2768 (v4i16 (Neon_High8H node:$Rm)))>;
2769 def _4S : PatFrag<(ops node:$Rn, node:$Rm),
2770 (op (v2i32 (Neon_High4S node:$Rn)),
2771 (v2i32 (Neon_High4S node:$Rm)))>;
2774 defm NI_sabdl_hi : NeonI_Op_High<int_arm_neon_vabds>;
2775 defm NI_uabdl_hi : NeonI_Op_High<int_arm_neon_vabdu>;
2776 defm NI_smull_hi : NeonI_Op_High<int_arm_neon_vmulls>;
2777 defm NI_umull_hi : NeonI_Op_High<int_arm_neon_vmullu>;
2778 defm NI_qdmull_hi : NeonI_Op_High<int_arm_neon_vqdmull>;
2779 defm NI_pmull_hi : NeonI_Op_High<int_arm_neon_vmullp>;
2781 multiclass NeonI_3VDL_Abd_u<bit u, bits<4> opcode, string asmop, string opnode,
2782 bit Commutable = 0> {
2783 let isCommutable = Commutable in {
2784 def _8h8b : NeonI_3VDL_Ext<0b1, u, 0b00, opcode, asmop, "8h", "16b",
2785 !cast<PatFrag>(opnode # "_16B"),
2786 VPR128, v8i16, v16i8, v8i8>;
2787 def _4s4h : NeonI_3VDL_Ext<0b1, u, 0b01, opcode, asmop, "4s", "8h",
2788 !cast<PatFrag>(opnode # "_8H"),
2789 VPR128, v4i32, v8i16, v4i16>;
2790 def _2d2s : NeonI_3VDL_Ext<0b1, u, 0b10, opcode, asmop, "2d", "4s",
2791 !cast<PatFrag>(opnode # "_4S"),
2792 VPR128, v2i64, v4i32, v2i32>;
2796 defm SABDL2vvv : NeonI_3VDL_Abd_u<0b0, 0b0111, "sabdl2", "NI_sabdl_hi", 1>;
2797 defm UABDL2vvv : NeonI_3VDL_Abd_u<0b1, 0b0111, "uabdl2", "NI_uabdl_hi", 1>;
2799 // For pattern that need two operators being chained.
2800 class NeonI_3VDL_Aba<bit q, bit u, bits<2> size, bits<4> opcode,
2801 string asmop, string ResS, string OpS,
2802 SDPatternOperator opnode, SDPatternOperator subop,
2803 RegisterOperand OpVPR,
2804 ValueType ResTy, ValueType OpTy, ValueType OpSTy>
2805 : NeonI_3VDiff<q, u, size, opcode,
2806 (outs VPR128:$Rd), (ins VPR128:$src, OpVPR:$Rn, OpVPR:$Rm),
2807 asmop # "\t$Rd." # ResS # ", $Rn." # OpS # ", $Rm." # OpS,
2808 [(set (ResTy VPR128:$Rd),
2810 (ResTy VPR128:$src),
2811 (ResTy (zext (OpSTy (subop (OpTy OpVPR:$Rn),
2812 (OpTy OpVPR:$Rm))))))))],
2814 let Constraints = "$src = $Rd";
2817 multiclass NeonI_3VDL_Aba_v1<bit u, bits<4> opcode, string asmop,
2818 SDPatternOperator opnode, SDPatternOperator subop>{
2819 def _8h8b : NeonI_3VDL_Aba<0b0, u, 0b00, opcode, asmop, "8h", "8b",
2820 opnode, subop, VPR64, v8i16, v8i8, v8i8>;
2821 def _4s4h : NeonI_3VDL_Aba<0b0, u, 0b01, opcode, asmop, "4s", "4h",
2822 opnode, subop, VPR64, v4i32, v4i16, v4i16>;
2823 def _2d2s : NeonI_3VDL_Aba<0b0, u, 0b10, opcode, asmop, "2d", "2s",
2824 opnode, subop, VPR64, v2i64, v2i32, v2i32>;
2827 defm SABALvvv : NeonI_3VDL_Aba_v1<0b0, 0b0101, "sabal",
2828 add, int_arm_neon_vabds>;
2829 defm UABALvvv : NeonI_3VDL_Aba_v1<0b1, 0b0101, "uabal",
2830 add, int_arm_neon_vabdu>;
2832 multiclass NeonI_3VDL2_Aba_v1<bit u, bits<4> opcode, string asmop,
2833 SDPatternOperator opnode, string subop> {
2834 def _8h8b : NeonI_3VDL_Aba<0b1, u, 0b00, opcode, asmop, "8h", "16b",
2835 opnode, !cast<PatFrag>(subop # "_16B"),
2836 VPR128, v8i16, v16i8, v8i8>;
2837 def _4s4h : NeonI_3VDL_Aba<0b1, u, 0b01, opcode, asmop, "4s", "8h",
2838 opnode, !cast<PatFrag>(subop # "_8H"),
2839 VPR128, v4i32, v8i16, v4i16>;
2840 def _2d2s : NeonI_3VDL_Aba<0b1, u, 0b10, opcode, asmop, "2d", "4s",
2841 opnode, !cast<PatFrag>(subop # "_4S"),
2842 VPR128, v2i64, v4i32, v2i32>;
2845 defm SABAL2vvv : NeonI_3VDL2_Aba_v1<0b0, 0b0101, "sabal2", add,
2847 defm UABAL2vvv : NeonI_3VDL2_Aba_v1<0b1, 0b0101, "uabal2", add,
2850 // Long pattern with 2 operands
2851 multiclass NeonI_3VDL_2Op<bit u, bits<4> opcode, string asmop,
2852 SDPatternOperator opnode, bit Commutable = 0> {
2853 let isCommutable = Commutable in {
2854 def _8h8b : NeonI_3VD_2Op<0b0, u, 0b00, opcode, asmop, "8h", "8b",
2855 opnode, VPR128, VPR64, v8i16, v8i8>;
2856 def _4s4h : NeonI_3VD_2Op<0b0, u, 0b01, opcode, asmop, "4s", "4h",
2857 opnode, VPR128, VPR64, v4i32, v4i16>;
2858 def _2d2s : NeonI_3VD_2Op<0b0, u, 0b10, opcode, asmop, "2d", "2s",
2859 opnode, VPR128, VPR64, v2i64, v2i32>;
2863 defm SMULLvvv : NeonI_3VDL_2Op<0b0, 0b1100, "smull", int_arm_neon_vmulls, 1>;
2864 defm UMULLvvv : NeonI_3VDL_2Op<0b1, 0b1100, "umull", int_arm_neon_vmullu, 1>;
2866 class NeonI_3VDL2_2Op_mull<bit q, bit u, bits<2> size, bits<4> opcode,
2867 string asmop, string ResS, string OpS,
2868 SDPatternOperator opnode,
2869 ValueType ResTy, ValueType OpTy>
2870 : NeonI_3VDiff<q, u, size, opcode,
2871 (outs VPR128:$Rd), (ins VPR128:$Rn, VPR128:$Rm),
2872 asmop # "\t$Rd." # ResS # ", $Rn." # OpS # ", $Rm." # OpS,
2873 [(set (ResTy VPR128:$Rd),
2874 (ResTy (opnode (OpTy VPR128:$Rn), (OpTy VPR128:$Rm))))],
2877 multiclass NeonI_3VDL2_2Op_mull_v1<bit u, bits<4> opcode, string asmop,
2878 string opnode, bit Commutable = 0> {
2879 let isCommutable = Commutable in {
2880 def _8h16b : NeonI_3VDL2_2Op_mull<0b1, u, 0b00, opcode, asmop, "8h", "16b",
2881 !cast<PatFrag>(opnode # "_16B"),
2883 def _4s8h : NeonI_3VDL2_2Op_mull<0b1, u, 0b01, opcode, asmop, "4s", "8h",
2884 !cast<PatFrag>(opnode # "_8H"),
2886 def _2d4s : NeonI_3VDL2_2Op_mull<0b1, u, 0b10, opcode, asmop, "2d", "4s",
2887 !cast<PatFrag>(opnode # "_4S"),
2892 defm SMULL2vvv : NeonI_3VDL2_2Op_mull_v1<0b0, 0b1100, "smull2",
2894 defm UMULL2vvv : NeonI_3VDL2_2Op_mull_v1<0b1, 0b1100, "umull2",
2897 // Long pattern with 3 operands
2898 class NeonI_3VDL_3Op<bit q, bit u, bits<2> size, bits<4> opcode,
2899 string asmop, string ResS, string OpS,
2900 SDPatternOperator opnode,
2901 ValueType ResTy, ValueType OpTy>
2902 : NeonI_3VDiff<q, u, size, opcode,
2903 (outs VPR128:$Rd), (ins VPR128:$src, VPR64:$Rn, VPR64:$Rm),
2904 asmop # "\t$Rd." # ResS # ", $Rn." # OpS # ", $Rm." # OpS,
2905 [(set (ResTy VPR128:$Rd),
2907 (ResTy VPR128:$src),
2908 (OpTy VPR64:$Rn), (OpTy VPR64:$Rm))))],
2910 let Constraints = "$src = $Rd";
2913 multiclass NeonI_3VDL_3Op_v1<bit u, bits<4> opcode, string asmop,
2914 SDPatternOperator opnode> {
2915 def _8h8b : NeonI_3VDL_3Op<0b0, u, 0b00, opcode, asmop, "8h", "8b",
2916 opnode, v8i16, v8i8>;
2917 def _4s4h : NeonI_3VDL_3Op<0b0, u, 0b01, opcode, asmop, "4s", "4h",
2918 opnode, v4i32, v4i16>;
2919 def _2d2s : NeonI_3VDL_3Op<0b0, u, 0b10, opcode, asmop, "2d", "2s",
2920 opnode, v2i64, v2i32>;
2923 def Neon_smlal : PatFrag<(ops node:$Rd, node:$Rn, node:$Rm),
2925 (int_arm_neon_vmulls node:$Rn, node:$Rm))>;
2927 def Neon_umlal : PatFrag<(ops node:$Rd, node:$Rn, node:$Rm),
2929 (int_arm_neon_vmullu node:$Rn, node:$Rm))>;
2931 def Neon_smlsl : PatFrag<(ops node:$Rd, node:$Rn, node:$Rm),
2933 (int_arm_neon_vmulls node:$Rn, node:$Rm))>;
2935 def Neon_umlsl : PatFrag<(ops node:$Rd, node:$Rn, node:$Rm),
2937 (int_arm_neon_vmullu node:$Rn, node:$Rm))>;
2939 defm SMLALvvv : NeonI_3VDL_3Op_v1<0b0, 0b1000, "smlal", Neon_smlal>;
2940 defm UMLALvvv : NeonI_3VDL_3Op_v1<0b1, 0b1000, "umlal", Neon_umlal>;
2942 defm SMLSLvvv : NeonI_3VDL_3Op_v1<0b0, 0b1010, "smlsl", Neon_smlsl>;
2943 defm UMLSLvvv : NeonI_3VDL_3Op_v1<0b1, 0b1010, "umlsl", Neon_umlsl>;
2945 class NeonI_3VDL2_3Op_mlas<bit q, bit u, bits<2> size, bits<4> opcode,
2946 string asmop, string ResS, string OpS,
2947 SDPatternOperator subop, SDPatternOperator opnode,
2948 RegisterOperand OpVPR,
2949 ValueType ResTy, ValueType OpTy>
2950 : NeonI_3VDiff<q, u, size, opcode,
2951 (outs VPR128:$Rd), (ins VPR128:$src, OpVPR:$Rn, OpVPR:$Rm),
2952 asmop # "\t$Rd." # ResS # ", $Rn." # OpS # ", $Rm." # OpS,
2953 [(set (ResTy VPR128:$Rd),
2955 (ResTy VPR128:$src),
2956 (ResTy (opnode (OpTy OpVPR:$Rn), (OpTy OpVPR:$Rm))))))],
2958 let Constraints = "$src = $Rd";
2961 multiclass NeonI_3VDL2_3Op_mlas_v1<bit u, bits<4> opcode, string asmop,
2962 SDPatternOperator subop, string opnode> {
2963 def _8h16b : NeonI_3VDL2_3Op_mlas<0b1, u, 0b00, opcode, asmop, "8h", "16b",
2964 subop, !cast<PatFrag>(opnode # "_16B"),
2965 VPR128, v8i16, v16i8>;
2966 def _4s8h : NeonI_3VDL2_3Op_mlas<0b1, u, 0b01, opcode, asmop, "4s", "8h",
2967 subop, !cast<PatFrag>(opnode # "_8H"),
2968 VPR128, v4i32, v8i16>;
2969 def _2d4s : NeonI_3VDL2_3Op_mlas<0b1, u, 0b10, opcode, asmop, "2d", "4s",
2970 subop, !cast<PatFrag>(opnode # "_4S"),
2971 VPR128, v2i64, v4i32>;
2974 defm SMLAL2vvv : NeonI_3VDL2_3Op_mlas_v1<0b0, 0b1000, "smlal2",
2975 add, "NI_smull_hi">;
2976 defm UMLAL2vvv : NeonI_3VDL2_3Op_mlas_v1<0b1, 0b1000, "umlal2",
2977 add, "NI_umull_hi">;
2979 defm SMLSL2vvv : NeonI_3VDL2_3Op_mlas_v1<0b0, 0b1010, "smlsl2",
2980 sub, "NI_smull_hi">;
2981 defm UMLSL2vvv : NeonI_3VDL2_3Op_mlas_v1<0b1, 0b1010, "umlsl2",
2982 sub, "NI_umull_hi">;
2984 multiclass NeonI_3VDL_qdmlal_3Op_v2<bit u, bits<4> opcode, string asmop,
2985 SDPatternOperator opnode> {
2986 def _4s4h : NeonI_3VDL2_3Op_mlas<0b0, u, 0b01, opcode, asmop, "4s", "4h",
2987 opnode, int_arm_neon_vqdmull,
2988 VPR64, v4i32, v4i16>;
2989 def _2d2s : NeonI_3VDL2_3Op_mlas<0b0, u, 0b10, opcode, asmop, "2d", "2s",
2990 opnode, int_arm_neon_vqdmull,
2991 VPR64, v2i64, v2i32>;
2994 defm SQDMLALvvv : NeonI_3VDL_qdmlal_3Op_v2<0b0, 0b1001, "sqdmlal",
2995 int_arm_neon_vqadds>;
2996 defm SQDMLSLvvv : NeonI_3VDL_qdmlal_3Op_v2<0b0, 0b1011, "sqdmlsl",
2997 int_arm_neon_vqsubs>;
2999 multiclass NeonI_3VDL_v2<bit u, bits<4> opcode, string asmop,
3000 SDPatternOperator opnode, bit Commutable = 0> {
3001 let isCommutable = Commutable in {
3002 def _4s4h : NeonI_3VD_2Op<0b0, u, 0b01, opcode, asmop, "4s", "4h",
3003 opnode, VPR128, VPR64, v4i32, v4i16>;
3004 def _2d2s : NeonI_3VD_2Op<0b0, u, 0b10, opcode, asmop, "2d", "2s",
3005 opnode, VPR128, VPR64, v2i64, v2i32>;
3009 defm SQDMULLvvv : NeonI_3VDL_v2<0b0, 0b1101, "sqdmull",
3010 int_arm_neon_vqdmull, 1>;
3012 multiclass NeonI_3VDL2_2Op_mull_v2<bit u, bits<4> opcode, string asmop,
3013 string opnode, bit Commutable = 0> {
3014 let isCommutable = Commutable in {
3015 def _4s8h : NeonI_3VDL2_2Op_mull<0b1, u, 0b01, opcode, asmop, "4s", "8h",
3016 !cast<PatFrag>(opnode # "_8H"),
3018 def _2d4s : NeonI_3VDL2_2Op_mull<0b1, u, 0b10, opcode, asmop, "2d", "4s",
3019 !cast<PatFrag>(opnode # "_4S"),
3024 defm SQDMULL2vvv : NeonI_3VDL2_2Op_mull_v2<0b0, 0b1101, "sqdmull2",
3027 multiclass NeonI_3VDL2_3Op_qdmlal_v2<bit u, bits<4> opcode, string asmop,
3028 SDPatternOperator opnode> {
3029 def _4s8h : NeonI_3VDL2_3Op_mlas<0b1, u, 0b01, opcode, asmop, "4s", "8h",
3030 opnode, NI_qdmull_hi_8H,
3031 VPR128, v4i32, v8i16>;
3032 def _2d4s : NeonI_3VDL2_3Op_mlas<0b1, u, 0b10, opcode, asmop, "2d", "4s",
3033 opnode, NI_qdmull_hi_4S,
3034 VPR128, v2i64, v4i32>;
3037 defm SQDMLAL2vvv : NeonI_3VDL2_3Op_qdmlal_v2<0b0, 0b1001, "sqdmlal2",
3038 int_arm_neon_vqadds>;
3039 defm SQDMLSL2vvv : NeonI_3VDL2_3Op_qdmlal_v2<0b0, 0b1011, "sqdmlsl2",
3040 int_arm_neon_vqsubs>;
3042 multiclass NeonI_3VDL_v3<bit u, bits<4> opcode, string asmop,
3043 SDPatternOperator opnode_8h8b,
3044 SDPatternOperator opnode_1q1d, bit Commutable = 0> {
3045 let isCommutable = Commutable in {
3046 def _8h8b : NeonI_3VD_2Op<0b0, u, 0b00, opcode, asmop, "8h", "8b",
3047 opnode_8h8b, VPR128, VPR64, v8i16, v8i8>;
3049 def _1q1d : NeonI_3VD_2Op<0b0, u, 0b11, opcode, asmop, "1q", "1d",
3050 opnode_1q1d, VPR128, VPR64, v16i8, v1i64>;
3054 defm PMULLvvv : NeonI_3VDL_v3<0b0, 0b1110, "pmull", int_arm_neon_vmullp,
3055 int_aarch64_neon_vmull_p64, 1>;
3057 multiclass NeonI_3VDL2_2Op_mull_v3<bit u, bits<4> opcode, string asmop,
3058 string opnode, bit Commutable = 0> {
3059 let isCommutable = Commutable in {
3060 def _8h16b : NeonI_3VDL2_2Op_mull<0b1, u, 0b00, opcode, asmop, "8h", "16b",
3061 !cast<PatFrag>(opnode # "_16B"),
3065 NeonI_3VDiff<0b1, u, 0b11, opcode,
3066 (outs VPR128:$Rd), (ins VPR128:$Rn, VPR128:$Rm),
3067 asmop # "\t$Rd.1q, $Rn.2d, $Rm.2d",
3068 [(set (v16i8 VPR128:$Rd),
3069 (v16i8 (int_aarch64_neon_vmull_p64
3070 (v1i64 (scalar_to_vector
3071 (i64 (vector_extract (v2i64 VPR128:$Rn), 1)))),
3072 (v1i64 (scalar_to_vector
3073 (i64 (vector_extract (v2i64 VPR128:$Rm), 1)))))))],
3078 defm PMULL2vvv : NeonI_3VDL2_2Op_mull_v3<0b0, 0b1110, "pmull2", "NI_pmull_hi",
3081 // End of implementation for instruction class (3V Diff)
3083 // The followings are vector load/store multiple N-element structure
3084 // (class SIMD lselem).
3086 // ld1: load multiple 1-element structure to 1/2/3/4 registers.
3087 // ld2/ld3/ld4: load multiple N-element structure to N registers (N = 2, 3, 4).
3088 // The structure consists of a sequence of sets of N values.
3089 // The first element of the structure is placed in the first lane
3090 // of the first first vector, the second element in the first lane
3091 // of the second vector, and so on.
3092 // E.g. LD1_3V_2S will load 32-bit elements {A, B, C, D, E, F} sequentially into
3093 // the three 64-bit vectors list {BA, DC, FE}.
3094 // E.g. LD3_2S will load 32-bit elements {A, B, C, D, E, F} into the three
3095 // 64-bit vectors list {DA, EB, FC}.
3096 // Store instructions store multiple structure to N registers like load.
3099 class NeonI_LDVList<bit q, bits<4> opcode, bits<2> size,
3100 RegisterOperand VecList, string asmop>
3101 : NeonI_LdStMult<q, 1, opcode, size,
3102 (outs VecList:$Rt), (ins GPR64xsp:$Rn),
3103 asmop # "\t$Rt, [$Rn]",
3107 let neverHasSideEffects = 1;
3110 multiclass LDVList_BHSD<bits<4> opcode, string List, string asmop> {
3111 def _8B : NeonI_LDVList<0, opcode, 0b00,
3112 !cast<RegisterOperand>(List # "8B_operand"), asmop>;
3114 def _4H : NeonI_LDVList<0, opcode, 0b01,
3115 !cast<RegisterOperand>(List # "4H_operand"), asmop>;
3117 def _2S : NeonI_LDVList<0, opcode, 0b10,
3118 !cast<RegisterOperand>(List # "2S_operand"), asmop>;
3120 def _16B : NeonI_LDVList<1, opcode, 0b00,
3121 !cast<RegisterOperand>(List # "16B_operand"), asmop>;
3123 def _8H : NeonI_LDVList<1, opcode, 0b01,
3124 !cast<RegisterOperand>(List # "8H_operand"), asmop>;
3126 def _4S : NeonI_LDVList<1, opcode, 0b10,
3127 !cast<RegisterOperand>(List # "4S_operand"), asmop>;
3129 def _2D : NeonI_LDVList<1, opcode, 0b11,
3130 !cast<RegisterOperand>(List # "2D_operand"), asmop>;
3133 // Load multiple N-element structure to N consecutive registers (N = 1,2,3,4)
3134 defm LD1 : LDVList_BHSD<0b0111, "VOne", "ld1">;
3135 def LD1_1D : NeonI_LDVList<0, 0b0111, 0b11, VOne1D_operand, "ld1">;
3137 defm LD2 : LDVList_BHSD<0b1000, "VPair", "ld2">;
3139 defm LD3 : LDVList_BHSD<0b0100, "VTriple", "ld3">;
3141 defm LD4 : LDVList_BHSD<0b0000, "VQuad", "ld4">;
3143 // Load multiple 1-element structure to N consecutive registers (N = 2,3,4)
3144 defm LD1x2 : LDVList_BHSD<0b1010, "VPair", "ld1">;
3145 def LD1x2_1D : NeonI_LDVList<0, 0b1010, 0b11, VPair1D_operand, "ld1">;
3147 defm LD1x3 : LDVList_BHSD<0b0110, "VTriple", "ld1">;
3148 def LD1x3_1D : NeonI_LDVList<0, 0b0110, 0b11, VTriple1D_operand, "ld1">;
3150 defm LD1x4 : LDVList_BHSD<0b0010, "VQuad", "ld1">;
3151 def LD1x4_1D : NeonI_LDVList<0, 0b0010, 0b11, VQuad1D_operand, "ld1">;
3153 class NeonI_STVList<bit q, bits<4> opcode, bits<2> size,
3154 RegisterOperand VecList, string asmop>
3155 : NeonI_LdStMult<q, 0, opcode, size,
3156 (outs), (ins GPR64xsp:$Rn, VecList:$Rt),
3157 asmop # "\t$Rt, [$Rn]",
3161 let neverHasSideEffects = 1;
3164 multiclass STVList_BHSD<bits<4> opcode, string List, string asmop> {
3165 def _8B : NeonI_STVList<0, opcode, 0b00,
3166 !cast<RegisterOperand>(List # "8B_operand"), asmop>;
3168 def _4H : NeonI_STVList<0, opcode, 0b01,
3169 !cast<RegisterOperand>(List # "4H_operand"), asmop>;
3171 def _2S : NeonI_STVList<0, opcode, 0b10,
3172 !cast<RegisterOperand>(List # "2S_operand"), asmop>;
3174 def _16B : NeonI_STVList<1, opcode, 0b00,
3175 !cast<RegisterOperand>(List # "16B_operand"), asmop>;
3177 def _8H : NeonI_STVList<1, opcode, 0b01,
3178 !cast<RegisterOperand>(List # "8H_operand"), asmop>;
3180 def _4S : NeonI_STVList<1, opcode, 0b10,
3181 !cast<RegisterOperand>(List # "4S_operand"), asmop>;
3183 def _2D : NeonI_STVList<1, opcode, 0b11,
3184 !cast<RegisterOperand>(List # "2D_operand"), asmop>;
3187 // Store multiple N-element structures from N registers (N = 1,2,3,4)
3188 defm ST1 : STVList_BHSD<0b0111, "VOne", "st1">;
3189 def ST1_1D : NeonI_STVList<0, 0b0111, 0b11, VOne1D_operand, "st1">;
3191 defm ST2 : STVList_BHSD<0b1000, "VPair", "st2">;
3193 defm ST3 : STVList_BHSD<0b0100, "VTriple", "st3">;
3195 defm ST4 : STVList_BHSD<0b0000, "VQuad", "st4">;
3197 // Store multiple 1-element structures from N consecutive registers (N = 2,3,4)
3198 defm ST1x2 : STVList_BHSD<0b1010, "VPair", "st1">;
3199 def ST1x2_1D : NeonI_STVList<0, 0b1010, 0b11, VPair1D_operand, "st1">;
3201 defm ST1x3 : STVList_BHSD<0b0110, "VTriple", "st1">;
3202 def ST1x3_1D : NeonI_STVList<0, 0b0110, 0b11, VTriple1D_operand, "st1">;
3204 defm ST1x4 : STVList_BHSD<0b0010, "VQuad", "st1">;
3205 def ST1x4_1D : NeonI_STVList<0, 0b0010, 0b11, VQuad1D_operand, "st1">;
3207 def : Pat<(v2f64 (load GPR64xsp:$addr)), (LD1_2D GPR64xsp:$addr)>;
3208 def : Pat<(v2i64 (load GPR64xsp:$addr)), (LD1_2D GPR64xsp:$addr)>;
3210 def : Pat<(v4f32 (load GPR64xsp:$addr)), (LD1_4S GPR64xsp:$addr)>;
3211 def : Pat<(v4i32 (load GPR64xsp:$addr)), (LD1_4S GPR64xsp:$addr)>;
3213 def : Pat<(v8i16 (load GPR64xsp:$addr)), (LD1_8H GPR64xsp:$addr)>;
3214 def : Pat<(v16i8 (load GPR64xsp:$addr)), (LD1_16B GPR64xsp:$addr)>;
3216 def : Pat<(v1f64 (load GPR64xsp:$addr)), (LD1_1D GPR64xsp:$addr)>;
3217 def : Pat<(v1i64 (load GPR64xsp:$addr)), (LD1_1D GPR64xsp:$addr)>;
3219 def : Pat<(v2f32 (load GPR64xsp:$addr)), (LD1_2S GPR64xsp:$addr)>;
3220 def : Pat<(v2i32 (load GPR64xsp:$addr)), (LD1_2S GPR64xsp:$addr)>;
3222 def : Pat<(v4i16 (load GPR64xsp:$addr)), (LD1_4H GPR64xsp:$addr)>;
3223 def : Pat<(v8i8 (load GPR64xsp:$addr)), (LD1_8B GPR64xsp:$addr)>;
3225 def : Pat<(store (v2i64 VPR128:$value), GPR64xsp:$addr),
3226 (ST1_2D GPR64xsp:$addr, VPR128:$value)>;
3227 def : Pat<(store (v2f64 VPR128:$value), GPR64xsp:$addr),
3228 (ST1_2D GPR64xsp:$addr, VPR128:$value)>;
3230 def : Pat<(store (v4i32 VPR128:$value), GPR64xsp:$addr),
3231 (ST1_4S GPR64xsp:$addr, VPR128:$value)>;
3232 def : Pat<(store (v4f32 VPR128:$value), GPR64xsp:$addr),
3233 (ST1_4S GPR64xsp:$addr, VPR128:$value)>;
3235 def : Pat<(store (v8i16 VPR128:$value), GPR64xsp:$addr),
3236 (ST1_8H GPR64xsp:$addr, VPR128:$value)>;
3237 def : Pat<(store (v16i8 VPR128:$value), GPR64xsp:$addr),
3238 (ST1_16B GPR64xsp:$addr, VPR128:$value)>;
3240 def : Pat<(store (v1i64 VPR64:$value), GPR64xsp:$addr),
3241 (ST1_1D GPR64xsp:$addr, VPR64:$value)>;
3242 def : Pat<(store (v1f64 VPR64:$value), GPR64xsp:$addr),
3243 (ST1_1D GPR64xsp:$addr, VPR64:$value)>;
3245 def : Pat<(store (v2i32 VPR64:$value), GPR64xsp:$addr),
3246 (ST1_2S GPR64xsp:$addr, VPR64:$value)>;
3247 def : Pat<(store (v2f32 VPR64:$value), GPR64xsp:$addr),
3248 (ST1_2S GPR64xsp:$addr, VPR64:$value)>;
3250 def : Pat<(store (v4i16 VPR64:$value), GPR64xsp:$addr),
3251 (ST1_4H GPR64xsp:$addr, VPR64:$value)>;
3252 def : Pat<(store (v8i8 VPR64:$value), GPR64xsp:$addr),
3253 (ST1_8B GPR64xsp:$addr, VPR64:$value)>;
3255 // End of vector load/store multiple N-element structure(class SIMD lselem)
3257 // The followings are post-index vector load/store multiple N-element
3258 // structure(class SIMD lselem-post)
3259 def exact1_asmoperand : AsmOperandClass {
3260 let Name = "Exact1";
3261 let PredicateMethod = "isExactImm<1>";
3262 let RenderMethod = "addImmOperands";
3264 def uimm_exact1 : Operand<i32>, ImmLeaf<i32, [{return Imm == 1;}]> {
3265 let ParserMatchClass = exact1_asmoperand;
3268 def exact2_asmoperand : AsmOperandClass {
3269 let Name = "Exact2";
3270 let PredicateMethod = "isExactImm<2>";
3271 let RenderMethod = "addImmOperands";
3273 def uimm_exact2 : Operand<i32>, ImmLeaf<i32, [{return Imm == 2;}]> {
3274 let ParserMatchClass = exact2_asmoperand;
3277 def exact3_asmoperand : AsmOperandClass {
3278 let Name = "Exact3";
3279 let PredicateMethod = "isExactImm<3>";
3280 let RenderMethod = "addImmOperands";
3282 def uimm_exact3 : Operand<i32>, ImmLeaf<i32, [{return Imm == 3;}]> {
3283 let ParserMatchClass = exact3_asmoperand;
3286 def exact4_asmoperand : AsmOperandClass {
3287 let Name = "Exact4";
3288 let PredicateMethod = "isExactImm<4>";
3289 let RenderMethod = "addImmOperands";
3291 def uimm_exact4 : Operand<i32>, ImmLeaf<i32, [{return Imm == 4;}]> {
3292 let ParserMatchClass = exact4_asmoperand;
3295 def exact6_asmoperand : AsmOperandClass {
3296 let Name = "Exact6";
3297 let PredicateMethod = "isExactImm<6>";
3298 let RenderMethod = "addImmOperands";
3300 def uimm_exact6 : Operand<i32>, ImmLeaf<i32, [{return Imm == 6;}]> {
3301 let ParserMatchClass = exact6_asmoperand;
3304 def exact8_asmoperand : AsmOperandClass {
3305 let Name = "Exact8";
3306 let PredicateMethod = "isExactImm<8>";
3307 let RenderMethod = "addImmOperands";
3309 def uimm_exact8 : Operand<i32>, ImmLeaf<i32, [{return Imm == 8;}]> {
3310 let ParserMatchClass = exact8_asmoperand;
3313 def exact12_asmoperand : AsmOperandClass {
3314 let Name = "Exact12";
3315 let PredicateMethod = "isExactImm<12>";
3316 let RenderMethod = "addImmOperands";
3318 def uimm_exact12 : Operand<i32>, ImmLeaf<i32, [{return Imm == 12;}]> {
3319 let ParserMatchClass = exact12_asmoperand;
3322 def exact16_asmoperand : AsmOperandClass {
3323 let Name = "Exact16";
3324 let PredicateMethod = "isExactImm<16>";
3325 let RenderMethod = "addImmOperands";
3327 def uimm_exact16 : Operand<i32>, ImmLeaf<i32, [{return Imm == 16;}]> {
3328 let ParserMatchClass = exact16_asmoperand;
3331 def exact24_asmoperand : AsmOperandClass {
3332 let Name = "Exact24";
3333 let PredicateMethod = "isExactImm<24>";
3334 let RenderMethod = "addImmOperands";
3336 def uimm_exact24 : Operand<i32>, ImmLeaf<i32, [{return Imm == 24;}]> {
3337 let ParserMatchClass = exact24_asmoperand;
3340 def exact32_asmoperand : AsmOperandClass {
3341 let Name = "Exact32";
3342 let PredicateMethod = "isExactImm<32>";
3343 let RenderMethod = "addImmOperands";
3345 def uimm_exact32 : Operand<i32>, ImmLeaf<i32, [{return Imm == 32;}]> {
3346 let ParserMatchClass = exact32_asmoperand;
3349 def exact48_asmoperand : AsmOperandClass {
3350 let Name = "Exact48";
3351 let PredicateMethod = "isExactImm<48>";
3352 let RenderMethod = "addImmOperands";
3354 def uimm_exact48 : Operand<i32>, ImmLeaf<i32, [{return Imm == 48;}]> {
3355 let ParserMatchClass = exact48_asmoperand;
3358 def exact64_asmoperand : AsmOperandClass {
3359 let Name = "Exact64";
3360 let PredicateMethod = "isExactImm<64>";
3361 let RenderMethod = "addImmOperands";
3363 def uimm_exact64 : Operand<i32>, ImmLeaf<i32, [{return Imm == 64;}]> {
3364 let ParserMatchClass = exact64_asmoperand;
3367 multiclass NeonI_LDWB_VList<bit q, bits<4> opcode, bits<2> size,
3368 RegisterOperand VecList, Operand ImmTy,
3370 let Constraints = "$Rn = $wb", mayLoad = 1, neverHasSideEffects = 1,
3371 DecoderMethod = "DecodeVLDSTPostInstruction" in {
3372 def _fixed : NeonI_LdStMult_Post<q, 1, opcode, size,
3373 (outs VecList:$Rt, GPR64xsp:$wb),
3374 (ins GPR64xsp:$Rn, ImmTy:$amt),
3375 asmop # "\t$Rt, [$Rn], $amt",
3381 def _register : NeonI_LdStMult_Post<q, 1, opcode, size,
3382 (outs VecList:$Rt, GPR64xsp:$wb),
3383 (ins GPR64xsp:$Rn, GPR64noxzr:$Rm),
3384 asmop # "\t$Rt, [$Rn], $Rm",
3390 multiclass LDWB_VList_BHSD<bits<4> opcode, string List, Operand ImmTy,
3391 Operand ImmTy2, string asmop> {
3392 defm _8B : NeonI_LDWB_VList<0, opcode, 0b00,
3393 !cast<RegisterOperand>(List # "8B_operand"),
3396 defm _4H : NeonI_LDWB_VList<0, opcode, 0b01,
3397 !cast<RegisterOperand>(List # "4H_operand"),
3400 defm _2S : NeonI_LDWB_VList<0, opcode, 0b10,
3401 !cast<RegisterOperand>(List # "2S_operand"),
3404 defm _16B : NeonI_LDWB_VList<1, opcode, 0b00,
3405 !cast<RegisterOperand>(List # "16B_operand"),
3408 defm _8H : NeonI_LDWB_VList<1, opcode, 0b01,
3409 !cast<RegisterOperand>(List # "8H_operand"),
3412 defm _4S : NeonI_LDWB_VList<1, opcode, 0b10,
3413 !cast<RegisterOperand>(List # "4S_operand"),
3416 defm _2D : NeonI_LDWB_VList<1, opcode, 0b11,
3417 !cast<RegisterOperand>(List # "2D_operand"),
3421 // Post-index load multiple N-element structures from N registers (N = 1,2,3,4)
3422 defm LD1WB : LDWB_VList_BHSD<0b0111, "VOne", uimm_exact8, uimm_exact16, "ld1">;
3423 defm LD1WB_1D : NeonI_LDWB_VList<0, 0b0111, 0b11, VOne1D_operand, uimm_exact8,
3426 defm LD2WB : LDWB_VList_BHSD<0b1000, "VPair", uimm_exact16, uimm_exact32, "ld2">;
3428 defm LD3WB : LDWB_VList_BHSD<0b0100, "VTriple", uimm_exact24, uimm_exact48,
3431 defm LD4WB : LDWB_VList_BHSD<0b0000, "VQuad", uimm_exact32, uimm_exact64, "ld4">;
3433 // Post-index load multiple 1-element structures from N consecutive registers
3435 defm LD1x2WB : LDWB_VList_BHSD<0b1010, "VPair", uimm_exact16, uimm_exact32,
3437 defm LD1x2WB_1D : NeonI_LDWB_VList<0, 0b1010, 0b11, VPair1D_operand,
3438 uimm_exact16, "ld1">;
3440 defm LD1x3WB : LDWB_VList_BHSD<0b0110, "VTriple", uimm_exact24, uimm_exact48,
3442 defm LD1x3WB_1D : NeonI_LDWB_VList<0, 0b0110, 0b11, VTriple1D_operand,
3443 uimm_exact24, "ld1">;
3445 defm LD1x4WB : LDWB_VList_BHSD<0b0010, "VQuad", uimm_exact32, uimm_exact64,
3447 defm LD1x4WB_1D : NeonI_LDWB_VList<0, 0b0010, 0b11, VQuad1D_operand,
3448 uimm_exact32, "ld1">;
3450 multiclass NeonI_STWB_VList<bit q, bits<4> opcode, bits<2> size,
3451 RegisterOperand VecList, Operand ImmTy,
3453 let Constraints = "$Rn = $wb", mayStore = 1, neverHasSideEffects = 1,
3454 DecoderMethod = "DecodeVLDSTPostInstruction" in {
3455 def _fixed : NeonI_LdStMult_Post<q, 0, opcode, size,
3456 (outs GPR64xsp:$wb),
3457 (ins GPR64xsp:$Rn, ImmTy:$amt, VecList:$Rt),
3458 asmop # "\t$Rt, [$Rn], $amt",
3464 def _register : NeonI_LdStMult_Post<q, 0, opcode, size,
3465 (outs GPR64xsp:$wb),
3466 (ins GPR64xsp:$Rn, GPR64noxzr:$Rm, VecList:$Rt),
3467 asmop # "\t$Rt, [$Rn], $Rm",
3473 multiclass STWB_VList_BHSD<bits<4> opcode, string List, Operand ImmTy,
3474 Operand ImmTy2, string asmop> {
3475 defm _8B : NeonI_STWB_VList<0, opcode, 0b00,
3476 !cast<RegisterOperand>(List # "8B_operand"), ImmTy, asmop>;
3478 defm _4H : NeonI_STWB_VList<0, opcode, 0b01,
3479 !cast<RegisterOperand>(List # "4H_operand"),
3482 defm _2S : NeonI_STWB_VList<0, opcode, 0b10,
3483 !cast<RegisterOperand>(List # "2S_operand"),
3486 defm _16B : NeonI_STWB_VList<1, opcode, 0b00,
3487 !cast<RegisterOperand>(List # "16B_operand"),
3490 defm _8H : NeonI_STWB_VList<1, opcode, 0b01,
3491 !cast<RegisterOperand>(List # "8H_operand"),
3494 defm _4S : NeonI_STWB_VList<1, opcode, 0b10,
3495 !cast<RegisterOperand>(List # "4S_operand"),
3498 defm _2D : NeonI_STWB_VList<1, opcode, 0b11,
3499 !cast<RegisterOperand>(List # "2D_operand"),
3503 // Post-index load multiple N-element structures from N registers (N = 1,2,3,4)
3504 defm ST1WB : STWB_VList_BHSD<0b0111, "VOne", uimm_exact8, uimm_exact16, "st1">;
3505 defm ST1WB_1D : NeonI_STWB_VList<0, 0b0111, 0b11, VOne1D_operand, uimm_exact8,
3508 defm ST2WB : STWB_VList_BHSD<0b1000, "VPair", uimm_exact16, uimm_exact32, "st2">;
3510 defm ST3WB : STWB_VList_BHSD<0b0100, "VTriple", uimm_exact24, uimm_exact48,
3513 defm ST4WB : STWB_VList_BHSD<0b0000, "VQuad", uimm_exact32, uimm_exact64, "st4">;
3515 // Post-index load multiple 1-element structures from N consecutive registers
3517 defm ST1x2WB : STWB_VList_BHSD<0b1010, "VPair", uimm_exact16, uimm_exact32,
3519 defm ST1x2WB_1D : NeonI_STWB_VList<0, 0b1010, 0b11, VPair1D_operand,
3520 uimm_exact16, "st1">;
3522 defm ST1x3WB : STWB_VList_BHSD<0b0110, "VTriple", uimm_exact24, uimm_exact48,
3524 defm ST1x3WB_1D : NeonI_STWB_VList<0, 0b0110, 0b11, VTriple1D_operand,
3525 uimm_exact24, "st1">;
3527 defm ST1x4WB : STWB_VList_BHSD<0b0010, "VQuad", uimm_exact32, uimm_exact64,
3529 defm ST1x4WB_1D : NeonI_STWB_VList<0, 0b0010, 0b11, VQuad1D_operand,
3530 uimm_exact32, "st1">;
3532 // End of post-index vector load/store multiple N-element structure
3533 // (class SIMD lselem-post)
3535 // The followings are vector load/store single N-element structure
3536 // (class SIMD lsone).
3537 def neon_uimm0_bare : Operand<i64>,
3538 ImmLeaf<i64, [{return Imm == 0;}]> {
3539 let ParserMatchClass = neon_uimm0_asmoperand;
3540 let PrintMethod = "printUImmBareOperand";
3543 def neon_uimm1_bare : Operand<i64>,
3544 ImmLeaf<i64, [{return Imm < 2;}]> {
3545 let ParserMatchClass = neon_uimm1_asmoperand;
3546 let PrintMethod = "printUImmBareOperand";
3549 def neon_uimm2_bare : Operand<i64>,
3550 ImmLeaf<i64, [{return Imm < 4;}]> {
3551 let ParserMatchClass = neon_uimm2_asmoperand;
3552 let PrintMethod = "printUImmBareOperand";
3555 def neon_uimm3_bare : Operand<i64>,
3556 ImmLeaf<i64, [{return Imm < 8;}]> {
3557 let ParserMatchClass = uimm3_asmoperand;
3558 let PrintMethod = "printUImmBareOperand";
3561 def neon_uimm4_bare : Operand<i64>,
3562 ImmLeaf<i64, [{return Imm < 16;}]> {
3563 let ParserMatchClass = uimm4_asmoperand;
3564 let PrintMethod = "printUImmBareOperand";
3567 class NeonI_LDN_Dup<bit q, bit r, bits<3> opcode, bits<2> size,
3568 RegisterOperand VecList, string asmop>
3569 : NeonI_LdOne_Dup<q, r, opcode, size,
3570 (outs VecList:$Rt), (ins GPR64xsp:$Rn),
3571 asmop # "\t$Rt, [$Rn]",
3575 let neverHasSideEffects = 1;
3578 multiclass LDN_Dup_BHSD<bit r, bits<3> opcode, string List, string asmop> {
3579 def _8B : NeonI_LDN_Dup<0, r, opcode, 0b00,
3580 !cast<RegisterOperand>(List # "8B_operand"), asmop>;
3582 def _4H : NeonI_LDN_Dup<0, r, opcode, 0b01,
3583 !cast<RegisterOperand>(List # "4H_operand"), asmop>;
3585 def _2S : NeonI_LDN_Dup<0, r, opcode, 0b10,
3586 !cast<RegisterOperand>(List # "2S_operand"), asmop>;
3588 def _1D : NeonI_LDN_Dup<0, r, opcode, 0b11,
3589 !cast<RegisterOperand>(List # "1D_operand"), asmop>;
3591 def _16B : NeonI_LDN_Dup<1, r, opcode, 0b00,
3592 !cast<RegisterOperand>(List # "16B_operand"), asmop>;
3594 def _8H : NeonI_LDN_Dup<1, r, opcode, 0b01,
3595 !cast<RegisterOperand>(List # "8H_operand"), asmop>;
3597 def _4S : NeonI_LDN_Dup<1, r, opcode, 0b10,
3598 !cast<RegisterOperand>(List # "4S_operand"), asmop>;
3600 def _2D : NeonI_LDN_Dup<1, r, opcode, 0b11,
3601 !cast<RegisterOperand>(List # "2D_operand"), asmop>;
3604 // Load single 1-element structure to all lanes of 1 register
3605 defm LD1R : LDN_Dup_BHSD<0b0, 0b110, "VOne", "ld1r">;
3607 // Load single N-element structure to all lanes of N consecutive
3608 // registers (N = 2,3,4)
3609 defm LD2R : LDN_Dup_BHSD<0b1, 0b110, "VPair", "ld2r">;
3610 defm LD3R : LDN_Dup_BHSD<0b0, 0b111, "VTriple", "ld3r">;
3611 defm LD4R : LDN_Dup_BHSD<0b1, 0b111, "VQuad", "ld4r">;
3614 class LD1R_pattern <ValueType VTy, ValueType DTy, PatFrag LoadOp,
3616 : Pat<(VTy (Neon_vdup (DTy (LoadOp GPR64xsp:$Rn)))),
3617 (VTy (INST GPR64xsp:$Rn))>;
3619 // Match all LD1R instructions
3620 def : LD1R_pattern<v8i8, i32, extloadi8, LD1R_8B>;
3622 def : LD1R_pattern<v16i8, i32, extloadi8, LD1R_16B>;
3624 def : LD1R_pattern<v4i16, i32, extloadi16, LD1R_4H>;
3626 def : LD1R_pattern<v8i16, i32, extloadi16, LD1R_8H>;
3628 def : LD1R_pattern<v2i32, i32, load, LD1R_2S>;
3629 def : LD1R_pattern<v2f32, f32, load, LD1R_2S>;
3631 def : LD1R_pattern<v4i32, i32, load, LD1R_4S>;
3632 def : LD1R_pattern<v4f32, f32, load, LD1R_4S>;
3634 def : LD1R_pattern<v1i64, i64, load, LD1R_1D>;
3635 def : LD1R_pattern<v1f64, f64, load, LD1R_1D>;
3637 def : LD1R_pattern<v2i64, i64, load, LD1R_2D>;
3638 def : LD1R_pattern<v2f64, f64, load, LD1R_2D>;
3641 multiclass VectorList_Bare_BHSD<string PREFIX, int Count,
3642 RegisterClass RegList> {
3643 defm B : VectorList_operands<PREFIX, "B", Count, RegList>;
3644 defm H : VectorList_operands<PREFIX, "H", Count, RegList>;
3645 defm S : VectorList_operands<PREFIX, "S", Count, RegList>;
3646 defm D : VectorList_operands<PREFIX, "D", Count, RegList>;
3649 // Special vector list operand of 128-bit vectors with bare layout.
3650 // i.e. only show ".b", ".h", ".s", ".d"
3651 defm VOne : VectorList_Bare_BHSD<"VOne", 1, FPR128>;
3652 defm VPair : VectorList_Bare_BHSD<"VPair", 2, QPair>;
3653 defm VTriple : VectorList_Bare_BHSD<"VTriple", 3, QTriple>;
3654 defm VQuad : VectorList_Bare_BHSD<"VQuad", 4, QQuad>;
3656 class NeonI_LDN_Lane<bit r, bits<2> op2_1, bit op0, RegisterOperand VList,
3657 Operand ImmOp, string asmop>
3658 : NeonI_LdStOne_Lane<1, r, op2_1, op0,
3660 (ins GPR64xsp:$Rn, VList:$src, ImmOp:$lane),
3661 asmop # "\t$Rt[$lane], [$Rn]",
3665 let neverHasSideEffects = 1;
3666 let hasExtraDefRegAllocReq = 1;
3667 let Constraints = "$src = $Rt";
3670 multiclass LDN_Lane_BHSD<bit r, bit op0, string List, string asmop> {
3671 def _B : NeonI_LDN_Lane<r, 0b00, op0,
3672 !cast<RegisterOperand>(List # "B_operand"),
3673 neon_uimm4_bare, asmop> {
3674 let Inst{12-10} = lane{2-0};
3675 let Inst{30} = lane{3};
3678 def _H : NeonI_LDN_Lane<r, 0b01, op0,
3679 !cast<RegisterOperand>(List # "H_operand"),
3680 neon_uimm3_bare, asmop> {
3681 let Inst{12-10} = {lane{1}, lane{0}, 0b0};
3682 let Inst{30} = lane{2};
3685 def _S : NeonI_LDN_Lane<r, 0b10, op0,
3686 !cast<RegisterOperand>(List # "S_operand"),
3687 neon_uimm2_bare, asmop> {
3688 let Inst{12-10} = {lane{0}, 0b0, 0b0};
3689 let Inst{30} = lane{1};
3692 def _D : NeonI_LDN_Lane<r, 0b10, op0,
3693 !cast<RegisterOperand>(List # "D_operand"),
3694 neon_uimm1_bare, asmop> {
3695 let Inst{12-10} = 0b001;
3696 let Inst{30} = lane{0};
3700 // Load single 1-element structure to one lane of 1 register.
3701 defm LD1LN : LDN_Lane_BHSD<0b0, 0b0, "VOne", "ld1">;
3703 // Load single N-element structure to one lane of N consecutive registers
3705 defm LD2LN : LDN_Lane_BHSD<0b1, 0b0, "VPair", "ld2">;
3706 defm LD3LN : LDN_Lane_BHSD<0b0, 0b1, "VTriple", "ld3">;
3707 defm LD4LN : LDN_Lane_BHSD<0b1, 0b1, "VQuad", "ld4">;
3709 multiclass LD1LN_patterns<ValueType VTy, ValueType VTy2, ValueType DTy,
3710 Operand ImmOp, Operand ImmOp2, PatFrag LoadOp,
3712 def : Pat<(VTy (vector_insert (VTy VPR64:$src),
3713 (DTy (LoadOp GPR64xsp:$Rn)), (ImmOp:$lane))),
3714 (VTy (EXTRACT_SUBREG
3716 (SUBREG_TO_REG (i64 0), VPR64:$src, sub_64),
3720 def : Pat<(VTy2 (vector_insert (VTy2 VPR128:$src),
3721 (DTy (LoadOp GPR64xsp:$Rn)), (ImmOp2:$lane))),
3722 (VTy2 (INST GPR64xsp:$Rn, VPR128:$src, ImmOp2:$lane))>;
3725 // Match all LD1LN instructions
3726 defm : LD1LN_patterns<v8i8, v16i8, i32, neon_uimm3_bare, neon_uimm4_bare,
3727 extloadi8, LD1LN_B>;
3729 defm : LD1LN_patterns<v4i16, v8i16, i32, neon_uimm2_bare, neon_uimm3_bare,
3730 extloadi16, LD1LN_H>;
3732 defm : LD1LN_patterns<v2i32, v4i32, i32, neon_uimm1_bare, neon_uimm2_bare,
3734 defm : LD1LN_patterns<v2f32, v4f32, f32, neon_uimm1_bare, neon_uimm2_bare,
3737 defm : LD1LN_patterns<v1i64, v2i64, i64, neon_uimm0_bare, neon_uimm1_bare,
3739 defm : LD1LN_patterns<v1f64, v2f64, f64, neon_uimm0_bare, neon_uimm1_bare,
3742 class NeonI_STN_Lane<bit r, bits<2> op2_1, bit op0, RegisterOperand VList,
3743 Operand ImmOp, string asmop>
3744 : NeonI_LdStOne_Lane<0, r, op2_1, op0,
3745 (outs), (ins GPR64xsp:$Rn, VList:$Rt, ImmOp:$lane),
3746 asmop # "\t$Rt[$lane], [$Rn]",
3750 let neverHasSideEffects = 1;
3751 let hasExtraDefRegAllocReq = 1;
3754 multiclass STN_Lane_BHSD<bit r, bit op0, string List, string asmop> {
3755 def _B : NeonI_STN_Lane<r, 0b00, op0,
3756 !cast<RegisterOperand>(List # "B_operand"),
3757 neon_uimm4_bare, asmop> {
3758 let Inst{12-10} = lane{2-0};
3759 let Inst{30} = lane{3};
3762 def _H : NeonI_STN_Lane<r, 0b01, op0,
3763 !cast<RegisterOperand>(List # "H_operand"),
3764 neon_uimm3_bare, asmop> {
3765 let Inst{12-10} = {lane{1}, lane{0}, 0b0};
3766 let Inst{30} = lane{2};
3769 def _S : NeonI_STN_Lane<r, 0b10, op0,
3770 !cast<RegisterOperand>(List # "S_operand"),
3771 neon_uimm2_bare, asmop> {
3772 let Inst{12-10} = {lane{0}, 0b0, 0b0};
3773 let Inst{30} = lane{1};
3776 def _D : NeonI_STN_Lane<r, 0b10, op0,
3777 !cast<RegisterOperand>(List # "D_operand"),
3778 neon_uimm1_bare, asmop>{
3779 let Inst{12-10} = 0b001;
3780 let Inst{30} = lane{0};
3784 // Store single 1-element structure from one lane of 1 register.
3785 defm ST1LN : STN_Lane_BHSD<0b0, 0b0, "VOne", "st1">;
3787 // Store single N-element structure from one lane of N consecutive registers
3789 defm ST2LN : STN_Lane_BHSD<0b1, 0b0, "VPair", "st2">;
3790 defm ST3LN : STN_Lane_BHSD<0b0, 0b1, "VTriple", "st3">;
3791 defm ST4LN : STN_Lane_BHSD<0b1, 0b1, "VQuad", "st4">;
3793 multiclass ST1LN_patterns<ValueType VTy, ValueType VTy2, ValueType DTy,
3794 Operand ImmOp, Operand ImmOp2, PatFrag StoreOp,
3796 def : Pat<(StoreOp (DTy (vector_extract (VTy VPR64:$Rt), ImmOp:$lane)),
3799 (SUBREG_TO_REG (i64 0), VPR64:$Rt, sub_64),
3802 def : Pat<(StoreOp (DTy (vector_extract (VTy2 VPR128:$Rt), ImmOp2:$lane)),
3804 (INST GPR64xsp:$Rn, VPR128:$Rt, ImmOp2:$lane)>;
3807 // Match all ST1LN instructions
3808 defm : ST1LN_patterns<v8i8, v16i8, i32, neon_uimm3_bare, neon_uimm4_bare,
3809 truncstorei8, ST1LN_B>;
3811 defm : ST1LN_patterns<v4i16, v8i16, i32, neon_uimm2_bare, neon_uimm3_bare,
3812 truncstorei16, ST1LN_H>;
3814 defm : ST1LN_patterns<v2i32, v4i32, i32, neon_uimm1_bare, neon_uimm2_bare,
3816 defm : ST1LN_patterns<v2f32, v4f32, f32, neon_uimm1_bare, neon_uimm2_bare,
3819 defm : ST1LN_patterns<v1i64, v2i64, i64, neon_uimm0_bare, neon_uimm1_bare,
3821 defm : ST1LN_patterns<v1f64, v2f64, f64, neon_uimm0_bare, neon_uimm1_bare,
3824 // End of vector load/store single N-element structure (class SIMD lsone).
3827 // The following are post-index load/store single N-element instructions
3828 // (class SIMD lsone-post)
3830 multiclass NeonI_LDN_WB_Dup<bit q, bit r, bits<3> opcode, bits<2> size,
3831 RegisterOperand VecList, Operand ImmTy,
3833 let mayLoad = 1, neverHasSideEffects = 1, Constraints = "$wb = $Rn",
3834 DecoderMethod = "DecodeVLDSTLanePostInstruction" in {
3835 def _fixed : NeonI_LdOne_Dup_Post<q, r, opcode, size,
3836 (outs VecList:$Rt, GPR64xsp:$wb),
3837 (ins GPR64xsp:$Rn, ImmTy:$amt),
3838 asmop # "\t$Rt, [$Rn], $amt",
3844 def _register : NeonI_LdOne_Dup_Post<q, r, opcode, size,
3845 (outs VecList:$Rt, GPR64xsp:$wb),
3846 (ins GPR64xsp:$Rn, GPR64noxzr:$Rm),
3847 asmop # "\t$Rt, [$Rn], $Rm",
3853 multiclass LDWB_Dup_BHSD<bit r, bits<3> opcode, string List, string asmop,
3854 Operand uimm_b, Operand uimm_h,
3855 Operand uimm_s, Operand uimm_d> {
3856 defm _8B : NeonI_LDN_WB_Dup<0, r, opcode, 0b00,
3857 !cast<RegisterOperand>(List # "8B_operand"),
3860 defm _4H : NeonI_LDN_WB_Dup<0, r, opcode, 0b01,
3861 !cast<RegisterOperand>(List # "4H_operand"),
3864 defm _2S : NeonI_LDN_WB_Dup<0, r, opcode, 0b10,
3865 !cast<RegisterOperand>(List # "2S_operand"),
3868 defm _1D : NeonI_LDN_WB_Dup<0, r, opcode, 0b11,
3869 !cast<RegisterOperand>(List # "1D_operand"),
3872 defm _16B : NeonI_LDN_WB_Dup<1, r, opcode, 0b00,
3873 !cast<RegisterOperand>(List # "16B_operand"),
3876 defm _8H : NeonI_LDN_WB_Dup<1, r, opcode, 0b01,
3877 !cast<RegisterOperand>(List # "8H_operand"),
3880 defm _4S : NeonI_LDN_WB_Dup<1, r, opcode, 0b10,
3881 !cast<RegisterOperand>(List # "4S_operand"),
3884 defm _2D : NeonI_LDN_WB_Dup<1, r, opcode, 0b11,
3885 !cast<RegisterOperand>(List # "2D_operand"),
3889 // Post-index load single 1-element structure to all lanes of 1 register
3890 defm LD1R_WB : LDWB_Dup_BHSD<0b0, 0b110, "VOne", "ld1r", uimm_exact1,
3891 uimm_exact2, uimm_exact4, uimm_exact8>;
3893 // Post-index load single N-element structure to all lanes of N consecutive
3894 // registers (N = 2,3,4)
3895 defm LD2R_WB : LDWB_Dup_BHSD<0b1, 0b110, "VPair", "ld2r", uimm_exact2,
3896 uimm_exact4, uimm_exact8, uimm_exact16>;
3897 defm LD3R_WB : LDWB_Dup_BHSD<0b0, 0b111, "VTriple", "ld3r", uimm_exact3,
3898 uimm_exact6, uimm_exact12, uimm_exact24>;
3899 defm LD4R_WB : LDWB_Dup_BHSD<0b1, 0b111, "VQuad", "ld4r", uimm_exact4,
3900 uimm_exact8, uimm_exact16, uimm_exact32>;
3902 let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
3903 Constraints = "$Rn = $wb, $Rt = $src",
3904 DecoderMethod = "DecodeVLDSTLanePostInstruction" in {
3905 class LDN_WBFx_Lane<bit r, bits<2> op2_1, bit op0, RegisterOperand VList,
3906 Operand ImmTy, Operand ImmOp, string asmop>
3907 : NeonI_LdStOne_Lane_Post<1, r, op2_1, op0,
3908 (outs VList:$Rt, GPR64xsp:$wb),
3909 (ins GPR64xsp:$Rn, ImmTy:$amt,
3910 VList:$src, ImmOp:$lane),
3911 asmop # "\t$Rt[$lane], [$Rn], $amt",
3917 class LDN_WBReg_Lane<bit r, bits<2> op2_1, bit op0, RegisterOperand VList,
3918 Operand ImmTy, Operand ImmOp, string asmop>
3919 : NeonI_LdStOne_Lane_Post<1, r, op2_1, op0,
3920 (outs VList:$Rt, GPR64xsp:$wb),
3921 (ins GPR64xsp:$Rn, GPR64noxzr:$Rm,
3922 VList:$src, ImmOp:$lane),
3923 asmop # "\t$Rt[$lane], [$Rn], $Rm",
3928 multiclass LD_Lane_WB_BHSD<bit r, bit op0, string List, string asmop,
3929 Operand uimm_b, Operand uimm_h,
3930 Operand uimm_s, Operand uimm_d> {
3931 def _B_fixed : LDN_WBFx_Lane<r, 0b00, op0,
3932 !cast<RegisterOperand>(List # "B_operand"),
3933 uimm_b, neon_uimm4_bare, asmop> {
3934 let Inst{12-10} = lane{2-0};
3935 let Inst{30} = lane{3};
3938 def _B_register : LDN_WBReg_Lane<r, 0b00, op0,
3939 !cast<RegisterOperand>(List # "B_operand"),
3940 uimm_b, neon_uimm4_bare, asmop> {
3941 let Inst{12-10} = lane{2-0};
3942 let Inst{30} = lane{3};
3945 def _H_fixed : LDN_WBFx_Lane<r, 0b01, op0,
3946 !cast<RegisterOperand>(List # "H_operand"),
3947 uimm_h, neon_uimm3_bare, asmop> {
3948 let Inst{12-10} = {lane{1}, lane{0}, 0b0};
3949 let Inst{30} = lane{2};
3952 def _H_register : LDN_WBReg_Lane<r, 0b01, op0,
3953 !cast<RegisterOperand>(List # "H_operand"),
3954 uimm_h, neon_uimm3_bare, asmop> {
3955 let Inst{12-10} = {lane{1}, lane{0}, 0b0};
3956 let Inst{30} = lane{2};
3959 def _S_fixed : LDN_WBFx_Lane<r, 0b10, op0,
3960 !cast<RegisterOperand>(List # "S_operand"),
3961 uimm_s, neon_uimm2_bare, asmop> {
3962 let Inst{12-10} = {lane{0}, 0b0, 0b0};
3963 let Inst{30} = lane{1};
3966 def _S_register : LDN_WBReg_Lane<r, 0b10, op0,
3967 !cast<RegisterOperand>(List # "S_operand"),
3968 uimm_s, neon_uimm2_bare, asmop> {
3969 let Inst{12-10} = {lane{0}, 0b0, 0b0};
3970 let Inst{30} = lane{1};
3973 def _D_fixed : LDN_WBFx_Lane<r, 0b10, op0,
3974 !cast<RegisterOperand>(List # "D_operand"),
3975 uimm_d, neon_uimm1_bare, asmop> {
3976 let Inst{12-10} = 0b001;
3977 let Inst{30} = lane{0};
3980 def _D_register : LDN_WBReg_Lane<r, 0b10, op0,
3981 !cast<RegisterOperand>(List # "D_operand"),
3982 uimm_d, neon_uimm1_bare, asmop> {
3983 let Inst{12-10} = 0b001;
3984 let Inst{30} = lane{0};
3988 // Post-index load single 1-element structure to one lane of 1 register.
3989 defm LD1LN_WB : LD_Lane_WB_BHSD<0b0, 0b0, "VOne", "ld1", uimm_exact1,
3990 uimm_exact2, uimm_exact4, uimm_exact8>;
3992 // Post-index load single N-element structure to one lane of N consecutive
3995 defm LD2LN_WB : LD_Lane_WB_BHSD<0b1, 0b0, "VPair", "ld2", uimm_exact2,
3996 uimm_exact4, uimm_exact8, uimm_exact16>;
3997 defm LD3LN_WB : LD_Lane_WB_BHSD<0b0, 0b1, "VTriple", "ld3", uimm_exact3,
3998 uimm_exact6, uimm_exact12, uimm_exact24>;
3999 defm LD4LN_WB : LD_Lane_WB_BHSD<0b1, 0b1, "VQuad", "ld4", uimm_exact4,
4000 uimm_exact8, uimm_exact16, uimm_exact32>;
4002 let mayStore = 1, neverHasSideEffects = 1,
4003 hasExtraDefRegAllocReq = 1, Constraints = "$Rn = $wb",
4004 DecoderMethod = "DecodeVLDSTLanePostInstruction" in {
4005 class STN_WBFx_Lane<bit r, bits<2> op2_1, bit op0, RegisterOperand VList,
4006 Operand ImmTy, Operand ImmOp, string asmop>
4007 : NeonI_LdStOne_Lane_Post<0, r, op2_1, op0,
4008 (outs GPR64xsp:$wb),
4009 (ins GPR64xsp:$Rn, ImmTy:$amt,
4010 VList:$Rt, ImmOp:$lane),
4011 asmop # "\t$Rt[$lane], [$Rn], $amt",
4017 class STN_WBReg_Lane<bit r, bits<2> op2_1, bit op0, RegisterOperand VList,
4018 Operand ImmTy, Operand ImmOp, string asmop>
4019 : NeonI_LdStOne_Lane_Post<0, r, op2_1, op0,
4020 (outs GPR64xsp:$wb),
4021 (ins GPR64xsp:$Rn, GPR64noxzr:$Rm, VList:$Rt,
4023 asmop # "\t$Rt[$lane], [$Rn], $Rm",
4028 multiclass ST_Lane_WB_BHSD<bit r, bit op0, string List, string asmop,
4029 Operand uimm_b, Operand uimm_h,
4030 Operand uimm_s, Operand uimm_d> {
4031 def _B_fixed : STN_WBFx_Lane<r, 0b00, op0,
4032 !cast<RegisterOperand>(List # "B_operand"),
4033 uimm_b, neon_uimm4_bare, asmop> {
4034 let Inst{12-10} = lane{2-0};
4035 let Inst{30} = lane{3};
4038 def _B_register : STN_WBReg_Lane<r, 0b00, op0,
4039 !cast<RegisterOperand>(List # "B_operand"),
4040 uimm_b, neon_uimm4_bare, asmop> {
4041 let Inst{12-10} = lane{2-0};
4042 let Inst{30} = lane{3};
4045 def _H_fixed : STN_WBFx_Lane<r, 0b01, op0,
4046 !cast<RegisterOperand>(List # "H_operand"),
4047 uimm_h, neon_uimm3_bare, asmop> {
4048 let Inst{12-10} = {lane{1}, lane{0}, 0b0};
4049 let Inst{30} = lane{2};
4052 def _H_register : STN_WBReg_Lane<r, 0b01, op0,
4053 !cast<RegisterOperand>(List # "H_operand"),
4054 uimm_h, neon_uimm3_bare, asmop> {
4055 let Inst{12-10} = {lane{1}, lane{0}, 0b0};
4056 let Inst{30} = lane{2};
4059 def _S_fixed : STN_WBFx_Lane<r, 0b10, op0,
4060 !cast<RegisterOperand>(List # "S_operand"),
4061 uimm_s, neon_uimm2_bare, asmop> {
4062 let Inst{12-10} = {lane{0}, 0b0, 0b0};
4063 let Inst{30} = lane{1};
4066 def _S_register : STN_WBReg_Lane<r, 0b10, op0,
4067 !cast<RegisterOperand>(List # "S_operand"),
4068 uimm_s, neon_uimm2_bare, asmop> {
4069 let Inst{12-10} = {lane{0}, 0b0, 0b0};
4070 let Inst{30} = lane{1};
4073 def _D_fixed : STN_WBFx_Lane<r, 0b10, op0,
4074 !cast<RegisterOperand>(List # "D_operand"),
4075 uimm_d, neon_uimm1_bare, asmop> {
4076 let Inst{12-10} = 0b001;
4077 let Inst{30} = lane{0};
4080 def _D_register : STN_WBReg_Lane<r, 0b10, op0,
4081 !cast<RegisterOperand>(List # "D_operand"),
4082 uimm_d, neon_uimm1_bare, asmop> {
4083 let Inst{12-10} = 0b001;
4084 let Inst{30} = lane{0};
4088 // Post-index store single 1-element structure from one lane of 1 register.
4089 defm ST1LN_WB : ST_Lane_WB_BHSD<0b0, 0b0, "VOne", "st1", uimm_exact1,
4090 uimm_exact2, uimm_exact4, uimm_exact8>;
4092 // Post-index store single N-element structure from one lane of N consecutive
4093 // registers (N = 2,3,4)
4094 defm ST2LN_WB : ST_Lane_WB_BHSD<0b1, 0b0, "VPair", "st2", uimm_exact2,
4095 uimm_exact4, uimm_exact8, uimm_exact16>;
4096 defm ST3LN_WB : ST_Lane_WB_BHSD<0b0, 0b1, "VTriple", "st3", uimm_exact3,
4097 uimm_exact6, uimm_exact12, uimm_exact24>;
4098 defm ST4LN_WB : ST_Lane_WB_BHSD<0b1, 0b1, "VQuad", "st4", uimm_exact4,
4099 uimm_exact8, uimm_exact16, uimm_exact32>;
4101 // End of post-index load/store single N-element instructions
4102 // (class SIMD lsone-post)
4104 // Neon Scalar instructions implementation
4105 // Scalar Three Same
4107 class NeonI_Scalar3Same_size<bit u, bits<2> size, bits<5> opcode, string asmop,
4109 : NeonI_Scalar3Same<u, size, opcode,
4110 (outs FPRC:$Rd), (ins FPRC:$Rn, FPRC:$Rm),
4111 !strconcat(asmop, "\t$Rd, $Rn, $Rm"),
4115 class NeonI_Scalar3Same_D_size<bit u, bits<5> opcode, string asmop>
4116 : NeonI_Scalar3Same_size<u, 0b11, opcode, asmop, FPR64>;
4118 multiclass NeonI_Scalar3Same_HS_sizes<bit u, bits<5> opcode, string asmop,
4119 bit Commutable = 0> {
4120 let isCommutable = Commutable in {
4121 def hhh : NeonI_Scalar3Same_size<u, 0b01, opcode, asmop, FPR16>;
4122 def sss : NeonI_Scalar3Same_size<u, 0b10, opcode, asmop, FPR32>;
4126 multiclass NeonI_Scalar3Same_SD_sizes<bit u, bit size_high, bits<5> opcode,
4127 string asmop, bit Commutable = 0> {
4128 let isCommutable = Commutable in {
4129 def sss : NeonI_Scalar3Same_size<u, {size_high, 0b0}, opcode, asmop, FPR32>;
4130 def ddd : NeonI_Scalar3Same_size<u, {size_high, 0b1}, opcode, asmop, FPR64>;
4134 multiclass NeonI_Scalar3Same_BHSD_sizes<bit u, bits<5> opcode,
4135 string asmop, bit Commutable = 0> {
4136 let isCommutable = Commutable in {
4137 def bbb : NeonI_Scalar3Same_size<u, 0b00, opcode, asmop, FPR8>;
4138 def hhh : NeonI_Scalar3Same_size<u, 0b01, opcode, asmop, FPR16>;
4139 def sss : NeonI_Scalar3Same_size<u, 0b10, opcode, asmop, FPR32>;
4140 def ddd : NeonI_Scalar3Same_size<u, 0b11, opcode, asmop, FPR64>;
4144 multiclass Neon_Scalar3Same_D_size_patterns<SDPatternOperator opnode,
4145 Instruction INSTD> {
4146 def : Pat<(v1i64 (opnode (v1i64 FPR64:$Rn), (v1i64 FPR64:$Rm))),
4147 (INSTD FPR64:$Rn, FPR64:$Rm)>;
4150 multiclass Neon_Scalar3Same_BHSD_size_patterns<SDPatternOperator opnode,
4155 : Neon_Scalar3Same_D_size_patterns<opnode, INSTD> {
4156 def: Pat<(v1i8 (opnode (v1i8 FPR8:$Rn), (v1i8 FPR8:$Rm))),
4157 (INSTB FPR8:$Rn, FPR8:$Rm)>;
4159 def: Pat<(v1i16 (opnode (v1i16 FPR16:$Rn), (v1i16 FPR16:$Rm))),
4160 (INSTH FPR16:$Rn, FPR16:$Rm)>;
4162 def: Pat<(v1i32 (opnode (v1i32 FPR32:$Rn), (v1i32 FPR32:$Rm))),
4163 (INSTS FPR32:$Rn, FPR32:$Rm)>;
4166 class Neon_Scalar3Same_cmp_D_size_patterns<SDPatternOperator opnode,
4168 : Pat<(v1i64 (opnode (v1i64 FPR64:$Rn), (v1i64 FPR64:$Rm))),
4169 (INSTD FPR64:$Rn, FPR64:$Rm)>;
4171 multiclass Neon_Scalar3Same_HS_size_patterns<SDPatternOperator opnode,
4173 Instruction INSTS> {
4174 def : Pat<(v1i16 (opnode (v1i16 FPR16:$Rn), (v1i16 FPR16:$Rm))),
4175 (INSTH FPR16:$Rn, FPR16:$Rm)>;
4176 def : Pat<(v1i32 (opnode (v1i32 FPR32:$Rn), (v1i32 FPR32:$Rm))),
4177 (INSTS FPR32:$Rn, FPR32:$Rm)>;
4180 multiclass Neon_Scalar3Same_fabd_SD_size_patterns<SDPatternOperator opnode,
4182 Instruction INSTD> {
4183 def : Pat<(f32 (opnode (f32 FPR32:$Rn), (f32 FPR32:$Rm))),
4184 (INSTS FPR32:$Rn, FPR32:$Rm)>;
4185 def : Pat<(f64 (opnode (f64 FPR64:$Rn), (f64 FPR64:$Rm))),
4186 (INSTD FPR64:$Rn, FPR64:$Rm)>;
4189 multiclass Neon_Scalar3Same_SD_size_patterns<SDPatternOperator opnode,
4190 SDPatternOperator opnodeV,
4192 Instruction INSTD> {
4193 def : Pat<(f32 (opnode (f32 FPR32:$Rn), (f32 FPR32:$Rm))),
4194 (INSTS FPR32:$Rn, FPR32:$Rm)>;
4195 def : Pat<(f64 (opnode (f64 FPR64:$Rn), (f64 FPR64:$Rm))),
4196 (INSTD FPR64:$Rn, FPR64:$Rm)>;
4197 def : Pat<(v1f64 (opnodeV (v1f64 FPR64:$Rn), (v1f64 FPR64:$Rm))),
4198 (INSTD FPR64:$Rn, FPR64:$Rm)>;
4201 multiclass Neon_Scalar3Same_cmp_SD_size_patterns<SDPatternOperator opnode,
4203 Instruction INSTD> {
4204 def : Pat<(v1i32 (opnode (v1f32 FPR32:$Rn), (v1f32 FPR32:$Rm))),
4205 (INSTS FPR32:$Rn, FPR32:$Rm)>;
4206 def : Pat<(v1i64 (opnode (v1f64 FPR64:$Rn), (v1f64 FPR64:$Rm))),
4207 (INSTD FPR64:$Rn, FPR64:$Rm)>;
4210 class Neon_Scalar3Same_cmp_V1_D_size_patterns<CondCode CC,
4212 : Pat<(v1i64 (Neon_cmp (v1f64 FPR64:$Rn), (v1f64 FPR64:$Rm), CC)),
4213 (INSTD FPR64:$Rn, FPR64:$Rm)>;
4215 // Scalar Three Different
4217 class NeonI_Scalar3Diff_size<bit u, bits<2> size, bits<4> opcode, string asmop,
4218 RegisterClass FPRCD, RegisterClass FPRCS>
4219 : NeonI_Scalar3Diff<u, size, opcode,
4220 (outs FPRCD:$Rd), (ins FPRCS:$Rn, FPRCS:$Rm),
4221 !strconcat(asmop, "\t$Rd, $Rn, $Rm"),
4225 multiclass NeonI_Scalar3Diff_HS_size<bit u, bits<4> opcode, string asmop> {
4226 def shh : NeonI_Scalar3Diff_size<u, 0b01, opcode, asmop, FPR32, FPR16>;
4227 def dss : NeonI_Scalar3Diff_size<u, 0b10, opcode, asmop, FPR64, FPR32>;
4230 multiclass NeonI_Scalar3Diff_ml_HS_size<bit u, bits<4> opcode, string asmop> {
4231 let Constraints = "$Src = $Rd" in {
4232 def shh : NeonI_Scalar3Diff<u, 0b01, opcode,
4233 (outs FPR32:$Rd), (ins FPR32:$Src, FPR16:$Rn, FPR16:$Rm),
4234 !strconcat(asmop, "\t$Rd, $Rn, $Rm"),
4237 def dss : NeonI_Scalar3Diff<u, 0b10, opcode,
4238 (outs FPR64:$Rd), (ins FPR64:$Src, FPR32:$Rn, FPR32:$Rm),
4239 !strconcat(asmop, "\t$Rd, $Rn, $Rm"),
4245 multiclass Neon_Scalar3Diff_HS_size_patterns<SDPatternOperator opnode,
4247 Instruction INSTS> {
4248 def : Pat<(v1i32 (opnode (v1i16 FPR16:$Rn), (v1i16 FPR16:$Rm))),
4249 (INSTH FPR16:$Rn, FPR16:$Rm)>;
4250 def : Pat<(v1i64 (opnode (v1i32 FPR32:$Rn), (v1i32 FPR32:$Rm))),
4251 (INSTS FPR32:$Rn, FPR32:$Rm)>;
4254 multiclass Neon_Scalar3Diff_ml_HS_size_patterns<SDPatternOperator opnode,
4256 Instruction INSTS> {
4257 def : Pat<(v1i32 (opnode (v1i32 FPR32:$Src), (v1i16 FPR16:$Rn), (v1i16 FPR16:$Rm))),
4258 (INSTH FPR32:$Src, FPR16:$Rn, FPR16:$Rm)>;
4259 def : Pat<(v1i64 (opnode (v1i64 FPR64:$Src), (v1i32 FPR32:$Rn), (v1i32 FPR32:$Rm))),
4260 (INSTS FPR64:$Src, FPR32:$Rn, FPR32:$Rm)>;
4263 // Scalar Two Registers Miscellaneous
4265 class NeonI_Scalar2SameMisc_size<bit u, bits<2> size, bits<5> opcode, string asmop,
4266 RegisterClass FPRCD, RegisterClass FPRCS>
4267 : NeonI_Scalar2SameMisc<u, size, opcode,
4268 (outs FPRCD:$Rd), (ins FPRCS:$Rn),
4269 !strconcat(asmop, "\t$Rd, $Rn"),
4273 multiclass NeonI_Scalar2SameMisc_SD_size<bit u, bit size_high, bits<5> opcode,
4275 def ss : NeonI_Scalar2SameMisc_size<u, {size_high, 0b0}, opcode, asmop, FPR32,
4277 def dd : NeonI_Scalar2SameMisc_size<u, {size_high, 0b1}, opcode, asmop, FPR64,
4281 multiclass NeonI_Scalar2SameMisc_D_size<bit u, bits<5> opcode, string asmop> {
4282 def dd : NeonI_Scalar2SameMisc_size<u, 0b11, opcode, asmop, FPR64, FPR64>;
4285 multiclass NeonI_Scalar2SameMisc_BHSD_size<bit u, bits<5> opcode, string asmop>
4286 : NeonI_Scalar2SameMisc_D_size<u, opcode, asmop> {
4287 def bb : NeonI_Scalar2SameMisc_size<u, 0b00, opcode, asmop, FPR8, FPR8>;
4288 def hh : NeonI_Scalar2SameMisc_size<u, 0b01, opcode, asmop, FPR16, FPR16>;
4289 def ss : NeonI_Scalar2SameMisc_size<u, 0b10, opcode, asmop, FPR32, FPR32>;
4292 class NeonI_Scalar2SameMisc_fcvtxn_D_size<bit u, bits<5> opcode, string asmop>
4293 : NeonI_Scalar2SameMisc_size<u, 0b01, opcode, asmop, FPR32, FPR64>;
4295 multiclass NeonI_Scalar2SameMisc_narrow_HSD_size<bit u, bits<5> opcode,
4297 def bh : NeonI_Scalar2SameMisc_size<u, 0b00, opcode, asmop, FPR8, FPR16>;
4298 def hs : NeonI_Scalar2SameMisc_size<u, 0b01, opcode, asmop, FPR16, FPR32>;
4299 def sd : NeonI_Scalar2SameMisc_size<u, 0b10, opcode, asmop, FPR32, FPR64>;
4302 class NeonI_Scalar2SameMisc_accum_size<bit u, bits<2> size, bits<5> opcode,
4303 string asmop, RegisterClass FPRC>
4304 : NeonI_Scalar2SameMisc<u, size, opcode,
4305 (outs FPRC:$Rd), (ins FPRC:$Src, FPRC:$Rn),
4306 !strconcat(asmop, "\t$Rd, $Rn"),
4310 multiclass NeonI_Scalar2SameMisc_accum_BHSD_size<bit u, bits<5> opcode,
4313 let Constraints = "$Src = $Rd" in {
4314 def bb : NeonI_Scalar2SameMisc_accum_size<u, 0b00, opcode, asmop, FPR8>;
4315 def hh : NeonI_Scalar2SameMisc_accum_size<u, 0b01, opcode, asmop, FPR16>;
4316 def ss : NeonI_Scalar2SameMisc_accum_size<u, 0b10, opcode, asmop, FPR32>;
4317 def dd : NeonI_Scalar2SameMisc_accum_size<u, 0b11, opcode, asmop, FPR64>;
4321 class Neon_Scalar2SameMisc_fcvtxn_D_size_patterns<SDPatternOperator opnode,
4323 : Pat<(f32 (opnode (f64 FPR64:$Rn))),
4326 multiclass Neon_Scalar2SameMisc_fcvt_SD_size_patterns<SDPatternOperator opnode,
4328 Instruction INSTD> {
4329 def : Pat<(v1i32 (opnode (f32 FPR32:$Rn))),
4331 def : Pat<(v1i64 (opnode (f64 FPR64:$Rn))),
4335 class Neon_Scalar2SameMisc_vcvt_D_size_patterns<SDPatternOperator opnode,
4337 : Pat<(v1i64 (opnode (v1f64 FPR64:$Rn))),
4340 multiclass Neon_Scalar2SameMisc_cvt_SD_size_patterns<SDPatternOperator opnode,
4342 Instruction INSTD> {
4343 def : Pat<(f32 (opnode (v1i32 FPR32:$Rn))),
4345 def : Pat<(f64 (opnode (v1i64 FPR64:$Rn))),
4349 multiclass Neon_Scalar2SameMisc_SD_size_patterns<SDPatternOperator opnode,
4351 Instruction INSTD> {
4352 def : Pat<(f32 (opnode (f32 FPR32:$Rn))),
4354 def : Pat<(f64 (opnode (f64 FPR64:$Rn))),
4358 class Neon_Scalar2SameMisc_V1_D_size_patterns<SDPatternOperator opnode,
4360 : Pat<(v1f64 (opnode (v1f64 FPR64:$Rn))),
4363 class NeonI_Scalar2SameMisc_cmpz_D_size<bit u, bits<5> opcode, string asmop>
4364 : NeonI_Scalar2SameMisc<u, 0b11, opcode,
4365 (outs FPR64:$Rd), (ins FPR64:$Rn, neon_uimm0:$Imm),
4366 !strconcat(asmop, "\t$Rd, $Rn, $Imm"),
4370 multiclass NeonI_Scalar2SameMisc_cmpz_SD_size<bit u, bits<5> opcode,
4372 def ssi : NeonI_Scalar2SameMisc<u, 0b10, opcode,
4373 (outs FPR32:$Rd), (ins FPR32:$Rn, fpz32:$FPImm),
4374 !strconcat(asmop, "\t$Rd, $Rn, $FPImm"),
4377 def ddi : NeonI_Scalar2SameMisc<u, 0b11, opcode,
4378 (outs FPR64:$Rd), (ins FPR64:$Rn, fpz32:$FPImm),
4379 !strconcat(asmop, "\t$Rd, $Rn, $FPImm"),
4384 class Neon_Scalar2SameMisc_cmpz_D_size_patterns<SDPatternOperator opnode,
4386 : Pat<(v1i64 (opnode (v1i64 FPR64:$Rn),
4387 (v1i64 (bitconvert (v8i8 Neon_AllZero))))),
4388 (INSTD FPR64:$Rn, 0)>;
4390 class Neon_Scalar2SameMisc_cmpz_D_V1_size_patterns<CondCode CC,
4392 : Pat<(v1i64 (Neon_cmpz (v1i64 FPR64:$Rn),
4393 (i32 neon_uimm0:$Imm), CC)),
4394 (INSTD FPR64:$Rn, neon_uimm0:$Imm)>;
4396 multiclass Neon_Scalar2SameMisc_cmpz_SD_size_patterns<SDPatternOperator opnode,
4398 Instruction INSTD> {
4399 def : Pat<(v1i32 (opnode (v1f32 FPR32:$Rn),
4400 (v1f32 (scalar_to_vector (f32 fpz32:$FPImm))))),
4401 (INSTS FPR32:$Rn, fpz32:$FPImm)>;
4402 def : Pat<(v1i64 (opnode (v1f64 FPR64:$Rn),
4403 (v1f32 (scalar_to_vector (f32 fpz32:$FPImm))))),
4404 (INSTD FPR64:$Rn, fpz32:$FPImm)>;
4407 multiclass Neon_Scalar2SameMisc_D_size_patterns<SDPatternOperator opnode,
4408 Instruction INSTD> {
4409 def : Pat<(v1i64 (opnode (v1i64 FPR64:$Rn))),
4413 multiclass Neon_Scalar2SameMisc_BHSD_size_patterns<SDPatternOperator opnode,
4418 : Neon_Scalar2SameMisc_D_size_patterns<opnode, INSTD> {
4419 def : Pat<(v1i8 (opnode (v1i8 FPR8:$Rn))),
4421 def : Pat<(v1i16 (opnode (v1i16 FPR16:$Rn))),
4423 def : Pat<(v1i32 (opnode (v1i32 FPR32:$Rn))),
4427 multiclass Neon_Scalar2SameMisc_narrow_HSD_size_patterns<
4428 SDPatternOperator opnode,
4431 Instruction INSTD> {
4432 def : Pat<(v1i8 (opnode (v1i16 FPR16:$Rn))),
4434 def : Pat<(v1i16 (opnode (v1i32 FPR32:$Rn))),
4436 def : Pat<(v1i32 (opnode (v1i64 FPR64:$Rn))),
4441 multiclass Neon_Scalar2SameMisc_accum_BHSD_size_patterns<
4442 SDPatternOperator opnode,
4446 Instruction INSTD> {
4447 def : Pat<(v1i8 (opnode (v1i8 FPR8:$Src), (v1i8 FPR8:$Rn))),
4448 (INSTB FPR8:$Src, FPR8:$Rn)>;
4449 def : Pat<(v1i16 (opnode (v1i16 FPR16:$Src), (v1i16 FPR16:$Rn))),
4450 (INSTH FPR16:$Src, FPR16:$Rn)>;
4451 def : Pat<(v1i32 (opnode (v1i32 FPR32:$Src), (v1i32 FPR32:$Rn))),
4452 (INSTS FPR32:$Src, FPR32:$Rn)>;
4453 def : Pat<(v1i64 (opnode (v1i64 FPR64:$Src), (v1i64 FPR64:$Rn))),
4454 (INSTD FPR64:$Src, FPR64:$Rn)>;
4457 // Scalar Shift By Immediate
4459 class NeonI_ScalarShiftImm_size<bit u, bits<5> opcode, string asmop,
4460 RegisterClass FPRC, Operand ImmTy>
4461 : NeonI_ScalarShiftImm<u, opcode,
4462 (outs FPRC:$Rd), (ins FPRC:$Rn, ImmTy:$Imm),
4463 !strconcat(asmop, "\t$Rd, $Rn, $Imm"),
4466 multiclass NeonI_ScalarShiftRightImm_D_size<bit u, bits<5> opcode,
4468 def ddi : NeonI_ScalarShiftImm_size<u, opcode, asmop, FPR64, shr_imm64> {
4470 let Inst{22} = 0b1; // immh:immb = 1xxxxxx
4471 let Inst{21-16} = Imm;
4475 multiclass NeonI_ScalarShiftRightImm_BHSD_size<bit u, bits<5> opcode,
4477 : NeonI_ScalarShiftRightImm_D_size<u, opcode, asmop> {
4478 def bbi : NeonI_ScalarShiftImm_size<u, opcode, asmop, FPR8, shr_imm8> {
4480 let Inst{22-19} = 0b0001; // immh:immb = 0001xxx
4481 let Inst{18-16} = Imm;
4483 def hhi : NeonI_ScalarShiftImm_size<u, opcode, asmop, FPR16, shr_imm16> {
4485 let Inst{22-20} = 0b001; // immh:immb = 001xxxx
4486 let Inst{19-16} = Imm;
4488 def ssi : NeonI_ScalarShiftImm_size<u, opcode, asmop, FPR32, shr_imm32> {
4490 let Inst{22-21} = 0b01; // immh:immb = 01xxxxx
4491 let Inst{20-16} = Imm;
4495 multiclass NeonI_ScalarShiftLeftImm_D_size<bit u, bits<5> opcode,
4497 def ddi : NeonI_ScalarShiftImm_size<u, opcode, asmop, FPR64, shl_imm64> {
4499 let Inst{22} = 0b1; // immh:immb = 1xxxxxx
4500 let Inst{21-16} = Imm;
4504 multiclass NeonI_ScalarShiftLeftImm_BHSD_size<bit u, bits<5> opcode,
4506 : NeonI_ScalarShiftLeftImm_D_size<u, opcode, asmop> {
4507 def bbi : NeonI_ScalarShiftImm_size<u, opcode, asmop, FPR8, shl_imm8> {
4509 let Inst{22-19} = 0b0001; // immh:immb = 0001xxx
4510 let Inst{18-16} = Imm;
4512 def hhi : NeonI_ScalarShiftImm_size<u, opcode, asmop, FPR16, shl_imm16> {
4514 let Inst{22-20} = 0b001; // immh:immb = 001xxxx
4515 let Inst{19-16} = Imm;
4517 def ssi : NeonI_ScalarShiftImm_size<u, opcode, asmop, FPR32, shl_imm32> {
4519 let Inst{22-21} = 0b01; // immh:immb = 01xxxxx
4520 let Inst{20-16} = Imm;
4524 class NeonI_ScalarShiftRightImm_accum_D_size<bit u, bits<5> opcode, string asmop>
4525 : NeonI_ScalarShiftImm<u, opcode,
4527 (ins FPR64:$Src, FPR64:$Rn, shr_imm64:$Imm),
4528 !strconcat(asmop, "\t$Rd, $Rn, $Imm"),
4531 let Inst{22} = 0b1; // immh:immb = 1xxxxxx
4532 let Inst{21-16} = Imm;
4533 let Constraints = "$Src = $Rd";
4536 class NeonI_ScalarShiftLeftImm_accum_D_size<bit u, bits<5> opcode, string asmop>
4537 : NeonI_ScalarShiftImm<u, opcode,
4539 (ins FPR64:$Src, FPR64:$Rn, shl_imm64:$Imm),
4540 !strconcat(asmop, "\t$Rd, $Rn, $Imm"),
4543 let Inst{22} = 0b1; // immh:immb = 1xxxxxx
4544 let Inst{21-16} = Imm;
4545 let Constraints = "$Src = $Rd";
4548 class NeonI_ScalarShiftImm_narrow_size<bit u, bits<5> opcode, string asmop,
4549 RegisterClass FPRCD, RegisterClass FPRCS,
4551 : NeonI_ScalarShiftImm<u, opcode,
4552 (outs FPRCD:$Rd), (ins FPRCS:$Rn, ImmTy:$Imm),
4553 !strconcat(asmop, "\t$Rd, $Rn, $Imm"),
4556 multiclass NeonI_ScalarShiftImm_narrow_HSD_size<bit u, bits<5> opcode,
4558 def bhi : NeonI_ScalarShiftImm_narrow_size<u, opcode, asmop, FPR8, FPR16,
4561 let Inst{22-19} = 0b0001; // immh:immb = 0001xxx
4562 let Inst{18-16} = Imm;
4564 def hsi : NeonI_ScalarShiftImm_narrow_size<u, opcode, asmop, FPR16, FPR32,
4567 let Inst{22-20} = 0b001; // immh:immb = 001xxxx
4568 let Inst{19-16} = Imm;
4570 def sdi : NeonI_ScalarShiftImm_narrow_size<u, opcode, asmop, FPR32, FPR64,
4573 let Inst{22-21} = 0b01; // immh:immb = 01xxxxx
4574 let Inst{20-16} = Imm;
4578 multiclass NeonI_ScalarShiftImm_cvt_SD_size<bit u, bits<5> opcode, string asmop> {
4579 def ssi : NeonI_ScalarShiftImm_size<u, opcode, asmop, FPR32, shr_imm32> {
4581 let Inst{22-21} = 0b01; // immh:immb = 01xxxxx
4582 let Inst{20-16} = Imm;
4584 def ddi : NeonI_ScalarShiftImm_size<u, opcode, asmop, FPR64, shr_imm64> {
4586 let Inst{22} = 0b1; // immh:immb = 1xxxxxx
4587 let Inst{21-16} = Imm;
4591 multiclass Neon_ScalarShiftRImm_D_size_patterns<SDPatternOperator opnode,
4592 Instruction INSTD> {
4593 def ddi : Pat<(v1i64 (opnode (v1i64 FPR64:$Rn), (i32 shr_imm64:$Imm))),
4594 (INSTD FPR64:$Rn, imm:$Imm)>;
4597 multiclass Neon_ScalarShiftLImm_D_size_patterns<SDPatternOperator opnode,
4598 Instruction INSTD> {
4599 def ddi : Pat<(v1i64 (opnode (v1i64 FPR64:$Rn), (i32 shl_imm64:$Imm))),
4600 (INSTD FPR64:$Rn, imm:$Imm)>;
4603 class Neon_ScalarShiftImm_V1_D_size_patterns<SDPatternOperator opnode,
4605 : Pat<(v1i64 (opnode (v1i64 FPR64:$Rn),
4606 (v1i64 (Neon_vdup (i32 shr_imm64:$Imm))))),
4607 (INSTD FPR64:$Rn, imm:$Imm)>;
4609 multiclass Neon_ScalarShiftLImm_BHSD_size_patterns<SDPatternOperator opnode,
4614 : Neon_ScalarShiftLImm_D_size_patterns<opnode, INSTD> {
4615 def bbi : Pat<(v1i8 (opnode (v1i8 FPR8:$Rn), (i32 shl_imm8:$Imm))),
4616 (INSTB FPR8:$Rn, imm:$Imm)>;
4617 def hhi : Pat<(v1i16 (opnode (v1i16 FPR16:$Rn), (i32 shl_imm16:$Imm))),
4618 (INSTH FPR16:$Rn, imm:$Imm)>;
4619 def ssi : Pat<(v1i32 (opnode (v1i32 FPR32:$Rn), (i32 shl_imm32:$Imm))),
4620 (INSTS FPR32:$Rn, imm:$Imm)>;
4623 class Neon_ScalarShiftLImm_accum_D_size_patterns<SDPatternOperator opnode,
4625 : Pat<(v1i64 (opnode (v1i64 FPR64:$Src), (v1i64 FPR64:$Rn),
4626 (i32 shl_imm64:$Imm))),
4627 (INSTD FPR64:$Src, FPR64:$Rn, imm:$Imm)>;
4629 class Neon_ScalarShiftRImm_accum_D_size_patterns<SDPatternOperator opnode,
4631 : Pat<(v1i64 (opnode (v1i64 FPR64:$Src), (v1i64 FPR64:$Rn),
4632 (i32 shr_imm64:$Imm))),
4633 (INSTD FPR64:$Src, FPR64:$Rn, imm:$Imm)>;
4635 multiclass Neon_ScalarShiftImm_narrow_HSD_size_patterns<
4636 SDPatternOperator opnode,
4639 Instruction INSTD> {
4640 def bhi : Pat<(v1i8 (opnode (v1i16 FPR16:$Rn), (i32 shr_imm16:$Imm))),
4641 (INSTH FPR16:$Rn, imm:$Imm)>;
4642 def hsi : Pat<(v1i16 (opnode (v1i32 FPR32:$Rn), (i32 shr_imm32:$Imm))),
4643 (INSTS FPR32:$Rn, imm:$Imm)>;
4644 def sdi : Pat<(v1i32 (opnode (v1i64 FPR64:$Rn), (i32 shr_imm64:$Imm))),
4645 (INSTD FPR64:$Rn, imm:$Imm)>;
4648 multiclass Neon_ScalarShiftImm_scvtf_SD_size_patterns<SDPatternOperator opnode,
4650 Instruction INSTD> {
4651 def ssi : Pat<(f32 (opnode (v1i32 FPR32:$Rn), (i32 shr_imm32:$Imm))),
4652 (INSTS FPR32:$Rn, imm:$Imm)>;
4653 def ddi : Pat<(f64 (opnode (v1i64 FPR64:$Rn), (i32 shr_imm64:$Imm))),
4654 (INSTD FPR64:$Rn, imm:$Imm)>;
4657 multiclass Neon_ScalarShiftImm_fcvts_SD_size_patterns<SDPatternOperator opnode,
4659 Instruction INSTD> {
4660 def ssi : Pat<(v1i32 (opnode (f32 FPR32:$Rn), (i32 shr_imm32:$Imm))),
4661 (INSTS FPR32:$Rn, imm:$Imm)>;
4662 def ddi : Pat<(v1i64 (opnode (f64 FPR64:$Rn), (i32 shr_imm64:$Imm))),
4663 (INSTD FPR64:$Rn, imm:$Imm)>;
4666 // Scalar Signed Shift Right (Immediate)
4667 defm SSHR : NeonI_ScalarShiftRightImm_D_size<0b0, 0b00000, "sshr">;
4668 defm : Neon_ScalarShiftRImm_D_size_patterns<int_aarch64_neon_vshrds_n, SSHRddi>;
4669 // Pattern to match llvm.arm.* intrinsic.
4670 def : Neon_ScalarShiftImm_V1_D_size_patterns<sra, SSHRddi>;
4672 // Scalar Unsigned Shift Right (Immediate)
4673 defm USHR : NeonI_ScalarShiftRightImm_D_size<0b1, 0b00000, "ushr">;
4674 defm : Neon_ScalarShiftRImm_D_size_patterns<int_aarch64_neon_vshrdu_n, USHRddi>;
4675 // Pattern to match llvm.arm.* intrinsic.
4676 def : Neon_ScalarShiftImm_V1_D_size_patterns<srl, USHRddi>;
4678 // Scalar Signed Rounding Shift Right (Immediate)
4679 defm SRSHR : NeonI_ScalarShiftRightImm_D_size<0b0, 0b00100, "srshr">;
4680 defm : Neon_ScalarShiftRImm_D_size_patterns<int_aarch64_neon_vsrshr, SRSHRddi>;
4682 // Scalar Unigned Rounding Shift Right (Immediate)
4683 defm URSHR : NeonI_ScalarShiftRightImm_D_size<0b1, 0b00100, "urshr">;
4684 defm : Neon_ScalarShiftRImm_D_size_patterns<int_aarch64_neon_vurshr, URSHRddi>;
4686 // Scalar Signed Shift Right and Accumulate (Immediate)
4687 def SSRA : NeonI_ScalarShiftRightImm_accum_D_size<0b0, 0b00010, "ssra">;
4688 def : Neon_ScalarShiftRImm_accum_D_size_patterns
4689 <int_aarch64_neon_vsrads_n, SSRA>;
4691 // Scalar Unsigned Shift Right and Accumulate (Immediate)
4692 def USRA : NeonI_ScalarShiftRightImm_accum_D_size<0b1, 0b00010, "usra">;
4693 def : Neon_ScalarShiftRImm_accum_D_size_patterns
4694 <int_aarch64_neon_vsradu_n, USRA>;
4696 // Scalar Signed Rounding Shift Right and Accumulate (Immediate)
4697 def SRSRA : NeonI_ScalarShiftRightImm_accum_D_size<0b0, 0b00110, "srsra">;
4698 def : Neon_ScalarShiftRImm_accum_D_size_patterns
4699 <int_aarch64_neon_vrsrads_n, SRSRA>;
4701 // Scalar Unsigned Rounding Shift Right and Accumulate (Immediate)
4702 def URSRA : NeonI_ScalarShiftRightImm_accum_D_size<0b1, 0b00110, "ursra">;
4703 def : Neon_ScalarShiftRImm_accum_D_size_patterns
4704 <int_aarch64_neon_vrsradu_n, URSRA>;
4706 // Scalar Shift Left (Immediate)
4707 defm SHL : NeonI_ScalarShiftLeftImm_D_size<0b0, 0b01010, "shl">;
4708 defm : Neon_ScalarShiftLImm_D_size_patterns<int_aarch64_neon_vshld_n, SHLddi>;
4709 // Pattern to match llvm.arm.* intrinsic.
4710 def : Neon_ScalarShiftImm_V1_D_size_patterns<shl, SHLddi>;
4712 // Signed Saturating Shift Left (Immediate)
4713 defm SQSHL : NeonI_ScalarShiftLeftImm_BHSD_size<0b0, 0b01110, "sqshl">;
4714 defm : Neon_ScalarShiftLImm_BHSD_size_patterns<int_aarch64_neon_vqshls_n,
4716 SQSHLssi, SQSHLddi>;
4717 // Pattern to match llvm.arm.* intrinsic.
4718 defm : Neon_ScalarShiftLImm_D_size_patterns<Neon_sqrshlImm, SQSHLddi>;
4720 // Unsigned Saturating Shift Left (Immediate)
4721 defm UQSHL : NeonI_ScalarShiftLeftImm_BHSD_size<0b1, 0b01110, "uqshl">;
4722 defm : Neon_ScalarShiftLImm_BHSD_size_patterns<int_aarch64_neon_vqshlu_n,
4724 UQSHLssi, UQSHLddi>;
4725 // Pattern to match llvm.arm.* intrinsic.
4726 defm : Neon_ScalarShiftLImm_D_size_patterns<Neon_uqrshlImm, UQSHLddi>;
4728 // Signed Saturating Shift Left Unsigned (Immediate)
4729 defm SQSHLU : NeonI_ScalarShiftLeftImm_BHSD_size<0b1, 0b01100, "sqshlu">;
4730 defm : Neon_ScalarShiftLImm_BHSD_size_patterns<int_aarch64_neon_vsqshlu,
4731 SQSHLUbbi, SQSHLUhhi,
4732 SQSHLUssi, SQSHLUddi>;
4734 // Shift Right And Insert (Immediate)
4735 def SRI : NeonI_ScalarShiftRightImm_accum_D_size<0b1, 0b01000, "sri">;
4736 def : Neon_ScalarShiftRImm_accum_D_size_patterns
4737 <int_aarch64_neon_vsri, SRI>;
4739 // Shift Left And Insert (Immediate)
4740 def SLI : NeonI_ScalarShiftLeftImm_accum_D_size<0b1, 0b01010, "sli">;
4741 def : Neon_ScalarShiftLImm_accum_D_size_patterns
4742 <int_aarch64_neon_vsli, SLI>;
4744 // Signed Saturating Shift Right Narrow (Immediate)
4745 defm SQSHRN : NeonI_ScalarShiftImm_narrow_HSD_size<0b0, 0b10010, "sqshrn">;
4746 defm : Neon_ScalarShiftImm_narrow_HSD_size_patterns<int_aarch64_neon_vsqshrn,
4747 SQSHRNbhi, SQSHRNhsi,
4750 // Unsigned Saturating Shift Right Narrow (Immediate)
4751 defm UQSHRN : NeonI_ScalarShiftImm_narrow_HSD_size<0b1, 0b10010, "uqshrn">;
4752 defm : Neon_ScalarShiftImm_narrow_HSD_size_patterns<int_aarch64_neon_vuqshrn,
4753 UQSHRNbhi, UQSHRNhsi,
4756 // Signed Saturating Rounded Shift Right Narrow (Immediate)
4757 defm SQRSHRN : NeonI_ScalarShiftImm_narrow_HSD_size<0b0, 0b10011, "sqrshrn">;
4758 defm : Neon_ScalarShiftImm_narrow_HSD_size_patterns<int_aarch64_neon_vsqrshrn,
4759 SQRSHRNbhi, SQRSHRNhsi,
4762 // Unsigned Saturating Rounded Shift Right Narrow (Immediate)
4763 defm UQRSHRN : NeonI_ScalarShiftImm_narrow_HSD_size<0b1, 0b10011, "uqrshrn">;
4764 defm : Neon_ScalarShiftImm_narrow_HSD_size_patterns<int_aarch64_neon_vuqrshrn,
4765 UQRSHRNbhi, UQRSHRNhsi,
4768 // Signed Saturating Shift Right Unsigned Narrow (Immediate)
4769 defm SQSHRUN : NeonI_ScalarShiftImm_narrow_HSD_size<0b1, 0b10000, "sqshrun">;
4770 defm : Neon_ScalarShiftImm_narrow_HSD_size_patterns<int_aarch64_neon_vsqshrun,
4771 SQSHRUNbhi, SQSHRUNhsi,
4774 // Signed Saturating Rounded Shift Right Unsigned Narrow (Immediate)
4775 defm SQRSHRUN : NeonI_ScalarShiftImm_narrow_HSD_size<0b1, 0b10001, "sqrshrun">;
4776 defm : Neon_ScalarShiftImm_narrow_HSD_size_patterns<int_aarch64_neon_vsqrshrun,
4777 SQRSHRUNbhi, SQRSHRUNhsi,
4780 // Scalar Signed Fixed-point Convert To Floating-Point (Immediate)
4781 defm SCVTF_N : NeonI_ScalarShiftImm_cvt_SD_size<0b0, 0b11100, "scvtf">;
4782 defm : Neon_ScalarShiftImm_scvtf_SD_size_patterns<int_aarch64_neon_vcvtfxs2fp_n,
4783 SCVTF_Nssi, SCVTF_Nddi>;
4785 // Scalar Unsigned Fixed-point Convert To Floating-Point (Immediate)
4786 defm UCVTF_N : NeonI_ScalarShiftImm_cvt_SD_size<0b1, 0b11100, "ucvtf">;
4787 defm : Neon_ScalarShiftImm_scvtf_SD_size_patterns<int_aarch64_neon_vcvtfxu2fp_n,
4788 UCVTF_Nssi, UCVTF_Nddi>;
4790 // Scalar Floating-point Convert To Signed Fixed-point (Immediate)
4791 defm FCVTZS_N : NeonI_ScalarShiftImm_cvt_SD_size<0b0, 0b11111, "fcvtzs">;
4792 defm : Neon_ScalarShiftImm_fcvts_SD_size_patterns<int_aarch64_neon_vcvtfp2fxs_n,
4793 FCVTZS_Nssi, FCVTZS_Nddi>;
4795 // Scalar Floating-point Convert To Unsigned Fixed-point (Immediate)
4796 defm FCVTZU_N : NeonI_ScalarShiftImm_cvt_SD_size<0b1, 0b11111, "fcvtzu">;
4797 defm : Neon_ScalarShiftImm_fcvts_SD_size_patterns<int_aarch64_neon_vcvtfp2fxu_n,
4798 FCVTZU_Nssi, FCVTZU_Nddi>;
4800 // Patterns For Convert Instructions Between v1f64 and v1i64
4801 class Neon_ScalarShiftImm_cvtf_v1f64_pattern<SDPatternOperator opnode,
4803 : Pat<(v1f64 (opnode (v1i64 FPR64:$Rn), (i32 shr_imm64:$Imm))),
4804 (INST FPR64:$Rn, imm:$Imm)>;
4806 class Neon_ScalarShiftImm_fcvt_v1f64_pattern<SDPatternOperator opnode,
4808 : Pat<(v1i64 (opnode (v1f64 FPR64:$Rn), (i32 shr_imm64:$Imm))),
4809 (INST FPR64:$Rn, imm:$Imm)>;
4811 def : Neon_ScalarShiftImm_cvtf_v1f64_pattern<int_arm_neon_vcvtfxs2fp,
4814 def : Neon_ScalarShiftImm_cvtf_v1f64_pattern<int_arm_neon_vcvtfxu2fp,
4817 def : Neon_ScalarShiftImm_fcvt_v1f64_pattern<int_arm_neon_vcvtfp2fxs,
4820 def : Neon_ScalarShiftImm_fcvt_v1f64_pattern<int_arm_neon_vcvtfp2fxu,
4823 // Scalar Integer Add
4824 let isCommutable = 1 in {
4825 def ADDddd : NeonI_Scalar3Same_D_size<0b0, 0b10000, "add">;
4828 // Scalar Integer Sub
4829 def SUBddd : NeonI_Scalar3Same_D_size<0b1, 0b10000, "sub">;
4831 // Pattern for Scalar Integer Add and Sub with D register only
4832 defm : Neon_Scalar3Same_D_size_patterns<add, ADDddd>;
4833 defm : Neon_Scalar3Same_D_size_patterns<sub, SUBddd>;
4835 // Patterns to match llvm.aarch64.* intrinsic for Scalar Add, Sub
4836 defm : Neon_Scalar3Same_D_size_patterns<int_aarch64_neon_vaddds, ADDddd>;
4837 defm : Neon_Scalar3Same_D_size_patterns<int_aarch64_neon_vadddu, ADDddd>;
4838 defm : Neon_Scalar3Same_D_size_patterns<int_aarch64_neon_vsubds, SUBddd>;
4839 defm : Neon_Scalar3Same_D_size_patterns<int_aarch64_neon_vsubdu, SUBddd>;
4841 // Scalar Integer Saturating Add (Signed, Unsigned)
4842 defm SQADD : NeonI_Scalar3Same_BHSD_sizes<0b0, 0b00001, "sqadd", 1>;
4843 defm UQADD : NeonI_Scalar3Same_BHSD_sizes<0b1, 0b00001, "uqadd", 1>;
4845 // Scalar Integer Saturating Sub (Signed, Unsigned)
4846 defm SQSUB : NeonI_Scalar3Same_BHSD_sizes<0b0, 0b00101, "sqsub", 0>;
4847 defm UQSUB : NeonI_Scalar3Same_BHSD_sizes<0b1, 0b00101, "uqsub", 0>;
4850 // Patterns to match llvm.aarch64.* intrinsic for
4851 // Scalar Integer Saturating Add, Sub (Signed, Unsigned)
4852 defm : Neon_Scalar3Same_BHSD_size_patterns<int_arm_neon_vqadds, SQADDbbb,
4853 SQADDhhh, SQADDsss, SQADDddd>;
4854 defm : Neon_Scalar3Same_BHSD_size_patterns<int_arm_neon_vqaddu, UQADDbbb,
4855 UQADDhhh, UQADDsss, UQADDddd>;
4856 defm : Neon_Scalar3Same_BHSD_size_patterns<int_arm_neon_vqsubs, SQSUBbbb,
4857 SQSUBhhh, SQSUBsss, SQSUBddd>;
4858 defm : Neon_Scalar3Same_BHSD_size_patterns<int_arm_neon_vqsubu, UQSUBbbb,
4859 UQSUBhhh, UQSUBsss, UQSUBddd>;
4861 // Scalar Integer Saturating Doubling Multiply Half High
4862 defm SQDMULH : NeonI_Scalar3Same_HS_sizes<0b0, 0b10110, "sqdmulh", 1>;
4864 // Scalar Integer Saturating Rounding Doubling Multiply Half High
4865 defm SQRDMULH : NeonI_Scalar3Same_HS_sizes<0b1, 0b10110, "sqrdmulh", 1>;
4867 // Patterns to match llvm.arm.* intrinsic for
4868 // Scalar Integer Saturating Doubling Multiply Half High and
4869 // Scalar Integer Saturating Rounding Doubling Multiply Half High
4870 defm : Neon_Scalar3Same_HS_size_patterns<int_arm_neon_vqdmulh, SQDMULHhhh,
4872 defm : Neon_Scalar3Same_HS_size_patterns<int_arm_neon_vqrdmulh, SQRDMULHhhh,
4875 // Scalar Floating-point Multiply Extended
4876 defm FMULX : NeonI_Scalar3Same_SD_sizes<0b0, 0b0, 0b11011, "fmulx", 1>;
4878 // Scalar Floating-point Reciprocal Step
4879 defm FRECPS : NeonI_Scalar3Same_SD_sizes<0b0, 0b0, 0b11111, "frecps", 0>;
4880 defm : Neon_Scalar3Same_SD_size_patterns<int_aarch64_neon_vrecps,
4881 int_arm_neon_vrecps, FRECPSsss,
4884 // Scalar Floating-point Reciprocal Square Root Step
4885 defm FRSQRTS : NeonI_Scalar3Same_SD_sizes<0b0, 0b1, 0b11111, "frsqrts", 0>;
4886 defm : Neon_Scalar3Same_SD_size_patterns<int_aarch64_neon_vrsqrts,
4887 int_arm_neon_vrsqrts, FRSQRTSsss,
4889 def : Pat<(v1f64 (fsqrt (v1f64 FPR64:$Rn))), (FSQRTdd FPR64:$Rn)>;
4891 // Patterns to match llvm.aarch64.* intrinsic for
4892 // Scalar Floating-point Multiply Extended,
4893 multiclass Neon_Scalar3Same_MULX_SD_size_patterns<SDPatternOperator opnode,
4895 Instruction INSTD> {
4896 def : Pat<(f32 (opnode (f32 FPR32:$Rn), (f32 FPR32:$Rm))),
4897 (INSTS FPR32:$Rn, FPR32:$Rm)>;
4898 def : Pat<(f64 (opnode (f64 FPR64:$Rn), (f64 FPR64:$Rm))),
4899 (INSTD FPR64:$Rn, FPR64:$Rm)>;
4902 defm : Neon_Scalar3Same_MULX_SD_size_patterns<int_aarch64_neon_vmulx,
4905 // Scalar Integer Shift Left (Signed, Unsigned)
4906 def SSHLddd : NeonI_Scalar3Same_D_size<0b0, 0b01000, "sshl">;
4907 def USHLddd : NeonI_Scalar3Same_D_size<0b1, 0b01000, "ushl">;
4909 // Patterns to match llvm.arm.* intrinsic for
4910 // Scalar Integer Shift Left (Signed, Unsigned)
4911 defm : Neon_Scalar3Same_D_size_patterns<int_arm_neon_vshifts, SSHLddd>;
4912 defm : Neon_Scalar3Same_D_size_patterns<int_arm_neon_vshiftu, USHLddd>;
4914 // Patterns to match llvm.aarch64.* intrinsic for
4915 // Scalar Integer Shift Left (Signed, Unsigned)
4916 defm : Neon_Scalar3Same_D_size_patterns<int_aarch64_neon_vshlds, SSHLddd>;
4917 defm : Neon_Scalar3Same_D_size_patterns<int_aarch64_neon_vshldu, USHLddd>;
4919 // Scalar Integer Saturating Shift Left (Signed, Unsigned)
4920 defm SQSHL: NeonI_Scalar3Same_BHSD_sizes<0b0, 0b01001, "sqshl", 0>;
4921 defm UQSHL: NeonI_Scalar3Same_BHSD_sizes<0b1, 0b01001, "uqshl", 0>;
4923 // Patterns to match llvm.aarch64.* intrinsic for
4924 // Scalar Integer Saturating Shift Letf (Signed, Unsigned)
4925 defm : Neon_Scalar3Same_BHSD_size_patterns<int_aarch64_neon_vqshls, SQSHLbbb,
4926 SQSHLhhh, SQSHLsss, SQSHLddd>;
4927 defm : Neon_Scalar3Same_BHSD_size_patterns<int_aarch64_neon_vqshlu, UQSHLbbb,
4928 UQSHLhhh, UQSHLsss, UQSHLddd>;
4930 // Patterns to match llvm.arm.* intrinsic for
4931 // Scalar Integer Saturating Shift Letf (Signed, Unsigned)
4932 defm : Neon_Scalar3Same_D_size_patterns<int_arm_neon_vqshifts, SQSHLddd>;
4933 defm : Neon_Scalar3Same_D_size_patterns<int_arm_neon_vqshiftu, UQSHLddd>;
4935 // Scalar Integer Rounding Shift Left (Signed, Unsigned)
4936 def SRSHLddd: NeonI_Scalar3Same_D_size<0b0, 0b01010, "srshl">;
4937 def URSHLddd: NeonI_Scalar3Same_D_size<0b1, 0b01010, "urshl">;
4939 // Patterns to match llvm.aarch64.* intrinsic for
4940 // Scalar Integer Rounding Shift Left (Signed, Unsigned)
4941 defm : Neon_Scalar3Same_D_size_patterns<int_aarch64_neon_vrshlds, SRSHLddd>;
4942 defm : Neon_Scalar3Same_D_size_patterns<int_aarch64_neon_vrshldu, URSHLddd>;
4944 // Patterns to match llvm.arm.* intrinsic for
4945 // Scalar Integer Rounding Shift Left (Signed, Unsigned)
4946 defm : Neon_Scalar3Same_D_size_patterns<int_arm_neon_vrshifts, SRSHLddd>;
4947 defm : Neon_Scalar3Same_D_size_patterns<int_arm_neon_vrshiftu, URSHLddd>;
4949 // Scalar Integer Saturating Rounding Shift Left (Signed, Unsigned)
4950 defm SQRSHL: NeonI_Scalar3Same_BHSD_sizes<0b0, 0b01011, "sqrshl", 0>;
4951 defm UQRSHL: NeonI_Scalar3Same_BHSD_sizes<0b1, 0b01011, "uqrshl", 0>;
4953 // Patterns to match llvm.aarch64.* intrinsic for
4954 // Scalar Integer Saturating Rounding Shift Left (Signed, Unsigned)
4955 defm : Neon_Scalar3Same_BHSD_size_patterns<int_aarch64_neon_vqrshls, SQRSHLbbb,
4956 SQRSHLhhh, SQRSHLsss, SQRSHLddd>;
4957 defm : Neon_Scalar3Same_BHSD_size_patterns<int_aarch64_neon_vqrshlu, UQRSHLbbb,
4958 UQRSHLhhh, UQRSHLsss, UQRSHLddd>;
4960 // Patterns to match llvm.arm.* intrinsic for
4961 // Scalar Integer Saturating Rounding Shift Left (Signed, Unsigned)
4962 defm : Neon_Scalar3Same_D_size_patterns<int_arm_neon_vqrshifts, SQRSHLddd>;
4963 defm : Neon_Scalar3Same_D_size_patterns<int_arm_neon_vqrshiftu, UQRSHLddd>;
4965 // Signed Saturating Doubling Multiply-Add Long
4966 defm SQDMLAL : NeonI_Scalar3Diff_ml_HS_size<0b0, 0b1001, "sqdmlal">;
4967 defm : Neon_Scalar3Diff_ml_HS_size_patterns<int_aarch64_neon_vqdmlal,
4968 SQDMLALshh, SQDMLALdss>;
4970 // Signed Saturating Doubling Multiply-Subtract Long
4971 defm SQDMLSL : NeonI_Scalar3Diff_ml_HS_size<0b0, 0b1011, "sqdmlsl">;
4972 defm : Neon_Scalar3Diff_ml_HS_size_patterns<int_aarch64_neon_vqdmlsl,
4973 SQDMLSLshh, SQDMLSLdss>;
4975 // Signed Saturating Doubling Multiply Long
4976 defm SQDMULL : NeonI_Scalar3Diff_HS_size<0b0, 0b1101, "sqdmull">;
4977 defm : Neon_Scalar3Diff_HS_size_patterns<int_arm_neon_vqdmull,
4978 SQDMULLshh, SQDMULLdss>;
4980 // Scalar Signed Integer Convert To Floating-point
4981 defm SCVTF : NeonI_Scalar2SameMisc_SD_size<0b0, 0b0, 0b11101, "scvtf">;
4982 defm : Neon_Scalar2SameMisc_cvt_SD_size_patterns<int_aarch64_neon_vcvtint2fps,
4985 // Scalar Unsigned Integer Convert To Floating-point
4986 defm UCVTF : NeonI_Scalar2SameMisc_SD_size<0b1, 0b0, 0b11101, "ucvtf">;
4987 defm : Neon_Scalar2SameMisc_cvt_SD_size_patterns<int_aarch64_neon_vcvtint2fpu,
4990 // Scalar Floating-point Converts
4991 def FCVTXN : NeonI_Scalar2SameMisc_fcvtxn_D_size<0b1, 0b10110, "fcvtxn">;
4992 def : Neon_Scalar2SameMisc_fcvtxn_D_size_patterns<int_aarch64_neon_fcvtxn,
4995 defm FCVTNS : NeonI_Scalar2SameMisc_SD_size<0b0, 0b0, 0b11010, "fcvtns">;
4996 defm : Neon_Scalar2SameMisc_fcvt_SD_size_patterns<int_aarch64_neon_fcvtns,
4997 FCVTNSss, FCVTNSdd>;
4998 def : Neon_Scalar2SameMisc_vcvt_D_size_patterns<int_arm_neon_vcvtns, FCVTNSdd>;
5000 defm FCVTNU : NeonI_Scalar2SameMisc_SD_size<0b1, 0b0, 0b11010, "fcvtnu">;
5001 defm : Neon_Scalar2SameMisc_fcvt_SD_size_patterns<int_aarch64_neon_fcvtnu,
5002 FCVTNUss, FCVTNUdd>;
5003 def : Neon_Scalar2SameMisc_vcvt_D_size_patterns<int_arm_neon_vcvtnu, FCVTNUdd>;
5005 defm FCVTMS : NeonI_Scalar2SameMisc_SD_size<0b0, 0b0, 0b11011, "fcvtms">;
5006 defm : Neon_Scalar2SameMisc_fcvt_SD_size_patterns<int_aarch64_neon_fcvtms,
5007 FCVTMSss, FCVTMSdd>;
5008 def : Neon_Scalar2SameMisc_vcvt_D_size_patterns<int_arm_neon_vcvtms, FCVTMSdd>;
5010 defm FCVTMU : NeonI_Scalar2SameMisc_SD_size<0b1, 0b0, 0b11011, "fcvtmu">;
5011 defm : Neon_Scalar2SameMisc_fcvt_SD_size_patterns<int_aarch64_neon_fcvtmu,
5012 FCVTMUss, FCVTMUdd>;
5013 def : Neon_Scalar2SameMisc_vcvt_D_size_patterns<int_arm_neon_vcvtmu, FCVTMUdd>;
5015 defm FCVTAS : NeonI_Scalar2SameMisc_SD_size<0b0, 0b0, 0b11100, "fcvtas">;
5016 defm : Neon_Scalar2SameMisc_fcvt_SD_size_patterns<int_aarch64_neon_fcvtas,
5017 FCVTASss, FCVTASdd>;
5018 def : Neon_Scalar2SameMisc_vcvt_D_size_patterns<int_arm_neon_vcvtas, FCVTASdd>;
5020 defm FCVTAU : NeonI_Scalar2SameMisc_SD_size<0b1, 0b0, 0b11100, "fcvtau">;
5021 defm : Neon_Scalar2SameMisc_fcvt_SD_size_patterns<int_aarch64_neon_fcvtau,
5022 FCVTAUss, FCVTAUdd>;
5023 def : Neon_Scalar2SameMisc_vcvt_D_size_patterns<int_arm_neon_vcvtau, FCVTAUdd>;
5025 defm FCVTPS : NeonI_Scalar2SameMisc_SD_size<0b0, 0b1, 0b11010, "fcvtps">;
5026 defm : Neon_Scalar2SameMisc_fcvt_SD_size_patterns<int_aarch64_neon_fcvtps,
5027 FCVTPSss, FCVTPSdd>;
5028 def : Neon_Scalar2SameMisc_vcvt_D_size_patterns<int_arm_neon_vcvtps, FCVTPSdd>;
5030 defm FCVTPU : NeonI_Scalar2SameMisc_SD_size<0b1, 0b1, 0b11010, "fcvtpu">;
5031 defm : Neon_Scalar2SameMisc_fcvt_SD_size_patterns<int_aarch64_neon_fcvtpu,
5032 FCVTPUss, FCVTPUdd>;
5033 def : Neon_Scalar2SameMisc_vcvt_D_size_patterns<int_arm_neon_vcvtpu, FCVTPUdd>;
5035 defm FCVTZS : NeonI_Scalar2SameMisc_SD_size<0b0, 0b1, 0b11011, "fcvtzs">;
5036 defm : Neon_Scalar2SameMisc_fcvt_SD_size_patterns<int_aarch64_neon_fcvtzs,
5037 FCVTZSss, FCVTZSdd>;
5038 def : Neon_Scalar2SameMisc_vcvt_D_size_patterns<int_aarch64_neon_vcvtzs,
5041 defm FCVTZU : NeonI_Scalar2SameMisc_SD_size<0b1, 0b1, 0b11011, "fcvtzu">;
5042 defm : Neon_Scalar2SameMisc_fcvt_SD_size_patterns<int_aarch64_neon_fcvtzu,
5043 FCVTZUss, FCVTZUdd>;
5044 def : Neon_Scalar2SameMisc_vcvt_D_size_patterns<int_aarch64_neon_vcvtzu,
5047 // Patterns For Convert Instructions Between v1f64 and v1i64
5048 class Neon_Scalar2SameMisc_cvtf_v1f64_pattern<SDPatternOperator opnode,
5050 : Pat<(v1f64 (opnode (v1i64 FPR64:$Rn))), (INST FPR64:$Rn)>;
5052 class Neon_Scalar2SameMisc_fcvt_v1f64_pattern<SDPatternOperator opnode,
5054 : Pat<(v1i64 (opnode (v1f64 FPR64:$Rn))), (INST FPR64:$Rn)>;
5056 def : Neon_Scalar2SameMisc_cvtf_v1f64_pattern<sint_to_fp, SCVTFdd>;
5057 def : Neon_Scalar2SameMisc_cvtf_v1f64_pattern<uint_to_fp, UCVTFdd>;
5059 def : Neon_Scalar2SameMisc_fcvt_v1f64_pattern<fp_to_sint, FCVTZSdd>;
5060 def : Neon_Scalar2SameMisc_fcvt_v1f64_pattern<fp_to_uint, FCVTZUdd>;
5062 // Scalar Floating-point Reciprocal Estimate
5063 defm FRECPE : NeonI_Scalar2SameMisc_SD_size<0b0, 0b1, 0b11101, "frecpe">;
5064 defm : Neon_Scalar2SameMisc_SD_size_patterns<int_aarch64_neon_vrecpe,
5065 FRECPEss, FRECPEdd>;
5066 def : Neon_Scalar2SameMisc_V1_D_size_patterns<int_arm_neon_vrecpe,
5069 // Scalar Floating-point Reciprocal Exponent
5070 defm FRECPX : NeonI_Scalar2SameMisc_SD_size<0b0, 0b1, 0b11111, "frecpx">;
5071 defm : Neon_Scalar2SameMisc_SD_size_patterns<int_aarch64_neon_vrecpx,
5072 FRECPXss, FRECPXdd>;
5074 // Scalar Floating-point Reciprocal Square Root Estimate
5075 defm FRSQRTE: NeonI_Scalar2SameMisc_SD_size<0b1, 0b1, 0b11101, "frsqrte">;
5076 defm : Neon_Scalar2SameMisc_SD_size_patterns<int_aarch64_neon_vrsqrte,
5077 FRSQRTEss, FRSQRTEdd>;
5078 def : Neon_Scalar2SameMisc_V1_D_size_patterns<int_arm_neon_vrsqrte,
5081 // Scalar Floating-point Round
5082 class Neon_ScalarFloatRound_pattern<SDPatternOperator opnode, Instruction INST>
5083 : Pat<(v1f64 (opnode (v1f64 FPR64:$Rn))), (INST FPR64:$Rn)>;
5085 def : Neon_ScalarFloatRound_pattern<fceil, FRINTPdd>;
5086 def : Neon_ScalarFloatRound_pattern<ffloor, FRINTMdd>;
5087 def : Neon_ScalarFloatRound_pattern<ftrunc, FRINTZdd>;
5088 def : Neon_ScalarFloatRound_pattern<frint, FRINTXdd>;
5089 def : Neon_ScalarFloatRound_pattern<fnearbyint, FRINTIdd>;
5090 def : Neon_ScalarFloatRound_pattern<frnd, FRINTAdd>;
5091 def : Neon_ScalarFloatRound_pattern<int_aarch64_neon_frintn, FRINTNdd>;
5093 // Scalar Integer Compare
5095 // Scalar Compare Bitwise Equal
5096 def CMEQddd: NeonI_Scalar3Same_D_size<0b1, 0b10001, "cmeq">;
5097 def : Neon_Scalar3Same_cmp_D_size_patterns<int_aarch64_neon_vceq, CMEQddd>;
5099 class Neon_Scalar3Same_cmp_D_size_v1_patterns<SDPatternOperator opnode,
5102 : Pat<(v1i64 (opnode (v1i64 FPR64:$Rn), (v1i64 FPR64:$Rm), CC)),
5103 (INSTD FPR64:$Rn, FPR64:$Rm)>;
5105 def : Neon_Scalar3Same_cmp_D_size_v1_patterns<Neon_cmp, CMEQddd, SETEQ>;
5107 // Scalar Compare Signed Greather Than Or Equal
5108 def CMGEddd: NeonI_Scalar3Same_D_size<0b0, 0b00111, "cmge">;
5109 def : Neon_Scalar3Same_cmp_D_size_patterns<int_aarch64_neon_vcge, CMGEddd>;
5110 def : Neon_Scalar3Same_cmp_D_size_v1_patterns<Neon_cmp, CMGEddd, SETGE>;
5112 // Scalar Compare Unsigned Higher Or Same
5113 def CMHSddd: NeonI_Scalar3Same_D_size<0b1, 0b00111, "cmhs">;
5114 def : Neon_Scalar3Same_cmp_D_size_patterns<int_aarch64_neon_vchs, CMHSddd>;
5115 def : Neon_Scalar3Same_cmp_D_size_v1_patterns<Neon_cmp, CMHSddd, SETUGE>;
5117 // Scalar Compare Unsigned Higher
5118 def CMHIddd: NeonI_Scalar3Same_D_size<0b1, 0b00110, "cmhi">;
5119 def : Neon_Scalar3Same_cmp_D_size_patterns<int_aarch64_neon_vchi, CMHIddd>;
5120 def : Neon_Scalar3Same_cmp_D_size_v1_patterns<Neon_cmp, CMHIddd, SETUGT>;
5122 // Scalar Compare Signed Greater Than
5123 def CMGTddd: NeonI_Scalar3Same_D_size<0b0, 0b00110, "cmgt">;
5124 def : Neon_Scalar3Same_cmp_D_size_patterns<int_aarch64_neon_vcgt, CMGTddd>;
5125 def : Neon_Scalar3Same_cmp_D_size_v1_patterns<Neon_cmp, CMGTddd, SETGT>;
5127 // Scalar Compare Bitwise Test Bits
5128 def CMTSTddd: NeonI_Scalar3Same_D_size<0b0, 0b10001, "cmtst">;
5129 def : Neon_Scalar3Same_cmp_D_size_patterns<int_aarch64_neon_vtstd, CMTSTddd>;
5130 def : Neon_Scalar3Same_cmp_D_size_patterns<Neon_tst, CMTSTddd>;
5132 // Scalar Compare Bitwise Equal To Zero
5133 def CMEQddi: NeonI_Scalar2SameMisc_cmpz_D_size<0b0, 0b01001, "cmeq">;
5134 def : Neon_Scalar2SameMisc_cmpz_D_size_patterns<int_aarch64_neon_vceq,
5136 def : Neon_Scalar2SameMisc_cmpz_D_V1_size_patterns<SETEQ, CMEQddi>;
5138 // Scalar Compare Signed Greather Than Or Equal To Zero
5139 def CMGEddi: NeonI_Scalar2SameMisc_cmpz_D_size<0b1, 0b01000, "cmge">;
5140 def : Neon_Scalar2SameMisc_cmpz_D_size_patterns<int_aarch64_neon_vcge,
5142 def : Neon_Scalar2SameMisc_cmpz_D_V1_size_patterns<SETGE, CMGEddi>;
5144 // Scalar Compare Signed Greater Than Zero
5145 def CMGTddi: NeonI_Scalar2SameMisc_cmpz_D_size<0b0, 0b01000, "cmgt">;
5146 def : Neon_Scalar2SameMisc_cmpz_D_size_patterns<int_aarch64_neon_vcgt,
5148 def : Neon_Scalar2SameMisc_cmpz_D_V1_size_patterns<SETGT, CMGTddi>;
5150 // Scalar Compare Signed Less Than Or Equal To Zero
5151 def CMLEddi: NeonI_Scalar2SameMisc_cmpz_D_size<0b1, 0b01001, "cmle">;
5152 def : Neon_Scalar2SameMisc_cmpz_D_size_patterns<int_aarch64_neon_vclez,
5154 def : Neon_Scalar2SameMisc_cmpz_D_V1_size_patterns<SETLE, CMLEddi>;
5156 // Scalar Compare Less Than Zero
5157 def CMLTddi: NeonI_Scalar2SameMisc_cmpz_D_size<0b0, 0b01010, "cmlt">;
5158 def : Neon_Scalar2SameMisc_cmpz_D_size_patterns<int_aarch64_neon_vcltz,
5160 def : Neon_Scalar2SameMisc_cmpz_D_V1_size_patterns<SETLT, CMLTddi>;
5162 // Scalar Floating-point Compare
5164 // Scalar Floating-point Compare Mask Equal
5165 defm FCMEQ: NeonI_Scalar3Same_SD_sizes<0b0, 0b0, 0b11100, "fcmeq">;
5166 defm : Neon_Scalar3Same_cmp_SD_size_patterns<int_aarch64_neon_vceq,
5167 FCMEQsss, FCMEQddd>;
5168 def : Neon_Scalar3Same_cmp_V1_D_size_patterns<SETEQ, FCMEQddd>;
5170 // Scalar Floating-point Compare Mask Equal To Zero
5171 defm FCMEQZ: NeonI_Scalar2SameMisc_cmpz_SD_size<0b0, 0b01101, "fcmeq">;
5172 defm : Neon_Scalar2SameMisc_cmpz_SD_size_patterns<int_aarch64_neon_vceq,
5173 FCMEQZssi, FCMEQZddi>;
5174 def : Pat<(v1i64 (Neon_cmpz (v1f64 FPR64:$Rn), (f32 fpz32:$FPImm), SETEQ)),
5175 (FCMEQZddi FPR64:$Rn, fpz32:$FPImm)>;
5177 // Scalar Floating-point Compare Mask Greater Than Or Equal
5178 defm FCMGE: NeonI_Scalar3Same_SD_sizes<0b1, 0b0, 0b11100, "fcmge">;
5179 defm : Neon_Scalar3Same_cmp_SD_size_patterns<int_aarch64_neon_vcge,
5180 FCMGEsss, FCMGEddd>;
5181 def : Neon_Scalar3Same_cmp_V1_D_size_patterns<SETGE, FCMGEddd>;
5183 // Scalar Floating-point Compare Mask Greater Than Or Equal To Zero
5184 defm FCMGEZ: NeonI_Scalar2SameMisc_cmpz_SD_size<0b1, 0b01100, "fcmge">;
5185 defm : Neon_Scalar2SameMisc_cmpz_SD_size_patterns<int_aarch64_neon_vcge,
5186 FCMGEZssi, FCMGEZddi>;
5188 // Scalar Floating-point Compare Mask Greather Than
5189 defm FCMGT: NeonI_Scalar3Same_SD_sizes<0b1, 0b1, 0b11100, "fcmgt">;
5190 defm : Neon_Scalar3Same_cmp_SD_size_patterns<int_aarch64_neon_vcgt,
5191 FCMGTsss, FCMGTddd>;
5192 def : Neon_Scalar3Same_cmp_V1_D_size_patterns<SETGT, FCMGTddd>;
5194 // Scalar Floating-point Compare Mask Greather Than Zero
5195 defm FCMGTZ: NeonI_Scalar2SameMisc_cmpz_SD_size<0b0, 0b01100, "fcmgt">;
5196 defm : Neon_Scalar2SameMisc_cmpz_SD_size_patterns<int_aarch64_neon_vcgt,
5197 FCMGTZssi, FCMGTZddi>;
5199 // Scalar Floating-point Compare Mask Less Than Or Equal To Zero
5200 defm FCMLEZ: NeonI_Scalar2SameMisc_cmpz_SD_size<0b1, 0b01101, "fcmle">;
5201 defm : Neon_Scalar2SameMisc_cmpz_SD_size_patterns<int_aarch64_neon_vclez,
5202 FCMLEZssi, FCMLEZddi>;
5204 // Scalar Floating-point Compare Mask Less Than Zero
5205 defm FCMLTZ: NeonI_Scalar2SameMisc_cmpz_SD_size<0b0, 0b01110, "fcmlt">;
5206 defm : Neon_Scalar2SameMisc_cmpz_SD_size_patterns<int_aarch64_neon_vcltz,
5207 FCMLTZssi, FCMLTZddi>;
5209 // Scalar Floating-point Absolute Compare Mask Greater Than Or Equal
5210 defm FACGE: NeonI_Scalar3Same_SD_sizes<0b1, 0b0, 0b11101, "facge">;
5211 defm : Neon_Scalar3Same_cmp_SD_size_patterns<int_aarch64_neon_vcage,
5212 FACGEsss, FACGEddd>;
5214 // Scalar Floating-point Absolute Compare Mask Greater Than
5215 defm FACGT: NeonI_Scalar3Same_SD_sizes<0b1, 0b1, 0b11101, "facgt">;
5216 defm : Neon_Scalar3Same_cmp_SD_size_patterns<int_aarch64_neon_vcagt,
5217 FACGTsss, FACGTddd>;
5219 // Scakar Floating-point Absolute Difference
5220 defm FABD: NeonI_Scalar3Same_SD_sizes<0b1, 0b1, 0b11010, "fabd">;
5221 defm : Neon_Scalar3Same_fabd_SD_size_patterns<int_aarch64_neon_vabd,
5224 // Scalar Absolute Value
5225 defm ABS : NeonI_Scalar2SameMisc_D_size<0b0, 0b01011, "abs">;
5226 defm : Neon_Scalar2SameMisc_D_size_patterns<int_aarch64_neon_vabs, ABSdd>;
5228 // Scalar Signed Saturating Absolute Value
5229 defm SQABS : NeonI_Scalar2SameMisc_BHSD_size<0b0, 0b00111, "sqabs">;
5230 defm : Neon_Scalar2SameMisc_BHSD_size_patterns<int_arm_neon_vqabs,
5231 SQABSbb, SQABShh, SQABSss, SQABSdd>;
5234 defm NEG : NeonI_Scalar2SameMisc_D_size<0b1, 0b01011, "neg">;
5235 defm : Neon_Scalar2SameMisc_D_size_patterns<int_aarch64_neon_vneg, NEGdd>;
5237 // Scalar Signed Saturating Negate
5238 defm SQNEG : NeonI_Scalar2SameMisc_BHSD_size<0b1, 0b00111, "sqneg">;
5239 defm : Neon_Scalar2SameMisc_BHSD_size_patterns<int_arm_neon_vqneg,
5240 SQNEGbb, SQNEGhh, SQNEGss, SQNEGdd>;
5242 // Scalar Signed Saturating Accumulated of Unsigned Value
5243 defm SUQADD : NeonI_Scalar2SameMisc_accum_BHSD_size<0b0, 0b00011, "suqadd">;
5244 defm : Neon_Scalar2SameMisc_accum_BHSD_size_patterns<int_aarch64_neon_vuqadd,
5246 SUQADDss, SUQADDdd>;
5248 // Scalar Unsigned Saturating Accumulated of Signed Value
5249 defm USQADD : NeonI_Scalar2SameMisc_accum_BHSD_size<0b1, 0b00011, "usqadd">;
5250 defm : Neon_Scalar2SameMisc_accum_BHSD_size_patterns<int_aarch64_neon_vsqadd,
5252 USQADDss, USQADDdd>;
5254 def : Pat<(v1i64 (int_aarch64_neon_suqadd (v1i64 FPR64:$Src),
5255 (v1i64 FPR64:$Rn))),
5256 (SUQADDdd FPR64:$Src, FPR64:$Rn)>;
5258 def : Pat<(v1i64 (int_aarch64_neon_usqadd (v1i64 FPR64:$Src),
5259 (v1i64 FPR64:$Rn))),
5260 (USQADDdd FPR64:$Src, FPR64:$Rn)>;
5262 def : Pat<(v1i64 (int_arm_neon_vabs (v1i64 FPR64:$Rn))),
5265 def : Pat<(v1i64 (int_arm_neon_vqabs (v1i64 FPR64:$Rn))),
5266 (SQABSdd FPR64:$Rn)>;
5268 def : Pat<(v1i64 (int_arm_neon_vqneg (v1i64 FPR64:$Rn))),
5269 (SQNEGdd FPR64:$Rn)>;
5271 def : Pat<(v1i64 (sub (v1i64 (bitconvert (v8i8 Neon_AllZero))),
5272 (v1i64 FPR64:$Rn))),
5275 // Scalar Signed Saturating Extract Unsigned Narrow
5276 defm SQXTUN : NeonI_Scalar2SameMisc_narrow_HSD_size<0b1, 0b10010, "sqxtun">;
5277 defm : Neon_Scalar2SameMisc_narrow_HSD_size_patterns<int_arm_neon_vqmovnsu,
5281 // Scalar Signed Saturating Extract Narrow
5282 defm SQXTN : NeonI_Scalar2SameMisc_narrow_HSD_size<0b0, 0b10100, "sqxtn">;
5283 defm : Neon_Scalar2SameMisc_narrow_HSD_size_patterns<int_arm_neon_vqmovns,
5287 // Scalar Unsigned Saturating Extract Narrow
5288 defm UQXTN : NeonI_Scalar2SameMisc_narrow_HSD_size<0b1, 0b10100, "uqxtn">;
5289 defm : Neon_Scalar2SameMisc_narrow_HSD_size_patterns<int_arm_neon_vqmovnu,
5293 // Scalar Reduce Pairwise
5295 multiclass NeonI_ScalarPair_D_sizes<bit u, bit size, bits<5> opcode,
5296 string asmop, bit Commutable = 0> {
5297 let isCommutable = Commutable in {
5298 def _D_2D : NeonI_ScalarPair<u, {size, 0b1}, opcode,
5299 (outs FPR64:$Rd), (ins VPR128:$Rn),
5300 !strconcat(asmop, "\t$Rd, $Rn.2d"),
5306 multiclass NeonI_ScalarPair_SD_sizes<bit u, bit size, bits<5> opcode,
5307 string asmop, bit Commutable = 0>
5308 : NeonI_ScalarPair_D_sizes<u, size, opcode, asmop, Commutable> {
5309 let isCommutable = Commutable in {
5310 def _S_2S : NeonI_ScalarPair<u, {size, 0b0}, opcode,
5311 (outs FPR32:$Rd), (ins VPR64:$Rn),
5312 !strconcat(asmop, "\t$Rd, $Rn.2s"),
5318 // Scalar Reduce Addition Pairwise (Integer) with
5319 // Pattern to match llvm.arm.* intrinsic
5320 defm ADDPvv : NeonI_ScalarPair_D_sizes<0b0, 0b1, 0b11011, "addp", 0>;
5322 // Pattern to match llvm.aarch64.* intrinsic for
5323 // Scalar Reduce Addition Pairwise (Integer)
5324 def : Pat<(v1i64 (int_aarch64_neon_vpadd (v2i64 VPR128:$Rn))),
5325 (ADDPvv_D_2D VPR128:$Rn)>;
5326 def : Pat<(v1i64 (int_aarch64_neon_vaddv (v2i64 VPR128:$Rn))),
5327 (ADDPvv_D_2D VPR128:$Rn)>;
5329 // Scalar Reduce Addition Pairwise (Floating Point)
5330 defm FADDPvv : NeonI_ScalarPair_SD_sizes<0b1, 0b0, 0b01101, "faddp", 0>;
5332 // Scalar Reduce Maximum Pairwise (Floating Point)
5333 defm FMAXPvv : NeonI_ScalarPair_SD_sizes<0b1, 0b0, 0b01111, "fmaxp", 0>;
5335 // Scalar Reduce Minimum Pairwise (Floating Point)
5336 defm FMINPvv : NeonI_ScalarPair_SD_sizes<0b1, 0b1, 0b01111, "fminp", 0>;
5338 // Scalar Reduce maxNum Pairwise (Floating Point)
5339 defm FMAXNMPvv : NeonI_ScalarPair_SD_sizes<0b1, 0b0, 0b01100, "fmaxnmp", 0>;
5341 // Scalar Reduce minNum Pairwise (Floating Point)
5342 defm FMINNMPvv : NeonI_ScalarPair_SD_sizes<0b1, 0b1, 0b01100, "fminnmp", 0>;
5344 multiclass Neon_ScalarPair_SD_size_patterns<SDPatternOperator opnode,
5346 Instruction INSTD> {
5347 def : Pat<(f32 (opnode (v2f32 VPR64:$Rn))),
5349 def : Pat<(f64 (opnode (v2f64 VPR128:$Rn))),
5350 (INSTD VPR128:$Rn)>;
5353 // Patterns to match llvm.aarch64.* intrinsic for
5354 // Scalar Reduce Add, Max, Min, MaxiNum, MinNum Pairwise (Floating Point)
5355 defm : Neon_ScalarPair_SD_size_patterns<int_aarch64_neon_vpfadd,
5356 FADDPvv_S_2S, FADDPvv_D_2D>;
5358 defm : Neon_ScalarPair_SD_size_patterns<int_aarch64_neon_vpmax,
5359 FMAXPvv_S_2S, FMAXPvv_D_2D>;
5361 defm : Neon_ScalarPair_SD_size_patterns<int_aarch64_neon_vpmin,
5362 FMINPvv_S_2S, FMINPvv_D_2D>;
5364 defm : Neon_ScalarPair_SD_size_patterns<int_aarch64_neon_vpfmaxnm,
5365 FMAXNMPvv_S_2S, FMAXNMPvv_D_2D>;
5367 defm : Neon_ScalarPair_SD_size_patterns<int_aarch64_neon_vpfminnm,
5368 FMINNMPvv_S_2S, FMINNMPvv_D_2D>;
5370 def : Pat<(f32 (int_aarch64_neon_vpfadd (v4f32 VPR128:$Rn))),
5371 (FADDPvv_S_2S (v2f32
5373 (v4f32 (FADDP_4S (v4f32 VPR128:$Rn), (v4f32 VPR128:$Rn))),
5376 // Scalar by element Arithmetic
5378 class NeonI_ScalarXIndexedElemArith<string asmop, bits<4> opcode,
5379 string rmlane, bit u, bit szhi, bit szlo,
5380 RegisterClass ResFPR, RegisterClass OpFPR,
5381 RegisterOperand OpVPR, Operand OpImm>
5382 : NeonI_ScalarXIndexedElem<u, szhi, szlo, opcode,
5384 (ins OpFPR:$Rn, OpVPR:$MRm, OpImm:$Imm),
5385 asmop # "\t$Rd, $Rn, $MRm" # rmlane # "[$Imm]",
5392 class NeonI_ScalarXIndexedElemArith_Constraint_Impl<string asmop, bits<4> opcode,
5394 bit u, bit szhi, bit szlo,
5395 RegisterClass ResFPR,
5396 RegisterClass OpFPR,
5397 RegisterOperand OpVPR,
5399 : NeonI_ScalarXIndexedElem<u, szhi, szlo, opcode,
5401 (ins ResFPR:$src, OpFPR:$Rn, OpVPR:$MRm, OpImm:$Imm),
5402 asmop # "\t$Rd, $Rn, $MRm" # rmlane # "[$Imm]",
5405 let Constraints = "$src = $Rd";
5410 // Scalar Floating Point multiply (scalar, by element)
5411 def FMULssv_4S : NeonI_ScalarXIndexedElemArith<"fmul",
5412 0b1001, ".s", 0b0, 0b1, 0b0, FPR32, FPR32, VPR128, neon_uimm2_bare> {
5413 let Inst{11} = Imm{1}; // h
5414 let Inst{21} = Imm{0}; // l
5415 let Inst{20-16} = MRm;
5417 def FMULddv_2D : NeonI_ScalarXIndexedElemArith<"fmul",
5418 0b1001, ".d", 0b0, 0b1, 0b1, FPR64, FPR64, VPR128, neon_uimm1_bare> {
5419 let Inst{11} = Imm{0}; // h
5420 let Inst{21} = 0b0; // l
5421 let Inst{20-16} = MRm;
5424 // Scalar Floating Point multiply extended (scalar, by element)
5425 def FMULXssv_4S : NeonI_ScalarXIndexedElemArith<"fmulx",
5426 0b1001, ".s", 0b1, 0b1, 0b0, FPR32, FPR32, VPR128, neon_uimm2_bare> {
5427 let Inst{11} = Imm{1}; // h
5428 let Inst{21} = Imm{0}; // l
5429 let Inst{20-16} = MRm;
5431 def FMULXddv_2D : NeonI_ScalarXIndexedElemArith<"fmulx",
5432 0b1001, ".d", 0b1, 0b1, 0b1, FPR64, FPR64, VPR128, neon_uimm1_bare> {
5433 let Inst{11} = Imm{0}; // h
5434 let Inst{21} = 0b0; // l
5435 let Inst{20-16} = MRm;
5438 multiclass Neon_ScalarXIndexedElem_MUL_MULX_Patterns<
5439 SDPatternOperator opnode,
5441 ValueType ResTy, RegisterClass FPRC, ValueType OpTy, Operand OpImm,
5442 ValueType OpNTy, ValueType ExTy, Operand OpNImm> {
5444 def : Pat<(ResTy (opnode (ResTy FPRC:$Rn),
5445 (ResTy (vector_extract (OpTy VPR128:$MRm), OpImm:$Imm)))),
5446 (ResTy (INST (ResTy FPRC:$Rn), (OpTy VPR128:$MRm), OpImm:$Imm))>;
5448 def : Pat<(ResTy (opnode (ResTy FPRC:$Rn),
5449 (ResTy (vector_extract (OpNTy VPR64:$MRm), OpNImm:$Imm)))),
5450 (ResTy (INST (ResTy FPRC:$Rn),
5451 (ExTy (SUBREG_TO_REG (i64 0), VPR64:$MRm, sub_64)),
5455 def : Pat<(ResTy (opnode
5456 (ResTy (vector_extract (OpTy VPR128:$MRm), OpImm:$Imm)),
5458 (ResTy (INST (ResTy FPRC:$Rn), (OpTy VPR128:$MRm), OpImm:$Imm))>;
5460 def : Pat<(ResTy (opnode
5461 (ResTy (vector_extract (OpNTy VPR64:$MRm), OpNImm:$Imm)),
5463 (ResTy (INST (ResTy FPRC:$Rn),
5464 (ExTy (SUBREG_TO_REG (i64 0), VPR64:$MRm, sub_64)),
5468 // Patterns for Scalar Floating Point multiply (scalar, by element)
5469 defm : Neon_ScalarXIndexedElem_MUL_MULX_Patterns<fmul, FMULssv_4S,
5470 f32, FPR32, v4f32, neon_uimm2_bare, v2f32, v4f32, neon_uimm1_bare>;
5471 defm : Neon_ScalarXIndexedElem_MUL_MULX_Patterns<fmul, FMULddv_2D,
5472 f64, FPR64, v2f64, neon_uimm1_bare, v1f64, v2f64, neon_uimm0_bare>;
5474 // Patterns for Scalar Floating Point multiply extended (scalar, by element)
5475 defm : Neon_ScalarXIndexedElem_MUL_MULX_Patterns<int_aarch64_neon_vmulx,
5476 FMULXssv_4S, f32, FPR32, v4f32, neon_uimm2_bare,
5477 v2f32, v4f32, neon_uimm1_bare>;
5478 defm : Neon_ScalarXIndexedElem_MUL_MULX_Patterns<int_aarch64_neon_vmulx,
5479 FMULXddv_2D, f64, FPR64, v2f64, neon_uimm1_bare,
5480 v1f64, v2f64, neon_uimm0_bare>;
5483 // Scalar Floating Point fused multiply-add (scalar, by element)
5484 def FMLAssv_4S : NeonI_ScalarXIndexedElemArith_Constraint_Impl<"fmla",
5485 0b0001, ".s", 0b0, 0b1, 0b0, FPR32, FPR32, VPR128, neon_uimm2_bare> {
5486 let Inst{11} = Imm{1}; // h
5487 let Inst{21} = Imm{0}; // l
5488 let Inst{20-16} = MRm;
5490 def FMLAddv_2D : NeonI_ScalarXIndexedElemArith_Constraint_Impl<"fmla",
5491 0b0001, ".d", 0b0, 0b1, 0b1, FPR64, FPR64, VPR128, neon_uimm1_bare> {
5492 let Inst{11} = Imm{0}; // h
5493 let Inst{21} = 0b0; // l
5494 let Inst{20-16} = MRm;
5497 // Scalar Floating Point fused multiply-subtract (scalar, by element)
5498 def FMLSssv_4S : NeonI_ScalarXIndexedElemArith_Constraint_Impl<"fmls",
5499 0b0101, ".s", 0b0, 0b1, 0b0, FPR32, FPR32, VPR128, neon_uimm2_bare> {
5500 let Inst{11} = Imm{1}; // h
5501 let Inst{21} = Imm{0}; // l
5502 let Inst{20-16} = MRm;
5504 def FMLSddv_2D : NeonI_ScalarXIndexedElemArith_Constraint_Impl<"fmls",
5505 0b0101, ".d", 0b0, 0b1, 0b1, FPR64, FPR64, VPR128, neon_uimm1_bare> {
5506 let Inst{11} = Imm{0}; // h
5507 let Inst{21} = 0b0; // l
5508 let Inst{20-16} = MRm;
5510 // We are allowed to match the fma instruction regardless of compile options.
5511 multiclass Neon_ScalarXIndexedElem_FMA_Patterns<
5512 Instruction FMLAI, Instruction FMLSI,
5513 ValueType ResTy, RegisterClass FPRC, ValueType OpTy, Operand OpImm,
5514 ValueType OpNTy, ValueType ExTy, Operand OpNImm> {
5516 def : Pat<(ResTy (fma (ResTy FPRC:$Rn),
5517 (ResTy (vector_extract (OpTy VPR128:$MRm), OpImm:$Imm)),
5519 (ResTy (FMLAI (ResTy FPRC:$Ra),
5520 (ResTy FPRC:$Rn), (OpTy VPR128:$MRm), OpImm:$Imm))>;
5522 def : Pat<(ResTy (fma (ResTy FPRC:$Rn),
5523 (ResTy (vector_extract (OpNTy VPR64:$MRm), OpNImm:$Imm)),
5525 (ResTy (FMLAI (ResTy FPRC:$Ra),
5527 (ExTy (SUBREG_TO_REG (i64 0), VPR64:$MRm, sub_64)),
5530 // swapped fmla operands
5531 def : Pat<(ResTy (fma
5532 (ResTy (vector_extract (OpTy VPR128:$MRm), OpImm:$Imm)),
5535 (ResTy (FMLAI (ResTy FPRC:$Ra),
5536 (ResTy FPRC:$Rn), (OpTy VPR128:$MRm), OpImm:$Imm))>;
5538 def : Pat<(ResTy (fma
5539 (ResTy (vector_extract (OpNTy VPR64:$MRm), OpNImm:$Imm)),
5542 (ResTy (FMLAI (ResTy FPRC:$Ra),
5544 (ExTy (SUBREG_TO_REG (i64 0), VPR64:$MRm, sub_64)),
5548 def : Pat<(ResTy (fma (ResTy FPRC:$Rn),
5549 (fneg (ResTy (vector_extract (OpTy VPR128:$MRm), OpImm:$Imm))),
5551 (ResTy (FMLSI (ResTy FPRC:$Ra),
5552 (ResTy FPRC:$Rn), (OpTy VPR128:$MRm), OpImm:$Imm))>;
5554 def : Pat<(ResTy (fma (ResTy FPRC:$Rn),
5555 (fneg (ResTy (vector_extract (OpNTy VPR64:$MRm), OpNImm:$Imm))),
5557 (ResTy (FMLSI (ResTy FPRC:$Ra),
5559 (ExTy (SUBREG_TO_REG (i64 0), VPR64:$MRm, sub_64)),
5562 // swapped fmls operands
5563 def : Pat<(ResTy (fma
5564 (fneg (ResTy (vector_extract (OpTy VPR128:$MRm), OpImm:$Imm))),
5567 (ResTy (FMLSI (ResTy FPRC:$Ra),
5568 (ResTy FPRC:$Rn), (OpTy VPR128:$MRm), OpImm:$Imm))>;
5570 def : Pat<(ResTy (fma
5571 (fneg (ResTy (vector_extract (OpNTy VPR64:$MRm), OpNImm:$Imm))),
5574 (ResTy (FMLSI (ResTy FPRC:$Ra),
5576 (ExTy (SUBREG_TO_REG (i64 0), VPR64:$MRm, sub_64)),
5580 // Scalar Floating Point fused multiply-add and
5581 // multiply-subtract (scalar, by element)
5582 defm : Neon_ScalarXIndexedElem_FMA_Patterns<FMLAssv_4S, FMLSssv_4S,
5583 f32, FPR32, v4f32, neon_uimm2_bare, v2f32, v4f32, neon_uimm1_bare>;
5584 defm : Neon_ScalarXIndexedElem_FMA_Patterns<FMLAddv_2D, FMLSddv_2D,
5585 f64, FPR64, v2f64, neon_uimm1_bare, v1f64, v2f64, neon_uimm0_bare>;
5586 defm : Neon_ScalarXIndexedElem_FMA_Patterns<FMLAddv_2D, FMLSddv_2D,
5587 f64, FPR64, v2f64, neon_uimm1_bare, v1f64, v2f64, neon_uimm0_bare>;
5589 // Scalar Signed saturating doubling multiply long (scalar, by element)
5590 def SQDMULLshv_4H : NeonI_ScalarXIndexedElemArith<"sqdmull",
5591 0b1011, ".h", 0b0, 0b0, 0b1, FPR32, FPR16, VPR64Lo, neon_uimm2_bare> {
5592 let Inst{11} = 0b0; // h
5593 let Inst{21} = Imm{1}; // l
5594 let Inst{20} = Imm{0}; // m
5595 let Inst{19-16} = MRm{3-0};
5597 def SQDMULLshv_8H : NeonI_ScalarXIndexedElemArith<"sqdmull",
5598 0b1011, ".h", 0b0, 0b0, 0b1, FPR32, FPR16, VPR128Lo, neon_uimm3_bare> {
5599 let Inst{11} = Imm{2}; // h
5600 let Inst{21} = Imm{1}; // l
5601 let Inst{20} = Imm{0}; // m
5602 let Inst{19-16} = MRm{3-0};
5604 def SQDMULLdsv_2S : NeonI_ScalarXIndexedElemArith<"sqdmull",
5605 0b1011, ".s", 0b0, 0b1, 0b0, FPR64, FPR32, VPR64, neon_uimm1_bare> {
5606 let Inst{11} = 0b0; // h
5607 let Inst{21} = Imm{0}; // l
5608 let Inst{20-16} = MRm;
5610 def SQDMULLdsv_4S : NeonI_ScalarXIndexedElemArith<"sqdmull",
5611 0b1011, ".s", 0b0, 0b1, 0b0, FPR64, FPR32, VPR128, neon_uimm2_bare> {
5612 let Inst{11} = Imm{1}; // h
5613 let Inst{21} = Imm{0}; // l
5614 let Inst{20-16} = MRm;
5617 multiclass Neon_ScalarXIndexedElem_MUL_Patterns<
5618 SDPatternOperator opnode,
5620 ValueType ResTy, RegisterClass FPRC,
5621 ValueType OpVTy, ValueType OpTy,
5622 ValueType VecOpTy, ValueType ExTy, RegisterOperand VPRC, Operand OpImm> {
5624 def : Pat<(ResTy (opnode (OpVTy FPRC:$Rn),
5625 (OpVTy (scalar_to_vector
5626 (ExTy (vector_extract (VecOpTy VPRC:$MRm), OpImm:$Imm)))))),
5627 (ResTy (INST (OpVTy FPRC:$Rn), (VecOpTy VPRC:$MRm), OpImm:$Imm))>;
5630 def : Pat<(ResTy (opnode
5631 (OpVTy (scalar_to_vector
5632 (ExTy (vector_extract (VecOpTy VPRC:$MRm), OpImm:$Imm)))),
5634 (ResTy (INST (OpVTy FPRC:$Rn), (VecOpTy VPRC:$MRm), OpImm:$Imm))>;
5638 // Patterns for Scalar Signed saturating doubling
5639 // multiply long (scalar, by element)
5640 defm : Neon_ScalarXIndexedElem_MUL_Patterns<int_arm_neon_vqdmull,
5641 SQDMULLshv_4H, v1i32, FPR16, v1i16, i16, v4i16,
5642 i32, VPR64Lo, neon_uimm2_bare>;
5643 defm : Neon_ScalarXIndexedElem_MUL_Patterns<int_arm_neon_vqdmull,
5644 SQDMULLshv_8H, v1i32, FPR16, v1i16, i16, v8i16,
5645 i32, VPR128Lo, neon_uimm3_bare>;
5646 defm : Neon_ScalarXIndexedElem_MUL_Patterns<int_arm_neon_vqdmull,
5647 SQDMULLdsv_2S, v1i64, FPR32, v1i32, i32, v2i32,
5648 i32, VPR64Lo, neon_uimm1_bare>;
5649 defm : Neon_ScalarXIndexedElem_MUL_Patterns<int_arm_neon_vqdmull,
5650 SQDMULLdsv_4S, v1i64, FPR32, v1i32, i32, v4i32,
5651 i32, VPR128Lo, neon_uimm2_bare>;
5653 // Scalar Signed saturating doubling multiply-add long (scalar, by element)
5654 def SQDMLALshv_4H : NeonI_ScalarXIndexedElemArith_Constraint_Impl<"sqdmlal",
5655 0b0011, ".h", 0b0, 0b0, 0b1, FPR32, FPR16, VPR64Lo, neon_uimm2_bare> {
5656 let Inst{11} = 0b0; // h
5657 let Inst{21} = Imm{1}; // l
5658 let Inst{20} = Imm{0}; // m
5659 let Inst{19-16} = MRm{3-0};
5661 def SQDMLALshv_8H : NeonI_ScalarXIndexedElemArith_Constraint_Impl<"sqdmlal",
5662 0b0011, ".h", 0b0, 0b0, 0b1, FPR32, FPR16, VPR128Lo, neon_uimm3_bare> {
5663 let Inst{11} = Imm{2}; // h
5664 let Inst{21} = Imm{1}; // l
5665 let Inst{20} = Imm{0}; // m
5666 let Inst{19-16} = MRm{3-0};
5668 def SQDMLALdsv_2S : NeonI_ScalarXIndexedElemArith_Constraint_Impl<"sqdmlal",
5669 0b0011, ".s", 0b0, 0b1, 0b0, FPR64, FPR32, VPR64, neon_uimm1_bare> {
5670 let Inst{11} = 0b0; // h
5671 let Inst{21} = Imm{0}; // l
5672 let Inst{20-16} = MRm;
5674 def SQDMLALdsv_4S : NeonI_ScalarXIndexedElemArith_Constraint_Impl<"sqdmlal",
5675 0b0011, ".s", 0b0, 0b1, 0b0, FPR64, FPR32, VPR128, neon_uimm2_bare> {
5676 let Inst{11} = Imm{1}; // h
5677 let Inst{21} = Imm{0}; // l
5678 let Inst{20-16} = MRm;
5681 // Scalar Signed saturating doubling
5682 // multiply-subtract long (scalar, by element)
5683 def SQDMLSLshv_4H : NeonI_ScalarXIndexedElemArith_Constraint_Impl<"sqdmlsl",
5684 0b0111, ".h", 0b0, 0b0, 0b1, FPR32, FPR16, VPR64Lo, neon_uimm2_bare> {
5685 let Inst{11} = 0b0; // h
5686 let Inst{21} = Imm{1}; // l
5687 let Inst{20} = Imm{0}; // m
5688 let Inst{19-16} = MRm{3-0};
5690 def SQDMLSLshv_8H : NeonI_ScalarXIndexedElemArith_Constraint_Impl<"sqdmlsl",
5691 0b0111, ".h", 0b0, 0b0, 0b1, FPR32, FPR16, VPR128Lo, neon_uimm3_bare> {
5692 let Inst{11} = Imm{2}; // h
5693 let Inst{21} = Imm{1}; // l
5694 let Inst{20} = Imm{0}; // m
5695 let Inst{19-16} = MRm{3-0};
5697 def SQDMLSLdsv_2S : NeonI_ScalarXIndexedElemArith_Constraint_Impl<"sqdmlsl",
5698 0b0111, ".s", 0b0, 0b1, 0b0, FPR64, FPR32, VPR64, neon_uimm1_bare> {
5699 let Inst{11} = 0b0; // h
5700 let Inst{21} = Imm{0}; // l
5701 let Inst{20-16} = MRm;
5703 def SQDMLSLdsv_4S : NeonI_ScalarXIndexedElemArith_Constraint_Impl<"sqdmlsl",
5704 0b0111, ".s", 0b0, 0b1, 0b0, FPR64, FPR32, VPR128, neon_uimm2_bare> {
5705 let Inst{11} = Imm{1}; // h
5706 let Inst{21} = Imm{0}; // l
5707 let Inst{20-16} = MRm;
5710 multiclass Neon_ScalarXIndexedElem_MLAL_Patterns<
5711 SDPatternOperator opnode,
5712 SDPatternOperator coreopnode,
5714 ValueType ResTy, RegisterClass ResFPRC, RegisterClass FPRC,
5716 ValueType OpVTy, ValueType ExTy, RegisterOperand VPRC, Operand OpImm> {
5718 def : Pat<(ResTy (opnode
5719 (ResTy ResFPRC:$Ra),
5720 (ResTy (coreopnode (OpTy FPRC:$Rn),
5721 (OpTy (scalar_to_vector
5722 (ExTy (vector_extract (OpVTy VPRC:$MRm), OpImm:$Imm)))))))),
5723 (ResTy (INST (ResTy ResFPRC:$Ra),
5724 (OpTy FPRC:$Rn), (OpVTy VPRC:$MRm), OpImm:$Imm))>;
5727 def : Pat<(ResTy (opnode
5728 (ResTy ResFPRC:$Ra),
5730 (OpTy (scalar_to_vector
5731 (ExTy (vector_extract (OpVTy VPRC:$MRm), OpImm:$Imm)))),
5732 (OpTy FPRC:$Rn))))),
5733 (ResTy (INST (ResTy ResFPRC:$Ra),
5734 (OpTy FPRC:$Rn), (OpVTy VPRC:$MRm), OpImm:$Imm))>;
5737 // Patterns for Scalar Signed saturating
5738 // doubling multiply-add long (scalar, by element)
5739 defm : Neon_ScalarXIndexedElem_MLAL_Patterns<int_arm_neon_vqadds,
5740 int_arm_neon_vqdmull, SQDMLALshv_4H, v1i32, FPR32, FPR16, v1i16, v4i16,
5741 i32, VPR64Lo, neon_uimm2_bare>;
5742 defm : Neon_ScalarXIndexedElem_MLAL_Patterns<int_arm_neon_vqadds,
5743 int_arm_neon_vqdmull, SQDMLALshv_8H, v1i32, FPR32, FPR16, v1i16, v8i16,
5744 i32, VPR128Lo, neon_uimm3_bare>;
5745 defm : Neon_ScalarXIndexedElem_MLAL_Patterns<int_arm_neon_vqadds,
5746 int_arm_neon_vqdmull, SQDMLALdsv_2S, v1i64, FPR64, FPR32, v1i32, v2i32,
5747 i32, VPR64Lo, neon_uimm1_bare>;
5748 defm : Neon_ScalarXIndexedElem_MLAL_Patterns<int_arm_neon_vqadds,
5749 int_arm_neon_vqdmull, SQDMLALdsv_4S, v1i64, FPR64, FPR32, v1i32, v4i32,
5750 i32, VPR128Lo, neon_uimm2_bare>;
5752 // Patterns for Scalar Signed saturating
5753 // doubling multiply-sub long (scalar, by element)
5754 defm : Neon_ScalarXIndexedElem_MLAL_Patterns<int_arm_neon_vqsubs,
5755 int_arm_neon_vqdmull, SQDMLSLshv_4H, v1i32, FPR32, FPR16, v1i16, v4i16,
5756 i32, VPR64Lo, neon_uimm2_bare>;
5757 defm : Neon_ScalarXIndexedElem_MLAL_Patterns<int_arm_neon_vqsubs,
5758 int_arm_neon_vqdmull, SQDMLSLshv_8H, v1i32, FPR32, FPR16, v1i16, v8i16,
5759 i32, VPR128Lo, neon_uimm3_bare>;
5760 defm : Neon_ScalarXIndexedElem_MLAL_Patterns<int_arm_neon_vqsubs,
5761 int_arm_neon_vqdmull, SQDMLSLdsv_2S, v1i64, FPR64, FPR32, v1i32, v2i32,
5762 i32, VPR64Lo, neon_uimm1_bare>;
5763 defm : Neon_ScalarXIndexedElem_MLAL_Patterns<int_arm_neon_vqsubs,
5764 int_arm_neon_vqdmull, SQDMLSLdsv_4S, v1i64, FPR64, FPR32, v1i32, v4i32,
5765 i32, VPR128Lo, neon_uimm2_bare>;
5767 // Scalar general arithmetic operation
5768 class Neon_Scalar_GeneralMath2D_pattern<SDPatternOperator opnode,
5770 : Pat<(v1f64 (opnode (v1f64 FPR64:$Rn))), (INST FPR64:$Rn)>;
5772 class Neon_Scalar_GeneralMath3D_pattern<SDPatternOperator opnode,
5774 : Pat<(v1f64 (opnode (v1f64 FPR64:$Rn), (v1f64 FPR64:$Rm))),
5775 (INST FPR64:$Rn, FPR64:$Rm)>;
5777 class Neon_Scalar_GeneralMath4D_pattern<SDPatternOperator opnode,
5779 : Pat<(v1f64 (opnode (v1f64 FPR64:$Rn), (v1f64 FPR64:$Rm),
5780 (v1f64 FPR64:$Ra))),
5781 (INST FPR64:$Rn, FPR64:$Rm, FPR64:$Ra)>;
5783 def : Neon_Scalar_GeneralMath3D_pattern<fadd, FADDddd>;
5784 def : Neon_Scalar_GeneralMath3D_pattern<fmul, FMULddd>;
5785 def : Neon_Scalar_GeneralMath3D_pattern<fsub, FSUBddd>;
5786 def : Neon_Scalar_GeneralMath3D_pattern<fdiv, FDIVddd>;
5787 def : Neon_Scalar_GeneralMath3D_pattern<int_arm_neon_vabds, FABDddd>;
5788 def : Neon_Scalar_GeneralMath3D_pattern<int_arm_neon_vmaxs, FMAXddd>;
5789 def : Neon_Scalar_GeneralMath3D_pattern<int_arm_neon_vmins, FMINddd>;
5790 def : Neon_Scalar_GeneralMath3D_pattern<int_aarch64_neon_vmaxnm, FMAXNMddd>;
5791 def : Neon_Scalar_GeneralMath3D_pattern<int_aarch64_neon_vminnm, FMINNMddd>;
5793 def : Neon_Scalar_GeneralMath2D_pattern<fabs, FABSdd>;
5794 def : Neon_Scalar_GeneralMath2D_pattern<fneg, FNEGdd>;
5796 def : Neon_Scalar_GeneralMath4D_pattern<fma, FMADDdddd>;
5797 def : Neon_Scalar_GeneralMath4D_pattern<fmsub, FMSUBdddd>;
5799 // Scalar Signed saturating doubling multiply returning
5800 // high half (scalar, by element)
5801 def SQDMULHhhv_4H : NeonI_ScalarXIndexedElemArith<"sqdmulh",
5802 0b1100, ".h", 0b0, 0b0, 0b1, FPR16, FPR16, VPR64Lo, neon_uimm2_bare> {
5803 let Inst{11} = 0b0; // h
5804 let Inst{21} = Imm{1}; // l
5805 let Inst{20} = Imm{0}; // m
5806 let Inst{19-16} = MRm{3-0};
5808 def SQDMULHhhv_8H : NeonI_ScalarXIndexedElemArith<"sqdmulh",
5809 0b1100, ".h", 0b0, 0b0, 0b1, FPR16, FPR16, VPR128Lo, neon_uimm3_bare> {
5810 let Inst{11} = Imm{2}; // h
5811 let Inst{21} = Imm{1}; // l
5812 let Inst{20} = Imm{0}; // m
5813 let Inst{19-16} = MRm{3-0};
5815 def SQDMULHssv_2S : NeonI_ScalarXIndexedElemArith<"sqdmulh",
5816 0b1100, ".s", 0b0, 0b1, 0b0, FPR32, FPR32, VPR64, neon_uimm1_bare> {
5817 let Inst{11} = 0b0; // h
5818 let Inst{21} = Imm{0}; // l
5819 let Inst{20-16} = MRm;
5821 def SQDMULHssv_4S : NeonI_ScalarXIndexedElemArith<"sqdmulh",
5822 0b1100, ".s", 0b0, 0b1, 0b0, FPR32, FPR32, VPR128, neon_uimm2_bare> {
5823 let Inst{11} = Imm{1}; // h
5824 let Inst{21} = Imm{0}; // l
5825 let Inst{20-16} = MRm;
5828 // Patterns for Scalar Signed saturating doubling multiply returning
5829 // high half (scalar, by element)
5830 defm : Neon_ScalarXIndexedElem_MUL_Patterns<int_arm_neon_vqdmulh,
5831 SQDMULHhhv_4H, v1i16, FPR16, v1i16, i16, v4i16,
5832 i32, VPR64Lo, neon_uimm2_bare>;
5833 defm : Neon_ScalarXIndexedElem_MUL_Patterns<int_arm_neon_vqdmulh,
5834 SQDMULHhhv_8H, v1i16, FPR16, v1i16, i16, v8i16,
5835 i32, VPR128Lo, neon_uimm3_bare>;
5836 defm : Neon_ScalarXIndexedElem_MUL_Patterns<int_arm_neon_vqdmulh,
5837 SQDMULHssv_2S, v1i32, FPR32, v1i32, i32, v2i32,
5838 i32, VPR64Lo, neon_uimm1_bare>;
5839 defm : Neon_ScalarXIndexedElem_MUL_Patterns<int_arm_neon_vqdmulh,
5840 SQDMULHssv_4S, v1i32, FPR32, v1i32, i32, v4i32,
5841 i32, VPR128Lo, neon_uimm2_bare>;
5843 // Scalar Signed saturating rounding doubling multiply
5844 // returning high half (scalar, by element)
5845 def SQRDMULHhhv_4H : NeonI_ScalarXIndexedElemArith<"sqrdmulh",
5846 0b1101, ".h", 0b0, 0b0, 0b1, FPR16, FPR16, VPR64Lo, neon_uimm2_bare> {
5847 let Inst{11} = 0b0; // h
5848 let Inst{21} = Imm{1}; // l
5849 let Inst{20} = Imm{0}; // m
5850 let Inst{19-16} = MRm{3-0};
5852 def SQRDMULHhhv_8H : NeonI_ScalarXIndexedElemArith<"sqrdmulh",
5853 0b1101, ".h", 0b0, 0b0, 0b1, FPR16, FPR16, VPR128Lo, neon_uimm3_bare> {
5854 let Inst{11} = Imm{2}; // h
5855 let Inst{21} = Imm{1}; // l
5856 let Inst{20} = Imm{0}; // m
5857 let Inst{19-16} = MRm{3-0};
5859 def SQRDMULHssv_2S : NeonI_ScalarXIndexedElemArith<"sqrdmulh",
5860 0b1101, ".s", 0b0, 0b1, 0b0, FPR32, FPR32, VPR64, neon_uimm1_bare> {
5861 let Inst{11} = 0b0; // h
5862 let Inst{21} = Imm{0}; // l
5863 let Inst{20-16} = MRm;
5865 def SQRDMULHssv_4S : NeonI_ScalarXIndexedElemArith<"sqrdmulh",
5866 0b1101, ".s", 0b0, 0b1, 0b0, FPR32, FPR32, VPR128, neon_uimm2_bare> {
5867 let Inst{11} = Imm{1}; // h
5868 let Inst{21} = Imm{0}; // l
5869 let Inst{20-16} = MRm;
5872 defm : Neon_ScalarXIndexedElem_MUL_Patterns<int_arm_neon_vqrdmulh,
5873 SQRDMULHhhv_4H, v1i16, FPR16, v1i16, i16, v4i16, i32,
5874 VPR64Lo, neon_uimm2_bare>;
5875 defm : Neon_ScalarXIndexedElem_MUL_Patterns<int_arm_neon_vqrdmulh,
5876 SQRDMULHhhv_8H, v1i16, FPR16, v1i16, i16, v8i16, i32,
5877 VPR128Lo, neon_uimm3_bare>;
5878 defm : Neon_ScalarXIndexedElem_MUL_Patterns<int_arm_neon_vqrdmulh,
5879 SQRDMULHssv_2S, v1i32, FPR32, v1i32, i32, v2i32, i32,
5880 VPR64Lo, neon_uimm1_bare>;
5881 defm : Neon_ScalarXIndexedElem_MUL_Patterns<int_arm_neon_vqrdmulh,
5882 SQRDMULHssv_4S, v1i32, FPR32, v1i32, i32, v4i32, i32,
5883 VPR128Lo, neon_uimm2_bare>;
5885 // Scalar Copy - DUP element to scalar
5886 class NeonI_Scalar_DUP<string asmop, string asmlane,
5887 RegisterClass ResRC, RegisterOperand VPRC,
5889 : NeonI_ScalarCopy<(outs ResRC:$Rd), (ins VPRC:$Rn, OpImm:$Imm),
5890 asmop # "\t$Rd, $Rn." # asmlane # "[$Imm]",
5896 def DUPbv_B : NeonI_Scalar_DUP<"dup", "b", FPR8, VPR128, neon_uimm4_bare> {
5897 let Inst{20-16} = {Imm{3}, Imm{2}, Imm{1}, Imm{0}, 0b1};
5899 def DUPhv_H : NeonI_Scalar_DUP<"dup", "h", FPR16, VPR128, neon_uimm3_bare> {
5900 let Inst{20-16} = {Imm{2}, Imm{1}, Imm{0}, 0b1, 0b0};
5902 def DUPsv_S : NeonI_Scalar_DUP<"dup", "s", FPR32, VPR128, neon_uimm2_bare> {
5903 let Inst{20-16} = {Imm{1}, Imm{0}, 0b1, 0b0, 0b0};
5905 def DUPdv_D : NeonI_Scalar_DUP<"dup", "d", FPR64, VPR128, neon_uimm1_bare> {
5906 let Inst{20-16} = {Imm, 0b1, 0b0, 0b0, 0b0};
5909 multiclass NeonI_Scalar_DUP_Elt_pattern<Instruction DUPI, ValueType ResTy,
5910 ValueType OpTy, Operand OpImm,
5911 ValueType OpNTy, ValueType ExTy, Operand OpNImm> {
5912 def : Pat<(ResTy (vector_extract (OpTy VPR128:$Rn), OpImm:$Imm)),
5913 (ResTy (DUPI (OpTy VPR128:$Rn), OpImm:$Imm))>;
5915 def : Pat<(ResTy (vector_extract (OpNTy VPR64:$Rn), OpNImm:$Imm)),
5917 (ExTy (SUBREG_TO_REG (i64 0), VPR64:$Rn, sub_64)),
5921 // Patterns for vector extract of FP data using scalar DUP instructions
5922 defm : NeonI_Scalar_DUP_Elt_pattern<DUPsv_S, f32,
5923 v4f32, neon_uimm2_bare, v2f32, v4f32, neon_uimm1_bare>;
5924 defm : NeonI_Scalar_DUP_Elt_pattern<DUPdv_D, f64,
5925 v2f64, neon_uimm1_bare, v1f64, v2f64, neon_uimm0_bare>;
5927 multiclass NeonI_Scalar_DUP_Ext_Vec_pattern<Instruction DUPI,
5928 ValueType ResTy, ValueType OpTy,Operand OpLImm,
5929 ValueType NOpTy, ValueType ExTy, Operand OpNImm> {
5931 def : Pat<(ResTy (extract_subvector (OpTy VPR128:$Rn), OpLImm:$Imm)),
5932 (ResTy (DUPI VPR128:$Rn, OpLImm:$Imm))>;
5934 def : Pat<(ResTy (extract_subvector (NOpTy VPR64:$Rn), OpNImm:$Imm)),
5936 (ExTy (SUBREG_TO_REG (i64 0), VPR64:$Rn, sub_64)),
5940 // Patterns for extract subvectors of v1ix data using scalar DUP instructions.
5941 defm : NeonI_Scalar_DUP_Ext_Vec_pattern<DUPbv_B, v1i8, v16i8, neon_uimm4_bare,
5942 v8i8, v16i8, neon_uimm3_bare>;
5943 defm : NeonI_Scalar_DUP_Ext_Vec_pattern<DUPhv_H, v1i16, v8i16, neon_uimm3_bare,
5944 v4i16, v8i16, neon_uimm2_bare>;
5945 defm : NeonI_Scalar_DUP_Ext_Vec_pattern<DUPsv_S, v1i32, v4i32, neon_uimm2_bare,
5946 v2i32, v4i32, neon_uimm1_bare>;
5948 multiclass NeonI_Scalar_DUP_Copy_pattern1<Instruction DUPI, ValueType ResTy,
5949 ValueType OpTy, ValueType ElemTy,
5950 Operand OpImm, ValueType OpNTy,
5951 ValueType ExTy, Operand OpNImm> {
5953 def : Pat<(ResTy (vector_insert (ResTy undef),
5954 (ElemTy (vector_extract (OpTy VPR128:$Rn), OpImm:$Imm)),
5955 (neon_uimm0_bare:$Imm))),
5956 (ResTy (DUPI (OpTy VPR128:$Rn), OpImm:$Imm))>;
5958 def : Pat<(ResTy (vector_insert (ResTy undef),
5959 (ElemTy (vector_extract (OpNTy VPR64:$Rn), OpNImm:$Imm)),
5962 (ExTy (SUBREG_TO_REG (i64 0), VPR64:$Rn, sub_64)),
5966 multiclass NeonI_Scalar_DUP_Copy_pattern2<Instruction DUPI, ValueType ResTy,
5967 ValueType OpTy, ValueType ElemTy,
5968 Operand OpImm, ValueType OpNTy,
5969 ValueType ExTy, Operand OpNImm> {
5971 def : Pat<(ResTy (scalar_to_vector
5972 (ElemTy (vector_extract (OpTy VPR128:$Rn), OpImm:$Imm)))),
5973 (ResTy (DUPI (OpTy VPR128:$Rn), OpImm:$Imm))>;
5975 def : Pat<(ResTy (scalar_to_vector
5976 (ElemTy (vector_extract (OpNTy VPR64:$Rn), OpNImm:$Imm)))),
5978 (ExTy (SUBREG_TO_REG (i64 0), VPR64:$Rn, sub_64)),
5982 // Patterns for vector copy to v1ix and v1fx vectors using scalar DUP
5984 defm : NeonI_Scalar_DUP_Copy_pattern1<DUPdv_D,
5985 v1i64, v2i64, i64, neon_uimm1_bare,
5986 v1i64, v2i64, neon_uimm0_bare>;
5987 defm : NeonI_Scalar_DUP_Copy_pattern1<DUPsv_S,
5988 v1i32, v4i32, i32, neon_uimm2_bare,
5989 v2i32, v4i32, neon_uimm1_bare>;
5990 defm : NeonI_Scalar_DUP_Copy_pattern1<DUPhv_H,
5991 v1i16, v8i16, i32, neon_uimm3_bare,
5992 v4i16, v8i16, neon_uimm2_bare>;
5993 defm : NeonI_Scalar_DUP_Copy_pattern1<DUPbv_B,
5994 v1i8, v16i8, i32, neon_uimm4_bare,
5995 v8i8, v16i8, neon_uimm3_bare>;
5996 defm : NeonI_Scalar_DUP_Copy_pattern1<DUPdv_D,
5997 v1f64, v2f64, f64, neon_uimm1_bare,
5998 v1f64, v2f64, neon_uimm0_bare>;
5999 defm : NeonI_Scalar_DUP_Copy_pattern1<DUPsv_S,
6000 v1f32, v4f32, f32, neon_uimm2_bare,
6001 v2f32, v4f32, neon_uimm1_bare>;
6002 defm : NeonI_Scalar_DUP_Copy_pattern2<DUPdv_D,
6003 v1i64, v2i64, i64, neon_uimm1_bare,
6004 v1i64, v2i64, neon_uimm0_bare>;
6005 defm : NeonI_Scalar_DUP_Copy_pattern2<DUPsv_S,
6006 v1i32, v4i32, i32, neon_uimm2_bare,
6007 v2i32, v4i32, neon_uimm1_bare>;
6008 defm : NeonI_Scalar_DUP_Copy_pattern2<DUPhv_H,
6009 v1i16, v8i16, i32, neon_uimm3_bare,
6010 v4i16, v8i16, neon_uimm2_bare>;
6011 defm : NeonI_Scalar_DUP_Copy_pattern2<DUPbv_B,
6012 v1i8, v16i8, i32, neon_uimm4_bare,
6013 v8i8, v16i8, neon_uimm3_bare>;
6014 defm : NeonI_Scalar_DUP_Copy_pattern2<DUPdv_D,
6015 v1f64, v2f64, f64, neon_uimm1_bare,
6016 v1f64, v2f64, neon_uimm0_bare>;
6017 defm : NeonI_Scalar_DUP_Copy_pattern2<DUPsv_S,
6018 v1f32, v4f32, f32, neon_uimm2_bare,
6019 v2f32, v4f32, neon_uimm1_bare>;
6021 multiclass NeonI_Scalar_DUP_alias<string asmop, string asmlane,
6022 Instruction DUPI, Operand OpImm,
6023 RegisterClass ResRC> {
6024 def : NeonInstAlias<!strconcat(asmop, "$Rd, $Rn" # asmlane # "[$Imm]"),
6025 (DUPI ResRC:$Rd, VPR128:$Rn, OpImm:$Imm), 0b0>;
6028 // Aliases for Scalar copy - DUP element (scalar)
6029 // FIXME: This is actually the preferred syntax but TableGen can't deal with
6030 // custom printing of aliases.
6031 defm : NeonI_Scalar_DUP_alias<"mov", ".b", DUPbv_B, neon_uimm4_bare, FPR8>;
6032 defm : NeonI_Scalar_DUP_alias<"mov", ".h", DUPhv_H, neon_uimm3_bare, FPR16>;
6033 defm : NeonI_Scalar_DUP_alias<"mov", ".s", DUPsv_S, neon_uimm2_bare, FPR32>;
6034 defm : NeonI_Scalar_DUP_alias<"mov", ".d", DUPdv_D, neon_uimm1_bare, FPR64>;
6036 multiclass NeonI_SDUP<PatFrag GetLow, PatFrag GetHigh, ValueType ResTy,
6038 def : Pat<(ResTy (GetLow VPR128:$Rn)),
6039 (ResTy (EXTRACT_SUBREG (OpTy VPR128:$Rn), sub_64))>;
6040 def : Pat<(ResTy (GetHigh VPR128:$Rn)),
6041 (ResTy (DUPdv_D (OpTy VPR128:$Rn), 1))>;
6044 defm : NeonI_SDUP<Neon_Low16B, Neon_High16B, v8i8, v16i8>;
6045 defm : NeonI_SDUP<Neon_Low8H, Neon_High8H, v4i16, v8i16>;
6046 defm : NeonI_SDUP<Neon_Low4S, Neon_High4S, v2i32, v4i32>;
6047 defm : NeonI_SDUP<Neon_Low2D, Neon_High2D, v1i64, v2i64>;
6048 defm : NeonI_SDUP<Neon_Low4float, Neon_High4float, v2f32, v4f32>;
6049 defm : NeonI_SDUP<Neon_Low2double, Neon_High2double, v1f64, v2f64>;
6051 //===----------------------------------------------------------------------===//
6052 // Non-Instruction Patterns
6053 //===----------------------------------------------------------------------===//
6055 // 64-bit vector bitcasts...
6057 def : Pat<(v1i64 (bitconvert (v8i8 VPR64:$src))), (v1i64 VPR64:$src)>;
6058 def : Pat<(v2f32 (bitconvert (v8i8 VPR64:$src))), (v2f32 VPR64:$src)>;
6059 def : Pat<(v2i32 (bitconvert (v8i8 VPR64:$src))), (v2i32 VPR64:$src)>;
6060 def : Pat<(v4i16 (bitconvert (v8i8 VPR64:$src))), (v4i16 VPR64:$src)>;
6062 def : Pat<(v1i64 (bitconvert (v4i16 VPR64:$src))), (v1i64 VPR64:$src)>;
6063 def : Pat<(v2i32 (bitconvert (v4i16 VPR64:$src))), (v2i32 VPR64:$src)>;
6064 def : Pat<(v2f32 (bitconvert (v4i16 VPR64:$src))), (v2f32 VPR64:$src)>;
6065 def : Pat<(v8i8 (bitconvert (v4i16 VPR64:$src))), (v8i8 VPR64:$src)>;
6067 def : Pat<(v1i64 (bitconvert (v2i32 VPR64:$src))), (v1i64 VPR64:$src)>;
6068 def : Pat<(v2f32 (bitconvert (v2i32 VPR64:$src))), (v2f32 VPR64:$src)>;
6069 def : Pat<(v4i16 (bitconvert (v2i32 VPR64:$src))), (v4i16 VPR64:$src)>;
6070 def : Pat<(v8i8 (bitconvert (v2i32 VPR64:$src))), (v8i8 VPR64:$src)>;
6072 def : Pat<(v1i64 (bitconvert (v2f32 VPR64:$src))), (v1i64 VPR64:$src)>;
6073 def : Pat<(v2i32 (bitconvert (v2f32 VPR64:$src))), (v2i32 VPR64:$src)>;
6074 def : Pat<(v4i16 (bitconvert (v2f32 VPR64:$src))), (v4i16 VPR64:$src)>;
6075 def : Pat<(v8i8 (bitconvert (v2f32 VPR64:$src))), (v8i8 VPR64:$src)>;
6077 def : Pat<(v2f32 (bitconvert (v1i64 VPR64:$src))), (v2f32 VPR64:$src)>;
6078 def : Pat<(v2i32 (bitconvert (v1i64 VPR64:$src))), (v2i32 VPR64:$src)>;
6079 def : Pat<(v4i16 (bitconvert (v1i64 VPR64:$src))), (v4i16 VPR64:$src)>;
6080 def : Pat<(v8i8 (bitconvert (v1i64 VPR64:$src))), (v8i8 VPR64:$src)>;
6082 // ..and 128-bit vector bitcasts...
6084 def : Pat<(v2f64 (bitconvert (v16i8 VPR128:$src))), (v2f64 VPR128:$src)>;
6085 def : Pat<(v2i64 (bitconvert (v16i8 VPR128:$src))), (v2i64 VPR128:$src)>;
6086 def : Pat<(v4f32 (bitconvert (v16i8 VPR128:$src))), (v4f32 VPR128:$src)>;
6087 def : Pat<(v4i32 (bitconvert (v16i8 VPR128:$src))), (v4i32 VPR128:$src)>;
6088 def : Pat<(v8i16 (bitconvert (v16i8 VPR128:$src))), (v8i16 VPR128:$src)>;
6090 def : Pat<(v2f64 (bitconvert (v8i16 VPR128:$src))), (v2f64 VPR128:$src)>;
6091 def : Pat<(v2i64 (bitconvert (v8i16 VPR128:$src))), (v2i64 VPR128:$src)>;
6092 def : Pat<(v4i32 (bitconvert (v8i16 VPR128:$src))), (v4i32 VPR128:$src)>;
6093 def : Pat<(v4f32 (bitconvert (v8i16 VPR128:$src))), (v4f32 VPR128:$src)>;
6094 def : Pat<(v16i8 (bitconvert (v8i16 VPR128:$src))), (v16i8 VPR128:$src)>;
6096 def : Pat<(v2f64 (bitconvert (v4i32 VPR128:$src))), (v2f64 VPR128:$src)>;
6097 def : Pat<(v2i64 (bitconvert (v4i32 VPR128:$src))), (v2i64 VPR128:$src)>;
6098 def : Pat<(v4f32 (bitconvert (v4i32 VPR128:$src))), (v4f32 VPR128:$src)>;
6099 def : Pat<(v8i16 (bitconvert (v4i32 VPR128:$src))), (v8i16 VPR128:$src)>;
6100 def : Pat<(v16i8 (bitconvert (v4i32 VPR128:$src))), (v16i8 VPR128:$src)>;
6102 def : Pat<(v2f64 (bitconvert (v4f32 VPR128:$src))), (v2f64 VPR128:$src)>;
6103 def : Pat<(v2i64 (bitconvert (v4f32 VPR128:$src))), (v2i64 VPR128:$src)>;
6104 def : Pat<(v4i32 (bitconvert (v4f32 VPR128:$src))), (v4i32 VPR128:$src)>;
6105 def : Pat<(v8i16 (bitconvert (v4f32 VPR128:$src))), (v8i16 VPR128:$src)>;
6106 def : Pat<(v16i8 (bitconvert (v4f32 VPR128:$src))), (v16i8 VPR128:$src)>;
6108 def : Pat<(v2f64 (bitconvert (v2i64 VPR128:$src))), (v2f64 VPR128:$src)>;
6109 def : Pat<(v4f32 (bitconvert (v2i64 VPR128:$src))), (v4f32 VPR128:$src)>;
6110 def : Pat<(v4i32 (bitconvert (v2i64 VPR128:$src))), (v4i32 VPR128:$src)>;
6111 def : Pat<(v8i16 (bitconvert (v2i64 VPR128:$src))), (v8i16 VPR128:$src)>;
6112 def : Pat<(v16i8 (bitconvert (v2i64 VPR128:$src))), (v16i8 VPR128:$src)>;
6114 def : Pat<(v2i64 (bitconvert (v2f64 VPR128:$src))), (v2i64 VPR128:$src)>;
6115 def : Pat<(v4f32 (bitconvert (v2f64 VPR128:$src))), (v4f32 VPR128:$src)>;
6116 def : Pat<(v4i32 (bitconvert (v2f64 VPR128:$src))), (v4i32 VPR128:$src)>;
6117 def : Pat<(v8i16 (bitconvert (v2f64 VPR128:$src))), (v8i16 VPR128:$src)>;
6118 def : Pat<(v16i8 (bitconvert (v2f64 VPR128:$src))), (v16i8 VPR128:$src)>;
6120 // ...and scalar bitcasts...
6121 def : Pat<(f16 (bitconvert (v1i16 FPR16:$src))), (f16 FPR16:$src)>;
6122 def : Pat<(f32 (bitconvert (v1i32 FPR32:$src))), (f32 FPR32:$src)>;
6123 def : Pat<(f64 (bitconvert (v1i64 FPR64:$src))), (f64 FPR64:$src)>;
6124 def : Pat<(f32 (bitconvert (v1f32 FPR32:$src))), (f32 FPR32:$src)>;
6125 def : Pat<(f64 (bitconvert (v1f64 FPR64:$src))), (f64 FPR64:$src)>;
6127 def : Pat<(i64 (bitconvert (v1i64 FPR64:$src))), (FMOVxd $src)>;
6128 def : Pat<(i64 (bitconvert (v1f64 FPR64:$src))), (FMOVxd $src)>;
6129 def : Pat<(i64 (bitconvert (v2i32 FPR64:$src))), (FMOVxd $src)>;
6130 def : Pat<(i64 (bitconvert (v2f32 FPR64:$src))), (FMOVxd $src)>;
6131 def : Pat<(i64 (bitconvert (v4i16 FPR64:$src))), (FMOVxd $src)>;
6132 def : Pat<(i64 (bitconvert (v8i8 FPR64:$src))), (FMOVxd $src)>;
6134 def : Pat<(i32 (bitconvert (v1i32 FPR32:$src))), (FMOVws $src)>;
6136 def : Pat<(v8i8 (bitconvert (v1i64 VPR64:$src))), (v8i8 VPR64:$src)>;
6137 def : Pat<(v4i16 (bitconvert (v1i64 VPR64:$src))), (v4i16 VPR64:$src)>;
6138 def : Pat<(v2i32 (bitconvert (v1i64 VPR64:$src))), (v2i32 VPR64:$src)>;
6140 def : Pat<(f64 (bitconvert (v8i8 VPR64:$src))), (f64 VPR64:$src)>;
6141 def : Pat<(f64 (bitconvert (v4i16 VPR64:$src))), (f64 VPR64:$src)>;
6142 def : Pat<(f64 (bitconvert (v2i32 VPR64:$src))), (f64 VPR64:$src)>;
6143 def : Pat<(f64 (bitconvert (v2f32 VPR64:$src))), (f64 VPR64:$src)>;
6144 def : Pat<(f64 (bitconvert (v1i64 VPR64:$src))), (f64 VPR64:$src)>;
6146 def : Pat<(f128 (bitconvert (v16i8 VPR128:$src))), (f128 VPR128:$src)>;
6147 def : Pat<(f128 (bitconvert (v8i16 VPR128:$src))), (f128 VPR128:$src)>;
6148 def : Pat<(f128 (bitconvert (v4i32 VPR128:$src))), (f128 VPR128:$src)>;
6149 def : Pat<(f128 (bitconvert (v2i64 VPR128:$src))), (f128 VPR128:$src)>;
6150 def : Pat<(f128 (bitconvert (v4f32 VPR128:$src))), (f128 VPR128:$src)>;
6151 def : Pat<(f128 (bitconvert (v2f64 VPR128:$src))), (f128 VPR128:$src)>;
6153 def : Pat<(v1i16 (bitconvert (f16 FPR16:$src))), (v1i16 FPR16:$src)>;
6154 def : Pat<(v1i32 (bitconvert (f32 FPR32:$src))), (v1i32 FPR32:$src)>;
6155 def : Pat<(v1i64 (bitconvert (f64 FPR64:$src))), (v1i64 FPR64:$src)>;
6156 def : Pat<(v1f32 (bitconvert (f32 FPR32:$src))), (v1f32 FPR32:$src)>;
6157 def : Pat<(v1f64 (bitconvert (f64 FPR64:$src))), (v1f64 FPR64:$src)>;
6159 def : Pat<(v1i64 (bitconvert (i64 GPR64:$src))), (FMOVdx $src)>;
6160 def : Pat<(v1f64 (bitconvert (i64 GPR64:$src))), (FMOVdx $src)>;
6161 def : Pat<(v2i32 (bitconvert (i64 GPR64:$src))), (FMOVdx $src)>;
6162 def : Pat<(v2f32 (bitconvert (i64 GPR64:$src))), (FMOVdx $src)>;
6163 def : Pat<(v4i16 (bitconvert (i64 GPR64:$src))), (FMOVdx $src)>;
6164 def : Pat<(v8i8 (bitconvert (i64 GPR64:$src))), (FMOVdx $src)>;
6166 def : Pat<(v1i32 (bitconvert (i32 GPR32:$src))), (FMOVsw $src)>;
6168 def : Pat<(v8i8 (bitconvert (f64 FPR64:$src))), (v8i8 FPR64:$src)>;
6169 def : Pat<(v4i16 (bitconvert (f64 FPR64:$src))), (v4i16 FPR64:$src)>;
6170 def : Pat<(v2i32 (bitconvert (f64 FPR64:$src))), (v2i32 FPR64:$src)>;
6171 def : Pat<(v2f32 (bitconvert (f64 FPR64:$src))), (v2f32 FPR64:$src)>;
6172 def : Pat<(v1i64 (bitconvert (f64 FPR64:$src))), (v1i64 FPR64:$src)>;
6174 def : Pat<(v16i8 (bitconvert (f128 FPR128:$src))), (v16i8 FPR128:$src)>;
6175 def : Pat<(v8i16 (bitconvert (f128 FPR128:$src))), (v8i16 FPR128:$src)>;
6176 def : Pat<(v4i32 (bitconvert (f128 FPR128:$src))), (v4i32 FPR128:$src)>;
6177 def : Pat<(v2i64 (bitconvert (f128 FPR128:$src))), (v2i64 FPR128:$src)>;
6178 def : Pat<(v4f32 (bitconvert (f128 FPR128:$src))), (v4f32 FPR128:$src)>;
6179 def : Pat<(v2f64 (bitconvert (f128 FPR128:$src))), (v2f64 FPR128:$src)>;
6181 // Scalar Three Same
6183 def neon_uimm3 : Operand<i64>,
6184 ImmLeaf<i64, [{return Imm < 8;}]> {
6185 let ParserMatchClass = uimm3_asmoperand;
6186 let PrintMethod = "printUImmHexOperand";
6189 def neon_uimm4 : Operand<i64>,
6190 ImmLeaf<i64, [{return Imm < 16;}]> {
6191 let ParserMatchClass = uimm4_asmoperand;
6192 let PrintMethod = "printUImmHexOperand";
6196 class NeonI_Extract<bit q, bits<2> op2, string asmop,
6197 string OpS, RegisterOperand OpVPR, Operand OpImm>
6198 : NeonI_BitExtract<q, op2, (outs OpVPR:$Rd),
6199 (ins OpVPR:$Rn, OpVPR:$Rm, OpImm:$Index),
6200 asmop # "\t$Rd." # OpS # ", $Rn." # OpS #
6201 ", $Rm." # OpS # ", $Index",
6207 def EXTvvvi_8b : NeonI_Extract<0b0, 0b00, "ext", "8b",
6208 VPR64, neon_uimm3> {
6209 let Inst{14-11} = {0b0, Index{2}, Index{1}, Index{0}};
6212 def EXTvvvi_16b: NeonI_Extract<0b1, 0b00, "ext", "16b",
6213 VPR128, neon_uimm4> {
6214 let Inst{14-11} = Index;
6217 class NI_Extract<ValueType OpTy, RegisterOperand OpVPR, Instruction INST,
6219 : Pat<(OpTy (Neon_vextract (OpTy OpVPR:$Rn), (OpTy OpVPR:$Rm),
6221 (INST OpVPR:$Rn, OpVPR:$Rm, OpImm:$Imm)>;
6223 def : NI_Extract<v8i8, VPR64, EXTvvvi_8b, neon_uimm3>;
6224 def : NI_Extract<v4i16, VPR64, EXTvvvi_8b, neon_uimm3>;
6225 def : NI_Extract<v2i32, VPR64, EXTvvvi_8b, neon_uimm3>;
6226 def : NI_Extract<v1i64, VPR64, EXTvvvi_8b, neon_uimm3>;
6227 def : NI_Extract<v2f32, VPR64, EXTvvvi_8b, neon_uimm3>;
6228 def : NI_Extract<v1f64, VPR64, EXTvvvi_8b, neon_uimm3>;
6229 def : NI_Extract<v16i8, VPR128, EXTvvvi_16b, neon_uimm4>;
6230 def : NI_Extract<v8i16, VPR128, EXTvvvi_16b, neon_uimm4>;
6231 def : NI_Extract<v4i32, VPR128, EXTvvvi_16b, neon_uimm4>;
6232 def : NI_Extract<v2i64, VPR128, EXTvvvi_16b, neon_uimm4>;
6233 def : NI_Extract<v4f32, VPR128, EXTvvvi_16b, neon_uimm4>;
6234 def : NI_Extract<v2f64, VPR128, EXTvvvi_16b, neon_uimm4>;
6237 class NI_TBL<bit q, bits<2> op2, bits<2> len, bit op,
6238 string asmop, string OpS, RegisterOperand OpVPR,
6239 RegisterOperand VecList>
6240 : NeonI_TBL<q, op2, len, op,
6241 (outs OpVPR:$Rd), (ins VecList:$Rn, OpVPR:$Rm),
6242 asmop # "\t$Rd." # OpS # ", $Rn, $Rm." # OpS,
6246 // The vectors in look up table are always 16b
6247 multiclass NI_TBL_pat<bits<2> len, bit op, string asmop, string List> {
6248 def _8b : NI_TBL<0, 0b00, len, op, asmop, "8b", VPR64,
6249 !cast<RegisterOperand>(List # "16B_operand")>;
6251 def _16b : NI_TBL<1, 0b00, len, op, asmop, "16b", VPR128,
6252 !cast<RegisterOperand>(List # "16B_operand")>;
6255 defm TBL1 : NI_TBL_pat<0b00, 0b0, "tbl", "VOne">;
6256 defm TBL2 : NI_TBL_pat<0b01, 0b0, "tbl", "VPair">;
6257 defm TBL3 : NI_TBL_pat<0b10, 0b0, "tbl", "VTriple">;
6258 defm TBL4 : NI_TBL_pat<0b11, 0b0, "tbl", "VQuad">;
6260 // Table lookup extention
6261 class NI_TBX<bit q, bits<2> op2, bits<2> len, bit op,
6262 string asmop, string OpS, RegisterOperand OpVPR,
6263 RegisterOperand VecList>
6264 : NeonI_TBL<q, op2, len, op,
6265 (outs OpVPR:$Rd), (ins OpVPR:$src, VecList:$Rn, OpVPR:$Rm),
6266 asmop # "\t$Rd." # OpS # ", $Rn, $Rm." # OpS,
6269 let Constraints = "$src = $Rd";
6272 // The vectors in look up table are always 16b
6273 multiclass NI_TBX_pat<bits<2> len, bit op, string asmop, string List> {
6274 def _8b : NI_TBX<0, 0b00, len, op, asmop, "8b", VPR64,
6275 !cast<RegisterOperand>(List # "16B_operand")>;
6277 def _16b : NI_TBX<1, 0b00, len, op, asmop, "16b", VPR128,
6278 !cast<RegisterOperand>(List # "16B_operand")>;
6281 defm TBX1 : NI_TBX_pat<0b00, 0b1, "tbx", "VOne">;
6282 defm TBX2 : NI_TBX_pat<0b01, 0b1, "tbx", "VPair">;
6283 defm TBX3 : NI_TBX_pat<0b10, 0b1, "tbx", "VTriple">;
6284 defm TBX4 : NI_TBX_pat<0b11, 0b1, "tbx", "VQuad">;
6286 class NeonI_INS_main<string asmop, string Res, ValueType ResTy,
6287 RegisterClass OpGPR, ValueType OpTy, Operand OpImm>
6288 : NeonI_copy<0b1, 0b0, 0b0011,
6289 (outs VPR128:$Rd), (ins VPR128:$src, OpGPR:$Rn, OpImm:$Imm),
6290 asmop # "\t$Rd." # Res # "[$Imm], $Rn",
6291 [(set (ResTy VPR128:$Rd),
6292 (ResTy (vector_insert
6293 (ResTy VPR128:$src),
6298 let Constraints = "$src = $Rd";
6301 //Insert element (vector, from main)
6302 def INSbw : NeonI_INS_main<"ins", "b", v16i8, GPR32, i32,
6304 let Inst{20-16} = {Imm{3}, Imm{2}, Imm{1}, Imm{0}, 0b1};
6306 def INShw : NeonI_INS_main<"ins", "h", v8i16, GPR32, i32,
6308 let Inst{20-16} = {Imm{2}, Imm{1}, Imm{0}, 0b1, 0b0};
6310 def INSsw : NeonI_INS_main<"ins", "s", v4i32, GPR32, i32,
6312 let Inst{20-16} = {Imm{1}, Imm{0}, 0b1, 0b0, 0b0};
6314 def INSdx : NeonI_INS_main<"ins", "d", v2i64, GPR64, i64,
6316 let Inst{20-16} = {Imm, 0b1, 0b0, 0b0, 0b0};
6319 def : NeonInstAlias<"mov $Rd.b[$Imm], $Rn",
6320 (INSbw VPR128:$Rd, GPR32:$Rn, neon_uimm4_bare:$Imm), 0>;
6321 def : NeonInstAlias<"mov $Rd.h[$Imm], $Rn",
6322 (INShw VPR128:$Rd, GPR32:$Rn, neon_uimm3_bare:$Imm), 0>;
6323 def : NeonInstAlias<"mov $Rd.s[$Imm], $Rn",
6324 (INSsw VPR128:$Rd, GPR32:$Rn, neon_uimm2_bare:$Imm), 0>;
6325 def : NeonInstAlias<"mov $Rd.d[$Imm], $Rn",
6326 (INSdx VPR128:$Rd, GPR64:$Rn, neon_uimm1_bare:$Imm), 0>;
6328 class Neon_INS_main_pattern <ValueType ResTy,ValueType ExtResTy,
6329 RegisterClass OpGPR, ValueType OpTy,
6330 Operand OpImm, Instruction INS>
6331 : Pat<(ResTy (vector_insert
6335 (ResTy (EXTRACT_SUBREG
6336 (ExtResTy (INS (ExtResTy (SUBREG_TO_REG (i64 0), VPR64:$src, sub_64)),
6337 OpGPR:$Rn, OpImm:$Imm)), sub_64))>;
6339 def INSbw_pattern : Neon_INS_main_pattern<v8i8, v16i8, GPR32, i32,
6340 neon_uimm3_bare, INSbw>;
6341 def INShw_pattern : Neon_INS_main_pattern<v4i16, v8i16, GPR32, i32,
6342 neon_uimm2_bare, INShw>;
6343 def INSsw_pattern : Neon_INS_main_pattern<v2i32, v4i32, GPR32, i32,
6344 neon_uimm1_bare, INSsw>;
6345 def INSdx_pattern : Neon_INS_main_pattern<v1i64, v2i64, GPR64, i64,
6346 neon_uimm0_bare, INSdx>;
6348 class NeonI_INS_element<string asmop, string Res, Operand ResImm>
6349 : NeonI_insert<0b1, 0b1,
6350 (outs VPR128:$Rd), (ins VPR128:$src, VPR128:$Rn,
6351 ResImm:$Immd, ResImm:$Immn),
6352 asmop # "\t$Rd." # Res # "[$Immd], $Rn." # Res # "[$Immn]",
6355 let Constraints = "$src = $Rd";
6360 //Insert element (vector, from element)
6361 def INSELb : NeonI_INS_element<"ins", "b", neon_uimm4_bare> {
6362 let Inst{20-16} = {Immd{3}, Immd{2}, Immd{1}, Immd{0}, 0b1};
6363 let Inst{14-11} = {Immn{3}, Immn{2}, Immn{1}, Immn{0}};
6365 def INSELh : NeonI_INS_element<"ins", "h", neon_uimm3_bare> {
6366 let Inst{20-16} = {Immd{2}, Immd{1}, Immd{0}, 0b1, 0b0};
6367 let Inst{14-11} = {Immn{2}, Immn{1}, Immn{0}, 0b0};
6368 // bit 11 is unspecified, but should be set to zero.
6370 def INSELs : NeonI_INS_element<"ins", "s", neon_uimm2_bare> {
6371 let Inst{20-16} = {Immd{1}, Immd{0}, 0b1, 0b0, 0b0};
6372 let Inst{14-11} = {Immn{1}, Immn{0}, 0b0, 0b0};
6373 // bits 11-12 are unspecified, but should be set to zero.
6375 def INSELd : NeonI_INS_element<"ins", "d", neon_uimm1_bare> {
6376 let Inst{20-16} = {Immd, 0b1, 0b0, 0b0, 0b0};
6377 let Inst{14-11} = {Immn{0}, 0b0, 0b0, 0b0};
6378 // bits 11-13 are unspecified, but should be set to zero.
6381 def : NeonInstAlias<"mov $Rd.b[$Immd], $Rn.b[$Immn]",
6382 (INSELb VPR128:$Rd, VPR128:$Rn,
6383 neon_uimm4_bare:$Immd, neon_uimm4_bare:$Immn), 0>;
6384 def : NeonInstAlias<"mov $Rd.h[$Immd], $Rn.h[$Immn]",
6385 (INSELh VPR128:$Rd, VPR128:$Rn,
6386 neon_uimm3_bare:$Immd, neon_uimm3_bare:$Immn), 0>;
6387 def : NeonInstAlias<"mov $Rd.s[$Immd], $Rn.s[$Immn]",
6388 (INSELs VPR128:$Rd, VPR128:$Rn,
6389 neon_uimm2_bare:$Immd, neon_uimm2_bare:$Immn), 0>;
6390 def : NeonInstAlias<"mov $Rd.d[$Immd], $Rn.d[$Immn]",
6391 (INSELd VPR128:$Rd, VPR128:$Rn,
6392 neon_uimm1_bare:$Immd, neon_uimm1_bare:$Immn), 0>;
6394 multiclass Neon_INS_elt_pattern<ValueType ResTy, ValueType NaTy,
6395 ValueType MidTy, Operand StImm, Operand NaImm,
6397 def : Pat<(ResTy (vector_insert
6398 (ResTy VPR128:$src),
6399 (MidTy (vector_extract
6403 (INS (ResTy VPR128:$src), (ResTy VPR128:$Rn),
6404 StImm:$Immd, StImm:$Immn)>;
6406 def : Pat <(ResTy (vector_insert
6407 (ResTy VPR128:$src),
6408 (MidTy (vector_extract
6412 (INS (ResTy VPR128:$src),
6413 (ResTy (SUBREG_TO_REG (i64 0), (NaTy VPR64:$Rn), sub_64)),
6414 StImm:$Immd, NaImm:$Immn)>;
6416 def : Pat <(NaTy (vector_insert
6418 (MidTy (vector_extract
6422 (NaTy (EXTRACT_SUBREG
6424 (ResTy (SUBREG_TO_REG (i64 0), (NaTy VPR64:$src), sub_64)),
6426 NaImm:$Immd, StImm:$Immn)),
6429 def : Pat <(NaTy (vector_insert
6431 (MidTy (vector_extract
6435 (NaTy (EXTRACT_SUBREG
6437 (ResTy (SUBREG_TO_REG (i64 0), (NaTy VPR64:$src), sub_64)),
6438 (ResTy (SUBREG_TO_REG (i64 0), (NaTy VPR64:$Rn), sub_64)),
6439 NaImm:$Immd, NaImm:$Immn)),
6443 defm : Neon_INS_elt_pattern<v4f32, v2f32, f32, neon_uimm2_bare,
6444 neon_uimm1_bare, INSELs>;
6445 defm : Neon_INS_elt_pattern<v2f64, v1f64, f64, neon_uimm1_bare,
6446 neon_uimm0_bare, INSELd>;
6447 defm : Neon_INS_elt_pattern<v16i8, v8i8, i32, neon_uimm4_bare,
6448 neon_uimm3_bare, INSELb>;
6449 defm : Neon_INS_elt_pattern<v8i16, v4i16, i32, neon_uimm3_bare,
6450 neon_uimm2_bare, INSELh>;
6451 defm : Neon_INS_elt_pattern<v4i32, v2i32, i32, neon_uimm2_bare,
6452 neon_uimm1_bare, INSELs>;
6453 defm : Neon_INS_elt_pattern<v2i64, v1i64, i64, neon_uimm1_bare,
6454 neon_uimm0_bare, INSELd>;
6456 multiclass Neon_INS_elt_float_pattern<ValueType ResTy, ValueType NaTy,
6458 RegisterClass OpFPR, Operand ResImm,
6459 SubRegIndex SubIndex, Instruction INS> {
6460 def : Pat <(ResTy (vector_insert
6461 (ResTy VPR128:$src),
6464 (INS (ResTy VPR128:$src),
6465 (ResTy (SUBREG_TO_REG (i64 0), OpFPR:$Rn, SubIndex)),
6469 def : Pat <(NaTy (vector_insert
6473 (NaTy (EXTRACT_SUBREG
6475 (ResTy (SUBREG_TO_REG (i64 0), (NaTy VPR64:$src), sub_64)),
6476 (ResTy (SUBREG_TO_REG (i64 0), (MidTy OpFPR:$Rn), SubIndex)),
6482 defm : Neon_INS_elt_float_pattern<v4f32, v2f32, f32, FPR32, neon_uimm2_bare,
6484 defm : Neon_INS_elt_float_pattern<v2f64, v1f64, f64, FPR64, neon_uimm1_bare,
6487 class NeonI_SMOV<string asmop, string Res, bit Q,
6488 ValueType OpTy, ValueType eleTy,
6489 Operand OpImm, RegisterClass ResGPR, ValueType ResTy>
6490 : NeonI_copy<Q, 0b0, 0b0101,
6491 (outs ResGPR:$Rd), (ins VPR128:$Rn, OpImm:$Imm),
6492 asmop # "\t$Rd, $Rn." # Res # "[$Imm]",
6493 [(set (ResTy ResGPR:$Rd),
6495 (ResTy (vector_extract
6496 (OpTy VPR128:$Rn), (OpImm:$Imm))),
6502 //Signed integer move (main, from element)
6503 def SMOVwb : NeonI_SMOV<"smov", "b", 0b0, v16i8, i8, neon_uimm4_bare,
6505 let Inst{20-16} = {Imm{3}, Imm{2}, Imm{1}, Imm{0}, 0b1};
6507 def SMOVwh : NeonI_SMOV<"smov", "h", 0b0, v8i16, i16, neon_uimm3_bare,
6509 let Inst{20-16} = {Imm{2}, Imm{1}, Imm{0}, 0b1, 0b0};
6511 def SMOVxb : NeonI_SMOV<"smov", "b", 0b1, v16i8, i8, neon_uimm4_bare,
6513 let Inst{20-16} = {Imm{3}, Imm{2}, Imm{1}, Imm{0}, 0b1};
6515 def SMOVxh : NeonI_SMOV<"smov", "h", 0b1, v8i16, i16, neon_uimm3_bare,
6517 let Inst{20-16} = {Imm{2}, Imm{1}, Imm{0}, 0b1, 0b0};
6519 def SMOVxs : NeonI_SMOV<"smov", "s", 0b1, v4i32, i32, neon_uimm2_bare,
6521 let Inst{20-16} = {Imm{1}, Imm{0}, 0b1, 0b0, 0b0};
6524 multiclass Neon_SMOVx_pattern <ValueType StTy, ValueType NaTy,
6525 ValueType eleTy, Operand StImm, Operand NaImm,
6526 Instruction SMOVI> {
6527 def : Pat<(i64 (sext_inreg
6529 (i32 (vector_extract
6530 (StTy VPR128:$Rn), (StImm:$Imm))))),
6532 (SMOVI VPR128:$Rn, StImm:$Imm)>;
6534 def : Pat<(i64 (sext
6535 (i32 (vector_extract
6536 (StTy VPR128:$Rn), (StImm:$Imm))))),
6537 (SMOVI VPR128:$Rn, StImm:$Imm)>;
6539 def : Pat<(i64 (sext_inreg
6540 (i64 (vector_extract
6541 (NaTy VPR64:$Rn), (NaImm:$Imm))),
6543 (SMOVI (StTy (SUBREG_TO_REG (i64 0), VPR64:$Rn, sub_64)),
6546 def : Pat<(i64 (sext_inreg
6548 (i32 (vector_extract
6549 (NaTy VPR64:$Rn), (NaImm:$Imm))))),
6551 (SMOVI (StTy (SUBREG_TO_REG (i64 0), VPR64:$Rn, sub_64)),
6554 def : Pat<(i64 (sext
6555 (i32 (vector_extract
6556 (NaTy VPR64:$Rn), (NaImm:$Imm))))),
6557 (SMOVI (StTy (SUBREG_TO_REG (i64 0), VPR64:$Rn, sub_64)),
6561 defm : Neon_SMOVx_pattern<v16i8, v8i8, i8, neon_uimm4_bare,
6562 neon_uimm3_bare, SMOVxb>;
6563 defm : Neon_SMOVx_pattern<v8i16, v4i16, i16, neon_uimm3_bare,
6564 neon_uimm2_bare, SMOVxh>;
6565 defm : Neon_SMOVx_pattern<v4i32, v2i32, i32, neon_uimm2_bare,
6566 neon_uimm1_bare, SMOVxs>;
6568 class Neon_SMOVw_pattern <ValueType StTy, ValueType NaTy,
6569 ValueType eleTy, Operand StImm, Operand NaImm,
6571 : Pat<(i32 (sext_inreg
6572 (i32 (vector_extract
6573 (NaTy VPR64:$Rn), (NaImm:$Imm))),
6575 (SMOVI (StTy (SUBREG_TO_REG (i64 0), VPR64:$Rn, sub_64)),
6578 def : Neon_SMOVw_pattern<v16i8, v8i8, i8, neon_uimm4_bare,
6579 neon_uimm3_bare, SMOVwb>;
6580 def : Neon_SMOVw_pattern<v8i16, v4i16, i16, neon_uimm3_bare,
6581 neon_uimm2_bare, SMOVwh>;
6583 class NeonI_UMOV<string asmop, string Res, bit Q,
6584 ValueType OpTy, Operand OpImm,
6585 RegisterClass ResGPR, ValueType ResTy>
6586 : NeonI_copy<Q, 0b0, 0b0111,
6587 (outs ResGPR:$Rd), (ins VPR128:$Rn, OpImm:$Imm),
6588 asmop # "\t$Rd, $Rn." # Res # "[$Imm]",
6589 [(set (ResTy ResGPR:$Rd),
6590 (ResTy (vector_extract
6591 (OpTy VPR128:$Rn), (OpImm:$Imm))))],
6596 //Unsigned integer move (main, from element)
6597 def UMOVwb : NeonI_UMOV<"umov", "b", 0b0, v16i8, neon_uimm4_bare,
6599 let Inst{20-16} = {Imm{3}, Imm{2}, Imm{1}, Imm{0}, 0b1};
6601 def UMOVwh : NeonI_UMOV<"umov", "h", 0b0, v8i16, neon_uimm3_bare,
6603 let Inst{20-16} = {Imm{2}, Imm{1}, Imm{0}, 0b1, 0b0};
6605 def UMOVws : NeonI_UMOV<"umov", "s", 0b0, v4i32, neon_uimm2_bare,
6607 let Inst{20-16} = {Imm{1}, Imm{0}, 0b1, 0b0, 0b0};
6609 def UMOVxd : NeonI_UMOV<"umov", "d", 0b1, v2i64, neon_uimm1_bare,
6611 let Inst{20-16} = {Imm, 0b1, 0b0, 0b0, 0b0};
6614 def : NeonInstAlias<"mov $Rd, $Rn.s[$Imm]",
6615 (UMOVws GPR32:$Rd, VPR128:$Rn, neon_uimm2_bare:$Imm), 0>;
6616 def : NeonInstAlias<"mov $Rd, $Rn.d[$Imm]",
6617 (UMOVxd GPR64:$Rd, VPR128:$Rn, neon_uimm1_bare:$Imm), 0>;
6619 class Neon_UMOV_pattern <ValueType StTy, ValueType NaTy, ValueType ResTy,
6620 Operand StImm, Operand NaImm,
6622 : Pat<(ResTy (vector_extract
6623 (NaTy VPR64:$Rn), NaImm:$Imm)),
6624 (SMOVI (StTy (SUBREG_TO_REG (i64 0), VPR64:$Rn, sub_64)),
6627 def : Neon_UMOV_pattern<v16i8, v8i8, i32, neon_uimm4_bare,
6628 neon_uimm3_bare, UMOVwb>;
6629 def : Neon_UMOV_pattern<v8i16, v4i16, i32, neon_uimm3_bare,
6630 neon_uimm2_bare, UMOVwh>;
6631 def : Neon_UMOV_pattern<v4i32, v2i32, i32, neon_uimm2_bare,
6632 neon_uimm1_bare, UMOVws>;
6635 (i32 (vector_extract
6636 (v16i8 VPR128:$Rn), (neon_uimm4_bare:$Imm))),
6638 (UMOVwb VPR128:$Rn, neon_uimm4_bare:$Imm)>;
6641 (i32 (vector_extract
6642 (v8i16 VPR128:$Rn), (neon_uimm3_bare:$Imm))),
6644 (UMOVwh VPR128:$Rn, neon_uimm3_bare:$Imm)>;
6646 def : Pat<(i64 (zext
6647 (i32 (vector_extract
6648 (v2i64 VPR128:$Rn), (neon_uimm1_bare:$Imm))))),
6649 (UMOVxd VPR128:$Rn, neon_uimm1_bare:$Imm)>;
6652 (i32 (vector_extract
6653 (v8i8 VPR64:$Rn), (neon_uimm3_bare:$Imm))),
6655 (UMOVwb (SUBREG_TO_REG (i64 0), VPR64:$Rn, sub_64),
6656 neon_uimm3_bare:$Imm)>;
6659 (i32 (vector_extract
6660 (v4i16 VPR64:$Rn), (neon_uimm2_bare:$Imm))),
6662 (UMOVwh (SUBREG_TO_REG (i64 0), VPR64:$Rn, sub_64),
6663 neon_uimm2_bare:$Imm)>;
6665 def : Pat<(i64 (zext
6666 (i32 (vector_extract
6667 (v1i64 VPR64:$Rn), (neon_uimm0_bare:$Imm))))),
6668 (UMOVxd (SUBREG_TO_REG (i64 0), VPR64:$Rn, sub_64),
6669 neon_uimm0_bare:$Imm)>;
6671 // Additional copy patterns for scalar types
6672 def : Pat<(i32 (vector_extract (v1i8 FPR8:$Rn), (i64 0))),
6674 (SUBREG_TO_REG (i64 0), FPR8:$Rn, sub_8)), (i64 0))>;
6676 def : Pat<(i32 (vector_extract (v1i16 FPR16:$Rn), (i64 0))),
6678 (SUBREG_TO_REG (i64 0), FPR16:$Rn, sub_16)), (i64 0))>;
6680 def : Pat<(i32 (vector_extract (v1i32 FPR32:$Rn), (i64 0))),
6681 (FMOVws FPR32:$Rn)>;
6683 def : Pat<(i64 (vector_extract (v1i64 FPR64:$Rn), (i64 0))),
6684 (FMOVxd FPR64:$Rn)>;
6686 def : Pat<(f64 (vector_extract (v1f64 FPR64:$Rn), (i64 0))),
6689 def : Pat<(f32 (vector_extract (v1f32 FPR32:$Rn), (i64 0))),
6692 def : Pat<(v1i8 (scalar_to_vector GPR32:$Rn)),
6693 (v1i8 (EXTRACT_SUBREG (v16i8
6694 (INSbw (v16i8 (IMPLICIT_DEF)), $Rn, (i64 0))),
6697 def : Pat<(v1i16 (scalar_to_vector GPR32:$Rn)),
6698 (v1i16 (EXTRACT_SUBREG (v8i16
6699 (INShw (v8i16 (IMPLICIT_DEF)), $Rn, (i64 0))),
6702 def : Pat<(v1i32 (scalar_to_vector GPR32:$src)),
6705 def : Pat<(v1i64 (scalar_to_vector GPR64:$src)),
6708 def : Pat<(v1f32 (scalar_to_vector (f32 FPR32:$Rn))),
6710 def : Pat<(v1f64 (scalar_to_vector (f64 FPR64:$Rn))),
6713 def : Pat<(v1f64 (scalar_to_vector (f64 FPR64:$src))),
6716 def : Pat<(v2f64 (scalar_to_vector (f64 FPR64:$src))),
6717 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)),
6718 (f64 FPR64:$src), sub_64)>;
6720 class NeonI_DUP_Elt<bit Q, string asmop, string rdlane, string rnlane,
6721 RegisterOperand ResVPR, Operand OpImm>
6722 : NeonI_copy<Q, 0b0, 0b0000, (outs ResVPR:$Rd),
6723 (ins VPR128:$Rn, OpImm:$Imm),
6724 asmop # "\t$Rd" # rdlane # ", $Rn" # rnlane # "[$Imm]",
6730 def DUPELT16b : NeonI_DUP_Elt<0b1, "dup", ".16b", ".b", VPR128,
6732 let Inst{20-16} = {Imm{3}, Imm{2}, Imm{1}, Imm{0}, 0b1};
6735 def DUPELT8h : NeonI_DUP_Elt<0b1, "dup", ".8h", ".h", VPR128,
6737 let Inst{20-16} = {Imm{2}, Imm{1}, Imm{0}, 0b1, 0b0};
6740 def DUPELT4s : NeonI_DUP_Elt<0b1, "dup", ".4s", ".s", VPR128,
6742 let Inst{20-16} = {Imm{1}, Imm{0}, 0b1, 0b0, 0b0};
6745 def DUPELT2d : NeonI_DUP_Elt<0b1, "dup", ".2d", ".d", VPR128,
6747 let Inst{20-16} = {Imm, 0b1, 0b0, 0b0, 0b0};
6750 def DUPELT8b : NeonI_DUP_Elt<0b0, "dup", ".8b", ".b", VPR64,
6752 let Inst{20-16} = {Imm{3}, Imm{2}, Imm{1}, Imm{0}, 0b1};
6755 def DUPELT4h : NeonI_DUP_Elt<0b0, "dup", ".4h", ".h", VPR64,
6757 let Inst{20-16} = {Imm{2}, Imm{1}, Imm{0}, 0b1, 0b0};
6760 def DUPELT2s : NeonI_DUP_Elt<0b0, "dup", ".2s", ".s", VPR64,
6762 let Inst{20-16} = {Imm{1}, Imm{0}, 0b1, 0b0, 0b0};
6765 multiclass NeonI_DUP_Elt_pattern<Instruction DUPELT, ValueType ResTy,
6766 ValueType OpTy,ValueType NaTy,
6767 ValueType ExTy, Operand OpLImm,
6769 def : Pat<(ResTy (Neon_vduplane (OpTy VPR128:$Rn), OpLImm:$Imm)),
6770 (ResTy (DUPELT (OpTy VPR128:$Rn), OpLImm:$Imm))>;
6772 def : Pat<(ResTy (Neon_vduplane
6773 (NaTy VPR64:$Rn), OpNImm:$Imm)),
6775 (ExTy (SUBREG_TO_REG (i64 0), VPR64:$Rn, sub_64)), OpNImm:$Imm))>;
6777 defm : NeonI_DUP_Elt_pattern<DUPELT16b, v16i8, v16i8, v8i8, v16i8,
6778 neon_uimm4_bare, neon_uimm3_bare>;
6779 defm : NeonI_DUP_Elt_pattern<DUPELT8b, v8i8, v16i8, v8i8, v16i8,
6780 neon_uimm4_bare, neon_uimm3_bare>;
6781 defm : NeonI_DUP_Elt_pattern<DUPELT8h, v8i16, v8i16, v4i16, v8i16,
6782 neon_uimm3_bare, neon_uimm2_bare>;
6783 defm : NeonI_DUP_Elt_pattern<DUPELT4h, v4i16, v8i16, v4i16, v8i16,
6784 neon_uimm3_bare, neon_uimm2_bare>;
6785 defm : NeonI_DUP_Elt_pattern<DUPELT4s, v4i32, v4i32, v2i32, v4i32,
6786 neon_uimm2_bare, neon_uimm1_bare>;
6787 defm : NeonI_DUP_Elt_pattern<DUPELT2s, v2i32, v4i32, v2i32, v4i32,
6788 neon_uimm2_bare, neon_uimm1_bare>;
6789 defm : NeonI_DUP_Elt_pattern<DUPELT2d, v2i64, v2i64, v1i64, v2i64,
6790 neon_uimm1_bare, neon_uimm0_bare>;
6791 defm : NeonI_DUP_Elt_pattern<DUPELT4s, v4f32, v4f32, v2f32, v4f32,
6792 neon_uimm2_bare, neon_uimm1_bare>;
6793 defm : NeonI_DUP_Elt_pattern<DUPELT2s, v2f32, v4f32, v2f32, v4f32,
6794 neon_uimm2_bare, neon_uimm1_bare>;
6795 defm : NeonI_DUP_Elt_pattern<DUPELT2d, v2f64, v2f64, v1f64, v2f64,
6796 neon_uimm1_bare, neon_uimm0_bare>;
6798 def : Pat<(v2f32 (Neon_vdup (f32 FPR32:$Rn))),
6800 (SUBREG_TO_REG (i64 0), FPR32:$Rn, sub_32),
6802 def : Pat<(v4f32 (Neon_vdup (f32 FPR32:$Rn))),
6804 (SUBREG_TO_REG (i64 0), FPR32:$Rn, sub_32),
6806 def : Pat<(v2f64 (Neon_vdup (f64 FPR64:$Rn))),
6808 (SUBREG_TO_REG (i64 0), FPR64:$Rn, sub_64),
6811 class NeonI_DUP<bit Q, string asmop, string rdlane,
6812 RegisterOperand ResVPR, ValueType ResTy,
6813 RegisterClass OpGPR, ValueType OpTy>
6814 : NeonI_copy<Q, 0b0, 0b0001, (outs ResVPR:$Rd), (ins OpGPR:$Rn),
6815 asmop # "\t$Rd" # rdlane # ", $Rn",
6816 [(set (ResTy ResVPR:$Rd),
6817 (ResTy (Neon_vdup (OpTy OpGPR:$Rn))))],
6820 def DUP16b : NeonI_DUP<0b1, "dup", ".16b", VPR128, v16i8, GPR32, i32> {
6821 let Inst{20-16} = 0b00001;
6822 // bits 17-20 are unspecified, but should be set to zero.
6825 def DUP8h : NeonI_DUP<0b1, "dup", ".8h", VPR128, v8i16, GPR32, i32> {
6826 let Inst{20-16} = 0b00010;
6827 // bits 18-20 are unspecified, but should be set to zero.
6830 def DUP4s : NeonI_DUP<0b1, "dup", ".4s", VPR128, v4i32, GPR32, i32> {
6831 let Inst{20-16} = 0b00100;
6832 // bits 19-20 are unspecified, but should be set to zero.
6835 def DUP2d : NeonI_DUP<0b1, "dup", ".2d", VPR128, v2i64, GPR64, i64> {
6836 let Inst{20-16} = 0b01000;
6837 // bit 20 is unspecified, but should be set to zero.
6840 def DUP8b : NeonI_DUP<0b0, "dup", ".8b", VPR64, v8i8, GPR32, i32> {
6841 let Inst{20-16} = 0b00001;
6842 // bits 17-20 are unspecified, but should be set to zero.
6845 def DUP4h : NeonI_DUP<0b0, "dup", ".4h", VPR64, v4i16, GPR32, i32> {
6846 let Inst{20-16} = 0b00010;
6847 // bits 18-20 are unspecified, but should be set to zero.
6850 def DUP2s : NeonI_DUP<0b0, "dup", ".2s", VPR64, v2i32, GPR32, i32> {
6851 let Inst{20-16} = 0b00100;
6852 // bits 19-20 are unspecified, but should be set to zero.
6855 // patterns for CONCAT_VECTORS
6856 multiclass Concat_Vector_Pattern<ValueType ResTy, ValueType OpTy> {
6857 def : Pat<(ResTy (concat_vectors (OpTy VPR64:$Rn), undef)),
6858 (SUBREG_TO_REG (i64 0), VPR64:$Rn, sub_64)>;
6859 def : Pat<(ResTy (concat_vectors (OpTy VPR64:$Rn), (OpTy VPR64:$Rm))),
6861 (v2i64 (SUBREG_TO_REG (i64 0), VPR64:$Rn, sub_64)),
6862 (v2i64 (SUBREG_TO_REG (i64 0), VPR64:$Rm, sub_64)),
6865 def : Pat<(ResTy (concat_vectors (OpTy VPR64:$Rn), (OpTy VPR64:$Rn))),
6867 (v2i64 (SUBREG_TO_REG (i64 0), VPR64:$Rn, sub_64)),
6871 defm : Concat_Vector_Pattern<v16i8, v8i8>;
6872 defm : Concat_Vector_Pattern<v8i16, v4i16>;
6873 defm : Concat_Vector_Pattern<v4i32, v2i32>;
6874 defm : Concat_Vector_Pattern<v2i64, v1i64>;
6875 defm : Concat_Vector_Pattern<v4f32, v2f32>;
6876 defm : Concat_Vector_Pattern<v2f64, v1f64>;
6878 //patterns for EXTRACT_SUBVECTOR
6879 def : Pat<(v8i8 (extract_subvector (v16i8 VPR128:$Rn), (i64 0))),
6880 (v8i8 (EXTRACT_SUBREG VPR128:$Rn, sub_64))>;
6881 def : Pat<(v4i16 (extract_subvector (v8i16 VPR128:$Rn), (i64 0))),
6882 (v4i16 (EXTRACT_SUBREG VPR128:$Rn, sub_64))>;
6883 def : Pat<(v2i32 (extract_subvector (v4i32 VPR128:$Rn), (i64 0))),
6884 (v2i32 (EXTRACT_SUBREG VPR128:$Rn, sub_64))>;
6885 def : Pat<(v1i64 (extract_subvector (v2i64 VPR128:$Rn), (i64 0))),
6886 (v1i64 (EXTRACT_SUBREG VPR128:$Rn, sub_64))>;
6887 def : Pat<(v2f32 (extract_subvector (v4f32 VPR128:$Rn), (i64 0))),
6888 (v2f32 (EXTRACT_SUBREG VPR128:$Rn, sub_64))>;
6889 def : Pat<(v1f64 (extract_subvector (v2f64 VPR128:$Rn), (i64 0))),
6890 (v1f64 (EXTRACT_SUBREG VPR128:$Rn, sub_64))>;
6892 // The followings are for instruction class (3V Elem)
6896 class NI_2VE<bit q, bit u, bits<2> size, bits<4> opcode,
6897 string asmop, string ResS, string OpS, string EleOpS,
6898 Operand OpImm, RegisterOperand ResVPR,
6899 RegisterOperand OpVPR, RegisterOperand EleOpVPR>
6900 : NeonI_2VElem<q, u, size, opcode,
6901 (outs ResVPR:$Rd), (ins ResVPR:$src, OpVPR:$Rn,
6902 EleOpVPR:$Re, OpImm:$Index),
6903 asmop # "\t$Rd." # ResS # ", $Rn." # OpS #
6904 ", $Re." # EleOpS # "[$Index]",
6910 let Constraints = "$src = $Rd";
6913 multiclass NI_2VE_v1<bit u, bits<4> opcode, string asmop> {
6914 // vector register class for element is always 128-bit to cover the max index
6915 def _2s4s : NI_2VE<0b0, u, 0b10, opcode, asmop, "2s", "2s", "s",
6916 neon_uimm2_bare, VPR64, VPR64, VPR128> {
6917 let Inst{11} = {Index{1}};
6918 let Inst{21} = {Index{0}};
6919 let Inst{20-16} = Re;
6922 def _4s4s : NI_2VE<0b1, u, 0b10, opcode, asmop, "4s", "4s", "s",
6923 neon_uimm2_bare, VPR128, VPR128, VPR128> {
6924 let Inst{11} = {Index{1}};
6925 let Inst{21} = {Index{0}};
6926 let Inst{20-16} = Re;
6929 // Index operations on 16-bit(H) elements are restricted to using v0-v15.
6930 def _4h8h : NI_2VE<0b0, u, 0b01, opcode, asmop, "4h", "4h", "h",
6931 neon_uimm3_bare, VPR64, VPR64, VPR128Lo> {
6932 let Inst{11} = {Index{2}};
6933 let Inst{21} = {Index{1}};
6934 let Inst{20} = {Index{0}};
6935 let Inst{19-16} = Re{3-0};
6938 def _8h8h : NI_2VE<0b1, u, 0b01, opcode, asmop, "8h", "8h", "h",
6939 neon_uimm3_bare, VPR128, VPR128, VPR128Lo> {
6940 let Inst{11} = {Index{2}};
6941 let Inst{21} = {Index{1}};
6942 let Inst{20} = {Index{0}};
6943 let Inst{19-16} = Re{3-0};
6947 defm MLAvve : NI_2VE_v1<0b1, 0b0000, "mla">;
6948 defm MLSvve : NI_2VE_v1<0b1, 0b0100, "mls">;
6950 // Pattern for lane in 128-bit vector
6951 class NI_2VE_laneq<Instruction INST, Operand OpImm, SDPatternOperator op,
6952 RegisterOperand ResVPR, RegisterOperand OpVPR,
6953 RegisterOperand EleOpVPR, ValueType ResTy, ValueType OpTy,
6955 : Pat<(ResTy (op (ResTy ResVPR:$src), (OpTy OpVPR:$Rn),
6956 (OpTy (Neon_vduplane (EleOpTy EleOpVPR:$Re), (i64 OpImm:$Index))))),
6957 (INST ResVPR:$src, OpVPR:$Rn, EleOpVPR:$Re, OpImm:$Index)>;
6959 // Pattern for lane in 64-bit vector
6960 class NI_2VE_lane<Instruction INST, Operand OpImm, SDPatternOperator op,
6961 RegisterOperand ResVPR, RegisterOperand OpVPR,
6962 RegisterOperand EleOpVPR, ValueType ResTy, ValueType OpTy,
6964 : Pat<(ResTy (op (ResTy ResVPR:$src), (OpTy OpVPR:$Rn),
6965 (OpTy (Neon_vduplane (EleOpTy EleOpVPR:$Re), (i64 OpImm:$Index))))),
6966 (INST ResVPR:$src, OpVPR:$Rn,
6967 (SUBREG_TO_REG (i64 0), EleOpVPR:$Re, sub_64), OpImm:$Index)>;
6969 multiclass NI_2VE_v1_pat<string subop, SDPatternOperator op>
6971 def : NI_2VE_laneq<!cast<Instruction>(subop # "_2s4s"), neon_uimm2_bare,
6972 op, VPR64, VPR64, VPR128, v2i32, v2i32, v4i32>;
6974 def : NI_2VE_laneq<!cast<Instruction>(subop # "_4s4s"), neon_uimm2_bare,
6975 op, VPR128, VPR128, VPR128, v4i32, v4i32, v4i32>;
6977 def : NI_2VE_laneq<!cast<Instruction>(subop # "_4h8h"), neon_uimm3_bare,
6978 op, VPR64, VPR64, VPR128Lo, v4i16, v4i16, v8i16>;
6980 def : NI_2VE_laneq<!cast<Instruction>(subop # "_8h8h"), neon_uimm3_bare,
6981 op, VPR128, VPR128, VPR128Lo, v8i16, v8i16, v8i16>;
6983 // Index can only be half of the max value for lane in 64-bit vector
6985 def : NI_2VE_lane<!cast<Instruction>(subop # "_2s4s"), neon_uimm1_bare,
6986 op, VPR64, VPR64, VPR64, v2i32, v2i32, v2i32>;
6988 def : NI_2VE_lane<!cast<Instruction>(subop # "_4h8h"), neon_uimm2_bare,
6989 op, VPR64, VPR64, VPR64Lo, v4i16, v4i16, v4i16>;
6992 defm MLA_lane_v1 : NI_2VE_v1_pat<"MLAvve", Neon_mla>;
6993 defm MLS_lane_v1 : NI_2VE_v1_pat<"MLSvve", Neon_mls>;
6995 class NI_2VE_2op<bit q, bit u, bits<2> size, bits<4> opcode,
6996 string asmop, string ResS, string OpS, string EleOpS,
6997 Operand OpImm, RegisterOperand ResVPR,
6998 RegisterOperand OpVPR, RegisterOperand EleOpVPR>
6999 : NeonI_2VElem<q, u, size, opcode,
7000 (outs ResVPR:$Rd), (ins OpVPR:$Rn,
7001 EleOpVPR:$Re, OpImm:$Index),
7002 asmop # "\t$Rd." # ResS # ", $Rn." # OpS #
7003 ", $Re." # EleOpS # "[$Index]",
7010 multiclass NI_2VE_v1_2op<bit u, bits<4> opcode, string asmop> {
7011 // vector register class for element is always 128-bit to cover the max index
7012 def _2s4s : NI_2VE_2op<0b0, u, 0b10, opcode, asmop, "2s", "2s", "s",
7013 neon_uimm2_bare, VPR64, VPR64, VPR128> {
7014 let Inst{11} = {Index{1}};
7015 let Inst{21} = {Index{0}};
7016 let Inst{20-16} = Re;
7019 def _4s4s : NI_2VE_2op<0b1, u, 0b10, opcode, asmop, "4s", "4s", "s",
7020 neon_uimm2_bare, VPR128, VPR128, VPR128> {
7021 let Inst{11} = {Index{1}};
7022 let Inst{21} = {Index{0}};
7023 let Inst{20-16} = Re;
7026 // Index operations on 16-bit(H) elements are restricted to using v0-v15.
7027 def _4h8h : NI_2VE_2op<0b0, u, 0b01, opcode, asmop, "4h", "4h", "h",
7028 neon_uimm3_bare, VPR64, VPR64, VPR128Lo> {
7029 let Inst{11} = {Index{2}};
7030 let Inst{21} = {Index{1}};
7031 let Inst{20} = {Index{0}};
7032 let Inst{19-16} = Re{3-0};
7035 def _8h8h : NI_2VE_2op<0b1, u, 0b01, opcode, asmop, "8h", "8h", "h",
7036 neon_uimm3_bare, VPR128, VPR128, VPR128Lo> {
7037 let Inst{11} = {Index{2}};
7038 let Inst{21} = {Index{1}};
7039 let Inst{20} = {Index{0}};
7040 let Inst{19-16} = Re{3-0};
7044 defm MULve : NI_2VE_v1_2op<0b0, 0b1000, "mul">;
7045 defm SQDMULHve : NI_2VE_v1_2op<0b0, 0b1100, "sqdmulh">;
7046 defm SQRDMULHve : NI_2VE_v1_2op<0b0, 0b1101, "sqrdmulh">;
7048 // Pattern for lane in 128-bit vector
7049 class NI_2VE_mul_laneq<Instruction INST, Operand OpImm, SDPatternOperator op,
7050 RegisterOperand OpVPR, RegisterOperand EleOpVPR,
7051 ValueType ResTy, ValueType OpTy, ValueType EleOpTy>
7052 : Pat<(ResTy (op (OpTy OpVPR:$Rn),
7053 (OpTy (Neon_vduplane (EleOpTy EleOpVPR:$Re), (i64 OpImm:$Index))))),
7054 (INST OpVPR:$Rn, EleOpVPR:$Re, OpImm:$Index)>;
7056 // Pattern for lane in 64-bit vector
7057 class NI_2VE_mul_lane<Instruction INST, Operand OpImm, SDPatternOperator op,
7058 RegisterOperand OpVPR, RegisterOperand EleOpVPR,
7059 ValueType ResTy, ValueType OpTy, ValueType EleOpTy>
7060 : Pat<(ResTy (op (OpTy OpVPR:$Rn),
7061 (OpTy (Neon_vduplane (EleOpTy EleOpVPR:$Re), (i64 OpImm:$Index))))),
7063 (SUBREG_TO_REG (i64 0), EleOpVPR:$Re, sub_64), OpImm:$Index)>;
7065 multiclass NI_2VE_mul_v1_pat<string subop, SDPatternOperator op> {
7066 def : NI_2VE_mul_laneq<!cast<Instruction>(subop # "_2s4s"), neon_uimm2_bare,
7067 op, VPR64, VPR128, v2i32, v2i32, v4i32>;
7069 def : NI_2VE_mul_laneq<!cast<Instruction>(subop # "_4s4s"), neon_uimm2_bare,
7070 op, VPR128, VPR128, v4i32, v4i32, v4i32>;
7072 def : NI_2VE_mul_laneq<!cast<Instruction>(subop # "_4h8h"), neon_uimm3_bare,
7073 op, VPR64, VPR128Lo, v4i16, v4i16, v8i16>;
7075 def : NI_2VE_mul_laneq<!cast<Instruction>(subop # "_8h8h"), neon_uimm3_bare,
7076 op, VPR128, VPR128Lo, v8i16, v8i16, v8i16>;
7078 // Index can only be half of the max value for lane in 64-bit vector
7080 def : NI_2VE_mul_lane<!cast<Instruction>(subop # "_2s4s"), neon_uimm1_bare,
7081 op, VPR64, VPR64, v2i32, v2i32, v2i32>;
7083 def : NI_2VE_mul_lane<!cast<Instruction>(subop # "_4h8h"), neon_uimm2_bare,
7084 op, VPR64, VPR64Lo, v4i16, v4i16, v4i16>;
7087 defm MUL_lane_v1 : NI_2VE_mul_v1_pat<"MULve", mul>;
7088 defm SQDMULH_lane_v1 : NI_2VE_mul_v1_pat<"SQDMULHve", int_arm_neon_vqdmulh>;
7089 defm SQRDMULH_lane_v1 : NI_2VE_mul_v1_pat<"SQRDMULHve", int_arm_neon_vqrdmulh>;
7093 multiclass NI_2VE_v2_2op<bit u, bits<4> opcode, string asmop> {
7094 // vector register class for element is always 128-bit to cover the max index
7095 def _2s4s : NI_2VE_2op<0b0, u, 0b10, opcode, asmop, "2s", "2s", "s",
7096 neon_uimm2_bare, VPR64, VPR64, VPR128> {
7097 let Inst{11} = {Index{1}};
7098 let Inst{21} = {Index{0}};
7099 let Inst{20-16} = Re;
7102 def _4s4s : NI_2VE_2op<0b1, u, 0b10, opcode, asmop, "4s", "4s", "s",
7103 neon_uimm2_bare, VPR128, VPR128, VPR128> {
7104 let Inst{11} = {Index{1}};
7105 let Inst{21} = {Index{0}};
7106 let Inst{20-16} = Re;
7109 // _1d2d doesn't exist!
7111 def _2d2d : NI_2VE_2op<0b1, u, 0b11, opcode, asmop, "2d", "2d", "d",
7112 neon_uimm1_bare, VPR128, VPR128, VPR128> {
7113 let Inst{11} = {Index{0}};
7115 let Inst{20-16} = Re;
7119 defm FMULve : NI_2VE_v2_2op<0b0, 0b1001, "fmul">;
7120 defm FMULXve : NI_2VE_v2_2op<0b1, 0b1001, "fmulx">;
7122 class NI_2VE_mul_lane_2d<Instruction INST, Operand OpImm, SDPatternOperator op,
7123 RegisterOperand OpVPR, RegisterOperand EleOpVPR,
7124 ValueType ResTy, ValueType OpTy, ValueType EleOpTy,
7125 SDPatternOperator coreop>
7126 : Pat<(ResTy (op (OpTy OpVPR:$Rn),
7127 (OpTy (coreop (EleOpTy EleOpVPR:$Re), (EleOpTy EleOpVPR:$Re))))),
7129 (SUBREG_TO_REG (i64 0), EleOpVPR:$Re, sub_64), 0)>;
7131 multiclass NI_2VE_mul_v2_pat<string subop, SDPatternOperator op> {
7132 def : NI_2VE_mul_laneq<!cast<Instruction>(subop # "_2s4s"), neon_uimm2_bare,
7133 op, VPR64, VPR128, v2f32, v2f32, v4f32>;
7135 def : NI_2VE_mul_laneq<!cast<Instruction>(subop # "_4s4s"), neon_uimm2_bare,
7136 op, VPR128, VPR128, v4f32, v4f32, v4f32>;
7138 def : NI_2VE_mul_laneq<!cast<Instruction>(subop # "_2d2d"), neon_uimm1_bare,
7139 op, VPR128, VPR128, v2f64, v2f64, v2f64>;
7141 // Index can only be half of the max value for lane in 64-bit vector
7143 def : NI_2VE_mul_lane<!cast<Instruction>(subop # "_2s4s"), neon_uimm1_bare,
7144 op, VPR64, VPR64, v2f32, v2f32, v2f32>;
7146 def : NI_2VE_mul_lane_2d<!cast<Instruction>(subop # "_2d2d"), neon_uimm1_bare,
7147 op, VPR128, VPR64, v2f64, v2f64, v1f64,
7148 BinOpFrag<(Neon_combine_2d node:$LHS, node:$RHS)>>;
7151 defm FMUL_lane_v2 : NI_2VE_mul_v2_pat<"FMULve", fmul>;
7152 defm FMULX_lane_v2 : NI_2VE_mul_v2_pat<"FMULXve", int_aarch64_neon_vmulx>;
7154 def : Pat<(v2f32 (fmul (v2f32 (Neon_vdup (f32 FPR32:$Re))),
7155 (v2f32 VPR64:$Rn))),
7156 (FMULve_2s4s VPR64:$Rn, (SUBREG_TO_REG (i32 0), $Re, sub_32), 0)>;
7158 def : Pat<(v4f32 (fmul (v4f32 (Neon_vdup (f32 FPR32:$Re))),
7159 (v4f32 VPR128:$Rn))),
7160 (FMULve_4s4s VPR128:$Rn, (SUBREG_TO_REG (i32 0), $Re, sub_32), 0)>;
7162 def : Pat<(v2f64 (fmul (v2f64 (Neon_vdup (f64 FPR64:$Re))),
7163 (v2f64 VPR128:$Rn))),
7164 (FMULve_2d2d VPR128:$Rn, (SUBREG_TO_REG (i64 0), $Re, sub_64), 0)>;
7166 // The followings are patterns using fma
7167 // -ffp-contract=fast generates fma
7169 multiclass NI_2VE_v2<bit u, bits<4> opcode, string asmop> {
7170 // vector register class for element is always 128-bit to cover the max index
7171 def _2s4s : NI_2VE<0b0, u, 0b10, opcode, asmop, "2s", "2s", "s",
7172 neon_uimm2_bare, VPR64, VPR64, VPR128> {
7173 let Inst{11} = {Index{1}};
7174 let Inst{21} = {Index{0}};
7175 let Inst{20-16} = Re;
7178 def _4s4s : NI_2VE<0b1, u, 0b10, opcode, asmop, "4s", "4s", "s",
7179 neon_uimm2_bare, VPR128, VPR128, VPR128> {
7180 let Inst{11} = {Index{1}};
7181 let Inst{21} = {Index{0}};
7182 let Inst{20-16} = Re;
7185 // _1d2d doesn't exist!
7187 def _2d2d : NI_2VE<0b1, u, 0b11, opcode, asmop, "2d", "2d", "d",
7188 neon_uimm1_bare, VPR128, VPR128, VPR128> {
7189 let Inst{11} = {Index{0}};
7191 let Inst{20-16} = Re;
7195 defm FMLAvve : NI_2VE_v2<0b0, 0b0001, "fmla">;
7196 defm FMLSvve : NI_2VE_v2<0b0, 0b0101, "fmls">;
7198 // Pattern for lane in 128-bit vector
7199 class NI_2VEswap_laneq<Instruction INST, Operand OpImm, SDPatternOperator op,
7200 RegisterOperand ResVPR, RegisterOperand OpVPR,
7201 ValueType ResTy, ValueType OpTy,
7202 SDPatternOperator coreop>
7203 : Pat<(ResTy (op (ResTy (coreop (OpTy OpVPR:$Re), (i64 OpImm:$Index))),
7204 (ResTy ResVPR:$src), (ResTy ResVPR:$Rn))),
7205 (INST ResVPR:$src, ResVPR:$Rn, OpVPR:$Re, OpImm:$Index)>;
7207 // Pattern for lane 0
7208 class NI_2VEfma_lane0<Instruction INST, SDPatternOperator op,
7209 RegisterOperand ResVPR, ValueType ResTy>
7210 : Pat<(ResTy (op (ResTy ResVPR:$Rn),
7211 (ResTy (Neon_vdup (f32 FPR32:$Re))),
7212 (ResTy ResVPR:$src))),
7213 (INST ResVPR:$src, ResVPR:$Rn,
7214 (SUBREG_TO_REG (i32 0), $Re, sub_32), 0)>;
7216 // Pattern for lane in 64-bit vector
7217 class NI_2VEswap_lane<Instruction INST, Operand OpImm, SDPatternOperator op,
7218 RegisterOperand ResVPR, RegisterOperand OpVPR,
7219 ValueType ResTy, ValueType OpTy,
7220 SDPatternOperator coreop>
7221 : Pat<(ResTy (op (ResTy (coreop (OpTy OpVPR:$Re), (i64 OpImm:$Index))),
7222 (ResTy ResVPR:$Rn), (ResTy ResVPR:$src))),
7223 (INST ResVPR:$src, ResVPR:$Rn,
7224 (SUBREG_TO_REG (i64 0), OpVPR:$Re, sub_64), OpImm:$Index)>;
7226 // Pattern for lane in 64-bit vector
7227 class NI_2VEswap_lane_2d2d<Instruction INST, Operand OpImm,
7228 SDPatternOperator op,
7229 RegisterOperand ResVPR, RegisterOperand OpVPR,
7230 ValueType ResTy, ValueType OpTy,
7231 SDPatternOperator coreop>
7232 : Pat<(ResTy (op (ResTy (coreop (OpTy OpVPR:$Re), (OpTy OpVPR:$Re))),
7233 (ResTy ResVPR:$Rn), (ResTy ResVPR:$src))),
7234 (INST ResVPR:$src, ResVPR:$Rn,
7235 (SUBREG_TO_REG (i64 0), OpVPR:$Re, sub_64), 0)>;
7238 multiclass NI_2VE_fma_v2_pat<string subop, SDPatternOperator op> {
7239 def : NI_2VEswap_laneq<!cast<Instruction>(subop # "_2s4s"),
7240 neon_uimm2_bare, op, VPR64, VPR128, v2f32, v4f32,
7241 BinOpFrag<(Neon_vduplane node:$LHS, node:$RHS)>>;
7243 def : NI_2VEfma_lane0<!cast<Instruction>(subop # "_2s4s"),
7246 def : NI_2VEswap_laneq<!cast<Instruction>(subop # "_4s4s"),
7247 neon_uimm2_bare, op, VPR128, VPR128, v4f32, v4f32,
7248 BinOpFrag<(Neon_vduplane node:$LHS, node:$RHS)>>;
7250 def : NI_2VEfma_lane0<!cast<Instruction>(subop # "_4s4s"),
7253 def : NI_2VEswap_laneq<!cast<Instruction>(subop # "_2d2d"),
7254 neon_uimm1_bare, op, VPR128, VPR128, v2f64, v2f64,
7255 BinOpFrag<(Neon_vduplane node:$LHS, node:$RHS)>>;
7257 // Index can only be half of the max value for lane in 64-bit vector
7259 def : NI_2VEswap_lane<!cast<Instruction>(subop # "_2s4s"),
7260 neon_uimm1_bare, op, VPR64, VPR64, v2f32, v2f32,
7261 BinOpFrag<(Neon_vduplane node:$LHS, node:$RHS)>>;
7263 def : NI_2VEswap_lane_2d2d<!cast<Instruction>(subop # "_2d2d"),
7264 neon_uimm1_bare, op, VPR128, VPR64, v2f64, v1f64,
7265 BinOpFrag<(Neon_combine_2d node:$LHS, node:$RHS)>>;
7268 defm FMLA_lane_v2_s : NI_2VE_fma_v2_pat<"FMLAvve", fma>;
7270 // Pattern for lane 0
7271 class NI_2VEfms_lane0<Instruction INST, SDPatternOperator op,
7272 RegisterOperand ResVPR, ValueType ResTy>
7273 : Pat<(ResTy (op (ResTy (fneg ResVPR:$Rn)),
7274 (ResTy (Neon_vdup (f32 FPR32:$Re))),
7275 (ResTy ResVPR:$src))),
7276 (INST ResVPR:$src, ResVPR:$Rn,
7277 (SUBREG_TO_REG (i32 0), $Re, sub_32), 0)>;
7279 multiclass NI_2VE_fms_v2_pat<string subop, SDPatternOperator op>
7281 def : NI_2VEswap_laneq<!cast<Instruction>(subop # "_2s4s"),
7282 neon_uimm2_bare, op, VPR64, VPR128, v2f32, v4f32,
7283 BinOpFrag<(fneg (Neon_vduplane node:$LHS, node:$RHS))>>;
7285 def : NI_2VEswap_laneq<!cast<Instruction>(subop # "_2s4s"),
7286 neon_uimm2_bare, op, VPR64, VPR128, v2f32, v4f32,
7287 BinOpFrag<(Neon_vduplane
7288 (fneg node:$LHS), node:$RHS)>>;
7290 def : NI_2VEfms_lane0<!cast<Instruction>(subop # "_2s4s"),
7293 def : NI_2VEswap_laneq<!cast<Instruction>(subop # "_4s4s"),
7294 neon_uimm2_bare, op, VPR128, VPR128, v4f32, v4f32,
7295 BinOpFrag<(fneg (Neon_vduplane
7296 node:$LHS, node:$RHS))>>;
7298 def : NI_2VEswap_laneq<!cast<Instruction>(subop # "_4s4s"),
7299 neon_uimm2_bare, op, VPR128, VPR128, v4f32, v4f32,
7300 BinOpFrag<(Neon_vduplane
7301 (fneg node:$LHS), node:$RHS)>>;
7303 def : NI_2VEfms_lane0<!cast<Instruction>(subop # "_4s4s"),
7306 def : NI_2VEswap_laneq<!cast<Instruction>(subop # "_2d2d"),
7307 neon_uimm1_bare, op, VPR128, VPR128, v2f64, v2f64,
7308 BinOpFrag<(fneg (Neon_vduplane
7309 node:$LHS, node:$RHS))>>;
7311 def : NI_2VEswap_laneq<!cast<Instruction>(subop # "_2d2d"),
7312 neon_uimm1_bare, op, VPR128, VPR128, v2f64, v2f64,
7313 BinOpFrag<(Neon_vduplane
7314 (fneg node:$LHS), node:$RHS)>>;
7316 // Index can only be half of the max value for lane in 64-bit vector
7318 def : NI_2VEswap_lane<!cast<Instruction>(subop # "_2s4s"),
7319 neon_uimm1_bare, op, VPR64, VPR64, v2f32, v2f32,
7320 BinOpFrag<(fneg (Neon_vduplane
7321 node:$LHS, node:$RHS))>>;
7323 def : NI_2VEswap_lane<!cast<Instruction>(subop # "_2s4s"),
7324 neon_uimm1_bare, op, VPR64, VPR64, v2f32, v2f32,
7325 BinOpFrag<(Neon_vduplane
7326 (fneg node:$LHS), node:$RHS)>>;
7328 def : NI_2VEswap_lane<!cast<Instruction>(subop # "_4s4s"),
7329 neon_uimm1_bare, op, VPR128, VPR64, v4f32, v2f32,
7330 BinOpFrag<(fneg (Neon_vduplane node:$LHS, node:$RHS))>>;
7332 def : NI_2VEswap_lane<!cast<Instruction>(subop # "_4s4s"),
7333 neon_uimm1_bare, op, VPR128, VPR64, v4f32, v2f32,
7334 BinOpFrag<(Neon_vduplane (fneg node:$LHS), node:$RHS)>>;
7336 def : NI_2VEswap_lane_2d2d<!cast<Instruction>(subop # "_2d2d"),
7337 neon_uimm1_bare, op, VPR128, VPR64, v2f64, v1f64,
7338 BinOpFrag<(fneg (Neon_combine_2d
7339 node:$LHS, node:$RHS))>>;
7341 def : NI_2VEswap_lane_2d2d<!cast<Instruction>(subop # "_2d2d"),
7342 neon_uimm1_bare, op, VPR128, VPR64, v2f64, v1f64,
7343 BinOpFrag<(Neon_combine_2d
7344 (fneg node:$LHS), (fneg node:$RHS))>>;
7347 defm FMLS_lane_v2_s : NI_2VE_fms_v2_pat<"FMLSvve", fma>;
7349 // Variant 3: Long type
7350 // E.g. SMLAL : 4S/4H/H (v0-v15), 2D/2S/S
7351 // SMLAL2: 4S/8H/H (v0-v15), 2D/4S/S
7353 multiclass NI_2VE_v3<bit u, bits<4> opcode, string asmop> {
7354 // vector register class for element is always 128-bit to cover the max index
7355 def _2d2s : NI_2VE<0b0, u, 0b10, opcode, asmop, "2d", "2s", "s",
7356 neon_uimm2_bare, VPR128, VPR64, VPR128> {
7357 let Inst{11} = {Index{1}};
7358 let Inst{21} = {Index{0}};
7359 let Inst{20-16} = Re;
7362 def _2d4s : NI_2VE<0b1, u, 0b10, opcode, asmop # "2", "2d", "4s", "s",
7363 neon_uimm2_bare, VPR128, VPR128, VPR128> {
7364 let Inst{11} = {Index{1}};
7365 let Inst{21} = {Index{0}};
7366 let Inst{20-16} = Re;
7369 // Index operations on 16-bit(H) elements are restricted to using v0-v15.
7370 def _4s8h : NI_2VE<0b1, u, 0b01, opcode, asmop # "2", "4s", "8h", "h",
7371 neon_uimm3_bare, VPR128, VPR128, VPR128Lo> {
7372 let Inst{11} = {Index{2}};
7373 let Inst{21} = {Index{1}};
7374 let Inst{20} = {Index{0}};
7375 let Inst{19-16} = Re{3-0};
7378 def _4s4h : NI_2VE<0b0, u, 0b01, opcode, asmop, "4s", "4h", "h",
7379 neon_uimm3_bare, VPR128, VPR64, VPR128Lo> {
7380 let Inst{11} = {Index{2}};
7381 let Inst{21} = {Index{1}};
7382 let Inst{20} = {Index{0}};
7383 let Inst{19-16} = Re{3-0};
7387 defm SMLALvve : NI_2VE_v3<0b0, 0b0010, "smlal">;
7388 defm UMLALvve : NI_2VE_v3<0b1, 0b0010, "umlal">;
7389 defm SMLSLvve : NI_2VE_v3<0b0, 0b0110, "smlsl">;
7390 defm UMLSLvve : NI_2VE_v3<0b1, 0b0110, "umlsl">;
7391 defm SQDMLALvve : NI_2VE_v3<0b0, 0b0011, "sqdmlal">;
7392 defm SQDMLSLvve : NI_2VE_v3<0b0, 0b0111, "sqdmlsl">;
7394 multiclass NI_2VE_v3_2op<bit u, bits<4> opcode, string asmop> {
7395 // vector register class for element is always 128-bit to cover the max index
7396 def _2d2s : NI_2VE_2op<0b0, u, 0b10, opcode, asmop, "2d", "2s", "s",
7397 neon_uimm2_bare, VPR128, VPR64, VPR128> {
7398 let Inst{11} = {Index{1}};
7399 let Inst{21} = {Index{0}};
7400 let Inst{20-16} = Re;
7403 def _2d4s : NI_2VE_2op<0b1, u, 0b10, opcode, asmop # "2", "2d", "4s", "s",
7404 neon_uimm2_bare, VPR128, VPR128, VPR128> {
7405 let Inst{11} = {Index{1}};
7406 let Inst{21} = {Index{0}};
7407 let Inst{20-16} = Re;
7410 // Index operations on 16-bit(H) elements are restricted to using v0-v15.
7411 def _4s8h : NI_2VE_2op<0b1, u, 0b01, opcode, asmop # "2", "4s", "8h", "h",
7412 neon_uimm3_bare, VPR128, VPR128, VPR128Lo> {
7413 let Inst{11} = {Index{2}};
7414 let Inst{21} = {Index{1}};
7415 let Inst{20} = {Index{0}};
7416 let Inst{19-16} = Re{3-0};
7419 def _4s4h : NI_2VE_2op<0b0, u, 0b01, opcode, asmop, "4s", "4h", "h",
7420 neon_uimm3_bare, VPR128, VPR64, VPR128Lo> {
7421 let Inst{11} = {Index{2}};
7422 let Inst{21} = {Index{1}};
7423 let Inst{20} = {Index{0}};
7424 let Inst{19-16} = Re{3-0};
7428 defm SMULLve : NI_2VE_v3_2op<0b0, 0b1010, "smull">;
7429 defm UMULLve : NI_2VE_v3_2op<0b1, 0b1010, "umull">;
7430 defm SQDMULLve : NI_2VE_v3_2op<0b0, 0b1011, "sqdmull">;
7432 def : Pat<(v1f64 (scalar_to_vector (f64 FPR64:$src))),
7434 def : Pat<(v1f32 (scalar_to_vector (f32 FPR32:$src))),
7437 // Pattern for lane in 128-bit vector
7438 class NI_2VEL2_laneq<Instruction INST, Operand OpImm, SDPatternOperator op,
7439 RegisterOperand EleOpVPR, ValueType ResTy,
7440 ValueType OpTy, ValueType EleOpTy, ValueType HalfOpTy,
7441 SDPatternOperator hiop>
7442 : Pat<(ResTy (op (ResTy VPR128:$src),
7443 (HalfOpTy (hiop (OpTy VPR128:$Rn))),
7444 (HalfOpTy (Neon_vduplane
7445 (EleOpTy EleOpVPR:$Re), (i64 OpImm:$Index))))),
7446 (INST VPR128:$src, VPR128:$Rn, EleOpVPR:$Re, OpImm:$Index)>;
7448 // Pattern for lane in 64-bit vector
7449 class NI_2VEL2_lane<Instruction INST, Operand OpImm, SDPatternOperator op,
7450 RegisterOperand EleOpVPR, ValueType ResTy,
7451 ValueType OpTy, ValueType EleOpTy, ValueType HalfOpTy,
7452 SDPatternOperator hiop>
7453 : Pat<(ResTy (op (ResTy VPR128:$src),
7454 (HalfOpTy (hiop (OpTy VPR128:$Rn))),
7455 (HalfOpTy (Neon_vduplane
7456 (EleOpTy EleOpVPR:$Re), (i64 OpImm:$Index))))),
7457 (INST VPR128:$src, VPR128:$Rn,
7458 (SUBREG_TO_REG (i64 0), EleOpVPR:$Re, sub_64), OpImm:$Index)>;
7460 class NI_2VEL2_lane0<Instruction INST, SDPatternOperator op,
7461 ValueType ResTy, ValueType OpTy, ValueType HalfOpTy,
7462 SDPatternOperator hiop, Instruction DupInst>
7463 : Pat<(ResTy (op (ResTy VPR128:$src),
7464 (HalfOpTy (hiop (OpTy VPR128:$Rn))),
7465 (HalfOpTy (Neon_vdup (i32 GPR32:$Re))))),
7466 (INST VPR128:$src, VPR128:$Rn, (DupInst $Re), 0)>;
7468 multiclass NI_2VEL_v3_pat<string subop, SDPatternOperator op> {
7469 def : NI_2VE_laneq<!cast<Instruction>(subop # "_4s4h"), neon_uimm3_bare,
7470 op, VPR128, VPR64, VPR128Lo, v4i32, v4i16, v8i16>;
7472 def : NI_2VE_laneq<!cast<Instruction>(subop # "_2d2s"), neon_uimm2_bare,
7473 op, VPR128, VPR64, VPR128, v2i64, v2i32, v4i32>;
7475 def : NI_2VEL2_laneq<!cast<Instruction>(subop # "_4s8h"), neon_uimm3_bare,
7476 op, VPR128Lo, v4i32, v8i16, v8i16, v4i16, Neon_High8H>;
7478 def : NI_2VEL2_laneq<!cast<Instruction>(subop # "_2d4s"), neon_uimm2_bare,
7479 op, VPR128, v2i64, v4i32, v4i32, v2i32, Neon_High4S>;
7481 def : NI_2VEL2_lane0<!cast<Instruction>(subop # "_4s8h"),
7482 op, v4i32, v8i16, v4i16, Neon_High8H, DUP8h>;
7484 def : NI_2VEL2_lane0<!cast<Instruction>(subop # "_2d4s"),
7485 op, v2i64, v4i32, v2i32, Neon_High4S, DUP4s>;
7487 // Index can only be half of the max value for lane in 64-bit vector
7489 def : NI_2VE_lane<!cast<Instruction>(subop # "_4s4h"), neon_uimm2_bare,
7490 op, VPR128, VPR64, VPR64Lo, v4i32, v4i16, v4i16>;
7492 def : NI_2VE_lane<!cast<Instruction>(subop # "_2d2s"), neon_uimm1_bare,
7493 op, VPR128, VPR64, VPR64, v2i64, v2i32, v2i32>;
7495 def : NI_2VEL2_lane<!cast<Instruction>(subop # "_4s8h"), neon_uimm2_bare,
7496 op, VPR64Lo, v4i32, v8i16, v4i16, v4i16, Neon_High8H>;
7498 def : NI_2VEL2_lane<!cast<Instruction>(subop # "_2d4s"), neon_uimm1_bare,
7499 op, VPR64, v2i64, v4i32, v2i32, v2i32, Neon_High4S>;
7502 defm SMLAL_lane_v3 : NI_2VEL_v3_pat<"SMLALvve", Neon_smlal>;
7503 defm UMLAL_lane_v3 : NI_2VEL_v3_pat<"UMLALvve", Neon_umlal>;
7504 defm SMLSL_lane_v3 : NI_2VEL_v3_pat<"SMLSLvve", Neon_smlsl>;
7505 defm UMLSL_lane_v3 : NI_2VEL_v3_pat<"UMLSLvve", Neon_umlsl>;
7507 // Pattern for lane in 128-bit vector
7508 class NI_2VEL2_mul_laneq<Instruction INST, Operand OpImm, SDPatternOperator op,
7509 RegisterOperand EleOpVPR, ValueType ResTy,
7510 ValueType OpTy, ValueType EleOpTy, ValueType HalfOpTy,
7511 SDPatternOperator hiop>
7513 (HalfOpTy (hiop (OpTy VPR128:$Rn))),
7514 (HalfOpTy (Neon_vduplane
7515 (EleOpTy EleOpVPR:$Re), (i64 OpImm:$Index))))),
7516 (INST VPR128:$Rn, EleOpVPR:$Re, OpImm:$Index)>;
7518 // Pattern for lane in 64-bit vector
7519 class NI_2VEL2_mul_lane<Instruction INST, Operand OpImm, SDPatternOperator op,
7520 RegisterOperand EleOpVPR, ValueType ResTy,
7521 ValueType OpTy, ValueType EleOpTy, ValueType HalfOpTy,
7522 SDPatternOperator hiop>
7524 (HalfOpTy (hiop (OpTy VPR128:$Rn))),
7525 (HalfOpTy (Neon_vduplane
7526 (EleOpTy EleOpVPR:$Re), (i64 OpImm:$Index))))),
7528 (SUBREG_TO_REG (i64 0), EleOpVPR:$Re, sub_64), OpImm:$Index)>;
7530 // Pattern for fixed lane 0
7531 class NI_2VEL2_mul_lane0<Instruction INST, SDPatternOperator op,
7532 ValueType ResTy, ValueType OpTy, ValueType HalfOpTy,
7533 SDPatternOperator hiop, Instruction DupInst>
7535 (HalfOpTy (hiop (OpTy VPR128:$Rn))),
7536 (HalfOpTy (Neon_vdup (i32 GPR32:$Re))))),
7537 (INST VPR128:$Rn, (DupInst $Re), 0)>;
7539 multiclass NI_2VEL_mul_v3_pat<string subop, SDPatternOperator op> {
7540 def : NI_2VE_mul_laneq<!cast<Instruction>(subop # "_4s4h"), neon_uimm3_bare,
7541 op, VPR64, VPR128Lo, v4i32, v4i16, v8i16>;
7543 def : NI_2VE_mul_laneq<!cast<Instruction>(subop # "_2d2s"), neon_uimm2_bare,
7544 op, VPR64, VPR128, v2i64, v2i32, v4i32>;
7546 def : NI_2VEL2_mul_laneq<!cast<Instruction>(subop # "_4s8h"), neon_uimm3_bare,
7547 op, VPR128Lo, v4i32, v8i16, v8i16, v4i16, Neon_High8H>;
7549 def : NI_2VEL2_mul_laneq<!cast<Instruction>(subop # "_2d4s"), neon_uimm2_bare,
7550 op, VPR128, v2i64, v4i32, v4i32, v2i32, Neon_High4S>;
7552 def : NI_2VEL2_mul_lane0<!cast<Instruction>(subop # "_4s8h"),
7553 op, v4i32, v8i16, v4i16, Neon_High8H, DUP8h>;
7555 def : NI_2VEL2_mul_lane0<!cast<Instruction>(subop # "_2d4s"),
7556 op, v2i64, v4i32, v2i32, Neon_High4S, DUP4s>;
7558 // Index can only be half of the max value for lane in 64-bit vector
7560 def : NI_2VE_mul_lane<!cast<Instruction>(subop # "_4s4h"), neon_uimm2_bare,
7561 op, VPR64, VPR64Lo, v4i32, v4i16, v4i16>;
7563 def : NI_2VE_mul_lane<!cast<Instruction>(subop # "_2d2s"), neon_uimm1_bare,
7564 op, VPR64, VPR64, v2i64, v2i32, v2i32>;
7566 def : NI_2VEL2_mul_lane<!cast<Instruction>(subop # "_4s8h"), neon_uimm2_bare,
7567 op, VPR64Lo, v4i32, v8i16, v4i16, v4i16, Neon_High8H>;
7569 def : NI_2VEL2_mul_lane<!cast<Instruction>(subop # "_2d4s"), neon_uimm1_bare,
7570 op, VPR64, v2i64, v4i32, v2i32, v2i32, Neon_High4S>;
7573 defm SMULL_lane_v3 : NI_2VEL_mul_v3_pat<"SMULLve", int_arm_neon_vmulls>;
7574 defm UMULL_lane_v3 : NI_2VEL_mul_v3_pat<"UMULLve", int_arm_neon_vmullu>;
7575 defm SQDMULL_lane_v3 : NI_2VEL_mul_v3_pat<"SQDMULLve", int_arm_neon_vqdmull>;
7577 multiclass NI_qdma<SDPatternOperator op> {
7578 def _4s : PatFrag<(ops node:$Ra, node:$Rn, node:$Rm),
7580 (v4i32 (int_arm_neon_vqdmull node:$Rn, node:$Rm)))>;
7582 def _2d : PatFrag<(ops node:$Ra, node:$Rn, node:$Rm),
7584 (v2i64 (int_arm_neon_vqdmull node:$Rn, node:$Rm)))>;
7587 defm Neon_qdmlal : NI_qdma<int_arm_neon_vqadds>;
7588 defm Neon_qdmlsl : NI_qdma<int_arm_neon_vqsubs>;
7590 multiclass NI_2VEL_v3_qdma_pat<string subop, string op> {
7591 def : NI_2VE_laneq<!cast<Instruction>(subop # "_4s4h"), neon_uimm3_bare,
7592 !cast<PatFrag>(op # "_4s"), VPR128, VPR64, VPR128Lo,
7593 v4i32, v4i16, v8i16>;
7595 def : NI_2VE_laneq<!cast<Instruction>(subop # "_2d2s"), neon_uimm2_bare,
7596 !cast<PatFrag>(op # "_2d"), VPR128, VPR64, VPR128,
7597 v2i64, v2i32, v4i32>;
7599 def : NI_2VEL2_laneq<!cast<Instruction>(subop # "_4s8h"), neon_uimm3_bare,
7600 !cast<PatFrag>(op # "_4s"), VPR128Lo,
7601 v4i32, v8i16, v8i16, v4i16, Neon_High8H>;
7603 def : NI_2VEL2_laneq<!cast<Instruction>(subop # "_2d4s"), neon_uimm2_bare,
7604 !cast<PatFrag>(op # "_2d"), VPR128,
7605 v2i64, v4i32, v4i32, v2i32, Neon_High4S>;
7607 def : NI_2VEL2_lane0<!cast<Instruction>(subop # "_4s8h"),
7608 !cast<PatFrag>(op # "_4s"),
7609 v4i32, v8i16, v4i16, Neon_High8H, DUP8h>;
7611 def : NI_2VEL2_lane0<!cast<Instruction>(subop # "_2d4s"),
7612 !cast<PatFrag>(op # "_2d"),
7613 v2i64, v4i32, v2i32, Neon_High4S, DUP4s>;
7615 // Index can only be half of the max value for lane in 64-bit vector
7617 def : NI_2VE_lane<!cast<Instruction>(subop # "_4s4h"), neon_uimm2_bare,
7618 !cast<PatFrag>(op # "_4s"), VPR128, VPR64, VPR64Lo,
7619 v4i32, v4i16, v4i16>;
7621 def : NI_2VE_lane<!cast<Instruction>(subop # "_2d2s"), neon_uimm1_bare,
7622 !cast<PatFrag>(op # "_2d"), VPR128, VPR64, VPR64,
7623 v2i64, v2i32, v2i32>;
7625 def : NI_2VEL2_lane<!cast<Instruction>(subop # "_4s8h"), neon_uimm2_bare,
7626 !cast<PatFrag>(op # "_4s"), VPR64Lo,
7627 v4i32, v8i16, v4i16, v4i16, Neon_High8H>;
7629 def : NI_2VEL2_lane<!cast<Instruction>(subop # "_2d4s"), neon_uimm1_bare,
7630 !cast<PatFrag>(op # "_2d"), VPR64,
7631 v2i64, v4i32, v2i32, v2i32, Neon_High4S>;
7634 defm SQDMLAL_lane_v3 : NI_2VEL_v3_qdma_pat<"SQDMLALvve", "Neon_qdmlal">;
7635 defm SQDMLSL_lane_v3 : NI_2VEL_v3_qdma_pat<"SQDMLSLvve", "Neon_qdmlsl">;
7637 // End of implementation for instruction class (3V Elem)
7639 class NeonI_REV<string asmop, string Res, bits<2> size, bit Q, bit U,
7640 bits<5> opcode, RegisterOperand ResVPR, ValueType ResTy,
7641 SDPatternOperator Neon_Rev>
7642 : NeonI_2VMisc<Q, U, size, opcode,
7643 (outs ResVPR:$Rd), (ins ResVPR:$Rn),
7644 asmop # "\t$Rd." # Res # ", $Rn." # Res,
7645 [(set (ResTy ResVPR:$Rd),
7646 (ResTy (Neon_Rev (ResTy ResVPR:$Rn))))],
7649 def REV64_16b : NeonI_REV<"rev64", "16b", 0b00, 0b1, 0b0, 0b00000, VPR128,
7651 def REV64_8h : NeonI_REV<"rev64", "8h", 0b01, 0b1, 0b0, 0b00000, VPR128,
7653 def REV64_4s : NeonI_REV<"rev64", "4s", 0b10, 0b1, 0b0, 0b00000, VPR128,
7655 def REV64_8b : NeonI_REV<"rev64", "8b", 0b00, 0b0, 0b0, 0b00000, VPR64,
7657 def REV64_4h : NeonI_REV<"rev64", "4h", 0b01, 0b0, 0b0, 0b00000, VPR64,
7659 def REV64_2s : NeonI_REV<"rev64", "2s", 0b10, 0b0, 0b0, 0b00000, VPR64,
7662 def : Pat<(v4f32 (Neon_rev64 (v4f32 VPR128:$Rn))), (REV64_4s VPR128:$Rn)>;
7663 def : Pat<(v2f32 (Neon_rev64 (v2f32 VPR64:$Rn))), (REV64_2s VPR64:$Rn)>;
7665 def REV32_16b : NeonI_REV<"rev32", "16b", 0b00, 0b1, 0b1, 0b00000, VPR128,
7667 def REV32_8h : NeonI_REV<"rev32", "8h", 0b01, 0b1, 0b1, 0b00000, VPR128,
7669 def REV32_8b : NeonI_REV<"rev32", "8b", 0b00, 0b0, 0b1, 0b00000, VPR64,
7671 def REV32_4h : NeonI_REV<"rev32", "4h", 0b01, 0b0, 0b1, 0b00000, VPR64,
7674 def REV16_16b : NeonI_REV<"rev16", "16b", 0b00, 0b1, 0b0, 0b00001, VPR128,
7676 def REV16_8b : NeonI_REV<"rev16", "8b", 0b00, 0b0, 0b0, 0b00001, VPR64,
7679 multiclass NeonI_PairwiseAdd<string asmop, bit U, bits<5> opcode,
7680 SDPatternOperator Neon_Padd> {
7681 def 16b8h : NeonI_2VMisc<0b1, U, 0b00, opcode,
7682 (outs VPR128:$Rd), (ins VPR128:$Rn),
7683 asmop # "\t$Rd.8h, $Rn.16b",
7684 [(set (v8i16 VPR128:$Rd),
7685 (v8i16 (Neon_Padd (v16i8 VPR128:$Rn))))],
7688 def 8b4h : NeonI_2VMisc<0b0, U, 0b00, opcode,
7689 (outs VPR64:$Rd), (ins VPR64:$Rn),
7690 asmop # "\t$Rd.4h, $Rn.8b",
7691 [(set (v4i16 VPR64:$Rd),
7692 (v4i16 (Neon_Padd (v8i8 VPR64:$Rn))))],
7695 def 8h4s : NeonI_2VMisc<0b1, U, 0b01, opcode,
7696 (outs VPR128:$Rd), (ins VPR128:$Rn),
7697 asmop # "\t$Rd.4s, $Rn.8h",
7698 [(set (v4i32 VPR128:$Rd),
7699 (v4i32 (Neon_Padd (v8i16 VPR128:$Rn))))],
7702 def 4h2s : NeonI_2VMisc<0b0, U, 0b01, opcode,
7703 (outs VPR64:$Rd), (ins VPR64:$Rn),
7704 asmop # "\t$Rd.2s, $Rn.4h",
7705 [(set (v2i32 VPR64:$Rd),
7706 (v2i32 (Neon_Padd (v4i16 VPR64:$Rn))))],
7709 def 4s2d : NeonI_2VMisc<0b1, U, 0b10, opcode,
7710 (outs VPR128:$Rd), (ins VPR128:$Rn),
7711 asmop # "\t$Rd.2d, $Rn.4s",
7712 [(set (v2i64 VPR128:$Rd),
7713 (v2i64 (Neon_Padd (v4i32 VPR128:$Rn))))],
7716 def 2s1d : NeonI_2VMisc<0b0, U, 0b10, opcode,
7717 (outs VPR64:$Rd), (ins VPR64:$Rn),
7718 asmop # "\t$Rd.1d, $Rn.2s",
7719 [(set (v1i64 VPR64:$Rd),
7720 (v1i64 (Neon_Padd (v2i32 VPR64:$Rn))))],
7724 defm SADDLP : NeonI_PairwiseAdd<"saddlp", 0b0, 0b00010,
7725 int_arm_neon_vpaddls>;
7726 defm UADDLP : NeonI_PairwiseAdd<"uaddlp", 0b1, 0b00010,
7727 int_arm_neon_vpaddlu>;
7729 def : Pat<(v1i64 (int_aarch64_neon_saddlv (v2i32 VPR64:$Rn))),
7731 def : Pat<(v1i64 (int_aarch64_neon_uaddlv (v2i32 VPR64:$Rn))),
7734 multiclass NeonI_PairwiseAddAcc<string asmop, bit U, bits<5> opcode,
7735 SDPatternOperator Neon_Padd> {
7736 let Constraints = "$src = $Rd" in {
7737 def 16b8h : NeonI_2VMisc<0b1, U, 0b00, opcode,
7738 (outs VPR128:$Rd), (ins VPR128:$src, VPR128:$Rn),
7739 asmop # "\t$Rd.8h, $Rn.16b",
7740 [(set (v8i16 VPR128:$Rd),
7742 (v8i16 VPR128:$src), (v16i8 VPR128:$Rn))))],
7745 def 8b4h : NeonI_2VMisc<0b0, U, 0b00, opcode,
7746 (outs VPR64:$Rd), (ins VPR64:$src, VPR64:$Rn),
7747 asmop # "\t$Rd.4h, $Rn.8b",
7748 [(set (v4i16 VPR64:$Rd),
7750 (v4i16 VPR64:$src), (v8i8 VPR64:$Rn))))],
7753 def 8h4s : NeonI_2VMisc<0b1, U, 0b01, opcode,
7754 (outs VPR128:$Rd), (ins VPR128:$src, VPR128:$Rn),
7755 asmop # "\t$Rd.4s, $Rn.8h",
7756 [(set (v4i32 VPR128:$Rd),
7758 (v4i32 VPR128:$src), (v8i16 VPR128:$Rn))))],
7761 def 4h2s : NeonI_2VMisc<0b0, U, 0b01, opcode,
7762 (outs VPR64:$Rd), (ins VPR64:$src, VPR64:$Rn),
7763 asmop # "\t$Rd.2s, $Rn.4h",
7764 [(set (v2i32 VPR64:$Rd),
7766 (v2i32 VPR64:$src), (v4i16 VPR64:$Rn))))],
7769 def 4s2d : NeonI_2VMisc<0b1, U, 0b10, opcode,
7770 (outs VPR128:$Rd), (ins VPR128:$src, VPR128:$Rn),
7771 asmop # "\t$Rd.2d, $Rn.4s",
7772 [(set (v2i64 VPR128:$Rd),
7774 (v2i64 VPR128:$src), (v4i32 VPR128:$Rn))))],
7777 def 2s1d : NeonI_2VMisc<0b0, U, 0b10, opcode,
7778 (outs VPR64:$Rd), (ins VPR64:$src, VPR64:$Rn),
7779 asmop # "\t$Rd.1d, $Rn.2s",
7780 [(set (v1i64 VPR64:$Rd),
7782 (v1i64 VPR64:$src), (v2i32 VPR64:$Rn))))],
7787 defm SADALP : NeonI_PairwiseAddAcc<"sadalp", 0b0, 0b00110,
7788 int_arm_neon_vpadals>;
7789 defm UADALP : NeonI_PairwiseAddAcc<"uadalp", 0b1, 0b00110,
7790 int_arm_neon_vpadalu>;
7792 multiclass NeonI_2VMisc_BHSDsize_1Arg<string asmop, bit U, bits<5> opcode> {
7793 def 16b : NeonI_2VMisc<0b1, U, 0b00, opcode,
7794 (outs VPR128:$Rd), (ins VPR128:$Rn),
7795 asmop # "\t$Rd.16b, $Rn.16b",
7798 def 8h : NeonI_2VMisc<0b1, U, 0b01, opcode,
7799 (outs VPR128:$Rd), (ins VPR128:$Rn),
7800 asmop # "\t$Rd.8h, $Rn.8h",
7803 def 4s : NeonI_2VMisc<0b1, U, 0b10, opcode,
7804 (outs VPR128:$Rd), (ins VPR128:$Rn),
7805 asmop # "\t$Rd.4s, $Rn.4s",
7808 def 2d : NeonI_2VMisc<0b1, U, 0b11, opcode,
7809 (outs VPR128:$Rd), (ins VPR128:$Rn),
7810 asmop # "\t$Rd.2d, $Rn.2d",
7813 def 8b : NeonI_2VMisc<0b0, U, 0b00, opcode,
7814 (outs VPR64:$Rd), (ins VPR64:$Rn),
7815 asmop # "\t$Rd.8b, $Rn.8b",
7818 def 4h : NeonI_2VMisc<0b0, U, 0b01, opcode,
7819 (outs VPR64:$Rd), (ins VPR64:$Rn),
7820 asmop # "\t$Rd.4h, $Rn.4h",
7823 def 2s : NeonI_2VMisc<0b0, U, 0b10, opcode,
7824 (outs VPR64:$Rd), (ins VPR64:$Rn),
7825 asmop # "\t$Rd.2s, $Rn.2s",
7829 defm SQABS : NeonI_2VMisc_BHSDsize_1Arg<"sqabs", 0b0, 0b00111>;
7830 defm SQNEG : NeonI_2VMisc_BHSDsize_1Arg<"sqneg", 0b1, 0b00111>;
7831 defm ABS : NeonI_2VMisc_BHSDsize_1Arg<"abs", 0b0, 0b01011>;
7832 defm NEG : NeonI_2VMisc_BHSDsize_1Arg<"neg", 0b1, 0b01011>;
7834 multiclass NeonI_2VMisc_BHSD_1Arg_Pattern<string Prefix,
7835 SDPatternOperator Neon_Op> {
7836 def : Pat<(v16i8 (Neon_Op (v16i8 VPR128:$Rn))),
7837 (v16i8 (!cast<Instruction>(Prefix # 16b) (v16i8 VPR128:$Rn)))>;
7839 def : Pat<(v8i16 (Neon_Op (v8i16 VPR128:$Rn))),
7840 (v8i16 (!cast<Instruction>(Prefix # 8h) (v8i16 VPR128:$Rn)))>;
7842 def : Pat<(v4i32 (Neon_Op (v4i32 VPR128:$Rn))),
7843 (v4i32 (!cast<Instruction>(Prefix # 4s) (v4i32 VPR128:$Rn)))>;
7845 def : Pat<(v2i64 (Neon_Op (v2i64 VPR128:$Rn))),
7846 (v2i64 (!cast<Instruction>(Prefix # 2d) (v2i64 VPR128:$Rn)))>;
7848 def : Pat<(v8i8 (Neon_Op (v8i8 VPR64:$Rn))),
7849 (v8i8 (!cast<Instruction>(Prefix # 8b) (v8i8 VPR64:$Rn)))>;
7851 def : Pat<(v4i16 (Neon_Op (v4i16 VPR64:$Rn))),
7852 (v4i16 (!cast<Instruction>(Prefix # 4h) (v4i16 VPR64:$Rn)))>;
7854 def : Pat<(v2i32 (Neon_Op (v2i32 VPR64:$Rn))),
7855 (v2i32 (!cast<Instruction>(Prefix # 2s) (v2i32 VPR64:$Rn)))>;
7858 defm : NeonI_2VMisc_BHSD_1Arg_Pattern<"SQABS", int_arm_neon_vqabs>;
7859 defm : NeonI_2VMisc_BHSD_1Arg_Pattern<"SQNEG", int_arm_neon_vqneg>;
7860 defm : NeonI_2VMisc_BHSD_1Arg_Pattern<"ABS", int_arm_neon_vabs>;
7862 def : Pat<(v16i8 (sub
7863 (v16i8 Neon_AllZero),
7864 (v16i8 VPR128:$Rn))),
7865 (v16i8 (NEG16b (v16i8 VPR128:$Rn)))>;
7866 def : Pat<(v8i8 (sub
7867 (v8i8 Neon_AllZero),
7869 (v8i8 (NEG8b (v8i8 VPR64:$Rn)))>;
7870 def : Pat<(v8i16 (sub
7871 (v8i16 (bitconvert (v16i8 Neon_AllZero))),
7872 (v8i16 VPR128:$Rn))),
7873 (v8i16 (NEG8h (v8i16 VPR128:$Rn)))>;
7874 def : Pat<(v4i16 (sub
7875 (v4i16 (bitconvert (v8i8 Neon_AllZero))),
7876 (v4i16 VPR64:$Rn))),
7877 (v4i16 (NEG4h (v4i16 VPR64:$Rn)))>;
7878 def : Pat<(v4i32 (sub
7879 (v4i32 (bitconvert (v16i8 Neon_AllZero))),
7880 (v4i32 VPR128:$Rn))),
7881 (v4i32 (NEG4s (v4i32 VPR128:$Rn)))>;
7882 def : Pat<(v2i32 (sub
7883 (v2i32 (bitconvert (v8i8 Neon_AllZero))),
7884 (v2i32 VPR64:$Rn))),
7885 (v2i32 (NEG2s (v2i32 VPR64:$Rn)))>;
7886 def : Pat<(v2i64 (sub
7887 (v2i64 (bitconvert (v16i8 Neon_AllZero))),
7888 (v2i64 VPR128:$Rn))),
7889 (v2i64 (NEG2d (v2i64 VPR128:$Rn)))>;
7891 multiclass NeonI_2VMisc_BHSDsize_2Args<string asmop, bit U, bits<5> opcode> {
7892 let Constraints = "$src = $Rd" in {
7893 def 16b : NeonI_2VMisc<0b1, U, 0b00, opcode,
7894 (outs VPR128:$Rd), (ins VPR128:$src, VPR128:$Rn),
7895 asmop # "\t$Rd.16b, $Rn.16b",
7898 def 8h : NeonI_2VMisc<0b1, U, 0b01, opcode,
7899 (outs VPR128:$Rd), (ins VPR128:$src, VPR128:$Rn),
7900 asmop # "\t$Rd.8h, $Rn.8h",
7903 def 4s : NeonI_2VMisc<0b1, U, 0b10, opcode,
7904 (outs VPR128:$Rd), (ins VPR128:$src, VPR128:$Rn),
7905 asmop # "\t$Rd.4s, $Rn.4s",
7908 def 2d : NeonI_2VMisc<0b1, U, 0b11, opcode,
7909 (outs VPR128:$Rd), (ins VPR128:$src, VPR128:$Rn),
7910 asmop # "\t$Rd.2d, $Rn.2d",
7913 def 8b : NeonI_2VMisc<0b0, U, 0b00, opcode,
7914 (outs VPR64:$Rd), (ins VPR64:$src, VPR64:$Rn),
7915 asmop # "\t$Rd.8b, $Rn.8b",
7918 def 4h : NeonI_2VMisc<0b0, U, 0b01, opcode,
7919 (outs VPR64:$Rd), (ins VPR64:$src, VPR64:$Rn),
7920 asmop # "\t$Rd.4h, $Rn.4h",
7923 def 2s : NeonI_2VMisc<0b0, U, 0b10, opcode,
7924 (outs VPR64:$Rd), (ins VPR64:$src, VPR64:$Rn),
7925 asmop # "\t$Rd.2s, $Rn.2s",
7930 defm SUQADD : NeonI_2VMisc_BHSDsize_2Args<"suqadd", 0b0, 0b00011>;
7931 defm USQADD : NeonI_2VMisc_BHSDsize_2Args<"usqadd", 0b1, 0b00011>;
7933 multiclass NeonI_2VMisc_BHSD_2Args_Pattern<string Prefix,
7934 SDPatternOperator Neon_Op> {
7935 def : Pat<(v16i8 (Neon_Op (v16i8 VPR128:$src), (v16i8 VPR128:$Rn))),
7936 (v16i8 (!cast<Instruction>(Prefix # 16b)
7937 (v16i8 VPR128:$src), (v16i8 VPR128:$Rn)))>;
7939 def : Pat<(v8i16 (Neon_Op (v8i16 VPR128:$src), (v8i16 VPR128:$Rn))),
7940 (v8i16 (!cast<Instruction>(Prefix # 8h)
7941 (v8i16 VPR128:$src), (v8i16 VPR128:$Rn)))>;
7943 def : Pat<(v4i32 (Neon_Op (v4i32 VPR128:$src), (v4i32 VPR128:$Rn))),
7944 (v4i32 (!cast<Instruction>(Prefix # 4s)
7945 (v4i32 VPR128:$src), (v4i32 VPR128:$Rn)))>;
7947 def : Pat<(v2i64 (Neon_Op (v2i64 VPR128:$src), (v2i64 VPR128:$Rn))),
7948 (v2i64 (!cast<Instruction>(Prefix # 2d)
7949 (v2i64 VPR128:$src), (v2i64 VPR128:$Rn)))>;
7951 def : Pat<(v8i8 (Neon_Op (v8i8 VPR64:$src), (v8i8 VPR64:$Rn))),
7952 (v8i8 (!cast<Instruction>(Prefix # 8b)
7953 (v8i8 VPR64:$src), (v8i8 VPR64:$Rn)))>;
7955 def : Pat<(v4i16 (Neon_Op (v4i16 VPR64:$src), (v4i16 VPR64:$Rn))),
7956 (v4i16 (!cast<Instruction>(Prefix # 4h)
7957 (v4i16 VPR64:$src), (v4i16 VPR64:$Rn)))>;
7959 def : Pat<(v2i32 (Neon_Op (v2i32 VPR64:$src), (v2i32 VPR64:$Rn))),
7960 (v2i32 (!cast<Instruction>(Prefix # 2s)
7961 (v2i32 VPR64:$src), (v2i32 VPR64:$Rn)))>;
7964 defm : NeonI_2VMisc_BHSD_2Args_Pattern<"SUQADD", int_aarch64_neon_suqadd>;
7965 defm : NeonI_2VMisc_BHSD_2Args_Pattern<"USQADD", int_aarch64_neon_usqadd>;
7967 multiclass NeonI_2VMisc_BHSsizes<string asmop, bit U,
7968 SDPatternOperator Neon_Op> {
7969 def 16b : NeonI_2VMisc<0b1, U, 0b00, 0b00100,
7970 (outs VPR128:$Rd), (ins VPR128:$Rn),
7971 asmop # "\t$Rd.16b, $Rn.16b",
7972 [(set (v16i8 VPR128:$Rd),
7973 (v16i8 (Neon_Op (v16i8 VPR128:$Rn))))],
7976 def 8h : NeonI_2VMisc<0b1, U, 0b01, 0b00100,
7977 (outs VPR128:$Rd), (ins VPR128:$Rn),
7978 asmop # "\t$Rd.8h, $Rn.8h",
7979 [(set (v8i16 VPR128:$Rd),
7980 (v8i16 (Neon_Op (v8i16 VPR128:$Rn))))],
7983 def 4s : NeonI_2VMisc<0b1, U, 0b10, 0b00100,
7984 (outs VPR128:$Rd), (ins VPR128:$Rn),
7985 asmop # "\t$Rd.4s, $Rn.4s",
7986 [(set (v4i32 VPR128:$Rd),
7987 (v4i32 (Neon_Op (v4i32 VPR128:$Rn))))],
7990 def 8b : NeonI_2VMisc<0b0, U, 0b00, 0b00100,
7991 (outs VPR64:$Rd), (ins VPR64:$Rn),
7992 asmop # "\t$Rd.8b, $Rn.8b",
7993 [(set (v8i8 VPR64:$Rd),
7994 (v8i8 (Neon_Op (v8i8 VPR64:$Rn))))],
7997 def 4h : NeonI_2VMisc<0b0, U, 0b01, 0b00100,
7998 (outs VPR64:$Rd), (ins VPR64:$Rn),
7999 asmop # "\t$Rd.4h, $Rn.4h",
8000 [(set (v4i16 VPR64:$Rd),
8001 (v4i16 (Neon_Op (v4i16 VPR64:$Rn))))],
8004 def 2s : NeonI_2VMisc<0b0, U, 0b10, 0b00100,
8005 (outs VPR64:$Rd), (ins VPR64:$Rn),
8006 asmop # "\t$Rd.2s, $Rn.2s",
8007 [(set (v2i32 VPR64:$Rd),
8008 (v2i32 (Neon_Op (v2i32 VPR64:$Rn))))],
8012 defm CLS : NeonI_2VMisc_BHSsizes<"cls", 0b0, int_arm_neon_vcls>;
8013 defm CLZ : NeonI_2VMisc_BHSsizes<"clz", 0b1, ctlz>;
8015 multiclass NeonI_2VMisc_Bsize<string asmop, bit U, bits<2> size,
8017 def 16b : NeonI_2VMisc<0b1, U, size, Opcode,
8018 (outs VPR128:$Rd), (ins VPR128:$Rn),
8019 asmop # "\t$Rd.16b, $Rn.16b",
8022 def 8b : NeonI_2VMisc<0b0, U, size, Opcode,
8023 (outs VPR64:$Rd), (ins VPR64:$Rn),
8024 asmop # "\t$Rd.8b, $Rn.8b",
8028 defm CNT : NeonI_2VMisc_Bsize<"cnt", 0b0, 0b00, 0b00101>;
8029 defm NOT : NeonI_2VMisc_Bsize<"not", 0b1, 0b00, 0b00101>;
8030 defm RBIT : NeonI_2VMisc_Bsize<"rbit", 0b1, 0b01, 0b00101>;
8032 def : NeonInstAlias<"mvn $Rd.16b, $Rn.16b",
8033 (NOT16b VPR128:$Rd, VPR128:$Rn), 0>;
8034 def : NeonInstAlias<"mvn $Rd.8b, $Rn.8b",
8035 (NOT8b VPR64:$Rd, VPR64:$Rn), 0>;
8037 def : Pat<(v16i8 (ctpop (v16i8 VPR128:$Rn))),
8038 (v16i8 (CNT16b (v16i8 VPR128:$Rn)))>;
8039 def : Pat<(v8i8 (ctpop (v8i8 VPR64:$Rn))),
8040 (v8i8 (CNT8b (v8i8 VPR64:$Rn)))>;
8042 def : Pat<(v16i8 (xor
8044 (v16i8 Neon_AllOne))),
8045 (v16i8 (NOT16b (v16i8 VPR128:$Rn)))>;
8046 def : Pat<(v8i8 (xor
8048 (v8i8 Neon_AllOne))),
8049 (v8i8 (NOT8b (v8i8 VPR64:$Rn)))>;
8050 def : Pat<(v8i16 (xor
8052 (v8i16 (bitconvert (v16i8 Neon_AllOne))))),
8053 (NOT16b VPR128:$Rn)>;
8054 def : Pat<(v4i16 (xor
8056 (v4i16 (bitconvert (v8i8 Neon_AllOne))))),
8058 def : Pat<(v4i32 (xor
8060 (v4i32 (bitconvert (v16i8 Neon_AllOne))))),
8061 (NOT16b VPR128:$Rn)>;
8062 def : Pat<(v2i32 (xor
8064 (v2i32 (bitconvert (v8i8 Neon_AllOne))))),
8066 def : Pat<(v2i64 (xor
8068 (v2i64 (bitconvert (v16i8 Neon_AllOne))))),
8069 (NOT16b VPR128:$Rn)>;
8071 def : Pat<(v16i8 (int_aarch64_neon_rbit (v16i8 VPR128:$Rn))),
8072 (v16i8 (RBIT16b (v16i8 VPR128:$Rn)))>;
8073 def : Pat<(v8i8 (int_aarch64_neon_rbit (v8i8 VPR64:$Rn))),
8074 (v8i8 (RBIT8b (v8i8 VPR64:$Rn)))>;
8076 multiclass NeonI_2VMisc_SDsizes<string asmop, bit U, bits<5> opcode,
8077 SDPatternOperator Neon_Op> {
8078 def 4s : NeonI_2VMisc<0b1, U, 0b10, opcode,
8079 (outs VPR128:$Rd), (ins VPR128:$Rn),
8080 asmop # "\t$Rd.4s, $Rn.4s",
8081 [(set (v4f32 VPR128:$Rd),
8082 (v4f32 (Neon_Op (v4f32 VPR128:$Rn))))],
8085 def 2d : NeonI_2VMisc<0b1, U, 0b11, opcode,
8086 (outs VPR128:$Rd), (ins VPR128:$Rn),
8087 asmop # "\t$Rd.2d, $Rn.2d",
8088 [(set (v2f64 VPR128:$Rd),
8089 (v2f64 (Neon_Op (v2f64 VPR128:$Rn))))],
8092 def 2s : NeonI_2VMisc<0b0, U, 0b10, opcode,
8093 (outs VPR64:$Rd), (ins VPR64:$Rn),
8094 asmop # "\t$Rd.2s, $Rn.2s",
8095 [(set (v2f32 VPR64:$Rd),
8096 (v2f32 (Neon_Op (v2f32 VPR64:$Rn))))],
8100 defm FABS : NeonI_2VMisc_SDsizes<"fabs", 0b0, 0b01111, fabs>;
8101 defm FNEG : NeonI_2VMisc_SDsizes<"fneg", 0b1, 0b01111, fneg>;
8103 multiclass NeonI_2VMisc_HSD_Narrow<string asmop, bit U, bits<5> opcode> {
8104 def 8h8b : NeonI_2VMisc<0b0, U, 0b00, opcode,
8105 (outs VPR64:$Rd), (ins VPR128:$Rn),
8106 asmop # "\t$Rd.8b, $Rn.8h",
8109 def 4s4h : NeonI_2VMisc<0b0, U, 0b01, opcode,
8110 (outs VPR64:$Rd), (ins VPR128:$Rn),
8111 asmop # "\t$Rd.4h, $Rn.4s",
8114 def 2d2s : NeonI_2VMisc<0b0, U, 0b10, opcode,
8115 (outs VPR64:$Rd), (ins VPR128:$Rn),
8116 asmop # "\t$Rd.2s, $Rn.2d",
8119 let Constraints = "$Rd = $src" in {
8120 def 8h16b : NeonI_2VMisc<0b1, U, 0b00, opcode,
8121 (outs VPR128:$Rd), (ins VPR128:$src, VPR128:$Rn),
8122 asmop # "2\t$Rd.16b, $Rn.8h",
8125 def 4s8h : NeonI_2VMisc<0b1, U, 0b01, opcode,
8126 (outs VPR128:$Rd), (ins VPR128:$src, VPR128:$Rn),
8127 asmop # "2\t$Rd.8h, $Rn.4s",
8130 def 2d4s : NeonI_2VMisc<0b1, U, 0b10, opcode,
8131 (outs VPR128:$Rd), (ins VPR128:$src, VPR128:$Rn),
8132 asmop # "2\t$Rd.4s, $Rn.2d",
8137 defm XTN : NeonI_2VMisc_HSD_Narrow<"xtn", 0b0, 0b10010>;
8138 defm SQXTUN : NeonI_2VMisc_HSD_Narrow<"sqxtun", 0b1, 0b10010>;
8139 defm SQXTN : NeonI_2VMisc_HSD_Narrow<"sqxtn", 0b0, 0b10100>;
8140 defm UQXTN : NeonI_2VMisc_HSD_Narrow<"uqxtn", 0b1, 0b10100>;
8142 multiclass NeonI_2VMisc_Narrow_Patterns<string Prefix,
8143 SDPatternOperator Neon_Op> {
8144 def : Pat<(v8i8 (Neon_Op (v8i16 VPR128:$Rn))),
8145 (v8i8 (!cast<Instruction>(Prefix # 8h8b) (v8i16 VPR128:$Rn)))>;
8147 def : Pat<(v4i16 (Neon_Op (v4i32 VPR128:$Rn))),
8148 (v4i16 (!cast<Instruction>(Prefix # 4s4h) (v4i32 VPR128:$Rn)))>;
8150 def : Pat<(v2i32 (Neon_Op (v2i64 VPR128:$Rn))),
8151 (v2i32 (!cast<Instruction>(Prefix # 2d2s) (v2i64 VPR128:$Rn)))>;
8153 def : Pat<(v16i8 (concat_vectors
8155 (v8i8 (Neon_Op (v8i16 VPR128:$Rn))))),
8156 (!cast<Instruction>(Prefix # 8h16b)
8157 (SUBREG_TO_REG (i32 0), VPR64:$src, sub_64),
8160 def : Pat<(v8i16 (concat_vectors
8162 (v4i16 (Neon_Op (v4i32 VPR128:$Rn))))),
8163 (!cast<Instruction>(Prefix # 4s8h)
8164 (SUBREG_TO_REG (i32 0), VPR64:$src, sub_64),
8167 def : Pat<(v4i32 (concat_vectors
8169 (v2i32 (Neon_Op (v2i64 VPR128:$Rn))))),
8170 (!cast<Instruction>(Prefix # 2d4s)
8171 (SUBREG_TO_REG (i32 0), VPR64:$src, sub_64),
8175 defm : NeonI_2VMisc_Narrow_Patterns<"XTN", trunc>;
8176 defm : NeonI_2VMisc_Narrow_Patterns<"SQXTUN", int_arm_neon_vqmovnsu>;
8177 defm : NeonI_2VMisc_Narrow_Patterns<"SQXTN", int_arm_neon_vqmovns>;
8178 defm : NeonI_2VMisc_Narrow_Patterns<"UQXTN", int_arm_neon_vqmovnu>;
8180 multiclass NeonI_2VMisc_SHIFT<string asmop, bit U, bits<5> opcode> {
8181 let DecoderMethod = "DecodeSHLLInstruction" in {
8182 def 8b8h : NeonI_2VMisc<0b0, U, 0b00, opcode,
8184 (ins VPR64:$Rn, uimm_exact8:$Imm),
8185 asmop # "\t$Rd.8h, $Rn.8b, $Imm",
8188 def 4h4s : NeonI_2VMisc<0b0, U, 0b01, opcode,
8190 (ins VPR64:$Rn, uimm_exact16:$Imm),
8191 asmop # "\t$Rd.4s, $Rn.4h, $Imm",
8194 def 2s2d : NeonI_2VMisc<0b0, U, 0b10, opcode,
8196 (ins VPR64:$Rn, uimm_exact32:$Imm),
8197 asmop # "\t$Rd.2d, $Rn.2s, $Imm",
8200 def 16b8h : NeonI_2VMisc<0b1, U, 0b00, opcode,
8202 (ins VPR128:$Rn, uimm_exact8:$Imm),
8203 asmop # "2\t$Rd.8h, $Rn.16b, $Imm",
8206 def 8h4s : NeonI_2VMisc<0b1, U, 0b01, opcode,
8208 (ins VPR128:$Rn, uimm_exact16:$Imm),
8209 asmop # "2\t$Rd.4s, $Rn.8h, $Imm",
8212 def 4s2d : NeonI_2VMisc<0b1, U, 0b10, opcode,
8214 (ins VPR128:$Rn, uimm_exact32:$Imm),
8215 asmop # "2\t$Rd.2d, $Rn.4s, $Imm",
8220 defm SHLL : NeonI_2VMisc_SHIFT<"shll", 0b1, 0b10011>;
8222 class NeonI_SHLL_Patterns<ValueType OpTy, ValueType DesTy,
8223 SDPatternOperator ExtOp, Operand Neon_Imm,
8226 (DesTy (ExtOp (OpTy VPR64:$Rn))),
8228 (i32 Neon_Imm:$Imm))))),
8229 (!cast<Instruction>("SHLL" # suffix) VPR64:$Rn, Neon_Imm:$Imm)>;
8231 class NeonI_SHLL_High_Patterns<ValueType OpTy, ValueType DesTy,
8232 SDPatternOperator ExtOp, Operand Neon_Imm,
8233 string suffix, PatFrag GetHigh>
8236 (OpTy (GetHigh VPR128:$Rn)))),
8238 (i32 Neon_Imm:$Imm))))),
8239 (!cast<Instruction>("SHLL" # suffix) VPR128:$Rn, Neon_Imm:$Imm)>;
8241 def : NeonI_SHLL_Patterns<v8i8, v8i16, zext, uimm_exact8, "8b8h">;
8242 def : NeonI_SHLL_Patterns<v8i8, v8i16, sext, uimm_exact8, "8b8h">;
8243 def : NeonI_SHLL_Patterns<v4i16, v4i32, zext, uimm_exact16, "4h4s">;
8244 def : NeonI_SHLL_Patterns<v4i16, v4i32, sext, uimm_exact16, "4h4s">;
8245 def : NeonI_SHLL_Patterns<v2i32, v2i64, zext, uimm_exact32, "2s2d">;
8246 def : NeonI_SHLL_Patterns<v2i32, v2i64, sext, uimm_exact32, "2s2d">;
8247 def : NeonI_SHLL_High_Patterns<v8i8, v8i16, zext, uimm_exact8, "16b8h",
8249 def : NeonI_SHLL_High_Patterns<v8i8, v8i16, sext, uimm_exact8, "16b8h",
8251 def : NeonI_SHLL_High_Patterns<v4i16, v4i32, zext, uimm_exact16, "8h4s",
8253 def : NeonI_SHLL_High_Patterns<v4i16, v4i32, sext, uimm_exact16, "8h4s",
8255 def : NeonI_SHLL_High_Patterns<v2i32, v2i64, zext, uimm_exact32, "4s2d",
8257 def : NeonI_SHLL_High_Patterns<v2i32, v2i64, sext, uimm_exact32, "4s2d",
8260 multiclass NeonI_2VMisc_SD_Narrow<string asmop, bit U, bits<5> opcode> {
8261 def 4s4h : NeonI_2VMisc<0b0, U, 0b00, opcode,
8262 (outs VPR64:$Rd), (ins VPR128:$Rn),
8263 asmop # "\t$Rd.4h, $Rn.4s",
8266 def 2d2s : NeonI_2VMisc<0b0, U, 0b01, opcode,
8267 (outs VPR64:$Rd), (ins VPR128:$Rn),
8268 asmop # "\t$Rd.2s, $Rn.2d",
8271 let Constraints = "$src = $Rd" in {
8272 def 4s8h : NeonI_2VMisc<0b1, U, 0b00, opcode,
8273 (outs VPR128:$Rd), (ins VPR128:$src, VPR128:$Rn),
8274 asmop # "2\t$Rd.8h, $Rn.4s",
8277 def 2d4s : NeonI_2VMisc<0b1, U, 0b01, opcode,
8278 (outs VPR128:$Rd), (ins VPR128:$src, VPR128:$Rn),
8279 asmop # "2\t$Rd.4s, $Rn.2d",
8284 defm FCVTN : NeonI_2VMisc_SD_Narrow<"fcvtn", 0b0, 0b10110>;
8286 multiclass NeonI_2VMisc_Narrow_Pattern<string prefix,
8287 SDPatternOperator f32_to_f16_Op,
8288 SDPatternOperator f64_to_f32_Op> {
8290 def : Pat<(v4i16 (f32_to_f16_Op (v4f32 VPR128:$Rn))),
8291 (!cast<Instruction>(prefix # "4s4h") (v4f32 VPR128:$Rn))>;
8293 def : Pat<(v8i16 (concat_vectors
8295 (v4i16 (f32_to_f16_Op (v4f32 VPR128:$Rn))))),
8296 (!cast<Instruction>(prefix # "4s8h")
8297 (v4f32 (SUBREG_TO_REG (i32 0), VPR64:$src, sub_64)),
8298 (v4f32 VPR128:$Rn))>;
8300 def : Pat<(v2f32 (f64_to_f32_Op (v2f64 VPR128:$Rn))),
8301 (!cast<Instruction>(prefix # "2d2s") (v2f64 VPR128:$Rn))>;
8303 def : Pat<(v4f32 (concat_vectors
8305 (v2f32 (f64_to_f32_Op (v2f64 VPR128:$Rn))))),
8306 (!cast<Instruction>(prefix # "2d4s")
8307 (v4f32 (SUBREG_TO_REG (i32 0), VPR64:$src, sub_64)),
8308 (v2f64 VPR128:$Rn))>;
8311 defm : NeonI_2VMisc_Narrow_Pattern<"FCVTN", int_arm_neon_vcvtfp2hf, fround>;
8313 multiclass NeonI_2VMisc_D_Narrow<string asmop, string prefix, bit U,
8315 def 2d2s : NeonI_2VMisc<0b0, U, 0b01, opcode,
8316 (outs VPR64:$Rd), (ins VPR128:$Rn),
8317 asmop # "\t$Rd.2s, $Rn.2d",
8320 def 2d4s : NeonI_2VMisc<0b1, U, 0b01, opcode,
8321 (outs VPR128:$Rd), (ins VPR128:$src, VPR128:$Rn),
8322 asmop # "2\t$Rd.4s, $Rn.2d",
8324 let Constraints = "$src = $Rd";
8327 def : Pat<(v2f32 (int_aarch64_neon_vcvtxn (v2f64 VPR128:$Rn))),
8328 (!cast<Instruction>(prefix # "2d2s") VPR128:$Rn)>;
8330 def : Pat<(v4f32 (concat_vectors
8332 (v2f32 (int_aarch64_neon_vcvtxn (v2f64 VPR128:$Rn))))),
8333 (!cast<Instruction>(prefix # "2d4s")
8334 (v4f32 (SUBREG_TO_REG (i32 0), VPR64:$src, sub_64)),
8338 defm FCVTXN : NeonI_2VMisc_D_Narrow<"fcvtxn","FCVTXN", 0b1, 0b10110>;
8340 def Neon_High4Float : PatFrag<(ops node:$in),
8341 (extract_subvector (v4f32 node:$in), (iPTR 2))>;
8343 multiclass NeonI_2VMisc_HS_Extend<string asmop, bit U, bits<5> opcode> {
8344 def 4h4s : NeonI_2VMisc<0b0, U, 0b00, opcode,
8345 (outs VPR128:$Rd), (ins VPR64:$Rn),
8346 asmop # "\t$Rd.4s, $Rn.4h",
8349 def 2s2d : NeonI_2VMisc<0b0, U, 0b01, opcode,
8350 (outs VPR128:$Rd), (ins VPR64:$Rn),
8351 asmop # "\t$Rd.2d, $Rn.2s",
8354 def 8h4s : NeonI_2VMisc<0b1, U, 0b00, opcode,
8355 (outs VPR128:$Rd), (ins VPR128:$Rn),
8356 asmop # "2\t$Rd.4s, $Rn.8h",
8359 def 4s2d : NeonI_2VMisc<0b1, U, 0b01, opcode,
8360 (outs VPR128:$Rd), (ins VPR128:$Rn),
8361 asmop # "2\t$Rd.2d, $Rn.4s",
8365 defm FCVTL : NeonI_2VMisc_HS_Extend<"fcvtl", 0b0, 0b10111>;
8367 multiclass NeonI_2VMisc_Extend_Pattern<string prefix> {
8368 def : Pat<(v4f32 (int_arm_neon_vcvthf2fp (v4i16 VPR64:$Rn))),
8369 (!cast<Instruction>(prefix # "4h4s") VPR64:$Rn)>;
8371 def : Pat<(v4f32 (int_arm_neon_vcvthf2fp
8373 (v8i16 VPR128:$Rn))))),
8374 (!cast<Instruction>(prefix # "8h4s") VPR128:$Rn)>;
8376 def : Pat<(v2f64 (fextend (v2f32 VPR64:$Rn))),
8377 (!cast<Instruction>(prefix # "2s2d") VPR64:$Rn)>;
8379 def : Pat<(v2f64 (fextend
8380 (v2f32 (Neon_High4Float
8381 (v4f32 VPR128:$Rn))))),
8382 (!cast<Instruction>(prefix # "4s2d") VPR128:$Rn)>;
8385 defm : NeonI_2VMisc_Extend_Pattern<"FCVTL">;
8387 multiclass NeonI_2VMisc_SD_Conv<string asmop, bit Size, bit U, bits<5> opcode,
8388 ValueType ResTy4s, ValueType OpTy4s,
8389 ValueType ResTy2d, ValueType OpTy2d,
8390 ValueType ResTy2s, ValueType OpTy2s,
8391 SDPatternOperator Neon_Op> {
8393 def 4s : NeonI_2VMisc<0b1, U, {Size, 0b0}, opcode,
8394 (outs VPR128:$Rd), (ins VPR128:$Rn),
8395 asmop # "\t$Rd.4s, $Rn.4s",
8396 [(set (ResTy4s VPR128:$Rd),
8397 (ResTy4s (Neon_Op (OpTy4s VPR128:$Rn))))],
8400 def 2d : NeonI_2VMisc<0b1, U, {Size, 0b1}, opcode,
8401 (outs VPR128:$Rd), (ins VPR128:$Rn),
8402 asmop # "\t$Rd.2d, $Rn.2d",
8403 [(set (ResTy2d VPR128:$Rd),
8404 (ResTy2d (Neon_Op (OpTy2d VPR128:$Rn))))],
8407 def 2s : NeonI_2VMisc<0b0, U, {Size, 0b0}, opcode,
8408 (outs VPR64:$Rd), (ins VPR64:$Rn),
8409 asmop # "\t$Rd.2s, $Rn.2s",
8410 [(set (ResTy2s VPR64:$Rd),
8411 (ResTy2s (Neon_Op (OpTy2s VPR64:$Rn))))],
8415 multiclass NeonI_2VMisc_fp_to_int<string asmop, bit Size, bit U,
8416 bits<5> opcode, SDPatternOperator Neon_Op> {
8417 defm _ : NeonI_2VMisc_SD_Conv<asmop, Size, U, opcode, v4i32, v4f32, v2i64,
8418 v2f64, v2i32, v2f32, Neon_Op>;
8421 defm FCVTNS : NeonI_2VMisc_fp_to_int<"fcvtns", 0b0, 0b0, 0b11010,
8422 int_arm_neon_vcvtns>;
8423 defm FCVTNU : NeonI_2VMisc_fp_to_int<"fcvtnu", 0b0, 0b1, 0b11010,
8424 int_arm_neon_vcvtnu>;
8425 defm FCVTPS : NeonI_2VMisc_fp_to_int<"fcvtps", 0b1, 0b0, 0b11010,
8426 int_arm_neon_vcvtps>;
8427 defm FCVTPU : NeonI_2VMisc_fp_to_int<"fcvtpu", 0b1, 0b1, 0b11010,
8428 int_arm_neon_vcvtpu>;
8429 defm FCVTMS : NeonI_2VMisc_fp_to_int<"fcvtms", 0b0, 0b0, 0b11011,
8430 int_arm_neon_vcvtms>;
8431 defm FCVTMU : NeonI_2VMisc_fp_to_int<"fcvtmu", 0b0, 0b1, 0b11011,
8432 int_arm_neon_vcvtmu>;
8433 defm FCVTZS : NeonI_2VMisc_fp_to_int<"fcvtzs", 0b1, 0b0, 0b11011, fp_to_sint>;
8434 defm FCVTZU : NeonI_2VMisc_fp_to_int<"fcvtzu", 0b1, 0b1, 0b11011, fp_to_uint>;
8435 defm FCVTAS : NeonI_2VMisc_fp_to_int<"fcvtas", 0b0, 0b0, 0b11100,
8436 int_arm_neon_vcvtas>;
8437 defm FCVTAU : NeonI_2VMisc_fp_to_int<"fcvtau", 0b0, 0b1, 0b11100,
8438 int_arm_neon_vcvtau>;
8440 multiclass NeonI_2VMisc_int_to_fp<string asmop, bit Size, bit U,
8441 bits<5> opcode, SDPatternOperator Neon_Op> {
8442 defm _ : NeonI_2VMisc_SD_Conv<asmop, Size, U, opcode, v4f32, v4i32, v2f64,
8443 v2i64, v2f32, v2i32, Neon_Op>;
8446 defm SCVTF : NeonI_2VMisc_int_to_fp<"scvtf", 0b0, 0b0, 0b11101, sint_to_fp>;
8447 defm UCVTF : NeonI_2VMisc_int_to_fp<"ucvtf", 0b0, 0b1, 0b11101, uint_to_fp>;
8449 multiclass NeonI_2VMisc_fp_to_fp<string asmop, bit Size, bit U,
8450 bits<5> opcode, SDPatternOperator Neon_Op> {
8451 defm _ : NeonI_2VMisc_SD_Conv<asmop, Size, U, opcode, v4f32, v4f32, v2f64,
8452 v2f64, v2f32, v2f32, Neon_Op>;
8455 defm FRINTN : NeonI_2VMisc_fp_to_fp<"frintn", 0b0, 0b0, 0b11000,
8456 int_aarch64_neon_frintn>;
8457 defm FRINTA : NeonI_2VMisc_fp_to_fp<"frinta", 0b0, 0b1, 0b11000, frnd>;
8458 defm FRINTP : NeonI_2VMisc_fp_to_fp<"frintp", 0b1, 0b0, 0b11000, fceil>;
8459 defm FRINTM : NeonI_2VMisc_fp_to_fp<"frintm", 0b0, 0b0, 0b11001, ffloor>;
8460 defm FRINTX : NeonI_2VMisc_fp_to_fp<"frintx", 0b0, 0b1, 0b11001, frint>;
8461 defm FRINTZ : NeonI_2VMisc_fp_to_fp<"frintz", 0b1, 0b0, 0b11001, ftrunc>;
8462 defm FRINTI : NeonI_2VMisc_fp_to_fp<"frinti", 0b1, 0b1, 0b11001, fnearbyint>;
8463 defm FRECPE : NeonI_2VMisc_fp_to_fp<"frecpe", 0b1, 0b0, 0b11101,
8464 int_arm_neon_vrecpe>;
8465 defm FRSQRTE : NeonI_2VMisc_fp_to_fp<"frsqrte", 0b1, 0b1, 0b11101,
8466 int_arm_neon_vrsqrte>;
8467 defm FSQRT : NeonI_2VMisc_fp_to_fp<"fsqrt", 0b1, 0b1, 0b11111, fsqrt>;
8469 multiclass NeonI_2VMisc_S_Conv<string asmop, bit Size, bit U,
8470 bits<5> opcode, SDPatternOperator Neon_Op> {
8471 def 4s : NeonI_2VMisc<0b1, U, {Size, 0b0}, opcode,
8472 (outs VPR128:$Rd), (ins VPR128:$Rn),
8473 asmop # "\t$Rd.4s, $Rn.4s",
8474 [(set (v4i32 VPR128:$Rd),
8475 (v4i32 (Neon_Op (v4i32 VPR128:$Rn))))],
8478 def 2s : NeonI_2VMisc<0b0, U, {Size, 0b0}, opcode,
8479 (outs VPR64:$Rd), (ins VPR64:$Rn),
8480 asmop # "\t$Rd.2s, $Rn.2s",
8481 [(set (v2i32 VPR64:$Rd),
8482 (v2i32 (Neon_Op (v2i32 VPR64:$Rn))))],
8486 defm URECPE : NeonI_2VMisc_S_Conv<"urecpe", 0b1, 0b0, 0b11100,
8487 int_arm_neon_vrecpe>;
8488 defm URSQRTE : NeonI_2VMisc_S_Conv<"ursqrte", 0b1, 0b1, 0b11100,
8489 int_arm_neon_vrsqrte>;
8492 class NeonI_Cryptoaes_2v<bits<2> size, bits<5> opcode,
8493 string asmop, SDPatternOperator opnode>
8494 : NeonI_Crypto_AES<size, opcode,
8495 (outs VPR128:$Rd), (ins VPR128:$src, VPR128:$Rn),
8496 asmop # "\t$Rd.16b, $Rn.16b",
8497 [(set (v16i8 VPR128:$Rd),
8498 (v16i8 (opnode (v16i8 VPR128:$src),
8499 (v16i8 VPR128:$Rn))))],
8501 let Constraints = "$src = $Rd";
8502 let Predicates = [HasNEON, HasCrypto];
8505 def AESE : NeonI_Cryptoaes_2v<0b00, 0b00100, "aese", int_arm_neon_aese>;
8506 def AESD : NeonI_Cryptoaes_2v<0b00, 0b00101, "aesd", int_arm_neon_aesd>;
8508 class NeonI_Cryptoaes<bits<2> size, bits<5> opcode,
8509 string asmop, SDPatternOperator opnode>
8510 : NeonI_Crypto_AES<size, opcode,
8511 (outs VPR128:$Rd), (ins VPR128:$Rn),
8512 asmop # "\t$Rd.16b, $Rn.16b",
8513 [(set (v16i8 VPR128:$Rd),
8514 (v16i8 (opnode (v16i8 VPR128:$Rn))))],
8517 def AESMC : NeonI_Cryptoaes<0b00, 0b00110, "aesmc", int_arm_neon_aesmc>;
8518 def AESIMC : NeonI_Cryptoaes<0b00, 0b00111, "aesimc", int_arm_neon_aesimc>;
8520 class NeonI_Cryptosha_vv<bits<2> size, bits<5> opcode,
8521 string asmop, SDPatternOperator opnode>
8522 : NeonI_Crypto_SHA<size, opcode,
8523 (outs VPR128:$Rd), (ins VPR128:$src, VPR128:$Rn),
8524 asmop # "\t$Rd.4s, $Rn.4s",
8525 [(set (v4i32 VPR128:$Rd),
8526 (v4i32 (opnode (v4i32 VPR128:$src),
8527 (v4i32 VPR128:$Rn))))],
8529 let Constraints = "$src = $Rd";
8530 let Predicates = [HasNEON, HasCrypto];
8533 def SHA1SU1 : NeonI_Cryptosha_vv<0b00, 0b00001, "sha1su1",
8534 int_arm_neon_sha1su1>;
8535 def SHA256SU0 : NeonI_Cryptosha_vv<0b00, 0b00010, "sha256su0",
8536 int_arm_neon_sha256su0>;
8538 class NeonI_Cryptosha_ss<bits<2> size, bits<5> opcode,
8539 string asmop, SDPatternOperator opnode>
8540 : NeonI_Crypto_SHA<size, opcode,
8541 (outs FPR32:$Rd), (ins FPR32:$Rn),
8542 asmop # "\t$Rd, $Rn",
8543 [(set (v1i32 FPR32:$Rd),
8544 (v1i32 (opnode (v1i32 FPR32:$Rn))))],
8546 let Predicates = [HasNEON, HasCrypto];
8549 def SHA1H : NeonI_Cryptosha_ss<0b00, 0b00000, "sha1h", int_arm_neon_sha1h>;
8551 class NeonI_Cryptosha3_vvv<bits<2> size, bits<3> opcode, string asmop,
8552 SDPatternOperator opnode>
8553 : NeonI_Crypto_3VSHA<size, opcode,
8555 (ins VPR128:$src, VPR128:$Rn, VPR128:$Rm),
8556 asmop # "\t$Rd.4s, $Rn.4s, $Rm.4s",
8557 [(set (v4i32 VPR128:$Rd),
8558 (v4i32 (opnode (v4i32 VPR128:$src),
8560 (v4i32 VPR128:$Rm))))],
8562 let Constraints = "$src = $Rd";
8563 let Predicates = [HasNEON, HasCrypto];
8566 def SHA1SU0 : NeonI_Cryptosha3_vvv<0b00, 0b011, "sha1su0",
8567 int_arm_neon_sha1su0>;
8568 def SHA256SU1 : NeonI_Cryptosha3_vvv<0b00, 0b110, "sha256su1",
8569 int_arm_neon_sha256su1>;
8571 class NeonI_Cryptosha3_qqv<bits<2> size, bits<3> opcode, string asmop,
8572 SDPatternOperator opnode>
8573 : NeonI_Crypto_3VSHA<size, opcode,
8575 (ins FPR128:$src, FPR128:$Rn, VPR128:$Rm),
8576 asmop # "\t$Rd, $Rn, $Rm.4s",
8577 [(set (v4i32 FPR128:$Rd),
8578 (v4i32 (opnode (v4i32 FPR128:$src),
8580 (v4i32 VPR128:$Rm))))],
8582 let Constraints = "$src = $Rd";
8583 let Predicates = [HasNEON, HasCrypto];
8586 def SHA256H : NeonI_Cryptosha3_qqv<0b00, 0b100, "sha256h",
8587 int_arm_neon_sha256h>;
8588 def SHA256H2 : NeonI_Cryptosha3_qqv<0b00, 0b101, "sha256h2",
8589 int_arm_neon_sha256h2>;
8591 class NeonI_Cryptosha3_qsv<bits<2> size, bits<3> opcode, string asmop,
8592 SDPatternOperator opnode>
8593 : NeonI_Crypto_3VSHA<size, opcode,
8595 (ins FPR128:$src, FPR32:$Rn, VPR128:$Rm),
8596 asmop # "\t$Rd, $Rn, $Rm.4s",
8597 [(set (v4i32 FPR128:$Rd),
8598 (v4i32 (opnode (v4i32 FPR128:$src),
8600 (v4i32 VPR128:$Rm))))],
8602 let Constraints = "$src = $Rd";
8603 let Predicates = [HasNEON, HasCrypto];
8606 def SHA1C : NeonI_Cryptosha3_qsv<0b00, 0b000, "sha1c", int_aarch64_neon_sha1c>;
8607 def SHA1P : NeonI_Cryptosha3_qsv<0b00, 0b001, "sha1p", int_aarch64_neon_sha1p>;
8608 def SHA1M : NeonI_Cryptosha3_qsv<0b00, 0b010, "sha1m", int_aarch64_neon_sha1m>;
8611 // Patterns for handling half-precision values
8614 // Convert f16 value coming in as i16 value to f32
8615 def : Pat<(f32 (f16_to_f32 (i32 (and (i32 GPR32:$Rn), 65535)))),
8616 (FCVTsh (EXTRACT_SUBREG (FMOVsw GPR32:$Rn), sub_16))>;
8617 def : Pat<(f32 (f16_to_f32 (i32 (assertzext GPR32:$Rn)))),
8618 (FCVTsh (EXTRACT_SUBREG (FMOVsw GPR32:$Rn), sub_16))>;
8620 def : Pat<(f32 (f16_to_f32 (i32 (assertzext (i32 (
8621 f32_to_f16 (f32 FPR32:$Rn))))))),
8624 // Patterns for vector extract of half-precision FP value in i16 storage type
8625 def : Pat<(f32 (f16_to_f32 ( i32 (and (i32 (vector_extract
8626 (v4i16 VPR64:$Rn), neon_uimm2_bare:$Imm)), 65535)))),
8627 (FCVTsh (f16 (DUPhv_H
8628 (v8i16 (SUBREG_TO_REG (i64 0), VPR64:$Rn, sub_64)),
8629 neon_uimm2_bare:$Imm)))>;
8631 def : Pat<(f32 (f16_to_f32 ( i32 (and (i32 (vector_extract
8632 (v8i16 VPR128:$Rn), neon_uimm3_bare:$Imm)), 65535)))),
8633 (FCVTsh (f16 (DUPhv_H (v8i16 VPR128:$Rn), neon_uimm3_bare:$Imm)))>;
8635 // Patterns for vector insert of half-precision FP value 0 in i16 storage type
8636 def : Pat<(v8i16 (vector_insert (v8i16 VPR128:$Rn),
8637 (i32 (assertsext (i32 (fp_to_sint(f32 (f16_to_f32 (i32 0))))))),
8638 (neon_uimm3_bare:$Imm))),
8639 (v8i16 (INSELh (v8i16 VPR128:$Rn),
8640 (v8i16 (SUBREG_TO_REG (i64 0),
8641 (f16 (EXTRACT_SUBREG (f32 (FMOVsw (i32 WZR))), sub_16)),
8643 neon_uimm3_bare:$Imm, 0))>;
8645 def : Pat<(v4i16 (vector_insert (v4i16 VPR64:$Rn),
8646 (i32 (assertsext (i32 (fp_to_sint(f32 (f16_to_f32 (i32 0))))))),
8647 (neon_uimm2_bare:$Imm))),
8648 (v4i16 (EXTRACT_SUBREG
8650 (v8i16 (SUBREG_TO_REG (i64 0), VPR64:$Rn, sub_64)),
8651 (v8i16 (SUBREG_TO_REG (i64 0),
8652 (f16 (EXTRACT_SUBREG (f32 (FMOVsw (i32 WZR))), sub_16)),
8654 neon_uimm2_bare:$Imm, 0)),
8657 // Patterns for vector insert of half-precision FP value in i16 storage type
8658 def : Pat<(v8i16 (vector_insert (v8i16 VPR128:$Rn),
8659 (i32 (assertsext (i32 (fp_to_sint
8660 (f32 (f16_to_f32 (i32 (and (i32 GPR32:$src), 65535)))))))),
8661 (neon_uimm3_bare:$Imm))),
8662 (v8i16 (INSELh (v8i16 VPR128:$Rn),
8663 (v8i16 (SUBREG_TO_REG (i64 0),
8664 (f16 (EXTRACT_SUBREG (f32 (FMOVsw (i32 GPR32:$src))), sub_16)),
8666 neon_uimm3_bare:$Imm, 0))>;
8668 def : Pat<(v4i16 (vector_insert (v4i16 VPR64:$Rn),
8669 (i32 (assertsext (i32 (fp_to_sint
8670 (f32 (f16_to_f32 (i32 (and (i32 GPR32:$src), 65535)))))))),
8671 (neon_uimm2_bare:$Imm))),
8672 (v4i16 (EXTRACT_SUBREG
8674 (v8i16 (SUBREG_TO_REG (i64 0), VPR64:$Rn, sub_64)),
8675 (v8i16 (SUBREG_TO_REG (i64 0),
8676 (f16 (EXTRACT_SUBREG (f32 (FMOVsw (i32 GPR32:$src))), sub_16)),
8678 neon_uimm2_bare:$Imm, 0)),
8681 def : Pat<(v8i16 (vector_insert (v8i16 VPR128:$Rn),
8682 (i32 (vector_extract (v8i16 VPR128:$src), neon_uimm3_bare:$Imm2)),
8683 (neon_uimm3_bare:$Imm1))),
8684 (v8i16 (INSELh (v8i16 VPR128:$Rn), (v8i16 VPR128:$src),
8685 neon_uimm3_bare:$Imm1, neon_uimm3_bare:$Imm2))>;
8687 // Patterns for vector copy of half-precision FP value in i16 storage type
8688 def : Pat<(v8i16 (vector_insert (v8i16 VPR128:$Rn),
8689 (i32 (assertsext (i32 (fp_to_sint(f32 (f16_to_f32 (i32 (and (i32
8690 (vector_extract (v8i16 VPR128:$src), neon_uimm3_bare:$Imm2)),
8692 (neon_uimm3_bare:$Imm1))),
8693 (v8i16 (INSELh (v8i16 VPR128:$Rn), (v8i16 VPR128:$src),
8694 neon_uimm3_bare:$Imm1, neon_uimm3_bare:$Imm2))>;
8696 def : Pat<(v4i16 (vector_insert (v4i16 VPR64:$Rn),
8697 (i32 (assertsext (i32 (fp_to_sint(f32 (f16_to_f32 (i32 (and (i32
8698 (vector_extract (v4i16 VPR64:$src), neon_uimm3_bare:$Imm2)),
8700 (neon_uimm3_bare:$Imm1))),
8701 (v4i16 (EXTRACT_SUBREG
8703 (v8i16 (SUBREG_TO_REG (i64 0), VPR64:$Rn, sub_64)),
8704 (v8i16 (SUBREG_TO_REG (i64 0), VPR64:$src, sub_64)),
8705 neon_uimm3_bare:$Imm1, neon_uimm3_bare:$Imm2)),