1 //===-- TwoAddressInstructionPass.cpp - Two-Address instruction pass ------===//
3 // The LLVM Compiler Infrastructure
5 // This file was developed by the LLVM research group and is distributed under
6 // the University of Illinois Open Source License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file implements the TwoAddress instruction pass which is used
11 // by most register allocators. Two-Address instructions are rewritten
21 // Note that if a register allocator chooses to use this pass, that it
22 // has to be capable of handling the non-SSA nature of these rewritten
25 // It is also worth noting that the duplicate operand of the two
26 // address instruction is removed.
28 //===----------------------------------------------------------------------===//
30 #define DEBUG_TYPE "twoaddrinstr"
31 #include "llvm/CodeGen/Passes.h"
32 #include "llvm/Function.h"
33 #include "llvm/CodeGen/LiveVariables.h"
34 #include "llvm/CodeGen/MachineFunctionPass.h"
35 #include "llvm/CodeGen/MachineInstr.h"
36 #include "llvm/CodeGen/SSARegMap.h"
37 #include "llvm/Target/MRegisterInfo.h"
38 #include "llvm/Target/TargetInstrInfo.h"
39 #include "llvm/Target/TargetMachine.h"
40 #include "llvm/Support/Debug.h"
41 #include "llvm/Support/Compiler.h"
42 #include "llvm/ADT/Statistic.h"
43 #include "llvm/ADT/STLExtras.h"
47 static Statistic NumTwoAddressInstrs("twoaddressinstruction",
48 "Number of two-address instructions");
49 static Statistic NumCommuted("twoaddressinstruction",
50 "Number of instructions commuted to coalesce");
51 static Statistic NumConvertedTo3Addr("twoaddressinstruction",
52 "Number of instructions promoted to 3-address");
54 struct VISIBILITY_HIDDEN TwoAddressInstructionPass
55 : public MachineFunctionPass {
56 virtual void getAnalysisUsage(AnalysisUsage &AU) const;
58 /// runOnMachineFunction - pass entry point
59 bool runOnMachineFunction(MachineFunction&);
62 RegisterPass<TwoAddressInstructionPass>
63 X("twoaddressinstruction", "Two-Address instruction pass");
66 const PassInfo *llvm::TwoAddressInstructionPassID = X.getPassInfo();
68 void TwoAddressInstructionPass::getAnalysisUsage(AnalysisUsage &AU) const {
69 AU.addRequired<LiveVariables>();
70 AU.addPreserved<LiveVariables>();
71 AU.addPreservedID(PHIEliminationID);
72 MachineFunctionPass::getAnalysisUsage(AU);
75 /// runOnMachineFunction - Reduce two-address instructions to two
78 bool TwoAddressInstructionPass::runOnMachineFunction(MachineFunction &MF) {
79 DOUT << "Machine Function\n";
80 const TargetMachine &TM = MF.getTarget();
81 const TargetInstrInfo &TII = *TM.getInstrInfo();
82 const MRegisterInfo &MRI = *TM.getRegisterInfo();
83 LiveVariables &LV = getAnalysis<LiveVariables>();
85 bool MadeChange = false;
87 DOUT << "********** REWRITING TWO-ADDR INSTRS **********\n";
88 DOUT << "********** Function: " << MF.getFunction()->getName() << '\n';
90 for (MachineFunction::iterator mbbi = MF.begin(), mbbe = MF.end();
91 mbbi != mbbe; ++mbbi) {
92 for (MachineBasicBlock::iterator mi = mbbi->begin(), me = mbbi->end();
94 const TargetInstrDescriptor *TID = mi->getInstrDescriptor();
96 bool FirstTied = true;
97 for (unsigned si = 1, e = TID->numOperands; si < e; ++si) {
98 int ti = TID->getOperandConstraint(si, TOI::TIED_TO);
103 ++NumTwoAddressInstrs;
104 DOUT << '\t'; DEBUG(mi->print(*cerr.stream(), &TM));
108 assert(mi->getOperand(si).isRegister() && mi->getOperand(si).getReg() &&
109 mi->getOperand(si).isUse() && "two address instruction invalid");
111 // if the two operands are the same we just remove the use
112 // and mark the def as def&use, otherwise we have to insert a copy.
113 if (mi->getOperand(ti).getReg() != mi->getOperand(si).getReg()) {
119 unsigned regA = mi->getOperand(ti).getReg();
120 unsigned regB = mi->getOperand(si).getReg();
122 assert(MRegisterInfo::isVirtualRegister(regA) &&
123 MRegisterInfo::isVirtualRegister(regB) &&
124 "cannot update physical register live information");
127 // First, verify that we don't have a use of a in the instruction (a =
128 // b + a for example) because our transformation will not work. This
129 // should never occur because we are in SSA form.
130 for (unsigned i = 0; i != mi->getNumOperands(); ++i)
131 assert((int)i == ti ||
132 !mi->getOperand(i).isRegister() ||
133 mi->getOperand(i).getReg() != regA);
136 // If this instruction is not the killing user of B, see if we can
137 // rearrange the code to make it so. Making it the killing user will
138 // allow us to coalesce A and B together, eliminating the copy we are
140 if (!LV.KillsRegister(mi, regB)) {
141 // If this instruction is commutative, check to see if C dies. If
142 // so, swap the B and C operands. This makes the live ranges of A
144 // FIXME: This code also works for A := B op C instructions.
145 if ((TID->Flags & M_COMMUTABLE) && mi->getNumOperands() == 3) {
146 assert(mi->getOperand(3-si).isRegister() &&
147 "Not a proper commutative instruction!");
148 unsigned regC = mi->getOperand(3-si).getReg();
149 if (LV.KillsRegister(mi, regC)) {
150 DOUT << "2addr: COMMUTING : " << *mi;
151 MachineInstr *NewMI = TII.commuteInstruction(mi);
153 DOUT << "2addr: COMMUTING FAILED!\n";
155 DOUT << "2addr: COMMUTED TO: " << *NewMI;
156 // If the instruction changed to commute it, update livevar.
158 LV.instructionChanged(mi, NewMI); // Update live variables
159 mbbi->insert(mi, NewMI); // Insert the new inst
160 mbbi->erase(mi); // Nuke the old inst.
166 goto InstructionRearranged;
171 // If this instruction is potentially convertible to a true
172 // three-address instruction,
173 if (TID->Flags & M_CONVERTIBLE_TO_3_ADDR)
174 // FIXME: This assumes there are no more operands which are tied
175 // to another register.
177 for (unsigned i = si+1, e = TID->numOperands; i < e; ++i)
178 assert(TID->getOperandConstraint(i, TOI::TIED_TO) == -1);
181 if (MachineInstr *New = TII.convertToThreeAddress(mbbi, mi, LV)) {
182 DOUT << "2addr: CONVERTING 2-ADDR: " << *mi;
183 DOUT << "2addr: TO 3-ADDR: " << *New;
184 mbbi->erase(mi); // Nuke the old inst.
186 ++NumConvertedTo3Addr;
187 // Done with this instruction.
192 InstructionRearranged:
193 const TargetRegisterClass* rc = MF.getSSARegMap()->getRegClass(regA);
194 MRI.copyRegToReg(*mbbi, mi, regA, regB, rc);
196 MachineBasicBlock::iterator prevMi = prior(mi);
197 DOUT << "\t\tprepend:\t"; DEBUG(prevMi->print(*cerr.stream(), &TM));
199 // Update live variables for regA
200 LiveVariables::VarInfo& varInfo = LV.getVarInfo(regA);
201 varInfo.DefInst = prevMi;
203 // update live variables for regB
204 if (LV.removeVirtualRegisterKilled(regB, mbbi, mi))
205 LV.addVirtualRegisterKilled(regB, prevMi);
207 if (LV.removeVirtualRegisterDead(regB, mbbi, mi))
208 LV.addVirtualRegisterDead(regB, prevMi);
210 // replace all occurences of regB with regA
211 for (unsigned i = 0, e = mi->getNumOperands(); i != e; ++i) {
212 if (mi->getOperand(i).isRegister() &&
213 mi->getOperand(i).getReg() == regB)
214 mi->getOperand(i).setReg(regA);
218 assert(mi->getOperand(ti).isDef() && mi->getOperand(si).isUse());
219 mi->getOperand(ti).setReg(mi->getOperand(si).getReg());
222 DOUT << "\t\trewrite to:\t"; DEBUG(mi->print(*cerr.stream(), &TM));