2 * This file is dual-licensed: you can use it either under the terms
3 * of the GPL or the X11 license, at your option. Note that this dual
4 * licensing only applies to this file, and not this project as a
7 * a) This file is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of the
10 * License, or (at your option) any later version.
12 * This file is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
19 * b) Permission is hereby granted, free of charge, to any person
20 * obtaining a copy of this software and associated documentation
21 * files (the "Software"), to deal in the Software without
22 * restriction, including without limitation the rights to use,
23 * copy, modify, merge, publish, distribute, sublicense, and/or
24 * sell copies of the Software, and to permit persons to whom the
25 * Software is furnished to do so, subject to the following
28 * The above copyright notice and this permission notice shall be
29 * included in all copies or substantial portions of the Software.
31 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
32 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
33 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
34 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
35 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
36 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
37 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
38 * OTHER DEALINGS IN THE SOFTWARE.
41 #include <dt-bindings/gpio/gpio.h>
42 #include <dt-bindings/interrupt-controller/irq.h>
43 #include <dt-bindings/interrupt-controller/arm-gic.h>
44 #include <dt-bindings/pinctrl/rockchip.h>
45 #include <dt-bindings/clock/rk3288-cru.h>
46 #include <dt-bindings/thermal/thermal.h>
47 #include <dt-bindings/power/rk3288-power.h>
48 #include <dt-bindings/soc/rockchip,boot-mode.h>
49 #include "skeleton.dtsi"
52 compatible = "rockchip,rk3288";
54 interrupt-parent = <&gic>;
79 compatible = "arm,cortex-a12-pmu";
80 interrupts = <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>,
81 <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>,
82 <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>,
83 <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
84 interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
90 enable-method = "rockchip,rk3066-smp";
91 rockchip,pmu = <&pmu>;
95 compatible = "arm,cortex-a12";
97 resets = <&cru SRST_CORE0>;
98 operating-points-v2 = <&cpu0_opp_table>;
99 #cooling-cells = <2>; /* min followed by max */
100 clocks = <&cru ARMCLK>;
104 compatible = "arm,cortex-a12";
106 resets = <&cru SRST_CORE1>;
107 operating-points-v2 = <&cpu0_opp_table>;
111 compatible = "arm,cortex-a12";
113 resets = <&cru SRST_CORE2>;
114 operating-points-v2 = <&cpu0_opp_table>;
118 compatible = "arm,cortex-a12";
120 resets = <&cru SRST_CORE3>;
121 operating-points-v2 = <&cpu0_opp_table>;
125 cpu0_opp_table: opp_table0 {
126 compatible = "operating-points-v2";
130 opp-hz = /bits/ 64 <126000000>;
131 opp-microvolt = <900000>;
132 clock-latency-ns = <40000>;
135 opp-hz = /bits/ 64 <216000000>;
136 opp-microvolt = <900000>;
137 clock-latency-ns = <40000>;
140 opp-hz = /bits/ 64 <408000000>;
141 opp-microvolt = <900000>;
142 clock-latency-ns = <40000>;
145 opp-hz = /bits/ 64 <600000000>;
146 opp-microvolt = <900000>;
147 clock-latency-ns = <40000>;
150 opp-hz = /bits/ 64 <696000000>;
151 opp-microvolt = <950000>;
152 clock-latency-ns = <40000>;
155 opp-hz = /bits/ 64 <816000000>;
156 opp-microvolt = <1000000>;
157 clock-latency-ns = <40000>;
161 opp-hz = /bits/ 64 <1008000000>;
162 opp-microvolt = <1050000>;
163 clock-latency-ns = <40000>;
166 opp-hz = /bits/ 64 <1200000000>;
167 opp-microvolt = <1100000>;
168 clock-latency-ns = <40000>;
171 opp-hz = /bits/ 64 <1416000000>;
172 opp-microvolt = <1200000>;
173 clock-latency-ns = <40000>;
176 opp-hz = /bits/ 64 <1512000000>;
177 opp-microvolt = <1300000>;
178 clock-latency-ns = <40000>;
181 opp-hz = /bits/ 64 <1608000000>;
182 opp-microvolt = <1350000>;
183 clock-latency-ns = <40000>;
190 min-volt = <900000>; /* uV */
191 min-freq = <126000>; /* KHz */
192 leakage-adjust-volt = <
196 nvmem-cells = <&cpu_leakage>;
197 nvmem-cell-names = "cpu_leakage";
202 compatible = "arm,amba-bus";
203 #address-cells = <1>;
207 dmac_peri: dma-controller@ff250000 {
208 compatible = "arm,pl330", "arm,primecell";
209 reg = <0xff250000 0x4000>;
210 interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
211 <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
213 arm,pl330-broken-no-flushp;
214 peripherals-req-type-burst;
215 clocks = <&cru ACLK_DMAC2>;
216 clock-names = "apb_pclk";
219 dmac_bus_ns: dma-controller@ff600000 {
220 compatible = "arm,pl330", "arm,primecell";
221 reg = <0xff600000 0x4000>;
222 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
223 <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
225 arm,pl330-broken-no-flushp;
226 peripherals-req-type-burst;
227 clocks = <&cru ACLK_DMAC1>;
228 clock-names = "apb_pclk";
232 dmac_bus_s: dma-controller@ffb20000 {
233 compatible = "arm,pl330", "arm,primecell";
234 reg = <0xffb20000 0x4000>;
235 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
236 <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
238 arm,pl330-broken-no-flushp;
239 peripherals-req-type-burst;
240 clocks = <&cru ACLK_DMAC1>;
241 clock-names = "apb_pclk";
246 #address-cells = <1>;
251 * The rk3288 cannot use the memory area above 0xfe000000
252 * for dma operations for some reason. While there is
253 * probably a better solution available somewhere, we
254 * haven't found it yet and while devices with 2GB of ram
255 * are not affected, this issue prevents 4GB from booting.
256 * So to make these devices at least bootable, block
257 * this area for the time being until the real solution
260 dma-unusable@fe000000 {
261 reg = <0xfe000000 0x1000000>;
266 compatible = "fixed-clock";
267 clock-frequency = <24000000>;
268 clock-output-names = "xin24m";
273 compatible = "arm,armv7-timer";
274 arm,cpu-registers-not-fw-configured;
275 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
276 <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
277 <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
278 <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
279 clock-frequency = <24000000>;
282 timer: timer@ff810000 {
283 compatible = "rockchip,rk3288-timer";
284 reg = <0xff810000 0x20>;
285 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
286 clocks = <&xin24m>, <&cru PCLK_TIMER>;
287 clock-names = "timer", "pclk";
291 compatible = "rockchip,display-subsystem";
292 ports = <&vopl_out>, <&vopb_out>;
295 sdmmc: dwmmc@ff0c0000 {
296 compatible = "rockchip,rk3288-dw-mshc";
297 clock-freq-min-max = <400000 150000000>;
298 clocks = <&cru HCLK_SDMMC>, <&cru SCLK_SDMMC>,
299 <&cru SCLK_SDMMC_DRV>, <&cru SCLK_SDMMC_SAMPLE>;
300 clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
301 fifo-depth = <0x100>;
302 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
303 reg = <0xff0c0000 0x4000>;
307 sdio0: dwmmc@ff0d0000 {
308 compatible = "rockchip,rk3288-dw-mshc";
309 clock-freq-min-max = <400000 150000000>;
310 clocks = <&cru HCLK_SDIO0>, <&cru SCLK_SDIO0>,
311 <&cru SCLK_SDIO0_DRV>, <&cru SCLK_SDIO0_SAMPLE>;
312 clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
313 fifo-depth = <0x100>;
314 interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
315 reg = <0xff0d0000 0x4000>;
319 sdio1: dwmmc@ff0e0000 {
320 compatible = "rockchip,rk3288-dw-mshc";
321 clock-freq-min-max = <400000 150000000>;
322 clocks = <&cru HCLK_SDIO1>, <&cru SCLK_SDIO1>,
323 <&cru SCLK_SDIO1_DRV>, <&cru SCLK_SDIO1_SAMPLE>;
324 clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
325 fifo-depth = <0x100>;
326 interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
327 reg = <0xff0e0000 0x4000>;
331 emmc: dwmmc@ff0f0000 {
332 compatible = "rockchip,rk3288-dw-mshc";
333 clock-freq-min-max = <400000 150000000>;
334 clocks = <&cru HCLK_EMMC>, <&cru SCLK_EMMC>,
335 <&cru SCLK_EMMC_DRV>, <&cru SCLK_EMMC_SAMPLE>;
336 clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
337 fifo-depth = <0x100>;
338 interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
339 reg = <0xff0f0000 0x4000>;
344 saradc: saradc@ff100000 {
345 compatible = "rockchip,saradc";
346 reg = <0xff100000 0x100>;
347 interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
348 #io-channel-cells = <1>;
349 clocks = <&cru SCLK_SARADC>, <&cru PCLK_SARADC>;
350 clock-names = "saradc", "apb_pclk";
351 resets = <&cru SRST_SARADC>;
352 reset-names = "saradc-apb";
357 compatible = "rockchip,rk3288-spi", "rockchip,rk3066-spi";
358 clocks = <&cru SCLK_SPI0>, <&cru PCLK_SPI0>;
359 clock-names = "spiclk", "apb_pclk";
360 dmas = <&dmac_peri 11>, <&dmac_peri 12>;
361 dma-names = "tx", "rx";
362 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
363 pinctrl-names = "default";
364 pinctrl-0 = <&spi0_clk &spi0_tx &spi0_rx &spi0_cs0>;
365 reg = <0xff110000 0x1000>;
366 #address-cells = <1>;
372 compatible = "rockchip,rk3288-spi", "rockchip,rk3066-spi";
373 clocks = <&cru SCLK_SPI1>, <&cru PCLK_SPI1>;
374 clock-names = "spiclk", "apb_pclk";
375 dmas = <&dmac_peri 13>, <&dmac_peri 14>;
376 dma-names = "tx", "rx";
377 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
378 pinctrl-names = "default";
379 pinctrl-0 = <&spi1_clk &spi1_tx &spi1_rx &spi1_cs0>;
380 reg = <0xff120000 0x1000>;
381 #address-cells = <1>;
387 compatible = "rockchip,rk3288-spi", "rockchip,rk3066-spi";
388 clocks = <&cru SCLK_SPI2>, <&cru PCLK_SPI2>;
389 clock-names = "spiclk", "apb_pclk";
390 dmas = <&dmac_peri 15>, <&dmac_peri 16>;
391 dma-names = "tx", "rx";
392 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
393 pinctrl-names = "default";
394 pinctrl-0 = <&spi2_clk &spi2_tx &spi2_rx &spi2_cs0>;
395 reg = <0xff130000 0x1000>;
396 #address-cells = <1>;
402 compatible = "rockchip,rk3288-i2c";
403 reg = <0xff140000 0x1000>;
404 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
405 #address-cells = <1>;
408 clocks = <&cru PCLK_I2C1>;
409 pinctrl-names = "default";
410 pinctrl-0 = <&i2c1_xfer>;
415 compatible = "rockchip,rk3288-i2c";
416 reg = <0xff150000 0x1000>;
417 interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
418 #address-cells = <1>;
421 clocks = <&cru PCLK_I2C3>;
422 pinctrl-names = "default";
423 pinctrl-0 = <&i2c3_xfer>;
428 compatible = "rockchip,rk3288-i2c";
429 reg = <0xff160000 0x1000>;
430 interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
431 #address-cells = <1>;
434 clocks = <&cru PCLK_I2C4>;
435 pinctrl-names = "default";
436 pinctrl-0 = <&i2c4_xfer>;
441 compatible = "rockchip,rk3288-i2c";
442 reg = <0xff170000 0x1000>;
443 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
444 #address-cells = <1>;
447 clocks = <&cru PCLK_I2C5>;
448 pinctrl-names = "default";
449 pinctrl-0 = <&i2c5_xfer>;
453 uart0: serial@ff180000 {
454 compatible = "rockchip,rk3288-uart", "snps,dw-apb-uart";
455 reg = <0xff180000 0x100>;
456 interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
459 clocks = <&cru SCLK_UART0>, <&cru PCLK_UART0>;
460 clock-names = "baudclk", "apb_pclk";
461 pinctrl-names = "default";
462 pinctrl-0 = <&uart0_xfer>;
466 uart1: serial@ff190000 {
467 compatible = "rockchip,rk3288-uart", "snps,dw-apb-uart";
468 reg = <0xff190000 0x100>;
469 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
472 clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>;
473 clock-names = "baudclk", "apb_pclk";
474 pinctrl-names = "default";
475 pinctrl-0 = <&uart1_xfer>;
479 uart2: serial@ff690000 {
480 compatible = "rockchip,rk3288-uart", "snps,dw-apb-uart";
481 reg = <0xff690000 0x100>;
482 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
485 clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>;
486 clock-names = "baudclk", "apb_pclk";
487 pinctrl-names = "default";
488 pinctrl-0 = <&uart2_xfer>;
492 uart3: serial@ff1b0000 {
493 compatible = "rockchip,rk3288-uart", "snps,dw-apb-uart";
494 reg = <0xff1b0000 0x100>;
495 interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>;
498 clocks = <&cru SCLK_UART3>, <&cru PCLK_UART3>;
499 clock-names = "baudclk", "apb_pclk";
500 pinctrl-names = "default";
501 pinctrl-0 = <&uart3_xfer>;
505 uart4: serial@ff1c0000 {
506 compatible = "rockchip,rk3288-uart", "snps,dw-apb-uart";
507 reg = <0xff1c0000 0x100>;
508 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
511 clocks = <&cru SCLK_UART4>, <&cru PCLK_UART4>;
512 clock-names = "baudclk", "apb_pclk";
513 pinctrl-names = "default";
514 pinctrl-0 = <&uart4_xfer>;
519 reserve_thermal: reserve_thermal {
520 polling-delay-passive = <1000>; /* milliseconds */
521 polling-delay = <5000>; /* milliseconds */
523 thermal-sensors = <&tsadc 0>;
526 cpu_thermal: cpu_thermal {
527 polling-delay-passive = <250>; /* milliseconds */
528 polling-delay = <5000>; /* milliseconds */
530 thermal-sensors = <&tsadc 1>;
533 cpu_alert0: cpu_alert0 {
534 temperature = <70000>; /* millicelsius */
535 hysteresis = <2000>; /* millicelsius */
538 cpu_alert1: cpu_alert1 {
539 temperature = <80000>; /* millicelsius */
540 hysteresis = <2000>; /* millicelsius */
544 temperature = <90000>; /* millicelsius */
545 hysteresis = <2000>; /* millicelsius */
552 trip = <&cpu_alert0>;
554 <&cpu0 THERMAL_NO_LIMIT 6>;
557 trip = <&cpu_alert1>;
559 <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
564 gpu_thermal: gpu_thermal {
565 polling-delay-passive = <250>; /* milliseconds */
566 polling-delay = <5000>; /* milliseconds */
568 thermal-sensors = <&tsadc 2>;
571 gpu_alert0: gpu_alert0 {
572 temperature = <80000>; /* millicelsius */
573 hysteresis = <2000>; /* millicelsius */
577 temperature = <90000>; /* millicelsius */
578 hysteresis = <2000>; /* millicelsius */
585 trip = <&gpu_alert0>;
587 <&gpu THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
593 tsadc: tsadc@ff280000 {
594 compatible = "rockchip,rk3288-tsadc";
595 reg = <0xff280000 0x100>;
596 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
597 clocks = <&cru SCLK_TSADC>, <&cru PCLK_TSADC>;
598 clock-names = "tsadc", "apb_pclk";
599 resets = <&cru SRST_TSADC>;
600 reset-names = "tsadc-apb";
601 pinctrl-names = "init", "default", "sleep";
602 pinctrl-0 = <&otp_gpio>;
603 pinctrl-1 = <&otp_out>;
604 pinctrl-2 = <&otp_gpio>;
605 #thermal-sensor-cells = <1>;
606 rockchip,hw-tshut-temp = <95000>;
610 gmac: ethernet@ff290000 {
611 compatible = "rockchip,rk3288-gmac";
612 reg = <0xff290000 0x10000>;
613 interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>,
614 <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
615 interrupt-names = "macirq", "eth_wake_irq";
616 rockchip,grf = <&grf>;
617 clocks = <&cru SCLK_MAC>,
618 <&cru SCLK_MAC_RX>, <&cru SCLK_MAC_TX>,
619 <&cru SCLK_MACREF>, <&cru SCLK_MACREF_OUT>,
620 <&cru ACLK_GMAC>, <&cru PCLK_GMAC>;
621 clock-names = "stmmaceth",
622 "mac_clk_rx", "mac_clk_tx",
623 "clk_mac_ref", "clk_mac_refout",
624 "aclk_mac", "pclk_mac";
625 resets = <&cru SRST_MAC>;
626 reset-names = "stmmaceth";
631 usb_host0_ehci: usb@ff500000 {
632 compatible = "generic-ehci";
633 reg = <0xff500000 0x100>;
634 interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
635 clocks = <&cru HCLK_USBHOST0>;
636 clock-names = "usbhost";
642 /* NOTE: ohci@ff520000 doesn't actually work on hardware */
644 usb_host1: usb@ff540000 {
645 compatible = "rockchip,rk3288-usb", "rockchip,rk3066-usb",
647 reg = <0xff540000 0x40000>;
648 interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
649 clocks = <&cru HCLK_USBHOST1>;
653 phy-names = "usb2-phy";
657 usb_otg: usb@ff580000 {
658 compatible = "rockchip,rk3288-usb", "rockchip,rk3066-usb",
660 reg = <0xff580000 0x40000>;
661 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
662 clocks = <&cru HCLK_OTG0>;
665 g-np-tx-fifo-size = <16>;
666 g-rx-fifo-size = <275>;
667 g-tx-fifo-size = <256 128 128 64 64 32>;
670 phy-names = "usb2-phy";
674 usb_hsic: usb@ff5c0000 {
675 compatible = "generic-ehci";
676 reg = <0xff5c0000 0x100>;
677 interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
678 clocks = <&cru HCLK_HSIC>;
679 clock-names = "usbhost";
684 compatible = "rockchip,rk3288-dmc", "syscon";
685 rockchip,cru = <&cru>;
686 rockchip,grf = <&grf>;
687 rockchip,pmu = <&pmu>;
688 rockchip,sgrf = <&sgrf>;
689 rockchip,noc = <&noc>;
690 reg = <0xff610000 0x3fc
694 rockchip,sram = <&ddr_sram>;
695 clocks = <&cru PCLK_DDRUPCTL0>, <&cru PCLK_PUBL0>,
696 <&cru PCLK_DDRUPCTL1>, <&cru PCLK_PUBL1>,
697 <&cru ARMCLK>, <&cru ACLK_DMAC1>;
698 clock-names = "pclk_ddrupctl0", "pclk_publ0",
699 "pclk_ddrupctl1", "pclk_publ1",
700 "arm_clk", "aclk_dmac1";
704 compatible = "rockchip,rk3288-i2c";
705 reg = <0xff650000 0x1000>;
706 interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
707 #address-cells = <1>;
710 clocks = <&cru PCLK_I2C0>;
711 pinctrl-names = "default";
712 pinctrl-0 = <&i2c0_xfer>;
717 compatible = "rockchip,rk3288-i2c";
718 reg = <0xff660000 0x1000>;
719 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
720 #address-cells = <1>;
723 clocks = <&cru PCLK_I2C2>;
724 pinctrl-names = "default";
725 pinctrl-0 = <&i2c2_xfer>;
730 compatible = "rockchip,rk3288-pwm";
731 reg = <0xff680000 0x10>;
733 pinctrl-names = "default";
734 pinctrl-0 = <&pwm0_pin>;
735 clocks = <&cru PCLK_PWM>;
741 compatible = "rockchip,rk3288-pwm";
742 reg = <0xff680010 0x10>;
744 pinctrl-names = "default";
745 pinctrl-0 = <&pwm1_pin>;
746 clocks = <&cru PCLK_PWM>;
752 compatible = "rockchip,rk3288-pwm";
753 reg = <0xff680020 0x10>;
755 pinctrl-names = "default";
756 pinctrl-0 = <&pwm2_pin>;
757 clocks = <&cru PCLK_PWM>;
763 compatible = "rockchip,rk3288-pwm";
764 reg = <0xff680030 0x10>;
766 pinctrl-names = "default";
767 pinctrl-0 = <&pwm3_pin>;
768 clocks = <&cru PCLK_PWM>;
773 bus_intmem@ff700000 {
774 compatible = "mmio-sram";
775 reg = <0xff700000 0x18000>;
776 #address-cells = <1>;
778 ranges = <0 0xff700000 0x18000>;
780 compatible = "rockchip,rk3066-smp-sram";
783 ddr_sram: ddr-sram@1000 {
784 compatible = "rockchip,rk3288-ddr-sram";
785 reg = <0x1000 0x4000>;
790 compatible = "rockchip,rk3288-pmu-sram", "mmio-sram";
791 reg = <0xff720000 0x1000>;
794 qos_gpu_r: qos@ffaa0000 {
795 compatible = "syscon";
796 reg = <0xffaa0000 0x20>;
799 qos_gpu_w: qos@ffaa0080 {
800 compatible = "syscon";
801 reg = <0xffaa0080 0x20>;
804 qos_vio1_vop: qos@ffad0000 {
805 compatible = "syscon";
806 reg = <0xffad0000 0x20>;
809 qos_vio1_isp_w0: qos@ffad0100 {
810 compatible = "syscon";
811 reg = <0xffad0100 0x20>;
814 qos_vio1_isp_w1: qos@ffad0180 {
815 compatible = "syscon";
816 reg = <0xffad0180 0x20>;
819 qos_vio0_vop: qos@ffad0400 {
820 compatible = "syscon";
821 reg = <0xffad0400 0x20>;
824 qos_vio0_vip: qos@ffad0480 {
825 compatible = "syscon";
826 reg = <0xffad0480 0x20>;
829 qos_vio0_iep: qos@ffad0500 {
830 compatible = "syscon";
831 reg = <0xffad0500 0x20>;
834 qos_vio2_rga_r: qos@ffad0800 {
835 compatible = "syscon";
836 reg = <0xffad0800 0x20>;
839 qos_vio2_rga_w: qos@ffad0880 {
840 compatible = "syscon";
841 reg = <0xffad0880 0x20>;
844 qos_vio1_isp_r: qos@ffad0900 {
845 compatible = "syscon";
846 reg = <0xffad0900 0x20>;
849 qos_video: qos@ffae0000 {
850 compatible = "syscon";
851 reg = <0xffae0000 0x20>;
854 qos_hevc_r: qos@ffaf0000 {
855 compatible = "syscon";
856 reg = <0xffaf0000 0x20>;
859 qos_hevc_w: qos@ffaf0080 {
860 compatible = "syscon";
861 reg = <0xffaf0080 0x20>;
864 pmu: power-management@ff730000 {
865 compatible = "rockchip,rk3288-pmu", "syscon", "simple-mfd";
866 reg = <0xff730000 0x100>;
868 power: power-controller {
869 compatible = "rockchip,rk3288-power-controller";
870 #power-domain-cells = <1>;
871 #address-cells = <1>;
875 * Note: Although SCLK_* are the working clocks
876 * of device without including on the NOC, needed for
879 * The clocks on the which NOC:
880 * ACLK_IEP/ACLK_VIP/ACLK_VOP0 are on ACLK_VIO0_NIU.
881 * ACLK_ISP/ACLK_VOP1 are on ACLK_VIO1_NIU.
882 * ACLK_RGA is on ACLK_RGA_NIU.
883 * The others (HCLK_*,PLCK_*) are on HCLK_VIO_NIU.
885 * Which clock are device clocks:
887 * *_IEP IEP:Image Enhancement Processor
888 * *_ISP ISP:Image Signal Processing
889 * *_VIP VIP:Video Input Processor
890 * *_VOP* VOP:Visual Output Processor
897 pd_vio@RK3288_PD_VIO {
898 reg = <RK3288_PD_VIO>;
899 clocks = <&cru ACLK_IEP>,
913 <&cru PCLK_EDP_CTRL>,
914 <&cru PCLK_HDMI_CTRL>,
915 <&cru PCLK_LVDS_PHY>,
916 <&cru PCLK_MIPI_CSI>,
917 <&cru PCLK_MIPI_DSI0>,
918 <&cru PCLK_MIPI_DSI1>,
924 pm_qos = <&qos_vio0_iep>,
936 * Note: The following 3 are HEVC(H.265) clocks,
937 * and on the ACLK_HEVC_NIU (NOC).
939 pd_hevc@RK3288_PD_HEVC {
940 reg = <RK3288_PD_HEVC>;
941 clocks = <&cru ACLK_HEVC>,
942 <&cru SCLK_HEVC_CABAC>,
943 <&cru SCLK_HEVC_CORE>;
944 pm_qos = <&qos_hevc_r>,
949 * Note: ACLK_VCODEC/HCLK_VCODEC are VCODEC
950 * (video endecoder & decoder) clocks that on the
951 * ACLK_VCODEC_NIU and HCLK_VCODEC_NIU (NOC).
953 pd_video@RK3288_PD_VIDEO {
954 reg = <RK3288_PD_VIDEO>;
955 clocks = <&cru ACLK_VCODEC>,
957 pm_qos = <&qos_video>;
961 * Note: ACLK_GPU is the GPU clock,
962 * and on the ACLK_GPU_NIU (NOC).
964 pd_gpu@RK3288_PD_GPU {
965 reg = <RK3288_PD_GPU>;
966 clocks = <&cru ACLK_GPU>;
967 pm_qos = <&qos_gpu_r>,
973 compatible = "syscon-reboot-mode";
975 mode-normal = <BOOT_NORMAL>;
976 mode-recovery = <BOOT_RECOVERY>;
977 mode-bootloader = <BOOT_FASTBOOT>;
978 mode-loader = <BOOT_BL_DOWNLOAD>;
979 mode-ums = <BOOT_UMS>;
983 sgrf: syscon@ff740000 {
984 compatible = "rockchip,rk3288-sgrf", "syscon";
985 reg = <0xff740000 0x1000>;
988 cru: clock-controller@ff760000 {
989 compatible = "rockchip,rk3288-cru";
990 reg = <0xff760000 0x1000>;
991 rockchip,grf = <&grf>;
994 assigned-clocks = <&cru DCLK_VOP0>, <&cru DCLK_VOP1>,
995 <&cru PLL_GPLL>, <&cru PLL_CPLL>,
996 <&cru PLL_NPLL>, <&cru ACLK_CPU>,
997 <&cru HCLK_CPU>, <&cru PCLK_CPU>,
998 <&cru ACLK_PERI>, <&cru HCLK_PERI>,
1000 assigned-clock-rates = <0>, <0>,
1001 <594000000>, <400000000>,
1002 <500000000>, <300000000>,
1003 <150000000>, <75000000>,
1004 <300000000>, <150000000>,
1006 assigned-clock-parents = <&cru PLL_NPLL>, <&cru PLL_GPLL>;
1009 grf: syscon@ff770000 {
1010 compatible = "rockchip,rk3288-grf", "syscon", "simple-mfd";
1011 reg = <0xff770000 0x1000>;
1014 compatible = "rockchip,rk3288-dp-phy";
1015 clocks = <&cru SCLK_EDP_24M>;
1016 clock-names = "24m";
1018 status = "disabled";
1021 io_domains: io-domains {
1022 compatible = "rockchip,rk3288-io-voltage-domain";
1023 status = "disabled";
1027 compatible = "rockchip,rk3288-usb-phy";
1028 #address-cells = <1>;
1030 status = "disabled";
1032 usbphy0: usb-phy@320 {
1035 clocks = <&cru SCLK_OTGPHY0>;
1036 clock-names = "phyclk";
1038 resets = <&cru SRST_USBOTG_PHY>;
1039 reset-names = "phy-reset";
1042 usbphy1: usb-phy@334 {
1045 clocks = <&cru SCLK_OTGPHY1>;
1046 clock-names = "phyclk";
1050 usbphy2: usb-phy@348 {
1053 clocks = <&cru SCLK_OTGPHY2>;
1054 clock-names = "phyclk";
1056 resets = <&cru SRST_USBHOST1_PHY>;
1057 reset-names = "phy-reset";
1062 wdt: watchdog@ff800000 {
1063 compatible = "rockchip,rk3288-wdt", "snps,dw-wdt";
1064 reg = <0xff800000 0x100>;
1065 clocks = <&cru PCLK_WDT>;
1066 interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
1067 status = "disabled";
1070 spdif: sound@ff88b0000 {
1071 compatible = "rockchip,rk3288-spdif", "rockchip,rk3066-spdif";
1072 reg = <0xff8b0000 0x10000>;
1073 #sound-dai-cells = <0>;
1074 clock-names = "hclk", "mclk";
1075 clocks = <&cru HCLK_SPDIF8CH>, <&cru SCLK_SPDIF8CH>;
1076 dmas = <&dmac_bus_s 3>;
1078 interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
1079 pinctrl-names = "default";
1080 pinctrl-0 = <&spdif_tx>;
1081 rockchip,grf = <&grf>;
1082 status = "disabled";
1086 compatible = "rockchip,rk3288-i2s", "rockchip,rk3066-i2s";
1087 reg = <0xff890000 0x10000>;
1088 interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
1089 #address-cells = <1>;
1091 dmas = <&dmac_bus_s 0>, <&dmac_bus_s 1>;
1092 dma-names = "tx", "rx";
1093 clock-names = "i2s_hclk", "i2s_clk";
1094 clocks = <&cru HCLK_I2S0>, <&cru SCLK_I2S0>;
1095 pinctrl-names = "default";
1096 pinctrl-0 = <&i2s0_bus>;
1097 rockchip,playback-channels = <8>;
1098 rockchip,capture-channels = <2>;
1099 status = "disabled";
1102 cif_isp0: cif_isp@ff910000 {
1103 compatible = "rockchip,rk3288-cif-isp";
1104 rockchip,grf = <&grf>;
1105 reg = <0xff910000 0x10000>, <0xff968000 0x4000>;
1106 reg-names = "register", "csihost-register";
1107 clocks = <&cru ACLK_ISP>, <&cru HCLK_ISP>,
1108 <&cru SCLK_ISP>, <&cru SCLK_ISP_JPE>,
1109 <&cru PCLK_MIPI_CSI>, <&cru PCLK_ISP_IN>,
1110 <&cru SCLK_MIPIDSI_24M>;
1111 clock-names = "aclk_isp", "hclk_isp",
1112 "sclk_isp", "sclk_isp_jpe",
1113 "pclk_mipi_csi", "pclk_isp_in",
1115 resets = <&cru SRST_ISP>;
1116 reset-names = "rst_isp";
1117 interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
1118 interrupt-names = "cif_isp10_irq";
1119 status = "disabled";
1123 compatible = "rockchip,rk3288-rga";
1124 reg = <0xff920000 0x180>;
1125 interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>;
1126 interrupt-names = "rga";
1127 clocks = <&cru ACLK_RGA>, <&cru HCLK_RGA>, <&cru SCLK_RGA>;
1128 clock-names = "aclk", "hclk", "sclk";
1129 power-domains = <&power RK3288_PD_VIO>;
1130 resets = <&cru SRST_RGA_CORE>, <&cru SRST_RGA_AXI>, <&cru SRST_RGA_AHB>;
1131 reset-names = "core", "axi", "ahb";
1133 status = "disabled";
1136 vopb: vop@ff930000 {
1137 compatible = "rockchip,rk3288-vop";
1138 reg = <0xff930000 0x19c>;
1139 interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
1140 clocks = <&cru ACLK_VOP0>, <&cru DCLK_VOP0>, <&cru HCLK_VOP0>;
1141 clock-names = "aclk_vop", "dclk_vop", "hclk_vop";
1142 power-domains = <&power RK3288_PD_VIO>;
1143 resets = <&cru SRST_LCDC0_AXI>, <&cru SRST_LCDC0_AHB>, <&cru SRST_LCDC0_DCLK>;
1144 reset-names = "axi", "ahb", "dclk";
1145 iommus = <&vopb_mmu>;
1146 status = "disabled";
1149 #address-cells = <1>;
1152 vopb_out_hdmi: endpoint@0 {
1154 remote-endpoint = <&hdmi_in_vopb>;
1157 vopb_out_edp: endpoint@1 {
1159 remote-endpoint = <&edp_in_vopb>;
1162 vopb_out_mipi: endpoint@2 {
1164 remote-endpoint = <&mipi_in_vopb>;
1167 vopb_out_lvds: endpoint@3 {
1169 remote-endpoint = <&lvds_in_vopb>;
1174 vopb_mmu: iommu@ff930300 {
1175 compatible = "rockchip,iommu";
1176 reg = <0xff930300 0x100>;
1177 interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
1178 interrupt-names = "vopb_mmu";
1179 clocks = <&cru ACLK_VOP0>, <&cru HCLK_VOP0>;
1180 clock-names = "aclk", "hclk";
1181 power-domains = <&power RK3288_PD_VIO>;
1183 status = "disabled";
1186 vopl: vop@ff940000 {
1187 compatible = "rockchip,rk3288-vop";
1188 reg = <0xff940000 0x19c>;
1189 interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
1190 clocks = <&cru ACLK_VOP1>, <&cru DCLK_VOP1>, <&cru HCLK_VOP1>;
1191 clock-names = "aclk_vop", "dclk_vop", "hclk_vop";
1192 power-domains = <&power RK3288_PD_VIO>;
1193 resets = <&cru SRST_LCDC1_AXI>, <&cru SRST_LCDC1_AHB>, <&cru SRST_LCDC1_DCLK>;
1194 reset-names = "axi", "ahb", "dclk";
1195 iommus = <&vopl_mmu>;
1196 status = "disabled";
1199 #address-cells = <1>;
1202 vopl_out_hdmi: endpoint@0 {
1204 remote-endpoint = <&hdmi_in_vopl>;
1207 vopl_out_edp: endpoint@1 {
1209 remote-endpoint = <&edp_in_vopl>;
1212 vopl_out_mipi: endpoint@2 {
1214 remote-endpoint = <&mipi_in_vopl>;
1217 vopl_out_lvds: endpoint@3 {
1219 remote-endpoint = <&lvds_in_vopl>;
1225 vopl_mmu: iommu@ff940300 {
1226 compatible = "rockchip,iommu";
1227 reg = <0xff940300 0x100>;
1228 interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
1229 interrupt-names = "vopl_mmu";
1230 clocks = <&cru ACLK_VOP1>, <&cru HCLK_VOP1>;
1231 clock-names = "aclk", "hclk";
1232 power-domains = <&power RK3288_PD_VIO>;
1234 status = "disabled";
1237 mipi_dsi: mipi@ff960000 {
1238 compatible = "rockchip,rk3288-mipi-dsi", "snps,dw-mipi-dsi";
1239 reg = <0xff960000 0x4000>;
1240 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
1241 clocks = <&cru SCLK_MIPIDSI_24M>, <&cru PCLK_MIPI_DSI0>;
1242 clock-names = "ref", "pclk";
1243 power-domains = <&power RK3288_PD_VIO>;
1244 rockchip,grf = <&grf>;
1245 #address-cells = <1>;
1247 status = "disabled";
1251 #address-cells = <1>;
1253 mipi_in_vopb: endpoint@0 {
1255 remote-endpoint = <&vopb_out_mipi>;
1257 mipi_in_vopl: endpoint@1 {
1259 remote-endpoint = <&vopl_out_mipi>;
1266 compatible = "rockchip,rk3288-dp";
1267 reg = <0xff970000 0x4000>;
1268 interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
1269 clocks = <&cru SCLK_EDP>, <&cru PCLK_EDP_CTRL>;
1270 clock-names = "dp", "pclk";
1271 power-domains = <&power RK3288_PD_VIO>;
1274 resets = <&cru SRST_EDP>;
1276 rockchip,grf = <&grf>;
1277 status = "disabled";
1280 #address-cells = <1>;
1284 #address-cells = <1>;
1286 edp_in_vopb: endpoint@0 {
1288 remote-endpoint = <&vopb_out_edp>;
1290 edp_in_vopl: endpoint@1 {
1292 remote-endpoint = <&vopl_out_edp>;
1298 lvds: lvds@ff96c000 {
1299 compatible = "rockchip,rk3288-lvds";
1300 reg = <0xff96c000 0x4000>;
1301 clocks = <&cru PCLK_LVDS_PHY>;
1302 clock-names = "pclk_lvds";
1303 pinctrl-names = "default";
1304 pinctrl-0 = <&lcdc0_ctl>;
1305 power-domains = <&power RK3288_PD_VIO>;
1306 rockchip,grf = <&grf>;
1307 status = "disabled";
1310 #address-cells = <1>;
1316 #address-cells = <1>;
1319 lvds_in_vopb: endpoint@0 {
1321 remote-endpoint = <&vopb_out_lvds>;
1323 lvds_in_vopl: endpoint@1 {
1325 remote-endpoint = <&vopl_out_lvds>;
1331 hdmi: hdmi@ff980000 {
1332 compatible = "rockchip,rk3288-dw-hdmi";
1333 reg = <0xff980000 0x20000>;
1335 rockchip,grf = <&grf>;
1336 interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
1337 clocks = <&cru PCLK_HDMI_CTRL>, <&cru SCLK_HDMI_HDCP>;
1338 clock-names = "iahb", "isfr";
1339 pinctrl-names = "default";
1340 pinctrl-0 = <&hdmi_ddc>;
1341 power-domains = <&power RK3288_PD_VIO>;
1342 status = "disabled";
1346 #address-cells = <1>;
1348 hdmi_in_vopb: endpoint@0 {
1350 remote-endpoint = <&vopb_out_hdmi>;
1352 hdmi_in_vopl: endpoint@1 {
1354 remote-endpoint = <&vopl_out_hdmi>;
1360 vpu: video-codec@ff9a0000 {
1361 compatible = "rockchip,rk3288-vpu";
1362 reg = <0xff9a0000 0x800>;
1363 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
1364 <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
1365 interrupt-names = "vepu", "vdpu";
1366 clocks = <&cru ACLK_VCODEC>, <&cru HCLK_VCODEC>;
1367 clock-names = "aclk", "hclk";
1368 power-domains = <&power RK3288_PD_VIDEO>;
1369 iommus = <&vpu_mmu>;
1370 assigned-clocks = <&cru ACLK_VCODEC>;
1371 assigned-clock-rates = <400000000>;
1372 status = "disabled";
1375 vpu_service: vpu-service@ff9a0000 {
1376 compatible = "rockchip,vpu_service";
1377 reg = <0xff9a0000 0x800>;
1378 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
1379 <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
1380 interrupt-names = "irq_enc", "irq_dec";
1381 clocks = <&cru ACLK_VCODEC>, <&cru HCLK_VCODEC>;
1382 clock-names = "aclk_vcodec", "hclk_vcodec";
1383 power-domains = <&power RK3288_PD_VIDEO>;
1384 rockchip,grf = <&grf>;
1385 resets = <&cru SRST_VCODEC_AXI>, <&cru SRST_VCODEC_AHB>;
1386 reset-names = "video_a", "video_h";
1387 iommus = <&vpu_mmu>;
1388 iommu_enabled = <1>;
1390 status = "disabled";
1391 /* 0 means ion, 1 means drm */
1395 vpu_mmu: iommu@ff9a0800 {
1396 compatible = "rockchip,iommu";
1397 reg = <0xff9a0800 0x100>;
1398 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
1399 interrupt-names = "vpu_mmu";
1400 clocks = <&cru ACLK_VCODEC>, <&cru HCLK_VCODEC>;
1401 clock-names = "aclk", "hclk";
1402 power-domains = <&power RK3288_PD_VIDEO>;
1406 hevc_service: hevc-service@ff9c0000 {
1407 compatible = "rockchip,hevc_service";
1408 reg = <0xff9c0000 0x400>;
1409 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
1410 interrupt-names = "irq_dec";
1411 clocks = <&cru ACLK_HEVC>, <&cru HCLK_HEVC>,
1412 <&cru SCLK_HEVC_CORE>,
1413 <&cru SCLK_HEVC_CABAC>;
1414 clock-names = "aclk_vcodec", "hclk_vcodec", "clk_core",
1417 * The 4K hevc would also work well with 500/125/300/300,
1418 * no more err irq and reset request.
1420 assigned-clocks = <&cru ACLK_HEVC>, <&cru HCLK_HEVC>,
1421 <&cru SCLK_HEVC_CORE>,
1422 <&cru SCLK_HEVC_CABAC>;
1423 assigned-clock-rates = <400000000>, <100000000>,
1424 <300000000>, <300000000>;
1426 resets = <&cru SRST_HEVC>;
1427 reset-names = "video";
1428 power-domains = <&power RK3288_PD_HEVC>;
1429 rockchip,grf = <&grf>;
1431 iommus = <&hevc_mmu>;
1432 iommu_enabled = <1>;
1433 status = "disabled";
1434 /* 0 means ion, 1 means drm */
1438 hevc_mmu: iommu@ff9c0440 {
1439 compatible = "rockchip,iommu";
1440 reg = <0xff9c0440 0x40>, <0xff9c0480 0x40>;
1441 interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
1442 interrupt-names = "hevc_mmu";
1443 clocks = <&cru ACLK_HEVC>, <&cru HCLK_HEVC>,
1444 <&cru SCLK_HEVC_CORE>,
1445 <&cru SCLK_HEVC_CABAC>;
1446 clock-names = "aclk", "hclk", "clk_core",
1448 power-domains = <&power RK3288_PD_HEVC>;
1453 compatible = "arm,malit764",
1457 reg = <0xffa30000 0x10000>;
1458 interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>,
1459 <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
1460 <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
1461 interrupt-names = "JOB", "MMU", "GPU";
1462 clocks = <&cru ACLK_GPU>;
1463 clock-names = "clk_mali";
1464 operating-points-v2 = <&gpu_opp_table>;
1465 #cooling-cells = <2>; /* min followed by max */
1466 power-domains = <&power RK3288_PD_GPU>;
1467 status = "disabled";
1469 gpu_power_model: power_model {
1470 compatible = "arm,mali-simple-power-model";
1473 static-power = <300>;
1474 dynamic-power = <396>;
1475 ts = <32000 4700 (-80) 2>;
1476 thermal-zone = "gpu_thermal";
1480 gpu_opp_table: opp-table1 {
1481 compatible = "operating-points-v2";
1484 opp-hz = /bits/ 64 <100000000>;
1485 opp-microvolt = <950000>;
1488 opp-hz = /bits/ 64 <200000000>;
1489 opp-microvolt = <950000>;
1492 opp-hz = /bits/ 64 <300000000>;
1493 opp-microvolt = <1000000>;
1496 opp-hz = /bits/ 64 <400000000>;
1497 opp-microvolt = <1100000>;
1500 opp-hz = /bits/ 64 <600000000>;
1501 opp-microvolt = <1250000>;
1505 noc: syscon@ffac0000 {
1506 compatible = "rockchip,rk3288-noc", "syscon";
1507 reg = <0xffac0000 0x2000>;
1510 efuse: efuse@ffb40000 {
1511 compatible = "rockchip,rockchip-efuse";
1512 reg = <0xffb40000 0x20>;
1513 #address-cells = <1>;
1515 clocks = <&cru PCLK_EFUSE256>;
1516 clock-names = "pclk_efuse";
1518 cpu_leakage: cpu_leakage@17 {
1523 gic: interrupt-controller@ffc01000 {
1524 compatible = "arm,gic-400";
1525 interrupt-controller;
1526 #interrupt-cells = <3>;
1527 #address-cells = <0>;
1529 reg = <0xffc01000 0x1000>,
1530 <0xffc02000 0x1000>,
1531 <0xffc04000 0x2000>,
1532 <0xffc06000 0x2000>;
1533 interrupts = <GIC_PPI 9 0xf04>;
1537 compatible = "rockchip,rk3288-pinctrl";
1538 rockchip,grf = <&grf>;
1539 rockchip,pmu = <&pmu>;
1540 #address-cells = <1>;
1544 gpio0: gpio0@ff750000 {
1545 compatible = "rockchip,gpio-bank";
1546 reg = <0xff750000 0x100>;
1547 interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
1548 clocks = <&cru PCLK_GPIO0>;
1553 interrupt-controller;
1554 #interrupt-cells = <2>;
1557 gpio1: gpio1@ff780000 {
1558 compatible = "rockchip,gpio-bank";
1559 reg = <0xff780000 0x100>;
1560 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
1561 clocks = <&cru PCLK_GPIO1>;
1566 interrupt-controller;
1567 #interrupt-cells = <2>;
1570 gpio2: gpio2@ff790000 {
1571 compatible = "rockchip,gpio-bank";
1572 reg = <0xff790000 0x100>;
1573 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
1574 clocks = <&cru PCLK_GPIO2>;
1579 interrupt-controller;
1580 #interrupt-cells = <2>;
1583 gpio3: gpio3@ff7a0000 {
1584 compatible = "rockchip,gpio-bank";
1585 reg = <0xff7a0000 0x100>;
1586 interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
1587 clocks = <&cru PCLK_GPIO3>;
1592 interrupt-controller;
1593 #interrupt-cells = <2>;
1596 gpio4: gpio4@ff7b0000 {
1597 compatible = "rockchip,gpio-bank";
1598 reg = <0xff7b0000 0x100>;
1599 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
1600 clocks = <&cru PCLK_GPIO4>;
1605 interrupt-controller;
1606 #interrupt-cells = <2>;
1609 gpio5: gpio5@ff7c0000 {
1610 compatible = "rockchip,gpio-bank";
1611 reg = <0xff7c0000 0x100>;
1612 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
1613 clocks = <&cru PCLK_GPIO5>;
1618 interrupt-controller;
1619 #interrupt-cells = <2>;
1622 gpio6: gpio6@ff7d0000 {
1623 compatible = "rockchip,gpio-bank";
1624 reg = <0xff7d0000 0x100>;
1625 interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
1626 clocks = <&cru PCLK_GPIO6>;
1631 interrupt-controller;
1632 #interrupt-cells = <2>;
1635 gpio7: gpio7@ff7e0000 {
1636 compatible = "rockchip,gpio-bank";
1637 reg = <0xff7e0000 0x100>;
1638 interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>;
1639 clocks = <&cru PCLK_GPIO7>;
1644 interrupt-controller;
1645 #interrupt-cells = <2>;
1648 gpio8: gpio8@ff7f0000 {
1649 compatible = "rockchip,gpio-bank";
1650 reg = <0xff7f0000 0x100>;
1651 interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
1652 clocks = <&cru PCLK_GPIO8>;
1657 interrupt-controller;
1658 #interrupt-cells = <2>;
1662 hdmi_ddc: hdmi-ddc {
1663 rockchip,pins = <7 19 RK_FUNC_2 &pcfg_pull_none>,
1664 <7 20 RK_FUNC_2 &pcfg_pull_none>;
1668 pcfg_pull_up: pcfg-pull-up {
1672 pcfg_pull_down: pcfg-pull-down {
1676 pcfg_pull_none: pcfg-pull-none {
1680 pcfg_pull_none_12ma: pcfg-pull-none-12ma {
1682 drive-strength = <12>;
1686 global_pwroff: global-pwroff {
1687 rockchip,pins = <0 0 RK_FUNC_1 &pcfg_pull_none>;
1690 ddrio_pwroff: ddrio-pwroff {
1691 rockchip,pins = <0 1 RK_FUNC_1 &pcfg_pull_none>;
1694 ddr0_retention: ddr0-retention {
1695 rockchip,pins = <0 2 RK_FUNC_1 &pcfg_pull_up>;
1698 ddr1_retention: ddr1-retention {
1699 rockchip,pins = <0 3 RK_FUNC_1 &pcfg_pull_up>;
1705 rockchip,pins = <7 11 RK_FUNC_2 &pcfg_pull_down>;
1710 i2c0_xfer: i2c0-xfer {
1711 rockchip,pins = <0 15 RK_FUNC_1 &pcfg_pull_none>,
1712 <0 16 RK_FUNC_1 &pcfg_pull_none>;
1717 i2c1_xfer: i2c1-xfer {
1718 rockchip,pins = <8 4 RK_FUNC_1 &pcfg_pull_none>,
1719 <8 5 RK_FUNC_1 &pcfg_pull_none>;
1724 i2c2_xfer: i2c2-xfer {
1725 rockchip,pins = <6 9 RK_FUNC_1 &pcfg_pull_none>,
1726 <6 10 RK_FUNC_1 &pcfg_pull_none>;
1731 i2c3_xfer: i2c3-xfer {
1732 rockchip,pins = <2 16 RK_FUNC_1 &pcfg_pull_none>,
1733 <2 17 RK_FUNC_1 &pcfg_pull_none>;
1738 i2c4_xfer: i2c4-xfer {
1739 rockchip,pins = <7 17 RK_FUNC_1 &pcfg_pull_none>,
1740 <7 18 RK_FUNC_1 &pcfg_pull_none>;
1745 i2c5_xfer: i2c5-xfer {
1746 rockchip,pins = <7 19 RK_FUNC_1 &pcfg_pull_none>,
1747 <7 20 RK_FUNC_1 &pcfg_pull_none>;
1752 i2s0_bus: i2s0-bus {
1753 rockchip,pins = <6 0 RK_FUNC_1 &pcfg_pull_none>,
1754 <6 1 RK_FUNC_1 &pcfg_pull_none>,
1755 <6 2 RK_FUNC_1 &pcfg_pull_none>,
1756 <6 3 RK_FUNC_1 &pcfg_pull_none>,
1757 <6 4 RK_FUNC_1 &pcfg_pull_none>,
1758 <6 8 RK_FUNC_1 &pcfg_pull_none>;
1763 lcdc0_ctl: lcdc0-ctl {
1764 rockchip,pins = <1 24 RK_FUNC_1 &pcfg_pull_none>,
1765 <1 25 RK_FUNC_1 &pcfg_pull_none>,
1766 <1 26 RK_FUNC_1 &pcfg_pull_none>,
1767 <1 27 RK_FUNC_1 &pcfg_pull_none>;
1772 sdmmc_clk: sdmmc-clk {
1773 rockchip,pins = <6 20 RK_FUNC_1 &pcfg_pull_none>;
1776 sdmmc_cmd: sdmmc-cmd {
1777 rockchip,pins = <6 21 RK_FUNC_1 &pcfg_pull_up>;
1780 sdmmc_cd: sdmcc-cd {
1781 rockchip,pins = <6 22 RK_FUNC_1 &pcfg_pull_up>;
1784 sdmmc_bus1: sdmmc-bus1 {
1785 rockchip,pins = <6 16 RK_FUNC_1 &pcfg_pull_up>;
1788 sdmmc_bus4: sdmmc-bus4 {
1789 rockchip,pins = <6 16 RK_FUNC_1 &pcfg_pull_up>,
1790 <6 17 RK_FUNC_1 &pcfg_pull_up>,
1791 <6 18 RK_FUNC_1 &pcfg_pull_up>,
1792 <6 19 RK_FUNC_1 &pcfg_pull_up>;
1797 sdio0_bus1: sdio0-bus1 {
1798 rockchip,pins = <4 20 RK_FUNC_1 &pcfg_pull_up>;
1801 sdio0_bus4: sdio0-bus4 {
1802 rockchip,pins = <4 20 RK_FUNC_1 &pcfg_pull_up>,
1803 <4 21 RK_FUNC_1 &pcfg_pull_up>,
1804 <4 22 RK_FUNC_1 &pcfg_pull_up>,
1805 <4 23 RK_FUNC_1 &pcfg_pull_up>;
1808 sdio0_cmd: sdio0-cmd {
1809 rockchip,pins = <4 24 RK_FUNC_1 &pcfg_pull_up>;
1812 sdio0_clk: sdio0-clk {
1813 rockchip,pins = <4 25 RK_FUNC_1 &pcfg_pull_none>;
1816 sdio0_cd: sdio0-cd {
1817 rockchip,pins = <4 26 RK_FUNC_1 &pcfg_pull_up>;
1820 sdio0_wp: sdio0-wp {
1821 rockchip,pins = <4 27 RK_FUNC_1 &pcfg_pull_up>;
1824 sdio0_pwr: sdio0-pwr {
1825 rockchip,pins = <4 28 RK_FUNC_1 &pcfg_pull_up>;
1828 sdio0_bkpwr: sdio0-bkpwr {
1829 rockchip,pins = <4 29 RK_FUNC_1 &pcfg_pull_up>;
1832 sdio0_int: sdio0-int {
1833 rockchip,pins = <4 30 RK_FUNC_1 &pcfg_pull_up>;
1838 sdio1_bus1: sdio1-bus1 {
1839 rockchip,pins = <3 24 4 &pcfg_pull_up>;
1842 sdio1_bus4: sdio1-bus4 {
1843 rockchip,pins = <3 24 4 &pcfg_pull_up>,
1844 <3 25 4 &pcfg_pull_up>,
1845 <3 26 4 &pcfg_pull_up>,
1846 <3 27 4 &pcfg_pull_up>;
1849 sdio1_cd: sdio1-cd {
1850 rockchip,pins = <3 28 4 &pcfg_pull_up>;
1853 sdio1_wp: sdio1-wp {
1854 rockchip,pins = <3 29 4 &pcfg_pull_up>;
1857 sdio1_bkpwr: sdio1-bkpwr {
1858 rockchip,pins = <3 30 4 &pcfg_pull_up>;
1861 sdio1_int: sdio1-int {
1862 rockchip,pins = <3 31 4 &pcfg_pull_up>;
1865 sdio1_cmd: sdio1-cmd {
1866 rockchip,pins = <4 6 4 &pcfg_pull_up>;
1869 sdio1_clk: sdio1-clk {
1870 rockchip,pins = <4 7 4 &pcfg_pull_none>;
1873 sdio1_pwr: sdio1-pwr {
1874 rockchip,pins = <4 9 4 &pcfg_pull_up>;
1879 emmc_clk: emmc-clk {
1880 rockchip,pins = <3 18 RK_FUNC_2 &pcfg_pull_none>;
1883 emmc_cmd: emmc-cmd {
1884 rockchip,pins = <3 16 RK_FUNC_2 &pcfg_pull_up>;
1887 emmc_pwr: emmc-pwr {
1888 rockchip,pins = <3 9 RK_FUNC_2 &pcfg_pull_up>;
1891 emmc_bus1: emmc-bus1 {
1892 rockchip,pins = <3 0 RK_FUNC_2 &pcfg_pull_up>;
1895 emmc_bus4: emmc-bus4 {
1896 rockchip,pins = <3 0 RK_FUNC_2 &pcfg_pull_up>,
1897 <3 1 RK_FUNC_2 &pcfg_pull_up>,
1898 <3 2 RK_FUNC_2 &pcfg_pull_up>,
1899 <3 3 RK_FUNC_2 &pcfg_pull_up>;
1902 emmc_bus8: emmc-bus8 {
1903 rockchip,pins = <3 0 RK_FUNC_2 &pcfg_pull_up>,
1904 <3 1 RK_FUNC_2 &pcfg_pull_up>,
1905 <3 2 RK_FUNC_2 &pcfg_pull_up>,
1906 <3 3 RK_FUNC_2 &pcfg_pull_up>,
1907 <3 4 RK_FUNC_2 &pcfg_pull_up>,
1908 <3 5 RK_FUNC_2 &pcfg_pull_up>,
1909 <3 6 RK_FUNC_2 &pcfg_pull_up>,
1910 <3 7 RK_FUNC_2 &pcfg_pull_up>;
1915 spi0_clk: spi0-clk {
1916 rockchip,pins = <5 12 RK_FUNC_1 &pcfg_pull_up>;
1918 spi0_cs0: spi0-cs0 {
1919 rockchip,pins = <5 13 RK_FUNC_1 &pcfg_pull_up>;
1922 rockchip,pins = <5 14 RK_FUNC_1 &pcfg_pull_up>;
1925 rockchip,pins = <5 15 RK_FUNC_1 &pcfg_pull_up>;
1927 spi0_cs1: spi0-cs1 {
1928 rockchip,pins = <5 16 RK_FUNC_1 &pcfg_pull_up>;
1932 spi1_clk: spi1-clk {
1933 rockchip,pins = <7 12 RK_FUNC_2 &pcfg_pull_up>;
1935 spi1_cs0: spi1-cs0 {
1936 rockchip,pins = <7 13 RK_FUNC_2 &pcfg_pull_up>;
1939 rockchip,pins = <7 14 RK_FUNC_2 &pcfg_pull_up>;
1942 rockchip,pins = <7 15 RK_FUNC_2 &pcfg_pull_up>;
1947 spi2_cs1: spi2-cs1 {
1948 rockchip,pins = <8 3 RK_FUNC_1 &pcfg_pull_up>;
1950 spi2_clk: spi2-clk {
1951 rockchip,pins = <8 6 RK_FUNC_1 &pcfg_pull_up>;
1953 spi2_cs0: spi2-cs0 {
1954 rockchip,pins = <8 7 RK_FUNC_1 &pcfg_pull_up>;
1957 rockchip,pins = <8 8 RK_FUNC_1 &pcfg_pull_up>;
1960 rockchip,pins = <8 9 RK_FUNC_1 &pcfg_pull_up>;
1965 uart0_xfer: uart0-xfer {
1966 rockchip,pins = <4 16 RK_FUNC_1 &pcfg_pull_up>,
1967 <4 17 RK_FUNC_1 &pcfg_pull_none>;
1970 uart0_cts: uart0-cts {
1971 rockchip,pins = <4 18 RK_FUNC_1 &pcfg_pull_up>;
1974 uart0_rts: uart0-rts {
1975 rockchip,pins = <4 19 RK_FUNC_1 &pcfg_pull_none>;
1980 uart1_xfer: uart1-xfer {
1981 rockchip,pins = <5 8 RK_FUNC_1 &pcfg_pull_up>,
1982 <5 9 RK_FUNC_1 &pcfg_pull_none>;
1985 uart1_cts: uart1-cts {
1986 rockchip,pins = <5 10 RK_FUNC_1 &pcfg_pull_up>;
1989 uart1_rts: uart1-rts {
1990 rockchip,pins = <5 11 RK_FUNC_1 &pcfg_pull_none>;
1995 uart2_xfer: uart2-xfer {
1996 rockchip,pins = <7 22 RK_FUNC_1 &pcfg_pull_up>,
1997 <7 23 RK_FUNC_1 &pcfg_pull_none>;
1999 /* no rts / cts for uart2 */
2003 uart3_xfer: uart3-xfer {
2004 rockchip,pins = <7 7 RK_FUNC_1 &pcfg_pull_up>,
2005 <7 8 RK_FUNC_1 &pcfg_pull_none>;
2008 uart3_cts: uart3-cts {
2009 rockchip,pins = <7 9 RK_FUNC_1 &pcfg_pull_up>;
2012 uart3_rts: uart3-rts {
2013 rockchip,pins = <7 10 RK_FUNC_1 &pcfg_pull_none>;
2018 uart4_xfer: uart4-xfer {
2019 rockchip,pins = <5 12 3 &pcfg_pull_up>,
2020 <5 13 3 &pcfg_pull_none>;
2023 uart4_cts: uart4-cts {
2024 rockchip,pins = <5 14 3 &pcfg_pull_up>;
2027 uart4_rts: uart4-rts {
2028 rockchip,pins = <5 15 3 &pcfg_pull_none>;
2033 otp_gpio: otp-gpio {
2034 rockchip,pins = <0 10 RK_FUNC_GPIO &pcfg_pull_none>;
2038 rockchip,pins = <0 10 RK_FUNC_1 &pcfg_pull_none>;
2043 pwm0_pin: pwm0-pin {
2044 rockchip,pins = <7 0 RK_FUNC_1 &pcfg_pull_none>;
2049 pwm1_pin: pwm1-pin {
2050 rockchip,pins = <7 1 RK_FUNC_1 &pcfg_pull_none>;
2055 pwm2_pin: pwm2-pin {
2056 rockchip,pins = <7 22 3 &pcfg_pull_none>;
2061 pwm3_pin: pwm3-pin {
2062 rockchip,pins = <7 23 3 &pcfg_pull_none>;
2067 rgmii_pins: rgmii-pins {
2068 rockchip,pins = <3 30 3 &pcfg_pull_none>,
2069 <3 31 3 &pcfg_pull_none>,
2070 <3 26 3 &pcfg_pull_none>,
2071 <3 27 3 &pcfg_pull_none>,
2072 <3 28 3 &pcfg_pull_none_12ma>,
2073 <3 29 3 &pcfg_pull_none_12ma>,
2074 <3 24 3 &pcfg_pull_none_12ma>,
2075 <3 25 3 &pcfg_pull_none_12ma>,
2076 <4 0 3 &pcfg_pull_none>,
2077 <4 5 3 &pcfg_pull_none>,
2078 <4 6 3 &pcfg_pull_none>,
2079 <4 9 3 &pcfg_pull_none_12ma>,
2080 <4 4 3 &pcfg_pull_none_12ma>,
2081 <4 1 3 &pcfg_pull_none>,
2082 <4 3 3 &pcfg_pull_none>;
2085 rmii_pins: rmii-pins {
2086 rockchip,pins = <3 30 3 &pcfg_pull_none>,
2087 <3 31 3 &pcfg_pull_none>,
2088 <3 28 3 &pcfg_pull_none>,
2089 <3 29 3 &pcfg_pull_none>,
2090 <4 0 3 &pcfg_pull_none>,
2091 <4 5 3 &pcfg_pull_none>,
2092 <4 4 3 &pcfg_pull_none>,
2093 <4 1 3 &pcfg_pull_none>,
2094 <4 2 3 &pcfg_pull_none>,
2095 <4 3 3 &pcfg_pull_none>;
2100 spdif_tx: spdif-tx {
2101 rockchip,pins = <RK_GPIO6 11 RK_FUNC_1 &pcfg_pull_none>;
2106 cif_dvp_d2d9: cif-dvp-d2d9 {
2107 rockchip,pins = <2 0 RK_FUNC_1 &pcfg_pull_none>,
2108 <2 1 RK_FUNC_1 &pcfg_pull_none>,
2109 <2 2 RK_FUNC_1 &pcfg_pull_none>,
2110 <2 3 RK_FUNC_1 &pcfg_pull_none>,
2111 <2 4 RK_FUNC_1 &pcfg_pull_none>,
2112 <2 5 RK_FUNC_1 &pcfg_pull_none>,
2113 <2 6 RK_FUNC_1 &pcfg_pull_none>,
2114 <2 7 RK_FUNC_1 &pcfg_pull_none>,
2115 <2 8 RK_FUNC_1 &pcfg_pull_none>,
2116 <2 9 RK_FUNC_1 &pcfg_pull_none>,
2117 <2 11 RK_FUNC_1 &pcfg_pull_none>;