[mips] Marked up instructions added in MIPS32r2 and tested that IAS for -mcpu=mips...
authorDaniel Sanders <daniel.sanders@imgtec.com>
Tue, 13 May 2014 11:45:36 +0000 (11:45 +0000)
committerDaniel Sanders <daniel.sanders@imgtec.com>
Tue, 13 May 2014 11:45:36 +0000 (11:45 +0000)
commit0e0f907356529765531f27993d7f9cbd15ae6425
treee4c61a7a7447b3165783fc93132faa040f19875a
parent34b9ca5e145d363361474c21d559077d8c7bdb51
[mips] Marked up instructions added in MIPS32r2 and tested that IAS for -mcpu=mips(2|32) does not accept them

Summary:
This required a new instruction group representing the 32-bit subset of
MIPS-3 that was available in MIPS32R2.

To limit the number of tests required, only one 32-bit and one 64-bit ISA
prior to MIPS32/MIPS64 are tested.

rdhwr has been deliberately left without an ISA annotation for now. This is
because the assembler and CodeGen disagree on when the instruction is
available. Strictly speaking, it is only available in MIPS32r2 and
MIPS64r2. However, it is emulated by a kernel trap on earlier ISA's and is
necessary for TLS so CodeGen should emit it on older ISA's too.

Depends on D3696

Reviewers: vmedic

Reviewed By: vmedic

Differential Revision: http://reviews.llvm.org/D3697

git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@208690 91177308-0d34-0410-b5e6-96231b3b80d8
16 files changed:
lib/Target/Mips/MicroMipsInstrFPU.td
lib/Target/Mips/MicroMipsInstrInfo.td
lib/Target/Mips/Mips.td
lib/Target/Mips/MipsInstrFPU.td
lib/Target/Mips/MipsInstrInfo.td
lib/Target/Mips/MipsSubtarget.cpp
lib/Target/Mips/MipsSubtarget.h
test/MC/Mips/micromips-control-instructions.s
test/MC/Mips/mips2/invalid-mips32r2-xfail.s [new file with mode: 0644]
test/MC/Mips/mips2/invalid-mips32r2.s [new file with mode: 0644]
test/MC/Mips/mips32/invalid-mips32r2-xfail.s
test/MC/Mips/mips32/invalid-mips32r2.s
test/MC/Mips/mips4/invalid-mips64r2-xfail.s
test/MC/Mips/mips4/invalid-mips64r2.s
test/MC/Mips/mips64/invalid-mips64r2-xfail.s
test/MC/Mips/mips64/invalid-mips64r2.s