; RUN: llc < %s -mtriple=x86_64-pc-linux -mattr=+sse2 -mcpu=corei7 | FileCheck %s ; SSE2 Logical Shift Left define <8 x i16> @test_sllw_1(<8 x i16> %InVec) { entry: %shl = shl <8 x i16> %InVec, ret <8 x i16> %shl } ; CHECK-LABEL: test_sllw_1: ; CHECK-NOT: psllw $0, %xmm0 ; CHECK: ret define <8 x i16> @test_sllw_2(<8 x i16> %InVec) { entry: %shl = shl <8 x i16> %InVec, ret <8 x i16> %shl } ; CHECK-LABEL: test_sllw_2: ; CHECK: paddw %xmm0, %xmm0 ; CHECK-NEXT: ret define <8 x i16> @test_sllw_3(<8 x i16> %InVec) { entry: %shl = shl <8 x i16> %InVec, ret <8 x i16> %shl } ; CHECK-LABEL: test_sllw_3: ; CHECK: psllw $15, %xmm0 ; CHECK-NEXT: ret define <4 x i32> @test_slld_1(<4 x i32> %InVec) { entry: %shl = shl <4 x i32> %InVec, ret <4 x i32> %shl } ; CHECK-LABEL: test_slld_1: ; CHECK-NOT: pslld $0, %xmm0 ; CHECK: ret define <4 x i32> @test_slld_2(<4 x i32> %InVec) { entry: %shl = shl <4 x i32> %InVec, ret <4 x i32> %shl } ; CHECK-LABEL: test_slld_2: ; CHECK: paddd %xmm0, %xmm0 ; CHECK-NEXT: ret define <4 x i32> @test_slld_3(<4 x i32> %InVec) { entry: %shl = shl <4 x i32> %InVec, ret <4 x i32> %shl } ; CHECK-LABEL: test_slld_3: ; CHECK: pslld $31, %xmm0 ; CHECK-NEXT: ret define <2 x i64> @test_sllq_1(<2 x i64> %InVec) { entry: %shl = shl <2 x i64> %InVec, ret <2 x i64> %shl } ; CHECK-LABEL: test_sllq_1: ; CHECK-NOT: psllq $0, %xmm0 ; CHECK: ret define <2 x i64> @test_sllq_2(<2 x i64> %InVec) { entry: %shl = shl <2 x i64> %InVec, ret <2 x i64> %shl } ; CHECK-LABEL: test_sllq_2: ; CHECK: paddq %xmm0, %xmm0 ; CHECK-NEXT: ret define <2 x i64> @test_sllq_3(<2 x i64> %InVec) { entry: %shl = shl <2 x i64> %InVec, ret <2 x i64> %shl } ; CHECK-LABEL: test_sllq_3: ; CHECK: psllq $63, %xmm0 ; CHECK-NEXT: ret ; SSE2 Arithmetic Shift define <8 x i16> @test_sraw_1(<8 x i16> %InVec) { entry: %shl = ashr <8 x i16> %InVec, ret <8 x i16> %shl } ; CHECK-LABEL: test_sraw_1: ; CHECK-NOT: psraw $0, %xmm0 ; CHECK: ret define <8 x i16> @test_sraw_2(<8 x i16> %InVec) { entry: %shl = ashr <8 x i16> %InVec, ret <8 x i16> %shl } ; CHECK-LABEL: test_sraw_2: ; CHECK: psraw $1, %xmm0 ; CHECK-NEXT: ret define <8 x i16> @test_sraw_3(<8 x i16> %InVec) { entry: %shl = ashr <8 x i16> %InVec, ret <8 x i16> %shl } ; CHECK-LABEL: test_sraw_3: ; CHECK: psraw $15, %xmm0 ; CHECK-NEXT: ret define <4 x i32> @test_srad_1(<4 x i32> %InVec) { entry: %shl = ashr <4 x i32> %InVec, ret <4 x i32> %shl } ; CHECK-LABEL: test_srad_1: ; CHECK-NOT: psrad $0, %xmm0 ; CHECK: ret define <4 x i32> @test_srad_2(<4 x i32> %InVec) { entry: %shl = ashr <4 x i32> %InVec, ret <4 x i32> %shl } ; CHECK-LABEL: test_srad_2: ; CHECK: psrad $1, %xmm0 ; CHECK-NEXT: ret define <4 x i32> @test_srad_3(<4 x i32> %InVec) { entry: %shl = ashr <4 x i32> %InVec, ret <4 x i32> %shl } ; CHECK-LABEL: test_srad_3: ; CHECK: psrad $31, %xmm0 ; CHECK-NEXT: ret ; SSE Logical Shift Right define <8 x i16> @test_srlw_1(<8 x i16> %InVec) { entry: %shl = lshr <8 x i16> %InVec, ret <8 x i16> %shl } ; CHECK-LABEL: test_srlw_1: ; CHECK-NOT: psrlw $0, %xmm0 ; CHECK: ret define <8 x i16> @test_srlw_2(<8 x i16> %InVec) { entry: %shl = lshr <8 x i16> %InVec, ret <8 x i16> %shl } ; CHECK-LABEL: test_srlw_2: ; CHECK: psrlw $1, %xmm0 ; CHECK-NEXT: ret define <8 x i16> @test_srlw_3(<8 x i16> %InVec) { entry: %shl = lshr <8 x i16> %InVec, ret <8 x i16> %shl } ; CHECK-LABEL: test_srlw_3: ; CHECK: psrlw $15, %xmm0 ; CHECK-NEXT: ret define <4 x i32> @test_srld_1(<4 x i32> %InVec) { entry: %shl = lshr <4 x i32> %InVec, ret <4 x i32> %shl } ; CHECK-LABEL: test_srld_1: ; CHECK-NOT: psrld $0, %xmm0 ; CHECK: ret define <4 x i32> @test_srld_2(<4 x i32> %InVec) { entry: %shl = lshr <4 x i32> %InVec, ret <4 x i32> %shl } ; CHECK-LABEL: test_srld_2: ; CHECK: psrld $1, %xmm0 ; CHECK-NEXT: ret define <4 x i32> @test_srld_3(<4 x i32> %InVec) { entry: %shl = lshr <4 x i32> %InVec, ret <4 x i32> %shl } ; CHECK-LABEL: test_srld_3: ; CHECK: psrld $31, %xmm0 ; CHECK-NEXT: ret define <2 x i64> @test_srlq_1(<2 x i64> %InVec) { entry: %shl = lshr <2 x i64> %InVec, ret <2 x i64> %shl } ; CHECK-LABEL: test_srlq_1: ; CHECK-NOT: psrlq $0, %xmm0 ; CHECK: ret define <2 x i64> @test_srlq_2(<2 x i64> %InVec) { entry: %shl = lshr <2 x i64> %InVec, ret <2 x i64> %shl } ; CHECK-LABEL: test_srlq_2: ; CHECK: psrlq $1, %xmm0 ; CHECK-NEXT: ret define <2 x i64> @test_srlq_3(<2 x i64> %InVec) { entry: %shl = lshr <2 x i64> %InVec, ret <2 x i64> %shl } ; CHECK-LABEL: test_srlq_3: ; CHECK: psrlq $63, %xmm0 ; CHECK-NEXT: ret ; CHECK-LABEL: sra_sra_v4i32: ; CHECK: psrad $6, %xmm0 ; CHECK-NEXT: retq define <4 x i32> @sra_sra_v4i32(<4 x i32> %x) nounwind { %sra0 = ashr <4 x i32> %x, %sra1 = ashr <4 x i32> %sra0, ret <4 x i32> %sra1 } ; CHECK-LABEL: @srl_srl_v4i32 ; CHECK: psrld $6, %xmm0 ; CHECK-NEXT: ret define <4 x i32> @srl_srl_v4i32(<4 x i32> %x) nounwind { %srl0 = lshr <4 x i32> %x, %srl1 = lshr <4 x i32> %srl0, ret <4 x i32> %srl1 } ; CHECK-LABEL: @srl_shl_v4i32 ; CHECK: andps ; CHECK-NEXT: retq define <4 x i32> @srl_shl_v4i32(<4 x i32> %x) nounwind { %srl0 = shl <4 x i32> %x, %srl1 = lshr <4 x i32> %srl0, ret <4 x i32> %srl1 } ; CHECK-LABEL: @srl_sra_31_v4i32 ; CHECK: psrld $31, %xmm0 ; CHECK-NEXT: ret define <4 x i32> @srl_sra_31_v4i32(<4 x i32> %x, <4 x i32> %y) nounwind { %sra = ashr <4 x i32> %x, %y %srl1 = lshr <4 x i32> %sra, ret <4 x i32> %srl1 } ; CHECK-LABEL: @shl_shl_v4i32 ; CHECK: pslld $6, %xmm0 ; CHECK-NEXT: ret define <4 x i32> @shl_shl_v4i32(<4 x i32> %x) nounwind { %shl0 = shl <4 x i32> %x, %shl1 = shl <4 x i32> %shl0, ret <4 x i32> %shl1 } ; CHECK-LABEL: @shl_sra_v4i32 ; CHECK: andps ; CHECK-NEXT: ret define <4 x i32> @shl_sra_v4i32(<4 x i32> %x) nounwind { %shl0 = ashr <4 x i32> %x, %shl1 = shl <4 x i32> %shl0, ret <4 x i32> %shl1 } ; CHECK-LABEL: @shl_srl_v4i32 ; CHECK: pslld $3, %xmm0 ; CHECK-NEXT: pand ; CHECK-NEXT: ret define <4 x i32> @shl_srl_v4i32(<4 x i32> %x) nounwind { %shl0 = lshr <4 x i32> %x, %shl1 = shl <4 x i32> %shl0, ret <4 x i32> %shl1 } ; CHECK-LABEL: @shl_zext_srl_v4i32 ; CHECK: andps ; CHECK-NEXT: ret define <4 x i32> @shl_zext_srl_v4i32(<4 x i16> %x) nounwind { %srl = lshr <4 x i16> %x, %zext = zext <4 x i16> %srl to <4 x i32> %shl = shl <4 x i32> %zext, ret <4 x i32> %shl } ; CHECK: @sra_trunc_srl_v4i32 ; CHECK: psrad $19, %xmm0 ; CHECK-NEXT: retq define <4 x i16> @sra_trunc_srl_v4i32(<4 x i32> %x) nounwind { %srl = lshr <4 x i32> %x, %trunc = trunc <4 x i32> %srl to <4 x i16> %sra = ashr <4 x i16> %trunc, ret <4 x i16> %sra } ; CHECK-LABEL: @shl_zext_shl_v4i32 ; CHECK: pand ; CHECK-NEXT: pslld $19, %xmm0 ; CHECK-NEXT: ret define <4 x i32> @shl_zext_shl_v4i32(<4 x i16> %x) nounwind { %shl0 = shl <4 x i16> %x, %ext = zext <4 x i16> %shl0 to <4 x i32> %shl1 = shl <4 x i32> %ext, ret <4 x i32> %shl1 } ; CHECK-LABEL: @sra_v4i32 ; CHECK: psrad $3, %xmm0 ; CHECK-NEXT: ret define <4 x i32> @sra_v4i32(<4 x i32> %x) nounwind { %sra = ashr <4 x i32> %x, ret <4 x i32> %sra } ; CHECK-LABEL: @srl_v4i32 ; CHECK: psrld $3, %xmm0 ; CHECK-NEXT: ret define <4 x i32> @srl_v4i32(<4 x i32> %x) nounwind { %sra = lshr <4 x i32> %x, ret <4 x i32> %sra } ; CHECK-LABEL: @shl_v4i32 ; CHECK: pslld $3, %xmm0 ; CHECK-NEXT: ret define <4 x i32> @shl_v4i32(<4 x i32> %x) nounwind { %sra = shl <4 x i32> %x, ret <4 x i32> %sra }