; RUN: llc < %s -mtriple=x86_64-unknown-linux-gnu -mcpu=core-avx2 -mattr=+avx2 | FileCheck %s ; AVX2 Logical Shift Left define <16 x i16> @test_sllw_1(<16 x i16> %InVec) { entry: %shl = shl <16 x i16> %InVec, ret <16 x i16> %shl } ; CHECK-LABEL: test_sllw_1: ; CHECK-NOT: vpsllw $0, %ymm0, %ymm0 ; CHECK: ret define <16 x i16> @test_sllw_2(<16 x i16> %InVec) { entry: %shl = shl <16 x i16> %InVec, ret <16 x i16> %shl } ; CHECK-LABEL: test_sllw_2: ; CHECK: vpaddw %ymm0, %ymm0, %ymm0 ; CHECK: ret define <16 x i16> @test_sllw_3(<16 x i16> %InVec) { entry: %shl = shl <16 x i16> %InVec, ret <16 x i16> %shl } ; CHECK-LABEL: test_sllw_3: ; CHECK: vpsllw $15, %ymm0, %ymm0 ; CHECK: ret define <8 x i32> @test_slld_1(<8 x i32> %InVec) { entry: %shl = shl <8 x i32> %InVec, ret <8 x i32> %shl } ; CHECK-LABEL: test_slld_1: ; CHECK-NOT: vpslld $0, %ymm0, %ymm0 ; CHECK: ret define <8 x i32> @test_slld_2(<8 x i32> %InVec) { entry: %shl = shl <8 x i32> %InVec, ret <8 x i32> %shl } ; CHECK-LABEL: test_slld_2: ; CHECK: vpaddd %ymm0, %ymm0, %ymm0 ; CHECK: ret define <8 x i32> @test_vpslld_var(i32 %shift) { %amt = insertelement <8 x i32> undef, i32 %shift, i32 0 %tmp = shl <8 x i32> , %amt ret <8 x i32> %tmp } ; CHECK-LABEL: test_vpslld_var: ; CHECK: vpslld %xmm0, %ymm1, %ymm0 ; CHECK: ret define <8 x i32> @test_slld_3(<8 x i32> %InVec) { entry: %shl = shl <8 x i32> %InVec, ret <8 x i32> %shl } ; CHECK-LABEL: test_slld_3: ; CHECK: vpslld $31, %ymm0, %ymm0 ; CHECK: ret define <4 x i64> @test_sllq_1(<4 x i64> %InVec) { entry: %shl = shl <4 x i64> %InVec, ret <4 x i64> %shl } ; CHECK-LABEL: test_sllq_1: ; CHECK-NOT: vpsllq $0, %ymm0, %ymm0 ; CHECK: ret define <4 x i64> @test_sllq_2(<4 x i64> %InVec) { entry: %shl = shl <4 x i64> %InVec, ret <4 x i64> %shl } ; CHECK-LABEL: test_sllq_2: ; CHECK: vpaddq %ymm0, %ymm0, %ymm0 ; CHECK: ret define <4 x i64> @test_sllq_3(<4 x i64> %InVec) { entry: %shl = shl <4 x i64> %InVec, ret <4 x i64> %shl } ; CHECK-LABEL: test_sllq_3: ; CHECK: vpsllq $63, %ymm0, %ymm0 ; CHECK: ret ; AVX2 Arithmetic Shift define <16 x i16> @test_sraw_1(<16 x i16> %InVec) { entry: %shl = ashr <16 x i16> %InVec, ret <16 x i16> %shl } ; CHECK-LABEL: test_sraw_1: ; CHECK-NOT: vpsraw $0, %ymm0, %ymm0 ; CHECK: ret define <16 x i16> @test_sraw_2(<16 x i16> %InVec) { entry: %shl = ashr <16 x i16> %InVec, ret <16 x i16> %shl } ; CHECK-LABEL: test_sraw_2: ; CHECK: vpsraw $1, %ymm0, %ymm0 ; CHECK: ret define <16 x i16> @test_sraw_3(<16 x i16> %InVec) { entry: %shl = ashr <16 x i16> %InVec, ret <16 x i16> %shl } ; CHECK-LABEL: test_sraw_3: ; CHECK: vpsraw $15, %ymm0, %ymm0 ; CHECK: ret define <8 x i32> @test_srad_1(<8 x i32> %InVec) { entry: %shl = ashr <8 x i32> %InVec, ret <8 x i32> %shl } ; CHECK-LABEL: test_srad_1: ; CHECK-NOT: vpsrad $0, %ymm0, %ymm0 ; CHECK: ret define <8 x i32> @test_srad_2(<8 x i32> %InVec) { entry: %shl = ashr <8 x i32> %InVec, ret <8 x i32> %shl } ; CHECK-LABEL: test_srad_2: ; CHECK: vpsrad $1, %ymm0, %ymm0 ; CHECK: ret define <8 x i32> @test_srad_3(<8 x i32> %InVec) { entry: %shl = ashr <8 x i32> %InVec, ret <8 x i32> %shl } ; CHECK-LABEL: test_srad_3: ; CHECK: vpsrad $31, %ymm0, %ymm0 ; CHECK: ret ; SSE Logical Shift Right define <16 x i16> @test_srlw_1(<16 x i16> %InVec) { entry: %shl = lshr <16 x i16> %InVec, ret <16 x i16> %shl } ; CHECK-LABEL: test_srlw_1: ; CHECK-NOT: vpsrlw $0, %ymm0, %ymm0 ; CHECK: ret define <16 x i16> @test_srlw_2(<16 x i16> %InVec) { entry: %shl = lshr <16 x i16> %InVec, ret <16 x i16> %shl } ; CHECK-LABEL: test_srlw_2: ; CHECK: vpsrlw $1, %ymm0, %ymm0 ; CHECK: ret define <16 x i16> @test_srlw_3(<16 x i16> %InVec) { entry: %shl = lshr <16 x i16> %InVec, ret <16 x i16> %shl } ; CHECK-LABEL: test_srlw_3: ; CHECK: vpsrlw $15, %ymm0, %ymm0 ; CHECK: ret define <8 x i32> @test_srld_1(<8 x i32> %InVec) { entry: %shl = lshr <8 x i32> %InVec, ret <8 x i32> %shl } ; CHECK-LABEL: test_srld_1: ; CHECK-NOT: vpsrld $0, %ymm0, %ymm0 ; CHECK: ret define <8 x i32> @test_srld_2(<8 x i32> %InVec) { entry: %shl = lshr <8 x i32> %InVec, ret <8 x i32> %shl } ; CHECK-LABEL: test_srld_2: ; CHECK: vpsrld $1, %ymm0, %ymm0 ; CHECK: ret define <8 x i32> @test_srld_3(<8 x i32> %InVec) { entry: %shl = lshr <8 x i32> %InVec, ret <8 x i32> %shl } ; CHECK-LABEL: test_srld_3: ; CHECK: vpsrld $31, %ymm0, %ymm0 ; CHECK: ret define <4 x i64> @test_srlq_1(<4 x i64> %InVec) { entry: %shl = lshr <4 x i64> %InVec, ret <4 x i64> %shl } ; CHECK-LABEL: test_srlq_1: ; CHECK-NOT: vpsrlq $0, %ymm0, %ymm0 ; CHECK: ret define <4 x i64> @test_srlq_2(<4 x i64> %InVec) { entry: %shl = lshr <4 x i64> %InVec, ret <4 x i64> %shl } ; CHECK-LABEL: test_srlq_2: ; CHECK: vpsrlq $1, %ymm0, %ymm0 ; CHECK: ret define <4 x i64> @test_srlq_3(<4 x i64> %InVec) { entry: %shl = lshr <4 x i64> %InVec, ret <4 x i64> %shl } ; CHECK-LABEL: test_srlq_3: ; CHECK: vpsrlq $63, %ymm0, %ymm0 ; CHECK: ret ; CHECK-LABEL: @srl_trunc_and_v4i64 ; CHECK: vpand ; CHECK-NEXT: vpsrlvd ; CHECK: ret define <4 x i32> @srl_trunc_and_v4i64(<4 x i32> %x, <4 x i64> %y) nounwind { %and = and <4 x i64> %y, %trunc = trunc <4 x i64> %and to <4 x i32> %sra = lshr <4 x i32> %x, %trunc ret <4 x i32> %sra }