ab2f62c34fd8b8a3f953902b0097cb1a035bfc8b
[oota-llvm.git] / lib / Target / X86 / X86InstrFragmentsSIMD.td
1 //===-- X86InstrFragmentsSIMD.td - x86 SIMD ISA ------------*- tablegen -*-===//
2 //
3 //                     The LLVM Compiler Infrastructure
4 //
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
7 //
8 //===----------------------------------------------------------------------===//
9 //
10 // This file provides pattern fragments useful for SIMD instructions.
11 //
12 //===----------------------------------------------------------------------===//
13
14 //===----------------------------------------------------------------------===//
15 // MMX specific DAG Nodes.
16 //===----------------------------------------------------------------------===//
17
18 // Low word of MMX to GPR.
19 def MMX_X86movd2w : SDNode<"X86ISD::MMX_MOVD2W", SDTypeProfile<1, 1,
20                             [SDTCisVT<0, i32>, SDTCisVT<1, x86mmx>]>>;
21 // GPR to low word of MMX.
22 def MMX_X86movw2d : SDNode<"X86ISD::MMX_MOVW2D", SDTypeProfile<1, 1,
23                             [SDTCisVT<0, x86mmx>, SDTCisVT<1, i32>]>>;
24
25 //===----------------------------------------------------------------------===//
26 // MMX Pattern Fragments
27 //===----------------------------------------------------------------------===//
28
29 def load_mmx : PatFrag<(ops node:$ptr), (x86mmx (load node:$ptr))>;
30 def load_mvmmx : PatFrag<(ops node:$ptr),
31                          (x86mmx (MMX_X86movw2d (load node:$ptr)))>;
32 def bc_mmx  : PatFrag<(ops node:$in), (x86mmx  (bitconvert node:$in))>;
33
34 //===----------------------------------------------------------------------===//
35 // SSE specific DAG Nodes.
36 //===----------------------------------------------------------------------===//
37
38 def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
39                                        SDTCisFP<1>, SDTCisVT<3, i8>,
40                                        SDTCisVec<1>]>;
41
42 def X86fmin    : SDNode<"X86ISD::FMIN",      SDTFPBinOp>;
43 def X86fmax    : SDNode<"X86ISD::FMAX",      SDTFPBinOp>;
44
45 // Commutative and Associative FMIN and FMAX.
46 def X86fminc    : SDNode<"X86ISD::FMINC", SDTFPBinOp,
47     [SDNPCommutative, SDNPAssociative]>;
48 def X86fmaxc    : SDNode<"X86ISD::FMAXC", SDTFPBinOp,
49     [SDNPCommutative, SDNPAssociative]>;
50
51 def X86fand    : SDNode<"X86ISD::FAND",      SDTFPBinOp,
52                         [SDNPCommutative, SDNPAssociative]>;
53 def X86for     : SDNode<"X86ISD::FOR",       SDTFPBinOp,
54                         [SDNPCommutative, SDNPAssociative]>;
55 def X86fxor    : SDNode<"X86ISD::FXOR",      SDTFPBinOp,
56                         [SDNPCommutative, SDNPAssociative]>;
57 def X86fandn   : SDNode<"X86ISD::FANDN",     SDTFPBinOp,
58                         [SDNPCommutative, SDNPAssociative]>;
59 def X86frsqrt  : SDNode<"X86ISD::FRSQRT",    SDTFPUnaryOp>;
60 def X86frcp    : SDNode<"X86ISD::FRCP",      SDTFPUnaryOp>;
61 def X86frsqrt14s: SDNode<"X86ISD::FRSQRT",  SDTFPBinOp>;
62 def X86frcp14s : SDNode<"X86ISD::FRCP",    SDTFPBinOp>;
63 def X86fgetsign: SDNode<"X86ISD::FGETSIGNx86",SDTFPToIntOp>;
64 def X86fhadd   : SDNode<"X86ISD::FHADD",     SDTFPBinOp>;
65 def X86fhsub   : SDNode<"X86ISD::FHSUB",     SDTFPBinOp>;
66 def X86hadd    : SDNode<"X86ISD::HADD",      SDTIntBinOp>;
67 def X86hsub    : SDNode<"X86ISD::HSUB",      SDTIntBinOp>;
68 def X86comi    : SDNode<"X86ISD::COMI",      SDTX86CmpTest>;
69 def X86ucomi   : SDNode<"X86ISD::UCOMI",     SDTX86CmpTest>;
70 def X86cmps    : SDNode<"X86ISD::FSETCC",     SDTX86Cmps>;
71 //def X86cmpsd   : SDNode<"X86ISD::FSETCCsd",    SDTX86Cmpsd>;
72 def X86cvtdq2pd: SDNode<"X86ISD::CVTDQ2PD",
73                  SDTypeProfile<1, 1, [SDTCisVT<0, v2f64>,
74                                       SDTCisVT<1, v4i32>]>>;
75 def X86cvtudq2pd: SDNode<"X86ISD::CVTUDQ2PD",
76                  SDTypeProfile<1, 1, [SDTCisVT<0, v2f64>,
77                                       SDTCisVT<1, v4i32>]>>;
78 def X86pshufb  : SDNode<"X86ISD::PSHUFB",
79                  SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
80                                       SDTCisSameAs<0,2>]>>;
81 def X86psadbw  : SDNode<"X86ISD::PSADBW",
82                  SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
83                                       SDTCisSameAs<1,2>]>>;
84 def X86dbpsadbw : SDNode<"X86ISD::DBPSADBW",
85                   SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisVec<1>,
86                                        SDTCisSameAs<1,2>, SDTCisInt<3>]>>;
87 def X86andnp   : SDNode<"X86ISD::ANDNP",
88                  SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
89                                       SDTCisSameAs<0,2>]>>;
90 def X86psign   : SDNode<"X86ISD::PSIGN",
91                  SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
92                                       SDTCisSameAs<0,2>]>>;
93 def X86pextrb  : SDNode<"X86ISD::PEXTRB",
94                  SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
95 def X86pextrw  : SDNode<"X86ISD::PEXTRW",
96                  SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
97 def X86pinsrb  : SDNode<"X86ISD::PINSRB",
98                  SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
99                                       SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
100 def X86pinsrw  : SDNode<"X86ISD::PINSRW",
101                  SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
102                                       SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
103 def X86insertps : SDNode<"X86ISD::INSERTPS",
104                  SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
105                                       SDTCisVT<2, v4f32>, SDTCisVT<3, i8>]>>;
106 def X86vzmovl  : SDNode<"X86ISD::VZEXT_MOVL",
107                  SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
108
109 def X86vzload  : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
110                         [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
111
112 def X86vzext   : SDNode<"X86ISD::VZEXT",
113                          SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
114                                               SDTCisInt<0>, SDTCisInt<1>,
115                                               SDTCisOpSmallerThanOp<1, 0>]>>;
116
117 def X86vsext   : SDNode<"X86ISD::VSEXT",
118                          SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
119                                               SDTCisInt<0>, SDTCisInt<1>,
120                                               SDTCisOpSmallerThanOp<1, 0>]>>;
121
122 def SDTVtrunc    : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
123                                        SDTCisInt<0>, SDTCisInt<1>,
124                                        SDTCisOpSmallerThanOp<0, 1>]>;
125
126 def X86vtrunc    : SDNode<"X86ISD::VTRUNC",   SDTVtrunc>;
127 def X86vtruncs   : SDNode<"X86ISD::VTRUNCS",  SDTVtrunc>;
128 def X86vtruncus  : SDNode<"X86ISD::VTRUNCUS", SDTVtrunc>;
129
130 def X86trunc    : SDNode<"X86ISD::TRUNC",
131                          SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisInt<1>,
132                                               SDTCisOpSmallerThanOp<0, 1>]>>;
133 def X86vfpext  : SDNode<"X86ISD::VFPEXT",
134                         SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
135                                              SDTCisFP<0>, SDTCisFP<1>,
136                                              SDTCisOpSmallerThanOp<1, 0>]>>;
137 def X86vfpround: SDNode<"X86ISD::VFPROUND",
138                         SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
139                                              SDTCisFP<0>, SDTCisFP<1>,
140                                              SDTCisOpSmallerThanOp<0, 1>]>>;
141
142 def X86fround: SDNode<"X86ISD::VFPROUND",
143                         SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisFP<1>,SDTCisFP<2>,
144                                              SDTCVecEltisVT<0, f32>,
145                                              SDTCVecEltisVT<1, f64>,
146                                              SDTCVecEltisVT<2, f64>,
147                                              SDTCisOpSmallerThanOp<0, 1>]>>;
148 def X86froundRnd: SDNode<"X86ISD::VFPROUND",
149                         SDTypeProfile<1, 3, [SDTCisFP<0>, SDTCisFP<1>,SDTCisFP<2>,
150                                              SDTCVecEltisVT<0, f32>,
151                                              SDTCVecEltisVT<1, f64>,
152                                              SDTCVecEltisVT<2, f64>,
153                                              SDTCisOpSmallerThanOp<0, 1>,
154                                              SDTCisInt<3>]>>;
155
156 def X86fpext  : SDNode<"X86ISD::VFPEXT",
157                         SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisFP<1>,SDTCisFP<2>,
158                                              SDTCVecEltisVT<0, f64>,
159                                              SDTCVecEltisVT<1, f32>,
160                                              SDTCVecEltisVT<2, f32>,
161                                              SDTCisOpSmallerThanOp<1, 0>]>>;
162
163 def X86fpextRnd  : SDNode<"X86ISD::VFPEXT",
164                         SDTypeProfile<1, 3, [SDTCisFP<0>, SDTCisFP<1>,SDTCisFP<2>,
165                                              SDTCVecEltisVT<0, f64>,
166                                              SDTCVecEltisVT<1, f32>,
167                                              SDTCVecEltisVT<2, f32>,
168                                              SDTCisOpSmallerThanOp<1, 0>,
169                                              SDTCisInt<3>]>>;
170
171 def X86vshldq  : SDNode<"X86ISD::VSHLDQ",    SDTIntShiftOp>;
172 def X86vshrdq  : SDNode<"X86ISD::VSRLDQ",    SDTIntShiftOp>;
173 def X86cmpp    : SDNode<"X86ISD::CMPP",      SDTX86VFCMP>;
174 def X86pcmpeq  : SDNode<"X86ISD::PCMPEQ", SDTIntBinOp, [SDNPCommutative]>;
175 def X86pcmpgt  : SDNode<"X86ISD::PCMPGT", SDTIntBinOp>;
176
177 def X86IntCmpMask : SDTypeProfile<1, 2,
178     [SDTCisVec<0>, SDTCisSameAs<1, 2>, SDTCisInt<1>]>;
179 def X86pcmpeqm  : SDNode<"X86ISD::PCMPEQM", X86IntCmpMask, [SDNPCommutative]>;
180 def X86pcmpgtm  : SDNode<"X86ISD::PCMPGTM", X86IntCmpMask>;
181
182 def X86CmpMaskCC :
183       SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCVecEltisVT<0, i1>,
184                        SDTCisVec<1>, SDTCisSameAs<2, 1>,
185                        SDTCisSameNumEltsAs<0, 1>, SDTCisVT<3, i8>]>;
186 def X86CmpMaskCCRound :
187       SDTypeProfile<1, 4, [SDTCisVec<0>,SDTCVecEltisVT<0, i1>,
188                        SDTCisVec<1>, SDTCisSameAs<2, 1>,
189                        SDTCisSameNumEltsAs<0, 1>, SDTCisVT<3, i8>,
190                        SDTCisInt<4>]>;
191 def X86CmpMaskCCScalar :
192       SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>, SDTCisVT<3, i8>]>;
193
194 def X86CmpMaskCCScalarRound :
195       SDTypeProfile<1, 4, [SDTCisInt<0>, SDTCisSameAs<1, 2>, SDTCisVT<3, i8>,
196                            SDTCisInt<4>]>;
197
198 def X86cmpm     : SDNode<"X86ISD::CMPM",     X86CmpMaskCC>;
199 def X86cmpmRnd  : SDNode<"X86ISD::CMPM_RND", X86CmpMaskCCRound>;
200 def X86cmpmu    : SDNode<"X86ISD::CMPMU",    X86CmpMaskCC>;
201 def X86cmpms    : SDNode<"X86ISD::FSETCC",   X86CmpMaskCCScalar>;
202 def X86cmpmsRnd : SDNode<"X86ISD::FSETCC",   X86CmpMaskCCScalarRound>;
203
204 def X86vshl    : SDNode<"X86ISD::VSHL",
205                         SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
206                                       SDTCisVec<2>]>>;
207 def X86vsrl    : SDNode<"X86ISD::VSRL",
208                         SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
209                                       SDTCisVec<2>]>>;
210 def X86vsra    : SDNode<"X86ISD::VSRA",
211                         SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
212                                       SDTCisVec<2>]>>;
213
214 def X86vshli   : SDNode<"X86ISD::VSHLI", SDTIntShiftOp>;
215 def X86vsrli   : SDNode<"X86ISD::VSRLI", SDTIntShiftOp>;
216 def X86vsrai   : SDNode<"X86ISD::VSRAI", SDTIntShiftOp>;
217
218 def X86vprot   : SDNode<"X86ISD::VPROT",
219                         SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
220                                       SDTCisVec<2>]>>;
221 def X86vproti  : SDNode<"X86ISD::VPROTI",
222                         SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
223                                       SDTCisVT<2, i8>]>>;
224
225 def X86vpshl   : SDNode<"X86ISD::VPSHL",
226                         SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
227                                       SDTCisVec<2>]>>;
228 def X86vpsha   : SDNode<"X86ISD::VPSHA",
229                         SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
230                                       SDTCisVec<2>]>>;
231
232 def X86vpcom   : SDNode<"X86ISD::VPCOM",
233                         SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
234                                       SDTCisVec<2>, SDTCisVT<3, i8>]>>;
235 def X86vpcomu  : SDNode<"X86ISD::VPCOMU",
236                         SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
237                                       SDTCisVec<2>, SDTCisVT<3, i8>]>>;
238
239 def SDTX86CmpPTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
240                                           SDTCisVec<1>,
241                                           SDTCisSameAs<2, 1>]>;
242 def X86addus   : SDNode<"X86ISD::ADDUS", SDTIntBinOp>;
243 def X86subus   : SDNode<"X86ISD::SUBUS", SDTIntBinOp>;
244 def X86adds    : SDNode<"X86ISD::ADDS", SDTIntBinOp>;
245 def X86subs    : SDNode<"X86ISD::SUBS", SDTIntBinOp>;
246 def X86mulhrs  : SDNode<"X86ISD::MULHRS" , SDTIntBinOp>;
247 def X86avg     : SDNode<"X86ISD::AVG" , SDTIntBinOp>;
248 def X86ptest   : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
249 def X86testp   : SDNode<"X86ISD::TESTP", SDTX86CmpPTest>;
250 def X86kortest : SDNode<"X86ISD::KORTEST", SDTX86CmpPTest>;
251 def X86ktest   : SDNode<"X86ISD::KTEST", SDTX86CmpPTest>;
252 def X86testm   : SDNode<"X86ISD::TESTM", SDTypeProfile<1, 2, [SDTCisVec<0>,
253                                           SDTCisVec<1>, SDTCisSameAs<2, 1>,
254                                           SDTCVecEltisVT<0, i1>,
255                                           SDTCisSameNumEltsAs<0, 1>]>>;
256 def X86testnm  : SDNode<"X86ISD::TESTNM", SDTypeProfile<1, 2, [SDTCisVec<0>,
257                                           SDTCisVec<1>, SDTCisSameAs<2, 1>,
258                                           SDTCVecEltisVT<0, i1>,
259                                           SDTCisSameNumEltsAs<0, 1>]>>;
260 def X86select  : SDNode<"X86ISD::SELECT"     , SDTSelect>;
261
262 def X86pmuludq : SDNode<"X86ISD::PMULUDQ",
263                         SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
264                                       SDTCisSameAs<1,2>]>>;
265 def X86pmuldq  : SDNode<"X86ISD::PMULDQ",
266                          SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
267                                        SDTCisSameAs<1,2>]>>;
268
269 def X86extrqi : SDNode<"X86ISD::EXTRQI",
270                   SDTypeProfile<1, 3, [SDTCisVT<0, v2i64>, SDTCisSameAs<0,1>,
271                                        SDTCisVT<2, i8>, SDTCisVT<3, i8>]>>;
272 def X86insertqi : SDNode<"X86ISD::INSERTQI",
273                     SDTypeProfile<1, 4, [SDTCisVT<0, v2i64>, SDTCisSameAs<0,1>,
274                                          SDTCisSameAs<1,2>, SDTCisVT<3, i8>,
275                                          SDTCisVT<4, i8>]>>;
276
277 // Specific shuffle nodes - At some point ISD::VECTOR_SHUFFLE will always get
278 // translated into one of the target nodes below during lowering.
279 // Note: this is a work in progress...
280 def SDTShuff1Op : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0,1>]>;
281 def SDTShuff2Op : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
282                                 SDTCisSameAs<0,2>]>;
283 def SDTShuff3Op : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
284                                 SDTCisSameAs<0,2>, SDTCisSameAs<0,3>]>;
285
286 def SDTShuff2OpM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
287                                         SDTCisVec<2>]>;
288 def SDTShuff2OpI : SDTypeProfile<1, 2, [SDTCisVec<0>,
289                                  SDTCisSameAs<0,1>, SDTCisInt<2>]>;
290 def SDTShuff3OpI : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
291                                  SDTCisSameAs<0,2>, SDTCisInt<3>]>;
292 def SDTFPBinOpImmRound: SDTypeProfile<1, 4, [SDTCisVec<0>, SDTCisSameAs<0,1>,
293                              SDTCisSameAs<0,2>, SDTCisInt<3>, SDTCisInt<4>]>;
294 def SDTFPUnaryOpImmRound: SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
295                               SDTCisInt<2>, SDTCisInt<3>]>;
296
297 def SDTVBroadcast  : SDTypeProfile<1, 1, [SDTCisVec<0>]>;
298 def SDTVBroadcastm : SDTypeProfile<1, 1, [SDTCisVec<0>,
299                                           SDTCisInt<0>, SDTCisInt<1>]>;
300
301 def SDTBlend : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
302                              SDTCisSameAs<1,2>, SDTCisVT<3, i8>]>;
303
304 def SDTTernlog  : SDTypeProfile<1, 4, [SDTCisVec<0>, SDTCisSameAs<0,1>,
305                                 SDTCisSameAs<0,2>, SDTCisSameAs<0,3>,
306                                 SDTCisInt<4>]>;
307
308 def SDTFPBinOpRound : SDTypeProfile<1, 3, [      // fadd_round, fmul_round, etc.
309   SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisFP<0>, SDTCisInt<3>]>;
310
311 def SDTFPUnaryOpRound : SDTypeProfile<1, 2, [      // fsqrt_round, fgetexp_round, etc.
312   SDTCisSameAs<0, 1>, SDTCisFP<0>, SDTCisInt<2>]>;
313
314 def SDTFma : SDTypeProfile<1, 3, [SDTCisSameAs<0,1>,
315                            SDTCisSameAs<1,2>, SDTCisSameAs<1,3>]>;
316 def SDTFmaRound : SDTypeProfile<1, 4, [SDTCisSameAs<0,1>,
317                            SDTCisSameAs<1,2>, SDTCisSameAs<1,3>, SDTCisInt<4>]>;
318 def STDFp1SrcRm : SDTypeProfile<1, 2, [SDTCisSameAs<0,1>,
319                            SDTCisVec<0>, SDTCisInt<2>]>;
320 def STDFp2SrcRm : SDTypeProfile<1, 3, [SDTCisSameAs<0,1>,
321                            SDTCisVec<0>, SDTCisInt<3>]>;
322 def STDFp3SrcRm : SDTypeProfile<1, 4, [SDTCisSameAs<0,1>,
323                            SDTCisVec<0>, SDTCisInt<3>, SDTCisInt<4>]>;
324
325 def X86PAlignr : SDNode<"X86ISD::PALIGNR", SDTShuff3OpI>;
326 def X86VAlign  : SDNode<"X86ISD::VALIGN", SDTShuff3OpI>;
327
328 def X86Abs      : SDNode<"X86ISD::ABS", SDTIntUnaryOp>;
329 def X86Conflict : SDNode<"X86ISD::CONFLICT", SDTIntUnaryOp>;
330
331 def X86PShufd  : SDNode<"X86ISD::PSHUFD", SDTShuff2OpI>;
332 def X86PShufhw : SDNode<"X86ISD::PSHUFHW", SDTShuff2OpI>;
333 def X86PShuflw : SDNode<"X86ISD::PSHUFLW", SDTShuff2OpI>;
334
335 def X86Shufp   : SDNode<"X86ISD::SHUFP", SDTShuff3OpI>;
336 def X86Shuf128 : SDNode<"X86ISD::SHUF128", SDTShuff3OpI>;
337
338 def X86Movddup  : SDNode<"X86ISD::MOVDDUP", SDTShuff1Op>;
339 def X86Movshdup : SDNode<"X86ISD::MOVSHDUP", SDTShuff1Op>;
340 def X86Movsldup : SDNode<"X86ISD::MOVSLDUP", SDTShuff1Op>;
341
342 def X86Movsd : SDNode<"X86ISD::MOVSD", SDTShuff2Op>;
343 def X86Movss : SDNode<"X86ISD::MOVSS", SDTShuff2Op>;
344
345 def X86Movlhps : SDNode<"X86ISD::MOVLHPS", SDTShuff2Op>;
346 def X86Movlhpd : SDNode<"X86ISD::MOVLHPD", SDTShuff2Op>;
347 def X86Movhlps : SDNode<"X86ISD::MOVHLPS", SDTShuff2Op>;
348
349 def X86Movlps : SDNode<"X86ISD::MOVLPS", SDTShuff2Op>;
350 def X86Movlpd : SDNode<"X86ISD::MOVLPD", SDTShuff2Op>;
351
352 def SDTPack : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>, SDTCisSameAs<2, 1>]>;
353 def X86Packss : SDNode<"X86ISD::PACKSS", SDTPack>;
354 def X86Packus : SDNode<"X86ISD::PACKUS", SDTPack>;
355
356 def X86Unpckl : SDNode<"X86ISD::UNPCKL", SDTShuff2Op>;
357 def X86Unpckh : SDNode<"X86ISD::UNPCKH", SDTShuff2Op>;
358
359 def X86vpmaddubsw  : SDNode<"X86ISD::VPMADDUBSW" , SDTPack>;
360 def X86vpmaddwd    : SDNode<"X86ISD::VPMADDWD"   , SDTPack>;
361
362 def X86VPermilpv  : SDNode<"X86ISD::VPERMILPV", SDTShuff2OpM>;
363 def X86VPermilpi  : SDNode<"X86ISD::VPERMILPI", SDTShuff2OpI>;
364 def X86VPermv     : SDNode<"X86ISD::VPERMV",    SDTShuff2Op>;
365 def X86VPermi     : SDNode<"X86ISD::VPERMI",    SDTShuff2OpI>;
366 def X86VPermt2Fp   : SDNode<"X86ISD::VPERMV3",
367                     SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisFP<0>,
368                                          SDTCisSameAs<0,1>, SDTCisInt<2>,
369                                          SDTCisVec<2>, SDTCisSameNumEltsAs<0, 2>,
370                                          SDTCisSameAs<0,3>]>, []>;
371 def X86VPermt2Int  : SDNode<"X86ISD::VPERMV3",
372                     SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisInt<0>,
373                                          SDTCisSameAs<0,1>, SDTCisSameAs<0,2>,
374                                          SDTCisSameAs<0,3>]>, []>;
375
376 def X86VPermi2X   : SDNode<"X86ISD::VPERMIV3", SDTShuff3Op>;
377 def X86vpternlog  : SDNode<"X86ISD::VPTERNLOG", SDTTernlog>;
378
379 def X86VPerm2x128 : SDNode<"X86ISD::VPERM2X128", SDTShuff3OpI>;
380
381 def X86VFixupimm   : SDNode<"X86ISD::VFIXUPIMM", SDTFPBinOpImmRound>;
382 def X86VRange      : SDNode<"X86ISD::VRANGE",    SDTFPBinOpImmRound>;
383 def X86VReduce     : SDNode<"X86ISD::VREDUCE",   SDTFPUnaryOpImmRound>;
384 def X86VRndScale   : SDNode<"X86ISD::VRNDSCALE", SDTFPUnaryOpImmRound>;
385 def X86VGetMant    : SDNode<"X86ISD::VGETMANT",  SDTFPUnaryOpImmRound>;
386 def X86Vfpclass    : SDNode<"X86ISD::VFPCLASS", 
387                        SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCVecEltisVT<0, i1>,
388                                             SDTCisVec<1>, SDTCisInt<2>]>, []>;
389 def X86Vfpclasss   : SDNode<"X86ISD::VFPCLASS", SDTypeProfile<1, 2, [SDTCisInt<0>,
390                               SDTCisFP<1>, SDTCisInt<2>]>,[]>;
391
392 def X86SubVBroadcast : SDNode<"X86ISD::SUBV_BROADCAST",
393                     SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
394                                          SDTCisSubVecOfVec<1, 0>]>, []>;
395 // SDTCisSubVecOfVec restriction cannot be applied for 128 bit version of VBROADCASTI32x2.
396 def X86SubV32x2Broadcast : SDNode<"X86ISD::SUBV_BROADCAST",
397                     SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>]>, []>;
398
399 def X86VBroadcast : SDNode<"X86ISD::VBROADCAST", SDTVBroadcast>;
400 def X86VBroadcastm : SDNode<"X86ISD::VBROADCASTM", SDTVBroadcastm>;
401 def X86Vinsert   : SDNode<"X86ISD::VINSERT",  SDTypeProfile<1, 3,
402                               [SDTCisSameAs<0, 1>, SDTCisPtrTy<3>]>, []>;
403 def X86Vextract   : SDNode<"X86ISD::VEXTRACT",  SDTypeProfile<1, 2,
404                               [SDTCisVec<1>, SDTCisPtrTy<2>]>, []>;
405
406 def X86Blendi    : SDNode<"X86ISD::BLENDI",   SDTBlend>;
407
408 def X86Addsub    : SDNode<"X86ISD::ADDSUB", SDTFPBinOp>;
409
410 def X86faddRnd   : SDNode<"X86ISD::FADD_RND",  SDTFPBinOpRound>;
411 def X86fsubRnd   : SDNode<"X86ISD::FSUB_RND",  SDTFPBinOpRound>;
412 def X86fmulRnd   : SDNode<"X86ISD::FMUL_RND",  SDTFPBinOpRound>;
413 def X86fdivRnd   : SDNode<"X86ISD::FDIV_RND",  SDTFPBinOpRound>;
414 def X86fmaxRnd   : SDNode<"X86ISD::FMAX_RND",       SDTFPBinOpRound>;
415 def X86scalef    : SDNode<"X86ISD::SCALEF",         SDTFPBinOpRound>;
416 def X86fminRnd   : SDNode<"X86ISD::FMIN_RND",       SDTFPBinOpRound>;
417 def X86fsqrtRnd     : SDNode<"X86ISD::FSQRT_RND",   SDTFPUnaryOpRound>;
418 def X86fsqrtRnds    : SDNode<"X86ISD::FSQRT_RND",   STDFp2SrcRm>;
419 def X86fgetexpRnd   : SDNode<"X86ISD::FGETEXP_RND", SDTFPUnaryOpRound>;
420 def X86fgetexpRnds  : SDNode<"X86ISD::FGETEXP_RND", STDFp2SrcRm>;
421
422 def X86Fmadd     : SDNode<"X86ISD::FMADD",     SDTFma>;
423 def X86Fnmadd    : SDNode<"X86ISD::FNMADD",    SDTFma>;
424 def X86Fmsub     : SDNode<"X86ISD::FMSUB",     SDTFma>;
425 def X86Fnmsub    : SDNode<"X86ISD::FNMSUB",    SDTFma>;
426 def X86Fmaddsub  : SDNode<"X86ISD::FMADDSUB",  SDTFma>;
427 def X86Fmsubadd  : SDNode<"X86ISD::FMSUBADD",  SDTFma>;
428
429 def X86FmaddRnd     : SDNode<"X86ISD::FMADD_RND",     SDTFmaRound>;
430 def X86FnmaddRnd    : SDNode<"X86ISD::FNMADD_RND",    SDTFmaRound>;
431 def X86FmsubRnd     : SDNode<"X86ISD::FMSUB_RND",     SDTFmaRound>;
432 def X86FnmsubRnd    : SDNode<"X86ISD::FNMSUB_RND",    SDTFmaRound>;
433 def X86FmaddsubRnd  : SDNode<"X86ISD::FMADDSUB_RND",  SDTFmaRound>;
434 def X86FmsubaddRnd  : SDNode<"X86ISD::FMSUBADD_RND",  SDTFmaRound>;
435
436 def X86rsqrt28   : SDNode<"X86ISD::RSQRT28",  STDFp1SrcRm>;
437 def X86rcp28     : SDNode<"X86ISD::RCP28",    STDFp1SrcRm>;
438 def X86exp2      : SDNode<"X86ISD::EXP2",     STDFp1SrcRm>;
439
440 def X86rsqrt28s  : SDNode<"X86ISD::RSQRT28",   STDFp2SrcRm>;
441 def X86rcp28s    : SDNode<"X86ISD::RCP28",     STDFp2SrcRm>;
442 def X86RndScales : SDNode<"X86ISD::VRNDSCALE", STDFp3SrcRm>;
443 def X86Reduces   : SDNode<"X86ISD::VREDUCE",   STDFp3SrcRm>;
444 def X86GetMants  : SDNode<"X86ISD::VGETMANT",  STDFp3SrcRm>;
445
446 def SDT_PCMPISTRI : SDTypeProfile<2, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
447                                          SDTCisVT<2, v16i8>, SDTCisVT<3, v16i8>,
448                                          SDTCisVT<4, i8>]>;
449 def SDT_PCMPESTRI : SDTypeProfile<2, 5, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
450                                          SDTCisVT<2, v16i8>, SDTCisVT<3, i32>,
451                                          SDTCisVT<4, v16i8>, SDTCisVT<5, i32>,
452                                          SDTCisVT<6, i8>]>;
453
454 def X86pcmpistri : SDNode<"X86ISD::PCMPISTRI", SDT_PCMPISTRI>;
455 def X86pcmpestri : SDNode<"X86ISD::PCMPESTRI", SDT_PCMPESTRI>;
456
457 def X86compress: SDNode<"X86ISD::COMPRESS", SDTypeProfile<1, 1,
458                               [SDTCisSameAs<0, 1>, SDTCisVec<1>]>, []>;
459 def X86expand  : SDNode<"X86ISD::EXPAND", SDTypeProfile<1, 1,
460                               [SDTCisSameAs<0, 1>, SDTCisVec<1>]>, []>;
461
462 def SDTintToFPRound: SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisFP<0>,
463                                SDTCisSameAs<0,1>, SDTCisInt<2>, SDTCisInt<3>]>;
464
465 def SDTDoubleToInt: SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
466                                          SDTCisInt<0>, SDTCVecEltisVT<1, f64>]>;
467 def SDTFloatToInt: SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
468                                          SDTCisInt<0>, SDTCVecEltisVT<1, f32>]>;
469
470 def SDTDoubleToIntRnd: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
471                                          SDTCisInt<0>, SDTCVecEltisVT<1, f64>]>;
472 def SDTSDoubleToIntRnd: SDTypeProfile<1, 2, [SDTCisInt<0>,SDTCisFP<1>, 
473                                              SDTCVecEltisVT<1, f64>, SDTCisInt<2>]>;
474 def SDTFloatToIntRnd: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
475                                          SDTCisInt<0>, SDTCVecEltisVT<1, f32>]>;
476 def SDTSFloatToIntRnd: SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisFP<1>,
477                                             SDTCVecEltisVT<1, f32>, SDTCisInt<2>]>;
478 def SDTVintToFPRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
479                                            SDTCisFP<0>, SDTCVecEltisVT<1, i32>,
480                                            SDTCisInt<2>]>;
481 def SDTVlongToFPRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
482                                            SDTCisFP<0>, SDTCVecEltisVT<1, i64>,
483                                            SDTCisInt<2>]>;
484
485 def SDTVFPToIntRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
486                                            SDTCisFP<1>, SDTCVecEltisVT<0, i32>,
487                                            SDTCisInt<2>]>;
488 def SDTVFPToLongRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
489                                            SDTCisFP<1>, SDTCVecEltisVT<0, i64>,
490                                            SDTCisInt<2>]>;
491
492 // Scalar
493 def X86SintToFpRnd  : SDNode<"X86ISD::SINT_TO_FP_RND",  SDTintToFPRound>;
494 def X86UintToFpRnd  : SDNode<"X86ISD::UINT_TO_FP_RND",  SDTintToFPRound>;
495
496 def X86cvttss2IntRnd      : SDNode<"X86ISD::FP_TO_SINT_RND",  SDTSFloatToIntRnd>;
497 def X86cvttss2UIntRnd     : SDNode<"X86ISD::FP_TO_UINT_RND",  SDTSFloatToIntRnd>;
498 def X86cvttsd2IntRnd      : SDNode<"X86ISD::FP_TO_SINT_RND",  SDTSDoubleToIntRnd>;
499 def X86cvttsd2UIntRnd     : SDNode<"X86ISD::FP_TO_UINT_RND",  SDTSDoubleToIntRnd>;
500 // Vector with rounding mode
501
502 // cvtt fp-to-int staff
503 def X86VFpToSintRnd   : SDNode<"ISD::FP_TO_SINT",  SDTVFPToIntRound>;
504 def X86VFpToUintRnd   : SDNode<"ISD::FP_TO_UINT",  SDTVFPToIntRound>;
505 def X86VFpToSlongRnd  : SDNode<"ISD::FP_TO_SINT",  SDTVFPToLongRound>;
506 def X86VFpToUlongRnd  : SDNode<"ISD::FP_TO_UINT",  SDTVFPToLongRound>;
507
508 def X86VSintToFpRnd   : SDNode<"ISD::SINT_TO_FP",  SDTVintToFPRound>;
509 def X86VUintToFpRnd   : SDNode<"ISD::UINT_TO_FP",  SDTVintToFPRound>;
510 def X86VSlongToFpRnd  : SDNode<"ISD::SINT_TO_FP",  SDTVlongToFPRound>;
511 def X86VUlongToFpRnd  : SDNode<"ISD::UINT_TO_FP",  SDTVlongToFPRound>;
512
513 // cvt fp-to-int staff
514 def X86cvtps2IntRnd      : SDNode<"X86ISD::FP_TO_SINT_RND",  SDTFloatToIntRnd>;
515 def X86cvtps2UIntRnd     : SDNode<"X86ISD::FP_TO_UINT_RND",  SDTFloatToIntRnd>;
516 def X86cvtpd2IntRnd      : SDNode<"X86ISD::FP_TO_SINT_RND",  SDTDoubleToIntRnd>;
517 def X86cvtpd2UIntRnd     : SDNode<"X86ISD::FP_TO_UINT_RND",  SDTDoubleToIntRnd>;
518
519 // Vector without rounding mode
520 def X86cvtps2Int      : SDNode<"X86ISD::FP_TO_SINT_RND",  SDTFloatToInt>;
521 def X86cvtps2UInt     : SDNode<"X86ISD::FP_TO_UINT_RND",  SDTFloatToInt>;
522 def X86cvtpd2Int      : SDNode<"X86ISD::FP_TO_SINT_RND",  SDTDoubleToInt>;
523 def X86cvtpd2UInt     : SDNode<"X86ISD::FP_TO_UINT_RND",  SDTDoubleToInt>;
524
525 def X86cvtph2ps     : SDNode<"ISD::FP16_TO_FP",
526                               SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
527                                                    SDTCVecEltisVT<0, f32>,
528                                                    SDTCVecEltisVT<1, i16>,
529                                                    SDTCisFP<0>, SDTCisInt<2>]> >;
530
531 def X86cvtps2ph   : SDNode<"ISD::FP_TO_FP16",
532                         SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisVec<1>,
533                                              SDTCVecEltisVT<0, i16>,
534                                              SDTCVecEltisVT<1, f32>,
535                                              SDTCisFP<1>, SDTCisInt<2>, SDTCisInt<3>]> >;
536 def X86vfpextRnd  : SDNode<"X86ISD::VFPEXT",
537                         SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
538                                              SDTCisFP<0>, SDTCisFP<1>,
539                                              SDTCisOpSmallerThanOp<1, 0>,
540                                              SDTCisInt<2>]>>;
541 def X86vfproundRnd: SDNode<"X86ISD::VFPROUND",
542                         SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
543                                              SDTCisFP<0>, SDTCisFP<1>,
544                                              SDTCVecEltisVT<0, f32>,
545                                              SDTCVecEltisVT<1, f64>,
546                                              SDTCisInt<2>]>>;
547
548 //===----------------------------------------------------------------------===//
549 // SSE Complex Patterns
550 //===----------------------------------------------------------------------===//
551
552 // These are 'extloads' from a scalar to the low element of a vector, zeroing
553 // the top elements.  These are used for the SSE 'ss' and 'sd' instruction
554 // forms.
555 def sse_load_f32 : ComplexPattern<v4f32, 5, "selectScalarSSELoad", [],
556                                   [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
557                                    SDNPWantRoot]>;
558 def sse_load_f64 : ComplexPattern<v2f64, 5, "selectScalarSSELoad", [],
559                                   [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
560                                    SDNPWantRoot]>;
561
562 def ssmem : Operand<v4f32> {
563   let PrintMethod = "printf32mem";
564   let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
565   let ParserMatchClass = X86Mem32AsmOperand;
566   let OperandType = "OPERAND_MEMORY";
567 }
568 def sdmem : Operand<v2f64> {
569   let PrintMethod = "printf64mem";
570   let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
571   let ParserMatchClass = X86Mem64AsmOperand;
572   let OperandType = "OPERAND_MEMORY";
573 }
574
575 //===----------------------------------------------------------------------===//
576 // SSE pattern fragments
577 //===----------------------------------------------------------------------===//
578
579 // 128-bit load pattern fragments
580 // NOTE: all 128-bit integer vector loads are promoted to v2i64
581 def loadv4f32    : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
582 def loadv2f64    : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
583 def loadv2i64    : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
584
585 // 256-bit load pattern fragments
586 // NOTE: all 256-bit integer vector loads are promoted to v4i64
587 def loadv8f32    : PatFrag<(ops node:$ptr), (v8f32 (load node:$ptr))>;
588 def loadv4f64    : PatFrag<(ops node:$ptr), (v4f64 (load node:$ptr))>;
589 def loadv4i64    : PatFrag<(ops node:$ptr), (v4i64 (load node:$ptr))>;
590
591 // 512-bit load pattern fragments
592 def loadv16f32   : PatFrag<(ops node:$ptr), (v16f32 (load node:$ptr))>;
593 def loadv8f64    : PatFrag<(ops node:$ptr), (v8f64 (load node:$ptr))>;
594 def loadv64i8    : PatFrag<(ops node:$ptr), (v64i8 (load node:$ptr))>;
595 def loadv32i16   : PatFrag<(ops node:$ptr), (v32i16 (load node:$ptr))>;
596 def loadv16i32   : PatFrag<(ops node:$ptr), (v16i32 (load node:$ptr))>;
597 def loadv8i64    : PatFrag<(ops node:$ptr), (v8i64 (load node:$ptr))>;
598
599 // 128-/256-/512-bit extload pattern fragments
600 def extloadv2f32 : PatFrag<(ops node:$ptr), (v2f64 (extloadvf32 node:$ptr))>;
601 def extloadv4f32 : PatFrag<(ops node:$ptr), (v4f64 (extloadvf32 node:$ptr))>;
602 def extloadv8f32 : PatFrag<(ops node:$ptr), (v8f64 (extloadvf32 node:$ptr))>;
603
604 // These are needed to match a scalar load that is used in a vector-only
605 // math instruction such as the FP logical ops: andps, andnps, orps, xorps.
606 // The memory operand is required to be a 128-bit load, so it must be converted
607 // from a vector to a scalar.
608 def loadf32_128 : PatFrag<(ops node:$ptr),
609   (f32 (vector_extract (loadv4f32 node:$ptr), (iPTR 0)))>;
610 def loadf64_128 : PatFrag<(ops node:$ptr),
611   (f64 (vector_extract (loadv2f64 node:$ptr), (iPTR 0)))>;
612
613 // Like 'store', but always requires 128-bit vector alignment.
614 def alignedstore : PatFrag<(ops node:$val, node:$ptr),
615                            (store node:$val, node:$ptr), [{
616   return cast<StoreSDNode>(N)->getAlignment() >= 16;
617 }]>;
618
619 // Like 'store', but always requires 256-bit vector alignment.
620 def alignedstore256 : PatFrag<(ops node:$val, node:$ptr),
621                               (store node:$val, node:$ptr), [{
622   return cast<StoreSDNode>(N)->getAlignment() >= 32;
623 }]>;
624
625 // Like 'store', but always requires 512-bit vector alignment.
626 def alignedstore512 : PatFrag<(ops node:$val, node:$ptr),
627                               (store node:$val, node:$ptr), [{
628   return cast<StoreSDNode>(N)->getAlignment() >= 64;
629 }]>;
630
631 // Like 'load', but always requires 128-bit vector alignment.
632 def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
633   return cast<LoadSDNode>(N)->getAlignment() >= 16;
634 }]>;
635
636 // Like 'X86vzload', but always requires 128-bit vector alignment.
637 def alignedX86vzload : PatFrag<(ops node:$ptr), (X86vzload node:$ptr), [{
638   return cast<MemSDNode>(N)->getAlignment() >= 16;
639 }]>;
640
641 // Like 'load', but always requires 256-bit vector alignment.
642 def alignedload256 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
643   return cast<LoadSDNode>(N)->getAlignment() >= 32;
644 }]>;
645
646 // Like 'load', but always requires 512-bit vector alignment.
647 def alignedload512 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
648   return cast<LoadSDNode>(N)->getAlignment() >= 64;
649 }]>;
650
651 def alignedloadfsf32 : PatFrag<(ops node:$ptr),
652                                (f32 (alignedload node:$ptr))>;
653 def alignedloadfsf64 : PatFrag<(ops node:$ptr),
654                                (f64 (alignedload node:$ptr))>;
655
656 // 128-bit aligned load pattern fragments
657 // NOTE: all 128-bit integer vector loads are promoted to v2i64
658 def alignedloadv4f32 : PatFrag<(ops node:$ptr),
659                                (v4f32 (alignedload node:$ptr))>;
660 def alignedloadv2f64 : PatFrag<(ops node:$ptr),
661                                (v2f64 (alignedload node:$ptr))>;
662 def alignedloadv2i64 : PatFrag<(ops node:$ptr),
663                                (v2i64 (alignedload node:$ptr))>;
664
665 // 256-bit aligned load pattern fragments
666 // NOTE: all 256-bit integer vector loads are promoted to v4i64
667 def alignedloadv8f32 : PatFrag<(ops node:$ptr),
668                                (v8f32 (alignedload256 node:$ptr))>;
669 def alignedloadv4f64 : PatFrag<(ops node:$ptr),
670                                (v4f64 (alignedload256 node:$ptr))>;
671 def alignedloadv4i64 : PatFrag<(ops node:$ptr),
672                                (v4i64 (alignedload256 node:$ptr))>;
673
674 // 512-bit aligned load pattern fragments
675 def alignedloadv16f32 : PatFrag<(ops node:$ptr),
676                                 (v16f32 (alignedload512 node:$ptr))>;
677 def alignedloadv16i32 : PatFrag<(ops node:$ptr),
678                                 (v16i32 (alignedload512 node:$ptr))>;
679 def alignedloadv8f64  : PatFrag<(ops node:$ptr),
680                                 (v8f64  (alignedload512 node:$ptr))>;
681 def alignedloadv8i64  : PatFrag<(ops node:$ptr),
682                                 (v8i64  (alignedload512 node:$ptr))>;
683
684 // Like 'load', but uses special alignment checks suitable for use in
685 // memory operands in most SSE instructions, which are required to
686 // be naturally aligned on some targets but not on others.  If the subtarget
687 // allows unaligned accesses, match any load, though this may require
688 // setting a feature bit in the processor (on startup, for example).
689 // Opteron 10h and later implement such a feature.
690 def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
691   return    Subtarget->hasSSEUnalignedMem()
692          || cast<LoadSDNode>(N)->getAlignment() >= 16;
693 }]>;
694
695 def memopfsf32 : PatFrag<(ops node:$ptr), (f32   (memop node:$ptr))>;
696 def memopfsf64 : PatFrag<(ops node:$ptr), (f64   (memop node:$ptr))>;
697
698 // 128-bit memop pattern fragments
699 // NOTE: all 128-bit integer vector loads are promoted to v2i64
700 def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
701 def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
702 def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
703
704 // These are needed to match a scalar memop that is used in a vector-only
705 // math instruction such as the FP logical ops: andps, andnps, orps, xorps.
706 // The memory operand is required to be a 128-bit load, so it must be converted
707 // from a vector to a scalar.
708 def memopfsf32_128 : PatFrag<(ops node:$ptr),
709   (f32 (vector_extract (memopv4f32 node:$ptr), (iPTR 0)))>;
710 def memopfsf64_128 : PatFrag<(ops node:$ptr),
711   (f64 (vector_extract (memopv2f64 node:$ptr), (iPTR 0)))>;
712
713
714 // SSSE3 uses MMX registers for some instructions. They aren't aligned on a
715 // 16-byte boundary.
716 // FIXME: 8 byte alignment for mmx reads is not required
717 def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
718   return cast<LoadSDNode>(N)->getAlignment() >= 8;
719 }]>;
720
721 def memopmmx  : PatFrag<(ops node:$ptr), (x86mmx  (memop64 node:$ptr))>;
722
723 def mgatherv4i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
724   (masked_gather node:$src1, node:$src2, node:$src3) , [{
725   if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
726     return (Mgt->getIndex().getValueType() == MVT::v4i32 ||
727             Mgt->getBasePtr().getValueType() == MVT::v4i32);
728   return false;
729 }]>;
730
731 def mgatherv8i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
732   (masked_gather node:$src1, node:$src2, node:$src3) , [{
733   if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
734     return (Mgt->getIndex().getValueType() == MVT::v8i32 ||
735             Mgt->getBasePtr().getValueType() == MVT::v8i32);
736   return false;
737 }]>;
738
739 def mgatherv2i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
740   (masked_gather node:$src1, node:$src2, node:$src3) , [{
741   if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
742     return (Mgt->getIndex().getValueType() == MVT::v2i64 ||
743             Mgt->getBasePtr().getValueType() == MVT::v2i64);
744   return false;
745 }]>;
746 def mgatherv4i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
747   (masked_gather node:$src1, node:$src2, node:$src3) , [{
748   if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
749     return (Mgt->getIndex().getValueType() == MVT::v4i64 ||
750             Mgt->getBasePtr().getValueType() == MVT::v4i64);
751   return false;
752 }]>;
753 def mgatherv8i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
754   (masked_gather node:$src1, node:$src2, node:$src3) , [{
755   if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
756     return (Mgt->getIndex().getValueType() == MVT::v8i64 ||
757             Mgt->getBasePtr().getValueType() == MVT::v8i64);
758   return false;
759 }]>;
760 def mgatherv16i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
761   (masked_gather node:$src1, node:$src2, node:$src3) , [{
762   if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
763     return (Mgt->getIndex().getValueType() == MVT::v16i32 ||
764             Mgt->getBasePtr().getValueType() == MVT::v16i32);
765   return false;
766 }]>;
767
768 def mscatterv2i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
769   (masked_scatter node:$src1, node:$src2, node:$src3) , [{
770   if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
771     return (Sc->getIndex().getValueType() == MVT::v2i64 ||
772             Sc->getBasePtr().getValueType() == MVT::v2i64);
773   return false;
774 }]>;
775
776 def mscatterv4i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
777   (masked_scatter node:$src1, node:$src2, node:$src3) , [{
778   if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
779     return (Sc->getIndex().getValueType() == MVT::v4i32 ||
780             Sc->getBasePtr().getValueType() == MVT::v4i32);
781   return false;
782 }]>;
783
784 def mscatterv4i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
785   (masked_scatter node:$src1, node:$src2, node:$src3) , [{
786   if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
787     return (Sc->getIndex().getValueType() == MVT::v4i64 ||
788             Sc->getBasePtr().getValueType() == MVT::v4i64);
789   return false;
790 }]>;
791
792 def mscatterv8i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
793   (masked_scatter node:$src1, node:$src2, node:$src3) , [{
794   if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
795     return (Sc->getIndex().getValueType() == MVT::v8i32 ||
796             Sc->getBasePtr().getValueType() == MVT::v8i32);
797   return false;
798 }]>;
799
800 def mscatterv8i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
801   (masked_scatter node:$src1, node:$src2, node:$src3) , [{
802   if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
803     return (Sc->getIndex().getValueType() == MVT::v8i64 ||
804             Sc->getBasePtr().getValueType() == MVT::v8i64);
805   return false;
806 }]>;
807 def mscatterv16i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
808   (masked_scatter node:$src1, node:$src2, node:$src3) , [{
809   if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
810     return (Sc->getIndex().getValueType() == MVT::v16i32 ||
811             Sc->getBasePtr().getValueType() == MVT::v16i32);
812   return false;
813 }]>;
814
815 // 128-bit bitconvert pattern fragments
816 def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
817 def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
818 def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
819 def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
820 def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
821 def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
822
823 // 256-bit bitconvert pattern fragments
824 def bc_v32i8 : PatFrag<(ops node:$in), (v32i8 (bitconvert node:$in))>;
825 def bc_v16i16 : PatFrag<(ops node:$in), (v16i16 (bitconvert node:$in))>;
826 def bc_v8i32 : PatFrag<(ops node:$in), (v8i32 (bitconvert node:$in))>;
827 def bc_v4i64 : PatFrag<(ops node:$in), (v4i64 (bitconvert node:$in))>;
828 def bc_v8f32 : PatFrag<(ops node:$in), (v8f32 (bitconvert node:$in))>;
829
830 // 512-bit bitconvert pattern fragments
831 def bc_v16i32 : PatFrag<(ops node:$in), (v16i32 (bitconvert node:$in))>;
832 def bc_v8i64 : PatFrag<(ops node:$in), (v8i64 (bitconvert node:$in))>;
833 def bc_v8f64 : PatFrag<(ops node:$in), (v8f64 (bitconvert node:$in))>;
834 def bc_v16f32 : PatFrag<(ops node:$in), (v16f32 (bitconvert node:$in))>;
835
836 def vzmovl_v2i64 : PatFrag<(ops node:$src),
837                            (bitconvert (v2i64 (X86vzmovl
838                              (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
839 def vzmovl_v4i32 : PatFrag<(ops node:$src),
840                            (bitconvert (v4i32 (X86vzmovl
841                              (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
842
843 def vzload_v2i64 : PatFrag<(ops node:$src),
844                            (bitconvert (v2i64 (X86vzload node:$src)))>;
845
846
847 def fp32imm0 : PatLeaf<(f32 fpimm), [{
848   return N->isExactlyValue(+0.0);
849 }]>;
850
851 def I8Imm : SDNodeXForm<imm, [{
852   // Transformation function: get the low 8 bits.
853   return getI8Imm((uint8_t)N->getZExtValue(), SDLoc(N));
854 }]>;
855
856 def FROUND_NO_EXC : ImmLeaf<i32, [{ return Imm == 8; }]>;
857 def FROUND_CURRENT : ImmLeaf<i32, [{
858   return Imm == X86::STATIC_ROUNDING::CUR_DIRECTION;
859 }]>;
860
861 // BYTE_imm - Transform bit immediates into byte immediates.
862 def BYTE_imm  : SDNodeXForm<imm, [{
863   // Transformation function: imm >> 3
864   return getI32Imm(N->getZExtValue() >> 3, SDLoc(N));
865 }]>;
866
867 // EXTRACT_get_vextract128_imm xform function: convert extract_subvector index
868 // to VEXTRACTF128/VEXTRACTI128 imm.
869 def EXTRACT_get_vextract128_imm : SDNodeXForm<extract_subvector, [{
870   return getI8Imm(X86::getExtractVEXTRACT128Immediate(N), SDLoc(N));
871 }]>;
872
873 // INSERT_get_vinsert128_imm xform function: convert insert_subvector index to
874 // VINSERTF128/VINSERTI128 imm.
875 def INSERT_get_vinsert128_imm : SDNodeXForm<insert_subvector, [{
876   return getI8Imm(X86::getInsertVINSERT128Immediate(N), SDLoc(N));
877 }]>;
878
879 // EXTRACT_get_vextract256_imm xform function: convert extract_subvector index
880 // to VEXTRACTF64x4 imm.
881 def EXTRACT_get_vextract256_imm : SDNodeXForm<extract_subvector, [{
882   return getI8Imm(X86::getExtractVEXTRACT256Immediate(N), SDLoc(N));
883 }]>;
884
885 // INSERT_get_vinsert256_imm xform function: convert insert_subvector index to
886 // VINSERTF64x4 imm.
887 def INSERT_get_vinsert256_imm : SDNodeXForm<insert_subvector, [{
888   return getI8Imm(X86::getInsertVINSERT256Immediate(N), SDLoc(N));
889 }]>;
890
891 def vextract128_extract : PatFrag<(ops node:$bigvec, node:$index),
892                                    (extract_subvector node:$bigvec,
893                                                       node:$index), [{
894   return X86::isVEXTRACT128Index(N);
895 }], EXTRACT_get_vextract128_imm>;
896
897 def vinsert128_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
898                                       node:$index),
899                                  (insert_subvector node:$bigvec, node:$smallvec,
900                                                    node:$index), [{
901   return X86::isVINSERT128Index(N);
902 }], INSERT_get_vinsert128_imm>;
903
904
905 def vextract256_extract : PatFrag<(ops node:$bigvec, node:$index),
906                                    (extract_subvector node:$bigvec,
907                                                       node:$index), [{
908   return X86::isVEXTRACT256Index(N);
909 }], EXTRACT_get_vextract256_imm>;
910
911 def vinsert256_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
912                                       node:$index),
913                                  (insert_subvector node:$bigvec, node:$smallvec,
914                                                    node:$index), [{
915   return X86::isVINSERT256Index(N);
916 }], INSERT_get_vinsert256_imm>;
917
918 def masked_load_aligned128 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
919                          (masked_load node:$src1, node:$src2, node:$src3), [{
920   if (auto *Load = dyn_cast<MaskedLoadSDNode>(N))
921     return Load->getAlignment() >= 16;
922   return false;
923 }]>;
924
925 def masked_load_aligned256 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
926                          (masked_load node:$src1, node:$src2, node:$src3), [{
927   if (auto *Load = dyn_cast<MaskedLoadSDNode>(N))
928     return Load->getAlignment() >= 32;
929   return false;
930 }]>;
931
932 def masked_load_aligned512 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
933                          (masked_load node:$src1, node:$src2, node:$src3), [{
934   if (auto *Load = dyn_cast<MaskedLoadSDNode>(N))
935     return Load->getAlignment() >= 64;
936   return false;
937 }]>;
938
939 def masked_load_unaligned : PatFrag<(ops node:$src1, node:$src2, node:$src3),
940                          (masked_load node:$src1, node:$src2, node:$src3), [{
941   return isa<MaskedLoadSDNode>(N);
942 }]>;
943
944 // masked store fragments.
945 // X86mstore can't be implemented in core DAG files because some targets
946 // doesn't support vector type ( llvm-tblgen will fail)
947 def X86mstore : PatFrag<(ops node:$src1, node:$src2, node:$src3),
948                         (masked_store node:$src1, node:$src2, node:$src3), [{
949   return !cast<MaskedStoreSDNode>(N)->isTruncatingStore();
950 }]>;
951
952 def masked_store_aligned128 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
953                          (X86mstore node:$src1, node:$src2, node:$src3), [{
954   if (auto *Store = dyn_cast<MaskedStoreSDNode>(N))
955     return Store->getAlignment() >= 16;
956   return false;
957 }]>;
958
959 def masked_store_aligned256 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
960                          (X86mstore node:$src1, node:$src2, node:$src3), [{
961   if (auto *Store = dyn_cast<MaskedStoreSDNode>(N))
962     return Store->getAlignment() >= 32;
963   return false;
964 }]>;
965
966 def masked_store_aligned512 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
967                          (X86mstore node:$src1, node:$src2, node:$src3), [{
968   if (auto *Store = dyn_cast<MaskedStoreSDNode>(N))
969     return Store->getAlignment() >= 64;
970   return false;
971 }]>;
972
973 def masked_store_unaligned : PatFrag<(ops node:$src1, node:$src2, node:$src3),
974                          (X86mstore node:$src1, node:$src2, node:$src3), [{
975   return isa<MaskedStoreSDNode>(N);
976 }]>;
977
978 // masked truncstore fragments
979 // X86mtruncstore can't be implemented in core DAG files because some targets
980 // doesn't support vector type ( llvm-tblgen will fail)
981 def X86mtruncstore : PatFrag<(ops node:$src1, node:$src2, node:$src3),
982                              (masked_store node:$src1, node:$src2, node:$src3), [{
983     return cast<MaskedStoreSDNode>(N)->isTruncatingStore();
984 }]>;
985 def masked_truncstorevi8 :
986   PatFrag<(ops node:$src1, node:$src2, node:$src3),
987           (X86mtruncstore node:$src1, node:$src2, node:$src3), [{
988   return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i8;
989 }]>;
990 def masked_truncstorevi16 :
991   PatFrag<(ops node:$src1, node:$src2, node:$src3),
992           (X86mtruncstore node:$src1, node:$src2, node:$src3), [{
993   return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i16;
994 }]>;
995 def masked_truncstorevi32 :
996   PatFrag<(ops node:$src1, node:$src2, node:$src3),
997           (X86mtruncstore node:$src1, node:$src2, node:$src3), [{
998   return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i32;
999 }]>;