1 //===-- X86FrameLowering.cpp - X86 Frame Information ----------------------===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file contains the X86 implementation of TargetFrameLowering class.
12 //===----------------------------------------------------------------------===//
14 #include "X86FrameLowering.h"
15 #include "X86InstrBuilder.h"
16 #include "X86InstrInfo.h"
17 #include "X86MachineFunctionInfo.h"
18 #include "X86Subtarget.h"
19 #include "X86TargetMachine.h"
20 #include "llvm/ADT/SmallSet.h"
21 #include "llvm/CodeGen/MachineFrameInfo.h"
22 #include "llvm/CodeGen/MachineFunction.h"
23 #include "llvm/CodeGen/MachineInstrBuilder.h"
24 #include "llvm/CodeGen/MachineModuleInfo.h"
25 #include "llvm/CodeGen/MachineRegisterInfo.h"
26 #include "llvm/IR/DataLayout.h"
27 #include "llvm/IR/Function.h"
28 #include "llvm/MC/MCAsmInfo.h"
29 #include "llvm/MC/MCSymbol.h"
30 #include "llvm/Support/CommandLine.h"
31 #include "llvm/Target/TargetOptions.h"
32 #include "llvm/Support/Debug.h"
37 // FIXME: completely move here.
38 extern cl::opt<bool> ForceStackAlign;
40 bool X86FrameLowering::hasReservedCallFrame(const MachineFunction &MF) const {
41 return !MF.getFrameInfo()->hasVarSizedObjects() &&
42 !MF.getInfo<X86MachineFunctionInfo>()->getHasPushSequences();
45 /// canSimplifyCallFramePseudos - If there is a reserved call frame, the
46 /// call frame pseudos can be simplified. Having a FP, as in the default
47 /// implementation, is not sufficient here since we can't always use it.
48 /// Use a more nuanced condition.
50 X86FrameLowering::canSimplifyCallFramePseudos(const MachineFunction &MF) const {
51 const X86RegisterInfo *TRI = static_cast<const X86RegisterInfo *>
52 (MF.getSubtarget().getRegisterInfo());
53 return hasReservedCallFrame(MF) ||
54 (hasFP(MF) && !TRI->needsStackRealignment(MF))
55 || TRI->hasBasePointer(MF);
58 // needsFrameIndexResolution - Do we need to perform FI resolution for
59 // this function. Normally, this is required only when the function
60 // has any stack objects. However, FI resolution actually has another job,
61 // not apparent from the title - it resolves callframesetup/destroy
62 // that were not simplified earlier.
63 // So, this is required for x86 functions that have push sequences even
64 // when there are no stack objects.
66 X86FrameLowering::needsFrameIndexResolution(const MachineFunction &MF) const {
67 return MF.getFrameInfo()->hasStackObjects() ||
68 MF.getInfo<X86MachineFunctionInfo>()->getHasPushSequences();
71 /// hasFP - Return true if the specified function should have a dedicated frame
72 /// pointer register. This is true if the function has variable sized allocas
73 /// or if frame pointer elimination is disabled.
74 bool X86FrameLowering::hasFP(const MachineFunction &MF) const {
75 const MachineFrameInfo *MFI = MF.getFrameInfo();
76 const MachineModuleInfo &MMI = MF.getMMI();
77 const TargetRegisterInfo *RegInfo = MF.getSubtarget().getRegisterInfo();
79 return (MF.getTarget().Options.DisableFramePointerElim(MF) ||
80 RegInfo->needsStackRealignment(MF) ||
81 MFI->hasVarSizedObjects() ||
82 MFI->isFrameAddressTaken() || MFI->hasInlineAsmWithSPAdjust() ||
83 MF.getInfo<X86MachineFunctionInfo>()->getForceFramePointer() ||
84 MMI.callsUnwindInit() || MMI.callsEHReturn() ||
85 MFI->hasStackMap() || MFI->hasPatchPoint());
88 static unsigned getSUBriOpcode(unsigned IsLP64, int64_t Imm) {
92 return X86::SUB64ri32;
100 static unsigned getADDriOpcode(unsigned IsLP64, int64_t Imm) {
103 return X86::ADD64ri8;
104 return X86::ADD64ri32;
107 return X86::ADD32ri8;
112 static unsigned getSUBrrOpcode(unsigned isLP64) {
113 return isLP64 ? X86::SUB64rr : X86::SUB32rr;
116 static unsigned getADDrrOpcode(unsigned isLP64) {
117 return isLP64 ? X86::ADD64rr : X86::ADD32rr;
120 static unsigned getANDriOpcode(bool IsLP64, int64_t Imm) {
123 return X86::AND64ri8;
124 return X86::AND64ri32;
127 return X86::AND32ri8;
131 static unsigned getLEArOpcode(unsigned IsLP64) {
132 return IsLP64 ? X86::LEA64r : X86::LEA32r;
135 /// findDeadCallerSavedReg - Return a caller-saved register that isn't live
136 /// when it reaches the "return" instruction. We can then pop a stack object
137 /// to this register without worry about clobbering it.
138 static unsigned findDeadCallerSavedReg(MachineBasicBlock &MBB,
139 MachineBasicBlock::iterator &MBBI,
140 const TargetRegisterInfo &TRI,
142 const MachineFunction *MF = MBB.getParent();
143 const Function *F = MF->getFunction();
144 if (!F || MF->getMMI().callsEHReturn())
147 static const uint16_t CallerSavedRegs32Bit[] = {
148 X86::EAX, X86::EDX, X86::ECX, 0
151 static const uint16_t CallerSavedRegs64Bit[] = {
152 X86::RAX, X86::RDX, X86::RCX, X86::RSI, X86::RDI,
153 X86::R8, X86::R9, X86::R10, X86::R11, 0
156 unsigned Opc = MBBI->getOpcode();
163 case X86::TCRETURNdi:
164 case X86::TCRETURNri:
165 case X86::TCRETURNmi:
166 case X86::TCRETURNdi64:
167 case X86::TCRETURNri64:
168 case X86::TCRETURNmi64:
170 case X86::EH_RETURN64: {
171 SmallSet<uint16_t, 8> Uses;
172 for (unsigned i = 0, e = MBBI->getNumOperands(); i != e; ++i) {
173 MachineOperand &MO = MBBI->getOperand(i);
174 if (!MO.isReg() || MO.isDef())
176 unsigned Reg = MO.getReg();
179 for (MCRegAliasIterator AI(Reg, &TRI, true); AI.isValid(); ++AI)
183 const uint16_t *CS = Is64Bit ? CallerSavedRegs64Bit : CallerSavedRegs32Bit;
185 if (!Uses.count(*CS))
193 static bool isEAXLiveIn(MachineFunction &MF) {
194 for (MachineRegisterInfo::livein_iterator II = MF.getRegInfo().livein_begin(),
195 EE = MF.getRegInfo().livein_end(); II != EE; ++II) {
196 unsigned Reg = II->first;
198 if (Reg == X86::RAX || Reg == X86::EAX || Reg == X86::AX ||
199 Reg == X86::AH || Reg == X86::AL)
206 /// emitSPUpdate - Emit a series of instructions to increment / decrement the
207 /// stack pointer by a constant value.
209 void emitSPUpdate(MachineBasicBlock &MBB, MachineBasicBlock::iterator &MBBI,
210 unsigned StackPtr, int64_t NumBytes,
211 bool Is64BitTarget, bool Is64BitStackPtr, bool UseLEA,
212 const TargetInstrInfo &TII, const TargetRegisterInfo &TRI) {
213 bool isSub = NumBytes < 0;
214 uint64_t Offset = isSub ? -NumBytes : NumBytes;
217 Opc = getLEArOpcode(Is64BitStackPtr);
220 ? getSUBriOpcode(Is64BitStackPtr, Offset)
221 : getADDriOpcode(Is64BitStackPtr, Offset);
223 uint64_t Chunk = (1LL << 31) - 1;
224 DebugLoc DL = MBB.findDebugLoc(MBBI);
227 if (Offset > Chunk) {
228 // Rather than emit a long series of instructions for large offsets,
229 // load the offset into a register and do one sub/add
232 if (isSub && !isEAXLiveIn(*MBB.getParent()))
233 Reg = (unsigned)(Is64BitTarget ? X86::RAX : X86::EAX);
235 Reg = findDeadCallerSavedReg(MBB, MBBI, TRI, Is64BitTarget);
238 Opc = Is64BitTarget ? X86::MOV64ri : X86::MOV32ri;
239 BuildMI(MBB, MBBI, DL, TII.get(Opc), Reg)
242 ? getSUBrrOpcode(Is64BitTarget)
243 : getADDrrOpcode(Is64BitTarget);
244 MachineInstr *MI = BuildMI(MBB, MBBI, DL, TII.get(Opc), StackPtr)
247 MI->getOperand(3).setIsDead(); // The EFLAGS implicit def is dead.
253 uint64_t ThisVal = (Offset > Chunk) ? Chunk : Offset;
254 if (ThisVal == (Is64BitTarget ? 8 : 4)) {
255 // Use push / pop instead.
257 ? (unsigned)(Is64BitTarget ? X86::RAX : X86::EAX)
258 : findDeadCallerSavedReg(MBB, MBBI, TRI, Is64BitTarget);
261 ? (Is64BitTarget ? X86::PUSH64r : X86::PUSH32r)
262 : (Is64BitTarget ? X86::POP64r : X86::POP32r);
263 MachineInstr *MI = BuildMI(MBB, MBBI, DL, TII.get(Opc))
264 .addReg(Reg, getDefRegState(!isSub) | getUndefRegState(isSub));
266 MI->setFlag(MachineInstr::FrameSetup);
272 MachineInstr *MI = nullptr;
275 MI = addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(Opc), StackPtr),
276 StackPtr, false, isSub ? -ThisVal : ThisVal);
278 MI = BuildMI(MBB, MBBI, DL, TII.get(Opc), StackPtr)
281 MI->getOperand(3).setIsDead(); // The EFLAGS implicit def is dead.
285 MI->setFlag(MachineInstr::FrameSetup);
291 /// mergeSPUpdatesUp - Merge two stack-manipulating instructions upper iterator.
293 void mergeSPUpdatesUp(MachineBasicBlock &MBB, MachineBasicBlock::iterator &MBBI,
294 unsigned StackPtr, uint64_t *NumBytes = nullptr) {
295 if (MBBI == MBB.begin()) return;
297 MachineBasicBlock::iterator PI = std::prev(MBBI);
298 unsigned Opc = PI->getOpcode();
299 if ((Opc == X86::ADD64ri32 || Opc == X86::ADD64ri8 ||
300 Opc == X86::ADD32ri || Opc == X86::ADD32ri8 ||
301 Opc == X86::LEA32r || Opc == X86::LEA64_32r) &&
302 PI->getOperand(0).getReg() == StackPtr) {
304 *NumBytes += PI->getOperand(2).getImm();
306 } else if ((Opc == X86::SUB64ri32 || Opc == X86::SUB64ri8 ||
307 Opc == X86::SUB32ri || Opc == X86::SUB32ri8) &&
308 PI->getOperand(0).getReg() == StackPtr) {
310 *NumBytes -= PI->getOperand(2).getImm();
315 /// mergeSPUpdates - Checks the instruction before/after the passed
316 /// instruction. If it is an ADD/SUB/LEA instruction it is deleted argument and
317 /// the stack adjustment is returned as a positive value for ADD/LEA and a
318 /// negative for SUB.
319 static int mergeSPUpdates(MachineBasicBlock &MBB,
320 MachineBasicBlock::iterator &MBBI, unsigned StackPtr,
321 bool doMergeWithPrevious) {
322 if ((doMergeWithPrevious && MBBI == MBB.begin()) ||
323 (!doMergeWithPrevious && MBBI == MBB.end()))
326 MachineBasicBlock::iterator PI = doMergeWithPrevious ? std::prev(MBBI) : MBBI;
327 MachineBasicBlock::iterator NI = doMergeWithPrevious ? nullptr
329 unsigned Opc = PI->getOpcode();
332 if ((Opc == X86::ADD64ri32 || Opc == X86::ADD64ri8 ||
333 Opc == X86::ADD32ri || Opc == X86::ADD32ri8 ||
334 Opc == X86::LEA32r || Opc == X86::LEA64_32r) &&
335 PI->getOperand(0).getReg() == StackPtr){
336 Offset += PI->getOperand(2).getImm();
338 if (!doMergeWithPrevious) MBBI = NI;
339 } else if ((Opc == X86::SUB64ri32 || Opc == X86::SUB64ri8 ||
340 Opc == X86::SUB32ri || Opc == X86::SUB32ri8) &&
341 PI->getOperand(0).getReg() == StackPtr) {
342 Offset -= PI->getOperand(2).getImm();
344 if (!doMergeWithPrevious) MBBI = NI;
351 X86FrameLowering::emitCalleeSavedFrameMoves(MachineBasicBlock &MBB,
352 MachineBasicBlock::iterator MBBI,
354 MachineFunction &MF = *MBB.getParent();
355 MachineFrameInfo *MFI = MF.getFrameInfo();
356 MachineModuleInfo &MMI = MF.getMMI();
357 const MCRegisterInfo *MRI = MMI.getContext().getRegisterInfo();
358 const TargetInstrInfo &TII = *MF.getSubtarget().getInstrInfo();
360 // Add callee saved registers to move list.
361 const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo();
362 if (CSI.empty()) return;
364 // Calculate offsets.
365 for (std::vector<CalleeSavedInfo>::const_iterator
366 I = CSI.begin(), E = CSI.end(); I != E; ++I) {
367 int64_t Offset = MFI->getObjectOffset(I->getFrameIdx());
368 unsigned Reg = I->getReg();
370 unsigned DwarfReg = MRI->getDwarfRegNum(Reg, true);
372 MMI.addFrameInst(MCCFIInstruction::createOffset(nullptr, DwarfReg,
374 BuildMI(MBB, MBBI, DL, TII.get(TargetOpcode::CFI_INSTRUCTION))
375 .addCFIIndex(CFIIndex);
379 /// usesTheStack - This function checks if any of the users of EFLAGS
380 /// copies the EFLAGS. We know that the code that lowers COPY of EFLAGS has
381 /// to use the stack, and if we don't adjust the stack we clobber the first
383 /// See X86InstrInfo::copyPhysReg.
384 static bool usesTheStack(const MachineFunction &MF) {
385 const MachineRegisterInfo &MRI = MF.getRegInfo();
387 for (MachineRegisterInfo::reg_instr_iterator
388 ri = MRI.reg_instr_begin(X86::EFLAGS), re = MRI.reg_instr_end();
396 void X86FrameLowering::emitStackProbeCall(MachineFunction &MF,
397 MachineBasicBlock &MBB,
398 MachineBasicBlock::iterator MBBI,
400 const X86Subtarget &STI = MF.getSubtarget<X86Subtarget>();
401 const TargetInstrInfo &TII = *STI.getInstrInfo();
402 bool Is64Bit = STI.is64Bit();
403 bool IsLargeCodeModel = MF.getTarget().getCodeModel() == CodeModel::Large;
407 CallOp = IsLargeCodeModel ? X86::CALL64r : X86::CALL64pcrel32;
409 CallOp = X86::CALLpcrel32;
413 if (STI.isTargetCygMing()) {
414 Symbol = "___chkstk_ms";
418 } else if (STI.isTargetCygMing())
423 MachineInstrBuilder CI;
425 // All current stack probes take AX and SP as input, clobber flags, and
426 // preserve all registers. x86_64 probes leave RSP unmodified.
427 if (Is64Bit && MF.getTarget().getCodeModel() == CodeModel::Large) {
428 // For the large code model, we have to call through a register. Use R11,
429 // as it is scratch in all supported calling conventions.
430 BuildMI(MBB, MBBI, DL, TII.get(X86::MOV64ri), X86::R11)
431 .addExternalSymbol(Symbol);
432 CI = BuildMI(MBB, MBBI, DL, TII.get(CallOp)).addReg(X86::R11);
434 CI = BuildMI(MBB, MBBI, DL, TII.get(CallOp)).addExternalSymbol(Symbol);
437 unsigned AX = Is64Bit ? X86::RAX : X86::EAX;
438 unsigned SP = Is64Bit ? X86::RSP : X86::ESP;
439 CI.addReg(AX, RegState::Implicit)
440 .addReg(SP, RegState::Implicit)
441 .addReg(AX, RegState::Define | RegState::Implicit)
442 .addReg(SP, RegState::Define | RegState::Implicit)
443 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
446 // MSVC x64's __chkstk and cygwin/mingw's ___chkstk_ms do not adjust %rsp
447 // themselves. It also does not clobber %rax so we can reuse it when
449 BuildMI(MBB, MBBI, DL, TII.get(X86::SUB64rr), X86::RSP)
455 static unsigned calculateSetFPREG(uint64_t SPAdjust) {
456 // Win64 ABI has a less restrictive limitation of 240; 128 works equally well
457 // and might require smaller successive adjustments.
458 const uint64_t Win64MaxSEHOffset = 128;
459 uint64_t SEHFrameOffset = std::min(SPAdjust, Win64MaxSEHOffset);
460 // Win64 ABI requires 16-byte alignment for the UWOP_SET_FPREG opcode.
461 return static_cast<unsigned>(RoundUpToAlignment(SEHFrameOffset, 16));
464 // If we're forcing a stack realignment we can't rely on just the frame
465 // info, we need to know the ABI stack alignment as well in case we
466 // have a call out. Otherwise just make sure we have some alignment - we'll
467 // go with the minimum SlotSize.
468 static uint64_t calculateMaxStackAlign(const MachineFunction &MF) {
469 const MachineFrameInfo *MFI = MF.getFrameInfo();
470 uint64_t MaxAlign = MFI->getMaxAlignment(); // Desired stack alignment.
471 const X86Subtarget &STI = MF.getSubtarget<X86Subtarget>();
472 const X86RegisterInfo *RegInfo = STI.getRegisterInfo();
473 unsigned SlotSize = RegInfo->getSlotSize();
474 unsigned StackAlign = STI.getFrameLowering()->getStackAlignment();
475 if (ForceStackAlign) {
477 MaxAlign = (StackAlign > MaxAlign) ? StackAlign : MaxAlign;
478 else if (MaxAlign < SlotSize)
484 /// emitPrologue - Push callee-saved registers onto the stack, which
485 /// automatically adjust the stack pointer. Adjust the stack pointer to allocate
486 /// space for local variables. Also emit labels used by the exception handler to
487 /// generate the exception handling frames.
490 Here's a gist of what gets emitted:
492 ; Establish frame pointer, if needed
495 .cfi_def_cfa_offset 16
496 .cfi_offset %rbp, -16
499 .cfi_def_cfa_register %rbp
501 ; Spill general-purpose registers
502 [for all callee-saved GPRs]
505 .cfi_def_cfa_offset (offset from RETADDR)
508 ; If the required stack alignment > default stack alignment
509 ; rsp needs to be re-aligned. This creates a "re-alignment gap"
510 ; of unknown size in the stack frame.
511 [if stack needs re-alignment]
514 ; Allocate space for locals
515 [if target is Windows and allocated space > 4096 bytes]
516 ; Windows needs special care for allocations larger
519 call ___chkstk_ms/___chkstk
525 .seh_stackalloc (size of XMM spill slots)
526 .seh_setframe %rbp, SEHFrameOffset ; = size of all spill slots
531 ; Note, that while only Windows 64 ABI specifies XMMs as callee-preserved,
532 ; they may get spilled on any platform, if the current function
533 ; calls @llvm.eh.unwind.init
535 [for all callee-saved XMM registers]
536 movaps %<xmm reg>, -MMM(%rbp)
537 [for all callee-saved XMM registers]
538 .seh_savexmm %<xmm reg>, (-MMM + SEHFrameOffset)
539 ; i.e. the offset relative to (%rbp - SEHFrameOffset)
541 [for all callee-saved XMM registers]
542 movaps %<xmm reg>, KKK(%rsp)
543 [for all callee-saved XMM registers]
544 .seh_savexmm %<xmm reg>, KKK
548 [if needs base pointer]
550 [if needs to restore base pointer]
555 [for all callee-saved registers]
556 .cfi_offset %<reg>, (offset from %rbp)
558 .cfi_def_cfa_offset (offset from RETADDR)
559 [for all callee-saved registers]
560 .cfi_offset %<reg>, (offset from %rsp)
563 - .seh directives are emitted only for Windows 64 ABI
564 - .cfi directives are emitted for all other ABIs
565 - for 32-bit code, substitute %e?? registers for %r??
568 void X86FrameLowering::emitPrologue(MachineFunction &MF) const {
569 MachineBasicBlock &MBB = MF.front(); // Prologue goes in entry BB.
570 MachineBasicBlock::iterator MBBI = MBB.begin();
571 MachineFrameInfo *MFI = MF.getFrameInfo();
572 const Function *Fn = MF.getFunction();
573 const X86Subtarget &STI = MF.getSubtarget<X86Subtarget>();
574 const X86RegisterInfo *RegInfo = STI.getRegisterInfo();
575 const TargetInstrInfo &TII = *STI.getInstrInfo();
576 MachineModuleInfo &MMI = MF.getMMI();
577 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
578 uint64_t MaxAlign = calculateMaxStackAlign(MF); // Desired stack alignment.
579 uint64_t StackSize = MFI->getStackSize(); // Number of bytes to allocate.
580 bool HasFP = hasFP(MF);
581 bool Is64Bit = STI.is64Bit();
582 // standard x86_64 and NaCl use 64-bit frame/stack pointers, x32 - 32-bit.
583 const bool Uses64BitFramePtr = STI.isTarget64BitLP64() || STI.isTargetNaCl64();
584 bool IsWin64 = STI.isTargetWin64();
585 // Not necessarily synonymous with IsWin64.
586 bool IsWinEH = MF.getTarget().getMCAsmInfo()->usesWindowsCFI();
587 bool NeedsWinEH = IsWinEH && Fn->needsUnwindTableEntry();
589 !IsWinEH && (MMI.hasDebugInfo() || Fn->needsUnwindTableEntry());
590 bool UseLEA = STI.useLeaForSP();
591 unsigned SlotSize = RegInfo->getSlotSize();
592 unsigned FramePtr = RegInfo->getFrameRegister(MF);
593 const unsigned MachineFramePtr =
594 STI.isTarget64BitILP32()
595 ? getX86SubSuperRegister(FramePtr, MVT::i64, false)
597 unsigned StackPtr = RegInfo->getStackRegister();
598 unsigned BasePtr = RegInfo->getBaseRegister();
601 // Add RETADDR move area to callee saved frame size.
602 int TailCallReturnAddrDelta = X86FI->getTCReturnAddrDelta();
603 if (TailCallReturnAddrDelta && IsWinEH)
604 report_fatal_error("Can't handle guaranteed tail call under win64 yet");
606 if (TailCallReturnAddrDelta < 0)
607 X86FI->setCalleeSavedFrameSize(
608 X86FI->getCalleeSavedFrameSize() - TailCallReturnAddrDelta);
610 bool UseStackProbe = (STI.isOSWindows() && !STI.isTargetMachO());
612 // The default stack probe size is 4096 if the function has no stackprobesize
614 unsigned StackProbeSize = 4096;
615 if (Fn->hasFnAttribute("stack-probe-size"))
616 Fn->getFnAttribute("stack-probe-size")
618 .getAsInteger(0, StackProbeSize);
620 // If this is x86-64 and the Red Zone is not disabled, if we are a leaf
621 // function, and use up to 128 bytes of stack space, don't have a frame
622 // pointer, calls, or dynamic alloca then we do not need to adjust the
623 // stack pointer (we fit in the Red Zone). We also check that we don't
624 // push and pop from the stack.
625 if (Is64Bit && !Fn->hasFnAttribute(Attribute::NoRedZone) &&
626 !RegInfo->needsStackRealignment(MF) &&
627 !MFI->hasVarSizedObjects() && // No dynamic alloca.
628 !MFI->adjustsStack() && // No calls.
629 !IsWin64 && // Win64 has no Red Zone
630 !usesTheStack(MF) && // Don't push and pop.
631 !MF.shouldSplitStack()) { // Regular stack
632 uint64_t MinSize = X86FI->getCalleeSavedFrameSize();
633 if (HasFP) MinSize += SlotSize;
634 StackSize = std::max(MinSize, StackSize > 128 ? StackSize - 128 : 0);
635 MFI->setStackSize(StackSize);
638 // Insert stack pointer adjustment for later moving of return addr. Only
639 // applies to tail call optimized functions where the callee argument stack
640 // size is bigger than the callers.
641 if (TailCallReturnAddrDelta < 0) {
643 BuildMI(MBB, MBBI, DL,
644 TII.get(getSUBriOpcode(Uses64BitFramePtr, -TailCallReturnAddrDelta)),
647 .addImm(-TailCallReturnAddrDelta)
648 .setMIFlag(MachineInstr::FrameSetup);
649 MI->getOperand(3).setIsDead(); // The EFLAGS implicit def is dead.
652 // Mapping for machine moves:
654 // DST: VirtualFP AND
655 // SRC: VirtualFP => DW_CFA_def_cfa_offset
656 // ELSE => DW_CFA_def_cfa
658 // SRC: VirtualFP AND
659 // DST: Register => DW_CFA_def_cfa_register
662 // OFFSET < 0 => DW_CFA_offset_extended_sf
663 // REG < 64 => DW_CFA_offset + Reg
664 // ELSE => DW_CFA_offset_extended
666 uint64_t NumBytes = 0;
667 int stackGrowth = -SlotSize;
670 // Calculate required stack adjustment.
671 uint64_t FrameSize = StackSize - SlotSize;
672 // If required, include space for extra hidden slot for stashing base pointer.
673 if (X86FI->getRestoreBasePointer())
674 FrameSize += SlotSize;
675 if (RegInfo->needsStackRealignment(MF)) {
676 // Callee-saved registers are pushed on stack before the stack
678 FrameSize -= X86FI->getCalleeSavedFrameSize();
679 NumBytes = RoundUpToAlignment(FrameSize, MaxAlign);
681 NumBytes = FrameSize - X86FI->getCalleeSavedFrameSize();
684 // Get the offset of the stack slot for the EBP register, which is
685 // guaranteed to be the last slot by processFunctionBeforeFrameFinalized.
686 // Update the frame offset adjustment.
687 MFI->setOffsetAdjustment(-NumBytes);
689 // Save EBP/RBP into the appropriate stack slot.
690 BuildMI(MBB, MBBI, DL, TII.get(Is64Bit ? X86::PUSH64r : X86::PUSH32r))
691 .addReg(MachineFramePtr, RegState::Kill)
692 .setMIFlag(MachineInstr::FrameSetup);
695 // Mark the place where EBP/RBP was saved.
696 // Define the current CFA rule to use the provided offset.
698 unsigned CFIIndex = MMI.addFrameInst(
699 MCCFIInstruction::createDefCfaOffset(nullptr, 2 * stackGrowth));
700 BuildMI(MBB, MBBI, DL, TII.get(TargetOpcode::CFI_INSTRUCTION))
701 .addCFIIndex(CFIIndex);
703 // Change the rule for the FramePtr to be an "offset" rule.
704 unsigned DwarfFramePtr = RegInfo->getDwarfRegNum(MachineFramePtr, true);
705 CFIIndex = MMI.addFrameInst(
706 MCCFIInstruction::createOffset(nullptr,
707 DwarfFramePtr, 2 * stackGrowth));
708 BuildMI(MBB, MBBI, DL, TII.get(TargetOpcode::CFI_INSTRUCTION))
709 .addCFIIndex(CFIIndex);
713 BuildMI(MBB, MBBI, DL, TII.get(X86::SEH_PushReg))
715 .setMIFlag(MachineInstr::FrameSetup);
719 // Update EBP with the new base value.
720 BuildMI(MBB, MBBI, DL,
721 TII.get(Uses64BitFramePtr ? X86::MOV64rr : X86::MOV32rr),
724 .setMIFlag(MachineInstr::FrameSetup);
728 // Mark effective beginning of when frame pointer becomes valid.
729 // Define the current CFA to use the EBP/RBP register.
730 unsigned DwarfFramePtr = RegInfo->getDwarfRegNum(MachineFramePtr, true);
731 unsigned CFIIndex = MMI.addFrameInst(
732 MCCFIInstruction::createDefCfaRegister(nullptr, DwarfFramePtr));
733 BuildMI(MBB, MBBI, DL, TII.get(TargetOpcode::CFI_INSTRUCTION))
734 .addCFIIndex(CFIIndex);
737 // Mark the FramePtr as live-in in every block.
738 for (MachineFunction::iterator I = MF.begin(), E = MF.end(); I != E; ++I)
739 I->addLiveIn(MachineFramePtr);
741 NumBytes = StackSize - X86FI->getCalleeSavedFrameSize();
744 // Skip the callee-saved push instructions.
745 bool PushedRegs = false;
746 int StackOffset = 2 * stackGrowth;
748 while (MBBI != MBB.end() &&
749 (MBBI->getOpcode() == X86::PUSH32r ||
750 MBBI->getOpcode() == X86::PUSH64r)) {
752 unsigned Reg = MBBI->getOperand(0).getReg();
755 if (!HasFP && NeedsDwarfCFI) {
756 // Mark callee-saved push instruction.
757 // Define the current CFA rule to use the provided offset.
759 unsigned CFIIndex = MMI.addFrameInst(
760 MCCFIInstruction::createDefCfaOffset(nullptr, StackOffset));
761 BuildMI(MBB, MBBI, DL, TII.get(TargetOpcode::CFI_INSTRUCTION))
762 .addCFIIndex(CFIIndex);
763 StackOffset += stackGrowth;
767 BuildMI(MBB, MBBI, DL, TII.get(X86::SEH_PushReg)).addImm(Reg).setMIFlag(
768 MachineInstr::FrameSetup);
772 // Realign stack after we pushed callee-saved registers (so that we'll be
773 // able to calculate their offsets from the frame pointer).
774 // Don't do this for Win64, it needs to realign the stack after the prologue.
775 if (!IsWinEH && RegInfo->needsStackRealignment(MF)) {
776 assert(HasFP && "There should be a frame pointer if stack is realigned.");
777 uint64_t Val = -MaxAlign;
779 BuildMI(MBB, MBBI, DL, TII.get(getANDriOpcode(Uses64BitFramePtr, Val)),
783 .setMIFlag(MachineInstr::FrameSetup);
785 // The EFLAGS implicit def is dead.
786 MI->getOperand(3).setIsDead();
789 // If there is an SUB32ri of ESP immediately before this instruction, merge
790 // the two. This can be the case when tail call elimination is enabled and
791 // the callee has more arguments then the caller.
792 NumBytes -= mergeSPUpdates(MBB, MBBI, StackPtr, true);
794 // Adjust stack pointer: ESP -= numbytes.
796 // Windows and cygwin/mingw require a prologue helper routine when allocating
797 // more than 4K bytes on the stack. Windows uses __chkstk and cygwin/mingw
798 // uses __alloca. __alloca and the 32-bit version of __chkstk will probe the
799 // stack and adjust the stack pointer in one go. The 64-bit version of
800 // __chkstk is only responsible for probing the stack. The 64-bit prologue is
801 // responsible for adjusting the stack pointer. Touching the stack at 4K
802 // increments is necessary to ensure that the guard pages used by the OS
803 // virtual memory manager are allocated in correct sequence.
804 if (NumBytes >= StackProbeSize && UseStackProbe) {
805 // Check whether EAX is livein for this function.
806 bool isEAXAlive = isEAXLiveIn(MF);
809 // Sanity check that EAX is not livein for this function.
810 // It should not be, so throw an assert.
811 assert(!Is64Bit && "EAX is livein in x64 case!");
814 BuildMI(MBB, MBBI, DL, TII.get(X86::PUSH32r))
815 .addReg(X86::EAX, RegState::Kill)
816 .setMIFlag(MachineInstr::FrameSetup);
820 // Handle the 64-bit Windows ABI case where we need to call __chkstk.
821 // Function prologue is responsible for adjusting the stack pointer.
822 BuildMI(MBB, MBBI, DL, TII.get(X86::MOV64ri), X86::RAX)
824 .setMIFlag(MachineInstr::FrameSetup);
826 // Allocate NumBytes-4 bytes on stack in case of isEAXAlive.
827 // We'll also use 4 already allocated bytes for EAX.
828 BuildMI(MBB, MBBI, DL, TII.get(X86::MOV32ri), X86::EAX)
829 .addImm(isEAXAlive ? NumBytes - 4 : NumBytes)
830 .setMIFlag(MachineInstr::FrameSetup);
833 // Save a pointer to the MI where we set AX.
834 MachineBasicBlock::iterator SetRAX = MBBI;
837 // Call __chkstk, __chkstk_ms, or __alloca.
838 emitStackProbeCall(MF, MBB, MBBI, DL);
840 // Apply the frame setup flag to all inserted instrs.
841 for (; SetRAX != MBBI; ++SetRAX)
842 SetRAX->setFlag(MachineInstr::FrameSetup);
846 MachineInstr *MI = addRegOffset(BuildMI(MF, DL, TII.get(X86::MOV32rm),
848 StackPtr, false, NumBytes - 4);
849 MI->setFlag(MachineInstr::FrameSetup);
850 MBB.insert(MBBI, MI);
852 } else if (NumBytes) {
853 emitSPUpdate(MBB, MBBI, StackPtr, -(int64_t)NumBytes, Is64Bit, Uses64BitFramePtr,
854 UseLEA, TII, *RegInfo);
857 if (NeedsWinEH && NumBytes)
858 BuildMI(MBB, MBBI, DL, TII.get(X86::SEH_StackAlloc))
860 .setMIFlag(MachineInstr::FrameSetup);
862 int SEHFrameOffset = 0;
863 if (IsWinEH && HasFP) {
864 SEHFrameOffset = calculateSetFPREG(NumBytes);
865 addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(X86::LEA64r), FramePtr),
866 StackPtr, false, SEHFrameOffset);
869 BuildMI(MBB, MBBI, DL, TII.get(X86::SEH_SetFrame))
871 .addImm(SEHFrameOffset)
872 .setMIFlag(MachineInstr::FrameSetup);
875 while (MBBI != MBB.end() && MBBI->getFlag(MachineInstr::FrameSetup)) {
876 const MachineInstr *FrameInstr = &*MBBI;
881 if (unsigned Reg = TII.isStoreToStackSlot(FrameInstr, FI)) {
882 if (X86::FR64RegClass.contains(Reg)) {
883 int Offset = getFrameIndexOffset(MF, FI);
884 Offset += SEHFrameOffset;
886 BuildMI(MBB, MBBI, DL, TII.get(X86::SEH_SaveXMM))
889 .setMIFlag(MachineInstr::FrameSetup);
896 BuildMI(MBB, MBBI, DL, TII.get(X86::SEH_EndPrologue))
897 .setMIFlag(MachineInstr::FrameSetup);
899 // Realign stack after we spilled callee-saved registers (so that we'll be
900 // able to calculate their offsets from the frame pointer).
901 // Win64 requires aligning the stack after the prologue.
902 if (IsWinEH && RegInfo->needsStackRealignment(MF)) {
903 assert(HasFP && "There should be a frame pointer if stack is realigned.");
904 uint64_t Val = -MaxAlign;
906 BuildMI(MBB, MBBI, DL, TII.get(getANDriOpcode(Uses64BitFramePtr, Val)),
910 .setMIFlag(MachineInstr::FrameSetup);
912 // The EFLAGS implicit def is dead.
913 MI->getOperand(3).setIsDead();
916 // If we need a base pointer, set it up here. It's whatever the value
917 // of the stack pointer is at this point. Any variable size objects
918 // will be allocated after this, so we can still use the base pointer
919 // to reference locals.
920 if (RegInfo->hasBasePointer(MF)) {
921 // Update the base pointer with the current stack pointer.
922 unsigned Opc = Uses64BitFramePtr ? X86::MOV64rr : X86::MOV32rr;
923 BuildMI(MBB, MBBI, DL, TII.get(Opc), BasePtr)
925 .setMIFlag(MachineInstr::FrameSetup);
926 if (X86FI->getRestoreBasePointer()) {
927 // Stash value of base pointer. Saving RSP instead of EBP shortens dependence chain.
928 unsigned Opm = Uses64BitFramePtr ? X86::MOV64mr : X86::MOV32mr;
929 addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(Opm)),
930 FramePtr, true, X86FI->getRestoreBasePointerOffset())
932 .setMIFlag(MachineInstr::FrameSetup);
936 if (((!HasFP && NumBytes) || PushedRegs) && NeedsDwarfCFI) {
937 // Mark end of stack pointer adjustment.
938 if (!HasFP && NumBytes) {
939 // Define the current CFA rule to use the provided offset.
941 unsigned CFIIndex = MMI.addFrameInst(
942 MCCFIInstruction::createDefCfaOffset(nullptr,
943 -StackSize + stackGrowth));
945 BuildMI(MBB, MBBI, DL, TII.get(TargetOpcode::CFI_INSTRUCTION))
946 .addCFIIndex(CFIIndex);
949 // Emit DWARF info specifying the offsets of the callee-saved registers.
951 emitCalleeSavedFrameMoves(MBB, MBBI, DL);
955 void X86FrameLowering::emitEpilogue(MachineFunction &MF,
956 MachineBasicBlock &MBB) const {
957 const MachineFrameInfo *MFI = MF.getFrameInfo();
958 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
959 const X86Subtarget &STI = MF.getSubtarget<X86Subtarget>();
960 const X86RegisterInfo *RegInfo = STI.getRegisterInfo();
961 const TargetInstrInfo &TII = *STI.getInstrInfo();
962 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
963 assert(MBBI != MBB.end() && "Returning block has no instructions");
964 unsigned RetOpcode = MBBI->getOpcode();
965 DebugLoc DL = MBBI->getDebugLoc();
966 bool Is64Bit = STI.is64Bit();
967 // standard x86_64 and NaCl use 64-bit frame/stack pointers, x32 - 32-bit.
968 const bool Uses64BitFramePtr = STI.isTarget64BitLP64() || STI.isTargetNaCl64();
969 const bool Is64BitILP32 = STI.isTarget64BitILP32();
970 bool UseLEA = STI.useLeaForSP();
971 unsigned SlotSize = RegInfo->getSlotSize();
972 unsigned FramePtr = RegInfo->getFrameRegister(MF);
973 unsigned MachineFramePtr =
974 Is64BitILP32 ? getX86SubSuperRegister(FramePtr, MVT::i64, false)
976 unsigned StackPtr = RegInfo->getStackRegister();
978 bool IsWinEH = MF.getTarget().getMCAsmInfo()->usesWindowsCFI();
979 bool NeedsWinEH = IsWinEH && MF.getFunction()->needsUnwindTableEntry();
983 llvm_unreachable("Can only insert epilog into returning blocks");
988 case X86::TCRETURNdi:
989 case X86::TCRETURNri:
990 case X86::TCRETURNmi:
991 case X86::TCRETURNdi64:
992 case X86::TCRETURNri64:
993 case X86::TCRETURNmi64:
995 case X86::EH_RETURN64:
996 break; // These are ok
999 // Get the number of bytes to allocate from the FrameInfo.
1000 uint64_t StackSize = MFI->getStackSize();
1001 uint64_t MaxAlign = calculateMaxStackAlign(MF);
1002 unsigned CSSize = X86FI->getCalleeSavedFrameSize();
1003 uint64_t NumBytes = 0;
1006 // Calculate required stack adjustment.
1007 uint64_t FrameSize = StackSize - SlotSize;
1008 if (RegInfo->needsStackRealignment(MF)) {
1009 // Callee-saved registers were pushed on stack before the stack
1011 FrameSize -= CSSize;
1012 NumBytes = (FrameSize + MaxAlign - 1) / MaxAlign * MaxAlign;
1014 NumBytes = FrameSize - CSSize;
1018 BuildMI(MBB, MBBI, DL,
1019 TII.get(Is64Bit ? X86::POP64r : X86::POP32r), MachineFramePtr);
1021 NumBytes = StackSize - CSSize;
1023 uint64_t SEHStackAllocAmt = NumBytes;
1025 // Skip the callee-saved pop instructions.
1026 while (MBBI != MBB.begin()) {
1027 MachineBasicBlock::iterator PI = std::prev(MBBI);
1028 unsigned Opc = PI->getOpcode();
1030 if (Opc != X86::POP32r && Opc != X86::POP64r && Opc != X86::DBG_VALUE &&
1031 !PI->isTerminator())
1036 MachineBasicBlock::iterator FirstCSPop = MBBI;
1038 DL = MBBI->getDebugLoc();
1040 // If there is an ADD32ri or SUB32ri of ESP immediately before this
1041 // instruction, merge the two instructions.
1042 if (NumBytes || MFI->hasVarSizedObjects())
1043 mergeSPUpdatesUp(MBB, MBBI, StackPtr, &NumBytes);
1045 // If dynamic alloca is used, then reset esp to point to the last callee-saved
1046 // slot before popping them off! Same applies for the case, when stack was
1048 if (RegInfo->needsStackRealignment(MF) || MFI->hasVarSizedObjects()) {
1049 if (RegInfo->needsStackRealignment(MF))
1052 unsigned SEHFrameOffset = calculateSetFPREG(SEHStackAllocAmt);
1053 addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(X86::LEA64r), StackPtr),
1054 FramePtr, false, SEHStackAllocAmt - SEHFrameOffset);
1056 } else if (CSSize != 0) {
1057 unsigned Opc = getLEArOpcode(Uses64BitFramePtr);
1058 addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(Opc), StackPtr),
1059 FramePtr, false, -CSSize);
1062 unsigned Opc = (Uses64BitFramePtr ? X86::MOV64rr : X86::MOV32rr);
1063 BuildMI(MBB, MBBI, DL, TII.get(Opc), StackPtr)
1067 } else if (NumBytes) {
1068 // Adjust stack pointer back: ESP += numbytes.
1069 emitSPUpdate(MBB, MBBI, StackPtr, NumBytes, Is64Bit, Uses64BitFramePtr, UseLEA,
1074 // Windows unwinder will not invoke function's exception handler if IP is
1075 // either in prologue or in epilogue. This behavior causes a problem when a
1076 // call immediately precedes an epilogue, because the return address points
1077 // into the epilogue. To cope with that, we insert an epilogue marker here,
1078 // then replace it with a 'nop' if it ends up immediately after a CALL in the
1079 // final emitted code.
1081 BuildMI(MBB, MBBI, DL, TII.get(X86::SEH_Epilogue));
1083 // We're returning from function via eh_return.
1084 if (RetOpcode == X86::EH_RETURN || RetOpcode == X86::EH_RETURN64) {
1085 MBBI = MBB.getLastNonDebugInstr();
1086 MachineOperand &DestAddr = MBBI->getOperand(0);
1087 assert(DestAddr.isReg() && "Offset should be in register!");
1088 BuildMI(MBB, MBBI, DL,
1089 TII.get(Uses64BitFramePtr ? X86::MOV64rr : X86::MOV32rr),
1090 StackPtr).addReg(DestAddr.getReg());
1091 } else if (RetOpcode == X86::TCRETURNri || RetOpcode == X86::TCRETURNdi ||
1092 RetOpcode == X86::TCRETURNmi ||
1093 RetOpcode == X86::TCRETURNri64 || RetOpcode == X86::TCRETURNdi64 ||
1094 RetOpcode == X86::TCRETURNmi64) {
1095 bool isMem = RetOpcode == X86::TCRETURNmi || RetOpcode == X86::TCRETURNmi64;
1096 // Tail call return: adjust the stack pointer and jump to callee.
1097 MBBI = MBB.getLastNonDebugInstr();
1098 MachineOperand &JumpTarget = MBBI->getOperand(0);
1099 MachineOperand &StackAdjust = MBBI->getOperand(isMem ? 5 : 1);
1100 assert(StackAdjust.isImm() && "Expecting immediate value.");
1102 // Adjust stack pointer.
1103 int StackAdj = StackAdjust.getImm();
1104 int MaxTCDelta = X86FI->getTCReturnAddrDelta();
1106 assert(MaxTCDelta <= 0 && "MaxTCDelta should never be positive");
1108 // Incoporate the retaddr area.
1109 Offset = StackAdj-MaxTCDelta;
1110 assert(Offset >= 0 && "Offset should never be negative");
1113 // Check for possible merge with preceding ADD instruction.
1114 Offset += mergeSPUpdates(MBB, MBBI, StackPtr, true);
1115 emitSPUpdate(MBB, MBBI, StackPtr, Offset, Is64Bit, Uses64BitFramePtr,
1116 UseLEA, TII, *RegInfo);
1119 // Jump to label or value in register.
1120 bool IsWin64 = STI.isTargetWin64();
1121 if (RetOpcode == X86::TCRETURNdi || RetOpcode == X86::TCRETURNdi64) {
1122 unsigned Op = (RetOpcode == X86::TCRETURNdi)
1124 : (IsWin64 ? X86::TAILJMPd64_REX : X86::TAILJMPd64);
1125 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, DL, TII.get(Op));
1126 if (JumpTarget.isGlobal())
1127 MIB.addGlobalAddress(JumpTarget.getGlobal(), JumpTarget.getOffset(),
1128 JumpTarget.getTargetFlags());
1130 assert(JumpTarget.isSymbol());
1131 MIB.addExternalSymbol(JumpTarget.getSymbolName(),
1132 JumpTarget.getTargetFlags());
1134 } else if (RetOpcode == X86::TCRETURNmi || RetOpcode == X86::TCRETURNmi64) {
1135 unsigned Op = (RetOpcode == X86::TCRETURNmi)
1137 : (IsWin64 ? X86::TAILJMPm64_REX : X86::TAILJMPm64);
1138 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, DL, TII.get(Op));
1139 for (unsigned i = 0; i != 5; ++i)
1140 MIB.addOperand(MBBI->getOperand(i));
1141 } else if (RetOpcode == X86::TCRETURNri64) {
1142 BuildMI(MBB, MBBI, DL,
1143 TII.get(IsWin64 ? X86::TAILJMPr64_REX : X86::TAILJMPr64))
1144 .addReg(JumpTarget.getReg(), RegState::Kill);
1146 BuildMI(MBB, MBBI, DL, TII.get(X86::TAILJMPr)).
1147 addReg(JumpTarget.getReg(), RegState::Kill);
1150 MachineInstr *NewMI = std::prev(MBBI);
1151 NewMI->copyImplicitOps(MF, MBBI);
1153 // Delete the pseudo instruction TCRETURN.
1155 } else if ((RetOpcode == X86::RETQ || RetOpcode == X86::RETL ||
1156 RetOpcode == X86::RETIQ || RetOpcode == X86::RETIL) &&
1157 (X86FI->getTCReturnAddrDelta() < 0)) {
1158 // Add the return addr area delta back since we are not tail calling.
1159 int delta = -1*X86FI->getTCReturnAddrDelta();
1160 MBBI = MBB.getLastNonDebugInstr();
1162 // Check for possible merge with preceding ADD instruction.
1163 delta += mergeSPUpdates(MBB, MBBI, StackPtr, true);
1164 emitSPUpdate(MBB, MBBI, StackPtr, delta, Is64Bit, Uses64BitFramePtr, UseLEA, TII,
1169 int X86FrameLowering::getFrameIndexOffset(const MachineFunction &MF,
1171 const X86RegisterInfo *RegInfo =
1172 MF.getSubtarget<X86Subtarget>().getRegisterInfo();
1173 const MachineFrameInfo *MFI = MF.getFrameInfo();
1174 // Offset will hold the offset from the stack pointer at function entry to the
1176 // We need to factor in additional offsets applied during the prologue to the
1177 // frame, base, and stack pointer depending on which is used.
1178 int Offset = MFI->getObjectOffset(FI) - getOffsetOfLocalArea();
1179 const X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
1180 unsigned CSSize = X86FI->getCalleeSavedFrameSize();
1181 uint64_t StackSize = MFI->getStackSize();
1182 unsigned SlotSize = RegInfo->getSlotSize();
1183 bool HasFP = hasFP(MF);
1184 bool IsWinEH = MF.getTarget().getMCAsmInfo()->usesWindowsCFI();
1185 int64_t FPDelta = 0;
1188 uint64_t NumBytes = 0;
1189 // Calculate required stack adjustment.
1190 uint64_t FrameSize = StackSize - SlotSize;
1191 // If required, include space for extra hidden slot for stashing base pointer.
1192 if (X86FI->getRestoreBasePointer())
1193 FrameSize += SlotSize;
1194 uint64_t SEHStackAllocAmt = StackSize;
1195 if (RegInfo->needsStackRealignment(MF)) {
1196 // Callee-saved registers are pushed on stack before the stack
1198 FrameSize -= CSSize;
1201 calculateMaxStackAlign(MF); // Desired stack alignment.
1202 NumBytes = RoundUpToAlignment(FrameSize, MaxAlign);
1203 SEHStackAllocAmt = RoundUpToAlignment(SEHStackAllocAmt, 16);
1205 NumBytes = FrameSize - CSSize;
1207 uint64_t SEHFrameOffset = calculateSetFPREG(NumBytes);
1208 if (FI && FI == X86FI->getFAIndex())
1209 return -SEHFrameOffset;
1211 // FPDelta is the offset from the "traditional" FP location of the old base
1212 // pointer followed by return address and the location required by the
1213 // restricted Win64 prologue.
1214 // Add FPDelta to all offsets below that go through the frame pointer.
1215 FPDelta = SEHStackAllocAmt - SEHFrameOffset;
1219 if (RegInfo->hasBasePointer(MF)) {
1220 assert(HasFP && "VLAs and dynamic stack realign, but no FP?!");
1222 // Skip the saved EBP.
1223 return Offset + SlotSize + FPDelta;
1225 assert((-(Offset + StackSize)) % MFI->getObjectAlignment(FI) == 0);
1226 return Offset + StackSize;
1228 } else if (RegInfo->needsStackRealignment(MF)) {
1230 // Skip the saved EBP.
1231 return Offset + SlotSize + FPDelta;
1233 assert((-(Offset + StackSize)) % MFI->getObjectAlignment(FI) == 0);
1234 return Offset + StackSize;
1236 // FIXME: Support tail calls
1239 return Offset + StackSize;
1241 return Offset + FPDelta;
1243 // Skip the saved EBP.
1246 // Skip the RETADDR move area
1247 int TailCallReturnAddrDelta = X86FI->getTCReturnAddrDelta();
1248 if (TailCallReturnAddrDelta < 0)
1249 Offset -= TailCallReturnAddrDelta;
1255 int X86FrameLowering::getFrameIndexReference(const MachineFunction &MF, int FI,
1256 unsigned &FrameReg) const {
1257 const X86RegisterInfo *RegInfo =
1258 MF.getSubtarget<X86Subtarget>().getRegisterInfo();
1259 // We can't calculate offset from frame pointer if the stack is realigned,
1260 // so enforce usage of stack/base pointer. The base pointer is used when we
1261 // have dynamic allocas in addition to dynamic realignment.
1262 if (RegInfo->hasBasePointer(MF))
1263 FrameReg = RegInfo->getBaseRegister();
1264 else if (RegInfo->needsStackRealignment(MF))
1265 FrameReg = RegInfo->getStackRegister();
1267 FrameReg = RegInfo->getFrameRegister(MF);
1268 return getFrameIndexOffset(MF, FI);
1271 // Simplified from getFrameIndexOffset keeping only StackPointer cases
1272 int X86FrameLowering::getFrameIndexOffsetFromSP(const MachineFunction &MF, int FI) const {
1273 const MachineFrameInfo *MFI = MF.getFrameInfo();
1274 // Does not include any dynamic realign.
1275 const uint64_t StackSize = MFI->getStackSize();
1278 const X86RegisterInfo *RegInfo =
1279 MF.getSubtarget<X86Subtarget>().getRegisterInfo();
1280 // Note: LLVM arranges the stack as:
1281 // Args > Saved RetPC (<--FP) > CSRs > dynamic alignment (<--BP)
1282 // > "Stack Slots" (<--SP)
1283 // We can always address StackSlots from RSP. We can usually (unless
1284 // needsStackRealignment) address CSRs from RSP, but sometimes need to
1285 // address them from RBP. FixedObjects can be placed anywhere in the stack
1286 // frame depending on their specific requirements (i.e. we can actually
1287 // refer to arguments to the function which are stored in the *callers*
1288 // frame). As a result, THE RESULT OF THIS CALL IS MEANINGLESS FOR CSRs
1289 // AND FixedObjects IFF needsStackRealignment or hasVarSizedObject.
1291 assert(!RegInfo->hasBasePointer(MF) && "we don't handle this case");
1293 // We don't handle tail calls, and shouldn't be seeing them
1295 int TailCallReturnAddrDelta =
1296 MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta();
1297 assert(!(TailCallReturnAddrDelta < 0) && "we don't handle this case!");
1301 // This is how the math works out:
1303 // %rsp grows (i.e. gets lower) left to right. Each box below is
1304 // one word (eight bytes). Obj0 is the stack slot we're trying to
1307 // ----------------------------------
1308 // | BP | Obj0 | Obj1 | ... | ObjN |
1309 // ----------------------------------
1313 // A is the incoming stack pointer.
1314 // (B - A) is the local area offset (-8 for x86-64) [1]
1315 // (C - A) is the Offset returned by MFI->getObjectOffset for Obj0 [2]
1317 // |(E - B)| is the StackSize (absolute value, positive). For a
1318 // stack that grown down, this works out to be (B - E). [3]
1320 // E is also the value of %rsp after stack has been set up, and we
1321 // want (C - E) -- the value we can add to %rsp to get to Obj0. Now
1322 // (C - E) == (C - A) - (B - A) + (B - E)
1323 // { Using [1], [2] and [3] above }
1324 // == getObjectOffset - LocalAreaOffset + StackSize
1327 // Get the Offset from the StackPointer
1328 int Offset = MFI->getObjectOffset(FI) - getOffsetOfLocalArea();
1330 return Offset + StackSize;
1332 // Simplified from getFrameIndexReference keeping only StackPointer cases
1333 int X86FrameLowering::getFrameIndexReferenceFromSP(const MachineFunction &MF,
1335 unsigned &FrameReg) const {
1336 const X86RegisterInfo *RegInfo =
1337 MF.getSubtarget<X86Subtarget>().getRegisterInfo();
1338 assert(!RegInfo->hasBasePointer(MF) && "we don't handle this case");
1340 FrameReg = RegInfo->getStackRegister();
1341 return getFrameIndexOffsetFromSP(MF, FI);
1344 bool X86FrameLowering::assignCalleeSavedSpillSlots(
1345 MachineFunction &MF, const TargetRegisterInfo *TRI,
1346 std::vector<CalleeSavedInfo> &CSI) const {
1347 MachineFrameInfo *MFI = MF.getFrameInfo();
1348 const X86RegisterInfo *RegInfo =
1349 MF.getSubtarget<X86Subtarget>().getRegisterInfo();
1350 unsigned SlotSize = RegInfo->getSlotSize();
1351 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
1353 unsigned CalleeSavedFrameSize = 0;
1354 int SpillSlotOffset = getOffsetOfLocalArea() + X86FI->getTCReturnAddrDelta();
1357 // emitPrologue always spills frame register the first thing.
1358 SpillSlotOffset -= SlotSize;
1359 MFI->CreateFixedSpillStackObject(SlotSize, SpillSlotOffset);
1361 // Since emitPrologue and emitEpilogue will handle spilling and restoring of
1362 // the frame register, we can delete it from CSI list and not have to worry
1363 // about avoiding it later.
1364 unsigned FPReg = RegInfo->getFrameRegister(MF);
1365 for (unsigned i = 0; i < CSI.size(); ++i) {
1366 if (TRI->regsOverlap(CSI[i].getReg(),FPReg)) {
1367 CSI.erase(CSI.begin() + i);
1373 // Assign slots for GPRs. It increases frame size.
1374 for (unsigned i = CSI.size(); i != 0; --i) {
1375 unsigned Reg = CSI[i - 1].getReg();
1377 if (!X86::GR64RegClass.contains(Reg) && !X86::GR32RegClass.contains(Reg))
1380 SpillSlotOffset -= SlotSize;
1381 CalleeSavedFrameSize += SlotSize;
1383 int SlotIndex = MFI->CreateFixedSpillStackObject(SlotSize, SpillSlotOffset);
1384 CSI[i - 1].setFrameIdx(SlotIndex);
1387 X86FI->setCalleeSavedFrameSize(CalleeSavedFrameSize);
1389 // Assign slots for XMMs.
1390 for (unsigned i = CSI.size(); i != 0; --i) {
1391 unsigned Reg = CSI[i - 1].getReg();
1392 if (X86::GR64RegClass.contains(Reg) || X86::GR32RegClass.contains(Reg))
1395 const TargetRegisterClass *RC = RegInfo->getMinimalPhysRegClass(Reg);
1397 SpillSlotOffset -= std::abs(SpillSlotOffset) % RC->getAlignment();
1399 SpillSlotOffset -= RC->getSize();
1401 MFI->CreateFixedSpillStackObject(RC->getSize(), SpillSlotOffset);
1402 CSI[i - 1].setFrameIdx(SlotIndex);
1403 MFI->ensureMaxAlignment(RC->getAlignment());
1409 bool X86FrameLowering::spillCalleeSavedRegisters(
1410 MachineBasicBlock &MBB, MachineBasicBlock::iterator MI,
1411 const std::vector<CalleeSavedInfo> &CSI,
1412 const TargetRegisterInfo *TRI) const {
1413 DebugLoc DL = MBB.findDebugLoc(MI);
1415 MachineFunction &MF = *MBB.getParent();
1416 const X86Subtarget &STI = MF.getSubtarget<X86Subtarget>();
1417 const TargetInstrInfo &TII = *STI.getInstrInfo();
1419 // Push GPRs. It increases frame size.
1420 unsigned Opc = STI.is64Bit() ? X86::PUSH64r : X86::PUSH32r;
1421 for (unsigned i = CSI.size(); i != 0; --i) {
1422 unsigned Reg = CSI[i - 1].getReg();
1424 if (!X86::GR64RegClass.contains(Reg) && !X86::GR32RegClass.contains(Reg))
1426 // Add the callee-saved register as live-in. It's killed at the spill.
1429 BuildMI(MBB, MI, DL, TII.get(Opc)).addReg(Reg, RegState::Kill)
1430 .setMIFlag(MachineInstr::FrameSetup);
1433 // Make XMM regs spilled. X86 does not have ability of push/pop XMM.
1434 // It can be done by spilling XMMs to stack frame.
1435 for (unsigned i = CSI.size(); i != 0; --i) {
1436 unsigned Reg = CSI[i-1].getReg();
1437 if (X86::GR64RegClass.contains(Reg) || X86::GR32RegClass.contains(Reg))
1439 // Add the callee-saved register as live-in. It's killed at the spill.
1441 const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg);
1443 TII.storeRegToStackSlot(MBB, MI, Reg, true, CSI[i - 1].getFrameIdx(), RC,
1446 MI->setFlag(MachineInstr::FrameSetup);
1453 bool X86FrameLowering::restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
1454 MachineBasicBlock::iterator MI,
1455 const std::vector<CalleeSavedInfo> &CSI,
1456 const TargetRegisterInfo *TRI) const {
1460 DebugLoc DL = MBB.findDebugLoc(MI);
1462 MachineFunction &MF = *MBB.getParent();
1463 const X86Subtarget &STI = MF.getSubtarget<X86Subtarget>();
1464 const TargetInstrInfo &TII = *STI.getInstrInfo();
1466 // Reload XMMs from stack frame.
1467 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
1468 unsigned Reg = CSI[i].getReg();
1469 if (X86::GR64RegClass.contains(Reg) ||
1470 X86::GR32RegClass.contains(Reg))
1473 const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg);
1474 TII.loadRegFromStackSlot(MBB, MI, Reg, CSI[i].getFrameIdx(), RC, TRI);
1478 unsigned Opc = STI.is64Bit() ? X86::POP64r : X86::POP32r;
1479 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
1480 unsigned Reg = CSI[i].getReg();
1481 if (!X86::GR64RegClass.contains(Reg) &&
1482 !X86::GR32RegClass.contains(Reg))
1485 BuildMI(MBB, MI, DL, TII.get(Opc), Reg);
1491 X86FrameLowering::processFunctionBeforeCalleeSavedScan(MachineFunction &MF,
1492 RegScavenger *RS) const {
1493 MachineFrameInfo *MFI = MF.getFrameInfo();
1494 const X86RegisterInfo *RegInfo =
1495 MF.getSubtarget<X86Subtarget>().getRegisterInfo();
1496 unsigned SlotSize = RegInfo->getSlotSize();
1498 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
1499 int64_t TailCallReturnAddrDelta = X86FI->getTCReturnAddrDelta();
1501 if (TailCallReturnAddrDelta < 0) {
1502 // create RETURNADDR area
1511 MFI->CreateFixedObject(-TailCallReturnAddrDelta,
1512 TailCallReturnAddrDelta - SlotSize, true);
1515 // Spill the BasePtr if it's used.
1516 if (RegInfo->hasBasePointer(MF))
1517 MF.getRegInfo().setPhysRegUsed(RegInfo->getBaseRegister());
1521 HasNestArgument(const MachineFunction *MF) {
1522 const Function *F = MF->getFunction();
1523 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
1525 if (I->hasNestAttr())
1531 /// GetScratchRegister - Get a temp register for performing work in the
1532 /// segmented stack and the Erlang/HiPE stack prologue. Depending on platform
1533 /// and the properties of the function either one or two registers will be
1534 /// needed. Set primary to true for the first register, false for the second.
1536 GetScratchRegister(bool Is64Bit, bool IsLP64, const MachineFunction &MF, bool Primary) {
1537 CallingConv::ID CallingConvention = MF.getFunction()->getCallingConv();
1540 if (CallingConvention == CallingConv::HiPE) {
1542 return Primary ? X86::R14 : X86::R13;
1544 return Primary ? X86::EBX : X86::EDI;
1549 return Primary ? X86::R11 : X86::R12;
1551 return Primary ? X86::R11D : X86::R12D;
1554 bool IsNested = HasNestArgument(&MF);
1556 if (CallingConvention == CallingConv::X86_FastCall ||
1557 CallingConvention == CallingConv::Fast) {
1559 report_fatal_error("Segmented stacks does not support fastcall with "
1560 "nested function.");
1561 return Primary ? X86::EAX : X86::ECX;
1564 return Primary ? X86::EDX : X86::EAX;
1565 return Primary ? X86::ECX : X86::EAX;
1568 // The stack limit in the TCB is set to this many bytes above the actual stack
1570 static const uint64_t kSplitStackAvailable = 256;
1573 X86FrameLowering::adjustForSegmentedStacks(MachineFunction &MF) const {
1574 MachineBasicBlock &prologueMBB = MF.front();
1575 MachineFrameInfo *MFI = MF.getFrameInfo();
1576 const X86Subtarget &STI = MF.getSubtarget<X86Subtarget>();
1577 const TargetInstrInfo &TII = *STI.getInstrInfo();
1579 bool Is64Bit = STI.is64Bit();
1580 const bool IsLP64 = STI.isTarget64BitLP64();
1581 unsigned TlsReg, TlsOffset;
1584 unsigned ScratchReg = GetScratchRegister(Is64Bit, IsLP64, MF, true);
1585 assert(!MF.getRegInfo().isLiveIn(ScratchReg) &&
1586 "Scratch register is live-in");
1588 if (MF.getFunction()->isVarArg())
1589 report_fatal_error("Segmented stacks do not support vararg functions.");
1590 if (!STI.isTargetLinux() && !STI.isTargetDarwin() && !STI.isTargetWin32() &&
1591 !STI.isTargetWin64() && !STI.isTargetFreeBSD() &&
1592 !STI.isTargetDragonFly())
1593 report_fatal_error("Segmented stacks not supported on this platform.");
1595 // Eventually StackSize will be calculated by a link-time pass; which will
1596 // also decide whether checking code needs to be injected into this particular
1598 StackSize = MFI->getStackSize();
1600 // Do not generate a prologue for functions with a stack of size zero
1604 MachineBasicBlock *allocMBB = MF.CreateMachineBasicBlock();
1605 MachineBasicBlock *checkMBB = MF.CreateMachineBasicBlock();
1606 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
1607 bool IsNested = false;
1609 // We need to know if the function has a nest argument only in 64 bit mode.
1611 IsNested = HasNestArgument(&MF);
1613 // The MOV R10, RAX needs to be in a different block, since the RET we emit in
1614 // allocMBB needs to be last (terminating) instruction.
1616 for (MachineBasicBlock::livein_iterator i = prologueMBB.livein_begin(),
1617 e = prologueMBB.livein_end(); i != e; i++) {
1618 allocMBB->addLiveIn(*i);
1619 checkMBB->addLiveIn(*i);
1623 allocMBB->addLiveIn(IsLP64 ? X86::R10 : X86::R10D);
1625 MF.push_front(allocMBB);
1626 MF.push_front(checkMBB);
1628 // When the frame size is less than 256 we just compare the stack
1629 // boundary directly to the value of the stack pointer, per gcc.
1630 bool CompareStackPointer = StackSize < kSplitStackAvailable;
1632 // Read the limit off the current stacklet off the stack_guard location.
1634 if (STI.isTargetLinux()) {
1636 TlsOffset = IsLP64 ? 0x70 : 0x40;
1637 } else if (STI.isTargetDarwin()) {
1639 TlsOffset = 0x60 + 90*8; // See pthread_machdep.h. Steal TLS slot 90.
1640 } else if (STI.isTargetWin64()) {
1642 TlsOffset = 0x28; // pvArbitrary, reserved for application use
1643 } else if (STI.isTargetFreeBSD()) {
1646 } else if (STI.isTargetDragonFly()) {
1648 TlsOffset = 0x20; // use tls_tcb.tcb_segstack
1650 report_fatal_error("Segmented stacks not supported on this platform.");
1653 if (CompareStackPointer)
1654 ScratchReg = IsLP64 ? X86::RSP : X86::ESP;
1656 BuildMI(checkMBB, DL, TII.get(IsLP64 ? X86::LEA64r : X86::LEA64_32r), ScratchReg).addReg(X86::RSP)
1657 .addImm(1).addReg(0).addImm(-StackSize).addReg(0);
1659 BuildMI(checkMBB, DL, TII.get(IsLP64 ? X86::CMP64rm : X86::CMP32rm)).addReg(ScratchReg)
1660 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg);
1662 if (STI.isTargetLinux()) {
1665 } else if (STI.isTargetDarwin()) {
1667 TlsOffset = 0x48 + 90*4;
1668 } else if (STI.isTargetWin32()) {
1670 TlsOffset = 0x14; // pvArbitrary, reserved for application use
1671 } else if (STI.isTargetDragonFly()) {
1673 TlsOffset = 0x10; // use tls_tcb.tcb_segstack
1674 } else if (STI.isTargetFreeBSD()) {
1675 report_fatal_error("Segmented stacks not supported on FreeBSD i386.");
1677 report_fatal_error("Segmented stacks not supported on this platform.");
1680 if (CompareStackPointer)
1681 ScratchReg = X86::ESP;
1683 BuildMI(checkMBB, DL, TII.get(X86::LEA32r), ScratchReg).addReg(X86::ESP)
1684 .addImm(1).addReg(0).addImm(-StackSize).addReg(0);
1686 if (STI.isTargetLinux() || STI.isTargetWin32() || STI.isTargetWin64() ||
1687 STI.isTargetDragonFly()) {
1688 BuildMI(checkMBB, DL, TII.get(X86::CMP32rm)).addReg(ScratchReg)
1689 .addReg(0).addImm(0).addReg(0).addImm(TlsOffset).addReg(TlsReg);
1690 } else if (STI.isTargetDarwin()) {
1692 // TlsOffset doesn't fit into a mod r/m byte so we need an extra register.
1693 unsigned ScratchReg2;
1695 if (CompareStackPointer) {
1696 // The primary scratch register is available for holding the TLS offset.
1697 ScratchReg2 = GetScratchRegister(Is64Bit, IsLP64, MF, true);
1698 SaveScratch2 = false;
1700 // Need to use a second register to hold the TLS offset
1701 ScratchReg2 = GetScratchRegister(Is64Bit, IsLP64, MF, false);
1703 // Unfortunately, with fastcc the second scratch register may hold an
1705 SaveScratch2 = MF.getRegInfo().isLiveIn(ScratchReg2);
1708 // If Scratch2 is live-in then it needs to be saved.
1709 assert((!MF.getRegInfo().isLiveIn(ScratchReg2) || SaveScratch2) &&
1710 "Scratch register is live-in and not saved");
1713 BuildMI(checkMBB, DL, TII.get(X86::PUSH32r))
1714 .addReg(ScratchReg2, RegState::Kill);
1716 BuildMI(checkMBB, DL, TII.get(X86::MOV32ri), ScratchReg2)
1718 BuildMI(checkMBB, DL, TII.get(X86::CMP32rm))
1720 .addReg(ScratchReg2).addImm(1).addReg(0)
1725 BuildMI(checkMBB, DL, TII.get(X86::POP32r), ScratchReg2);
1729 // This jump is taken if SP >= (Stacklet Limit + Stack Space required).
1730 // It jumps to normal execution of the function body.
1731 BuildMI(checkMBB, DL, TII.get(X86::JA_1)).addMBB(&prologueMBB);
1733 // On 32 bit we first push the arguments size and then the frame size. On 64
1734 // bit, we pass the stack frame size in r10 and the argument size in r11.
1736 // Functions with nested arguments use R10, so it needs to be saved across
1737 // the call to _morestack
1739 const unsigned RegAX = IsLP64 ? X86::RAX : X86::EAX;
1740 const unsigned Reg10 = IsLP64 ? X86::R10 : X86::R10D;
1741 const unsigned Reg11 = IsLP64 ? X86::R11 : X86::R11D;
1742 const unsigned MOVrr = IsLP64 ? X86::MOV64rr : X86::MOV32rr;
1743 const unsigned MOVri = IsLP64 ? X86::MOV64ri : X86::MOV32ri;
1746 BuildMI(allocMBB, DL, TII.get(MOVrr), RegAX).addReg(Reg10);
1748 BuildMI(allocMBB, DL, TII.get(MOVri), Reg10)
1750 BuildMI(allocMBB, DL, TII.get(MOVri), Reg11)
1751 .addImm(X86FI->getArgumentStackSize());
1752 MF.getRegInfo().setPhysRegUsed(Reg10);
1753 MF.getRegInfo().setPhysRegUsed(Reg11);
1755 BuildMI(allocMBB, DL, TII.get(X86::PUSHi32))
1756 .addImm(X86FI->getArgumentStackSize());
1757 BuildMI(allocMBB, DL, TII.get(X86::PUSHi32))
1761 // __morestack is in libgcc
1762 if (Is64Bit && MF.getTarget().getCodeModel() == CodeModel::Large) {
1763 // Under the large code model, we cannot assume that __morestack lives
1764 // within 2^31 bytes of the call site, so we cannot use pc-relative
1765 // addressing. We cannot perform the call via a temporary register,
1766 // as the rax register may be used to store the static chain, and all
1767 // other suitable registers may be either callee-save or used for
1768 // parameter passing. We cannot use the stack at this point either
1769 // because __morestack manipulates the stack directly.
1771 // To avoid these issues, perform an indirect call via a read-only memory
1772 // location containing the address.
1774 // This solution is not perfect, as it assumes that the .rodata section
1775 // is laid out within 2^31 bytes of each function body, but this seems
1776 // to be sufficient for JIT.
1777 BuildMI(allocMBB, DL, TII.get(X86::CALL64m))
1781 .addExternalSymbol("__morestack_addr")
1783 MF.getMMI().setUsesMorestackAddr(true);
1786 BuildMI(allocMBB, DL, TII.get(X86::CALL64pcrel32))
1787 .addExternalSymbol("__morestack");
1789 BuildMI(allocMBB, DL, TII.get(X86::CALLpcrel32))
1790 .addExternalSymbol("__morestack");
1794 BuildMI(allocMBB, DL, TII.get(X86::MORESTACK_RET_RESTORE_R10));
1796 BuildMI(allocMBB, DL, TII.get(X86::MORESTACK_RET));
1798 allocMBB->addSuccessor(&prologueMBB);
1800 checkMBB->addSuccessor(allocMBB);
1801 checkMBB->addSuccessor(&prologueMBB);
1808 /// Erlang programs may need a special prologue to handle the stack size they
1809 /// might need at runtime. That is because Erlang/OTP does not implement a C
1810 /// stack but uses a custom implementation of hybrid stack/heap architecture.
1811 /// (for more information see Eric Stenman's Ph.D. thesis:
1812 /// http://publications.uu.se/uu/fulltext/nbn_se_uu_diva-2688.pdf)
1815 /// temp0 = sp - MaxStack
1816 /// if( temp0 < SP_LIMIT(P) ) goto IncStack else goto OldStart
1820 /// call inc_stack # doubles the stack space
1821 /// temp0 = sp - MaxStack
1822 /// if( temp0 < SP_LIMIT(P) ) goto IncStack else goto OldStart
1823 void X86FrameLowering::adjustForHiPEPrologue(MachineFunction &MF) const {
1824 const X86Subtarget &STI = MF.getSubtarget<X86Subtarget>();
1825 const TargetInstrInfo &TII = *STI.getInstrInfo();
1826 MachineFrameInfo *MFI = MF.getFrameInfo();
1827 const unsigned SlotSize = STI.getRegisterInfo()->getSlotSize();
1828 const bool Is64Bit = STI.is64Bit();
1829 const bool IsLP64 = STI.isTarget64BitLP64();
1831 // HiPE-specific values
1832 const unsigned HipeLeafWords = 24;
1833 const unsigned CCRegisteredArgs = Is64Bit ? 6 : 5;
1834 const unsigned Guaranteed = HipeLeafWords * SlotSize;
1835 unsigned CallerStkArity = MF.getFunction()->arg_size() > CCRegisteredArgs ?
1836 MF.getFunction()->arg_size() - CCRegisteredArgs : 0;
1837 unsigned MaxStack = MFI->getStackSize() + CallerStkArity*SlotSize + SlotSize;
1839 assert(STI.isTargetLinux() &&
1840 "HiPE prologue is only supported on Linux operating systems.");
1842 // Compute the largest caller's frame that is needed to fit the callees'
1843 // frames. This 'MaxStack' is computed from:
1845 // a) the fixed frame size, which is the space needed for all spilled temps,
1846 // b) outgoing on-stack parameter areas, and
1847 // c) the minimum stack space this function needs to make available for the
1848 // functions it calls (a tunable ABI property).
1849 if (MFI->hasCalls()) {
1850 unsigned MoreStackForCalls = 0;
1852 for (MachineFunction::iterator MBBI = MF.begin(), MBBE = MF.end();
1853 MBBI != MBBE; ++MBBI)
1854 for (MachineBasicBlock::iterator MI = MBBI->begin(), ME = MBBI->end();
1859 // Get callee operand.
1860 const MachineOperand &MO = MI->getOperand(0);
1862 // Only take account of global function calls (no closures etc.).
1866 const Function *F = dyn_cast<Function>(MO.getGlobal());
1870 // Do not update 'MaxStack' for primitive and built-in functions
1871 // (encoded with names either starting with "erlang."/"bif_" or not
1872 // having a ".", such as a simple <Module>.<Function>.<Arity>, or an
1873 // "_", such as the BIF "suspend_0") as they are executed on another
1875 if (F->getName().find("erlang.") != StringRef::npos ||
1876 F->getName().find("bif_") != StringRef::npos ||
1877 F->getName().find_first_of("._") == StringRef::npos)
1880 unsigned CalleeStkArity =
1881 F->arg_size() > CCRegisteredArgs ? F->arg_size()-CCRegisteredArgs : 0;
1882 if (HipeLeafWords - 1 > CalleeStkArity)
1883 MoreStackForCalls = std::max(MoreStackForCalls,
1884 (HipeLeafWords - 1 - CalleeStkArity) * SlotSize);
1886 MaxStack += MoreStackForCalls;
1889 // If the stack frame needed is larger than the guaranteed then runtime checks
1890 // and calls to "inc_stack_0" BIF should be inserted in the assembly prologue.
1891 if (MaxStack > Guaranteed) {
1892 MachineBasicBlock &prologueMBB = MF.front();
1893 MachineBasicBlock *stackCheckMBB = MF.CreateMachineBasicBlock();
1894 MachineBasicBlock *incStackMBB = MF.CreateMachineBasicBlock();
1896 for (MachineBasicBlock::livein_iterator I = prologueMBB.livein_begin(),
1897 E = prologueMBB.livein_end(); I != E; I++) {
1898 stackCheckMBB->addLiveIn(*I);
1899 incStackMBB->addLiveIn(*I);
1902 MF.push_front(incStackMBB);
1903 MF.push_front(stackCheckMBB);
1905 unsigned ScratchReg, SPReg, PReg, SPLimitOffset;
1906 unsigned LEAop, CMPop, CALLop;
1910 LEAop = X86::LEA64r;
1911 CMPop = X86::CMP64rm;
1912 CALLop = X86::CALL64pcrel32;
1913 SPLimitOffset = 0x90;
1917 LEAop = X86::LEA32r;
1918 CMPop = X86::CMP32rm;
1919 CALLop = X86::CALLpcrel32;
1920 SPLimitOffset = 0x4c;
1923 ScratchReg = GetScratchRegister(Is64Bit, IsLP64, MF, true);
1924 assert(!MF.getRegInfo().isLiveIn(ScratchReg) &&
1925 "HiPE prologue scratch register is live-in");
1927 // Create new MBB for StackCheck:
1928 addRegOffset(BuildMI(stackCheckMBB, DL, TII.get(LEAop), ScratchReg),
1929 SPReg, false, -MaxStack);
1930 // SPLimitOffset is in a fixed heap location (pointed by BP).
1931 addRegOffset(BuildMI(stackCheckMBB, DL, TII.get(CMPop))
1932 .addReg(ScratchReg), PReg, false, SPLimitOffset);
1933 BuildMI(stackCheckMBB, DL, TII.get(X86::JAE_1)).addMBB(&prologueMBB);
1935 // Create new MBB for IncStack:
1936 BuildMI(incStackMBB, DL, TII.get(CALLop)).
1937 addExternalSymbol("inc_stack_0");
1938 addRegOffset(BuildMI(incStackMBB, DL, TII.get(LEAop), ScratchReg),
1939 SPReg, false, -MaxStack);
1940 addRegOffset(BuildMI(incStackMBB, DL, TII.get(CMPop))
1941 .addReg(ScratchReg), PReg, false, SPLimitOffset);
1942 BuildMI(incStackMBB, DL, TII.get(X86::JLE_1)).addMBB(incStackMBB);
1944 stackCheckMBB->addSuccessor(&prologueMBB, 99);
1945 stackCheckMBB->addSuccessor(incStackMBB, 1);
1946 incStackMBB->addSuccessor(&prologueMBB, 99);
1947 incStackMBB->addSuccessor(incStackMBB, 1);
1954 void X86FrameLowering::
1955 eliminateCallFramePseudoInstr(MachineFunction &MF, MachineBasicBlock &MBB,
1956 MachineBasicBlock::iterator I) const {
1957 const X86Subtarget &STI = MF.getSubtarget<X86Subtarget>();
1958 const TargetInstrInfo &TII = *STI.getInstrInfo();
1959 const X86RegisterInfo &RegInfo = *STI.getRegisterInfo();
1960 unsigned StackPtr = RegInfo.getStackRegister();
1961 bool reserveCallFrame = hasReservedCallFrame(MF);
1962 int Opcode = I->getOpcode();
1963 bool isDestroy = Opcode == TII.getCallFrameDestroyOpcode();
1964 bool IsLP64 = STI.isTarget64BitLP64();
1965 DebugLoc DL = I->getDebugLoc();
1966 uint64_t Amount = !reserveCallFrame ? I->getOperand(0).getImm() : 0;
1967 uint64_t InternalAmt = (isDestroy || Amount) ? I->getOperand(1).getImm() : 0;
1970 if (!reserveCallFrame) {
1971 // If the stack pointer can be changed after prologue, turn the
1972 // adjcallstackup instruction into a 'sub ESP, <amt>' and the
1973 // adjcallstackdown instruction into 'add ESP, <amt>'
1977 // We need to keep the stack aligned properly. To do this, we round the
1978 // amount of space needed for the outgoing arguments up to the next
1979 // alignment boundary.
1980 unsigned StackAlign = getStackAlignment();
1981 Amount = RoundUpToAlignment(Amount, StackAlign);
1983 MachineInstr *New = nullptr;
1985 // Factor out the amount that gets handled inside the sequence
1986 // (Pushes of argument for frame setup, callee pops for frame destroy)
1987 Amount -= InternalAmt;
1990 if (Opcode == TII.getCallFrameSetupOpcode()) {
1991 New = BuildMI(MF, DL, TII.get(getSUBriOpcode(IsLP64, Amount)), StackPtr)
1992 .addReg(StackPtr).addImm(Amount);
1994 assert(Opcode == TII.getCallFrameDestroyOpcode());
1996 unsigned Opc = getADDriOpcode(IsLP64, Amount);
1997 New = BuildMI(MF, DL, TII.get(Opc), StackPtr)
1998 .addReg(StackPtr).addImm(Amount);
2003 // The EFLAGS implicit def is dead.
2004 New->getOperand(3).setIsDead();
2006 // Replace the pseudo instruction with a new instruction.
2013 if (Opcode == TII.getCallFrameDestroyOpcode() && InternalAmt) {
2014 // If we are performing frame pointer elimination and if the callee pops
2015 // something off the stack pointer, add it back. We do this until we have
2016 // more advanced stack pointer tracking ability.
2017 unsigned Opc = getSUBriOpcode(IsLP64, InternalAmt);
2018 MachineInstr *New = BuildMI(MF, DL, TII.get(Opc), StackPtr)
2019 .addReg(StackPtr).addImm(InternalAmt);
2021 // The EFLAGS implicit def is dead.
2022 New->getOperand(3).setIsDead();
2024 // We are not tracking the stack pointer adjustment by the callee, so make
2025 // sure we restore the stack pointer immediately after the call, there may
2026 // be spill code inserted between the CALL and ADJCALLSTACKUP instructions.
2027 MachineBasicBlock::iterator B = MBB.begin();
2028 while (I != B && !std::prev(I)->isCall())