e534b131bac855b062cf2306a6b2218249f493e4
[oota-llvm.git] / lib / Target / ARM / MCTargetDesc / ARMMCTargetDesc.h
1 //===-- ARMMCTargetDesc.h - ARM Target Descriptions -------------*- C++ -*-===//
2 //
3 //                     The LLVM Compiler Infrastructure
4 //
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
7 //
8 //===----------------------------------------------------------------------===//
9 //
10 // This file provides ARM specific target descriptions.
11 //
12 //===----------------------------------------------------------------------===//
13
14 #ifndef LLVM_LIB_TARGET_ARM_MCTARGETDESC_ARMMCTARGETDESC_H
15 #define LLVM_LIB_TARGET_ARM_MCTARGETDESC_ARMMCTARGETDESC_H
16
17 #include "llvm/Support/DataTypes.h"
18 #include <string>
19
20 namespace llvm {
21 class formatted_raw_ostream;
22 class MCAsmBackend;
23 class MCCodeEmitter;
24 class MCContext;
25 class MCInstrInfo;
26 class MCInstPrinter;
27 class MCObjectWriter;
28 class MCRegisterInfo;
29 class MCSubtargetInfo;
30 class MCStreamer;
31 class MCRelocationInfo;
32 class MCTargetStreamer;
33 class StringRef;
34 class Target;
35 class raw_ostream;
36
37 extern Target TheARMLETarget, TheThumbLETarget;
38 extern Target TheARMBETarget, TheThumbBETarget;
39
40 namespace ARM_MC {
41   std::string ParseARMTriple(StringRef TT, StringRef CPU);
42
43   /// createARMMCSubtargetInfo - Create a ARM MCSubtargetInfo instance.
44   /// This is exposed so Asm parser, etc. do not need to go through
45   /// TargetRegistry.
46   MCSubtargetInfo *createARMMCSubtargetInfo(StringRef TT, StringRef CPU,
47                                             StringRef FS);
48 }
49
50 MCStreamer *createMCAsmStreamer(MCContext &Ctx, formatted_raw_ostream &OS,
51                                 bool isVerboseAsm, bool useDwarfDirectory,
52                                 MCInstPrinter *InstPrint, MCCodeEmitter *CE,
53                                 MCAsmBackend *TAB, bool ShowInst);
54
55 MCStreamer *createARMNullStreamer(MCContext &Ctx);
56
57 MCTargetStreamer *createARMNullTargetStreamer(MCStreamer &S);
58
59 MCCodeEmitter *createARMLEMCCodeEmitter(const MCInstrInfo &MCII,
60                                         const MCRegisterInfo &MRI,
61                                         const MCSubtargetInfo &STI,
62                                         MCContext &Ctx);
63
64 MCCodeEmitter *createARMBEMCCodeEmitter(const MCInstrInfo &MCII,
65                                         const MCRegisterInfo &MRI,
66                                         const MCSubtargetInfo &STI,
67                                         MCContext &Ctx);
68
69 MCAsmBackend *createARMAsmBackend(const Target &T, const MCRegisterInfo &MRI,
70                                   StringRef TT, StringRef CPU,
71                                   bool IsLittleEndian);
72
73 MCAsmBackend *createARMLEAsmBackend(const Target &T, const MCRegisterInfo &MRI,
74                                   StringRef TT, StringRef CPU);
75
76 MCAsmBackend *createARMBEAsmBackend(const Target &T, const MCRegisterInfo &MRI,
77                                   StringRef TT, StringRef CPU);
78
79 MCAsmBackend *createThumbLEAsmBackend(const Target &T, const MCRegisterInfo &MRI,
80                                       StringRef TT, StringRef CPU);
81
82 MCAsmBackend *createThumbBEAsmBackend(const Target &T, const MCRegisterInfo &MRI,
83                                       StringRef TT, StringRef CPU);
84
85 /// createARMWinCOFFStreamer - Construct a PE/COFF machine code streamer which
86 /// will generate a PE/COFF object file.
87 MCStreamer *createARMWinCOFFStreamer(MCContext &Context, MCAsmBackend &MAB,
88                                      MCCodeEmitter &Emitter, raw_ostream &OS);
89
90 /// createARMELFObjectWriter - Construct an ELF Mach-O object writer.
91 MCObjectWriter *createARMELFObjectWriter(raw_ostream &OS,
92                                          uint8_t OSABI,
93                                          bool IsLittleEndian);
94
95 /// createARMMachObjectWriter - Construct an ARM Mach-O object writer.
96 MCObjectWriter *createARMMachObjectWriter(raw_ostream &OS,
97                                           bool Is64Bit,
98                                           uint32_t CPUType,
99                                           uint32_t CPUSubtype);
100
101 /// createARMWinCOFFObjectWriter - Construct an ARM PE/COFF object writer.
102 MCObjectWriter *createARMWinCOFFObjectWriter(raw_ostream &OS, bool Is64Bit);
103
104 /// createARMMachORelocationInfo - Construct ARM Mach-O relocation info.
105 MCRelocationInfo *createARMMachORelocationInfo(MCContext &Ctx);
106 } // End llvm namespace
107
108 // Defines symbolic names for ARM registers.  This defines a mapping from
109 // register name to register number.
110 //
111 #define GET_REGINFO_ENUM
112 #include "ARMGenRegisterInfo.inc"
113
114 // Defines symbolic names for the ARM instructions.
115 //
116 #define GET_INSTRINFO_ENUM
117 #include "ARMGenInstrInfo.inc"
118
119 #define GET_SUBTARGETINFO_ENUM
120 #include "ARMGenSubtargetInfo.inc"
121
122 #endif