1 //===-- llvm/Target/TargetLowering.h - Target Lowering Info -----*- C++ -*-===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
11 /// This file describes how to lower LLVM code to machine code. This has two
14 /// 1. Which ValueTypes are natively supported by the target.
15 /// 2. Which operations are supported for supported ValueTypes.
16 /// 3. Cost thresholds for alternative implementations of certain operations.
18 /// In addition it has a few other components, like information about FP
21 //===----------------------------------------------------------------------===//
23 #ifndef LLVM_TARGET_TARGETLOWERING_H
24 #define LLVM_TARGET_TARGETLOWERING_H
26 #include "llvm/ADT/DenseMap.h"
27 #include "llvm/CodeGen/DAGCombine.h"
28 #include "llvm/CodeGen/RuntimeLibcalls.h"
29 #include "llvm/CodeGen/SelectionDAGNodes.h"
30 #include "llvm/IR/Attributes.h"
31 #include "llvm/IR/CallSite.h"
32 #include "llvm/IR/CallingConv.h"
33 #include "llvm/IR/InlineAsm.h"
34 #include "llvm/IR/IRBuilder.h"
35 #include "llvm/MC/MCRegisterInfo.h"
36 #include "llvm/Target/TargetCallingConv.h"
37 #include "llvm/Target/TargetMachine.h"
46 class FunctionLoweringInfo;
47 class ImmutableCallSite;
49 class MachineBasicBlock;
50 class MachineFunction;
52 class MachineJumpTableInfo;
57 template<typename T> class SmallVectorImpl;
59 class TargetRegisterClass;
60 class TargetLibraryInfo;
61 class TargetLoweringObjectFile;
66 None, // No preference
67 Source, // Follow source order.
68 RegPressure, // Scheduling for lowest register pressure.
69 Hybrid, // Scheduling for both latency and register pressure.
70 ILP, // Scheduling for ILP in low register pressure mode.
71 VLIW // Scheduling for VLIW targets.
75 /// This base class for TargetLowering contains the SelectionDAG-independent
76 /// parts that can be used from the rest of CodeGen.
77 class TargetLoweringBase {
78 TargetLoweringBase(const TargetLoweringBase&) LLVM_DELETED_FUNCTION;
79 void operator=(const TargetLoweringBase&) LLVM_DELETED_FUNCTION;
82 /// This enum indicates whether operations are valid for a target, and if not,
83 /// what action should be used to make them valid.
85 Legal, // The target natively supports this operation.
86 Promote, // This operation should be executed in a larger type.
87 Expand, // Try to expand this to other ops, otherwise use a libcall.
88 Custom // Use the LowerOperation hook to implement custom lowering.
91 /// This enum indicates whether a types are legal for a target, and if not,
92 /// what action should be used to make them valid.
93 enum LegalizeTypeAction {
94 TypeLegal, // The target natively supports this type.
95 TypePromoteInteger, // Replace this integer with a larger one.
96 TypeExpandInteger, // Split this integer into two of half the size.
97 TypeSoftenFloat, // Convert this float to a same size integer type.
98 TypeExpandFloat, // Split this float into two of half the size.
99 TypeScalarizeVector, // Replace this one-element vector with its element.
100 TypeSplitVector, // Split this vector into two of half the size.
101 TypeWidenVector // This vector should be widened into a larger vector.
104 /// LegalizeKind holds the legalization kind that needs to happen to EVT
105 /// in order to type-legalize it.
106 typedef std::pair<LegalizeTypeAction, EVT> LegalizeKind;
108 /// Enum that describes how the target represents true/false values.
109 enum BooleanContent {
110 UndefinedBooleanContent, // Only bit 0 counts, the rest can hold garbage.
111 ZeroOrOneBooleanContent, // All bits zero except for bit 0.
112 ZeroOrNegativeOneBooleanContent // All bits equal to bit 0.
115 /// Enum that describes what type of support for selects the target has.
116 enum SelectSupportKind {
117 ScalarValSelect, // The target supports scalar selects (ex: cmov).
118 ScalarCondVectorVal, // The target supports selects with a scalar condition
119 // and vector values (ex: cmov).
120 VectorMaskSelect // The target supports vector selects with a vector
121 // mask (ex: x86 blends).
124 static ISD::NodeType getExtendForContent(BooleanContent Content) {
126 case UndefinedBooleanContent:
127 // Extend by adding rubbish bits.
128 return ISD::ANY_EXTEND;
129 case ZeroOrOneBooleanContent:
130 // Extend by adding zero bits.
131 return ISD::ZERO_EXTEND;
132 case ZeroOrNegativeOneBooleanContent:
133 // Extend by copying the sign bit.
134 return ISD::SIGN_EXTEND;
136 llvm_unreachable("Invalid content kind");
139 /// NOTE: The constructor takes ownership of TLOF.
140 explicit TargetLoweringBase(const TargetMachine &TM,
141 const TargetLoweringObjectFile *TLOF);
142 virtual ~TargetLoweringBase();
145 /// \brief Initialize all of the actions to default values.
149 const TargetMachine &getTargetMachine() const { return TM; }
150 const DataLayout *getDataLayout() const { return DL; }
151 const TargetLoweringObjectFile &getObjFileLowering() const { return TLOF; }
153 bool isBigEndian() const { return !IsLittleEndian; }
154 bool isLittleEndian() const { return IsLittleEndian; }
156 /// Return the pointer type for the given address space, defaults to
157 /// the pointer type from the data layout.
158 /// FIXME: The default needs to be removed once all the code is updated.
159 virtual MVT getPointerTy(uint32_t /*AS*/ = 0) const;
160 unsigned getPointerSizeInBits(uint32_t AS = 0) const;
161 unsigned getPointerTypeSizeInBits(Type *Ty) const;
162 virtual MVT getScalarShiftAmountTy(EVT LHSTy) const;
164 EVT getShiftAmountTy(EVT LHSTy) const;
166 /// Returns the type to be used for the index operand of:
167 /// ISD::INSERT_VECTOR_ELT, ISD::EXTRACT_VECTOR_ELT,
168 /// ISD::INSERT_SUBVECTOR, and ISD::EXTRACT_SUBVECTOR
169 virtual MVT getVectorIdxTy() const {
170 return getPointerTy();
173 /// Return true if the select operation is expensive for this target.
174 bool isSelectExpensive() const { return SelectIsExpensive; }
176 virtual bool isSelectSupported(SelectSupportKind /*kind*/) const {
180 /// Return true if multiple condition registers are available.
181 bool hasMultipleConditionRegisters() const {
182 return HasMultipleConditionRegisters;
185 /// Return true if the target has BitExtract instructions.
186 bool hasExtractBitsInsn() const { return HasExtractBitsInsn; }
188 /// Return the preferred vector type legalization action.
189 virtual TargetLoweringBase::LegalizeTypeAction
190 getPreferredVectorAction(EVT VT) const {
191 // The default action for one element vectors is to scalarize
192 if (VT.getVectorNumElements() == 1)
193 return TypeScalarizeVector;
194 // The default action for other vectors is to promote
195 return TypePromoteInteger;
198 // There are two general methods for expanding a BUILD_VECTOR node:
199 // 1. Use SCALAR_TO_VECTOR on the defined scalar values and then shuffle
201 // 2. Build the vector on the stack and then load it.
202 // If this function returns true, then method (1) will be used, subject to
203 // the constraint that all of the necessary shuffles are legal (as determined
204 // by isShuffleMaskLegal). If this function returns false, then method (2) is
205 // always used. The vector type, and the number of defined values, are
208 shouldExpandBuildVectorWithShuffles(EVT /* VT */,
209 unsigned DefinedValues) const {
210 return DefinedValues < 3;
213 /// Return true if integer divide is usually cheaper than a sequence of
214 /// several shifts, adds, and multiplies for this target.
215 bool isIntDivCheap() const { return IntDivIsCheap; }
217 /// Returns true if target has indicated at least one type should be bypassed.
218 bool isSlowDivBypassed() const { return !BypassSlowDivWidths.empty(); }
220 /// Returns map of slow types for division or remainder with corresponding
222 const DenseMap<unsigned int, unsigned int> &getBypassSlowDivWidths() const {
223 return BypassSlowDivWidths;
226 /// Return true if pow2 div is cheaper than a chain of srl/add/sra.
227 bool isPow2DivCheap() const { return Pow2DivIsCheap; }
229 /// Return true if Flow Control is an expensive operation that should be
231 bool isJumpExpensive() const { return JumpIsExpensive; }
233 /// Return true if selects are only cheaper than branches if the branch is
234 /// unlikely to be predicted right.
235 bool isPredictableSelectExpensive() const {
236 return PredictableSelectIsExpensive;
239 /// isLoadBitCastBeneficial() - Return true if the following transform
241 /// fold (conv (load x)) -> (load (conv*)x)
242 /// On architectures that don't natively support some vector loads efficiently,
243 /// casting the load to a smaller vector of larger types and loading
244 /// is more efficient, however, this can be undone by optimizations in
246 virtual bool isLoadBitCastBeneficial(EVT /* Load */, EVT /* Bitcast */) const {
250 /// \brief Return if the target supports combining a
253 /// %andResult = and %val1, #imm-with-one-bit-set;
254 /// %icmpResult = icmp %andResult, 0
255 /// br i1 %icmpResult, label %dest1, label %dest2
257 /// into a single machine instruction of a form like:
259 /// brOnBitSet %register, #bitNumber, dest
261 bool isMaskAndBranchFoldingLegal() const {
262 return MaskAndBranchFoldingIsLegal;
265 /// Return the ValueType of the result of SETCC operations. Also used to
266 /// obtain the target's preferred type for the condition operand of SELECT and
267 /// BRCOND nodes. In the case of BRCOND the argument passed is MVT::Other
268 /// since there are no other operands to get a type hint from.
269 virtual EVT getSetCCResultType(LLVMContext &Context, EVT VT) const;
271 /// Return the ValueType for comparison libcalls. Comparions libcalls include
272 /// floating point comparion calls, and Ordered/Unordered check calls on
273 /// floating point numbers.
275 MVT::SimpleValueType getCmpLibcallReturnType() const;
277 /// For targets without i1 registers, this gives the nature of the high-bits
278 /// of boolean values held in types wider than i1.
280 /// "Boolean values" are special true/false values produced by nodes like
281 /// SETCC and consumed (as the condition) by nodes like SELECT and BRCOND.
282 /// Not to be confused with general values promoted from i1. Some cpus
283 /// distinguish between vectors of boolean and scalars; the isVec parameter
284 /// selects between the two kinds. For example on X86 a scalar boolean should
285 /// be zero extended from i1, while the elements of a vector of booleans
286 /// should be sign extended from i1.
288 /// Some cpus also treat floating point types the same way as they treat
289 /// vectors instead of the way they treat scalars.
290 BooleanContent getBooleanContents(bool isVec, bool isFloat) const {
292 return BooleanVectorContents;
293 return isFloat ? BooleanFloatContents : BooleanContents;
296 BooleanContent getBooleanContents(EVT Type) const {
297 return getBooleanContents(Type.isVector(), Type.isFloatingPoint());
300 /// Return target scheduling preference.
301 Sched::Preference getSchedulingPreference() const {
302 return SchedPreferenceInfo;
305 /// Some scheduler, e.g. hybrid, can switch to different scheduling heuristics
306 /// for different nodes. This function returns the preference (or none) for
308 virtual Sched::Preference getSchedulingPreference(SDNode *) const {
312 /// Return the register class that should be used for the specified value
314 virtual const TargetRegisterClass *getRegClassFor(MVT VT) const {
315 const TargetRegisterClass *RC = RegClassForVT[VT.SimpleTy];
316 assert(RC && "This value type is not natively supported!");
320 /// Return the 'representative' register class for the specified value
323 /// The 'representative' register class is the largest legal super-reg
324 /// register class for the register class of the value type. For example, on
325 /// i386 the rep register class for i8, i16, and i32 are GR32; while the rep
326 /// register class is GR64 on x86_64.
327 virtual const TargetRegisterClass *getRepRegClassFor(MVT VT) const {
328 const TargetRegisterClass *RC = RepRegClassForVT[VT.SimpleTy];
332 /// Return the cost of the 'representative' register class for the specified
334 virtual uint8_t getRepRegClassCostFor(MVT VT) const {
335 return RepRegClassCostForVT[VT.SimpleTy];
338 /// Return true if the target has native support for the specified value type.
339 /// This means that it has a register that directly holds it without
340 /// promotions or expansions.
341 bool isTypeLegal(EVT VT) const {
342 assert(!VT.isSimple() ||
343 (unsigned)VT.getSimpleVT().SimpleTy < array_lengthof(RegClassForVT));
344 return VT.isSimple() && RegClassForVT[VT.getSimpleVT().SimpleTy] != nullptr;
347 class ValueTypeActionImpl {
348 /// ValueTypeActions - For each value type, keep a LegalizeTypeAction enum
349 /// that indicates how instruction selection should deal with the type.
350 uint8_t ValueTypeActions[MVT::LAST_VALUETYPE];
353 ValueTypeActionImpl() {
354 std::fill(std::begin(ValueTypeActions), std::end(ValueTypeActions), 0);
357 LegalizeTypeAction getTypeAction(MVT VT) const {
358 return (LegalizeTypeAction)ValueTypeActions[VT.SimpleTy];
361 void setTypeAction(MVT VT, LegalizeTypeAction Action) {
362 unsigned I = VT.SimpleTy;
363 ValueTypeActions[I] = Action;
367 const ValueTypeActionImpl &getValueTypeActions() const {
368 return ValueTypeActions;
371 /// Return how we should legalize values of this type, either it is already
372 /// legal (return 'Legal') or we need to promote it to a larger type (return
373 /// 'Promote'), or we need to expand it into multiple registers of smaller
374 /// integer type (return 'Expand'). 'Custom' is not an option.
375 LegalizeTypeAction getTypeAction(LLVMContext &Context, EVT VT) const {
376 return getTypeConversion(Context, VT).first;
378 LegalizeTypeAction getTypeAction(MVT VT) const {
379 return ValueTypeActions.getTypeAction(VT);
382 /// For types supported by the target, this is an identity function. For
383 /// types that must be promoted to larger types, this returns the larger type
384 /// to promote to. For integer types that are larger than the largest integer
385 /// register, this contains one step in the expansion to get to the smaller
386 /// register. For illegal floating point types, this returns the integer type
388 EVT getTypeToTransformTo(LLVMContext &Context, EVT VT) const {
389 return getTypeConversion(Context, VT).second;
392 /// For types supported by the target, this is an identity function. For
393 /// types that must be expanded (i.e. integer types that are larger than the
394 /// largest integer register or illegal floating point types), this returns
395 /// the largest legal type it will be expanded to.
396 EVT getTypeToExpandTo(LLVMContext &Context, EVT VT) const {
397 assert(!VT.isVector());
399 switch (getTypeAction(Context, VT)) {
402 case TypeExpandInteger:
403 VT = getTypeToTransformTo(Context, VT);
406 llvm_unreachable("Type is not legal nor is it to be expanded!");
411 /// Vector types are broken down into some number of legal first class types.
412 /// For example, EVT::v8f32 maps to 2 EVT::v4f32 with Altivec or SSE1, or 8
413 /// promoted EVT::f64 values with the X86 FP stack. Similarly, EVT::v2i64
414 /// turns into 4 EVT::i32 values with both PPC and X86.
416 /// This method returns the number of registers needed, and the VT for each
417 /// register. It also returns the VT and quantity of the intermediate values
418 /// before they are promoted/expanded.
419 unsigned getVectorTypeBreakdown(LLVMContext &Context, EVT VT,
421 unsigned &NumIntermediates,
422 MVT &RegisterVT) const;
424 struct IntrinsicInfo {
425 unsigned opc; // target opcode
426 EVT memVT; // memory VT
427 const Value* ptrVal; // value representing memory location
428 int offset; // offset off of ptrVal
429 unsigned align; // alignment
430 bool vol; // is volatile?
431 bool readMem; // reads memory?
432 bool writeMem; // writes memory?
435 /// Given an intrinsic, checks if on the target the intrinsic will need to map
436 /// to a MemIntrinsicNode (touches memory). If this is the case, it returns
437 /// true and store the intrinsic information into the IntrinsicInfo that was
438 /// passed to the function.
439 virtual bool getTgtMemIntrinsic(IntrinsicInfo &, const CallInst &,
440 unsigned /*Intrinsic*/) const {
444 /// Returns true if the target can instruction select the specified FP
445 /// immediate natively. If false, the legalizer will materialize the FP
446 /// immediate as a load from a constant pool.
447 virtual bool isFPImmLegal(const APFloat &/*Imm*/, EVT /*VT*/) const {
451 /// Targets can use this to indicate that they only support *some*
452 /// VECTOR_SHUFFLE operations, those with specific masks. By default, if a
453 /// target supports the VECTOR_SHUFFLE node, all mask values are assumed to be
455 virtual bool isShuffleMaskLegal(const SmallVectorImpl<int> &/*Mask*/,
460 /// Returns true if the operation can trap for the value type.
462 /// VT must be a legal type. By default, we optimistically assume most
463 /// operations don't trap except for divide and remainder.
464 virtual bool canOpTrap(unsigned Op, EVT VT) const;
466 /// Similar to isShuffleMaskLegal. This is used by Targets can use this to
467 /// indicate if there is a suitable VECTOR_SHUFFLE that can be used to replace
468 /// a VAND with a constant pool entry.
469 virtual bool isVectorClearMaskLegal(const SmallVectorImpl<int> &/*Mask*/,
474 /// Return how this operation should be treated: either it is legal, needs to
475 /// be promoted to a larger size, needs to be expanded to some other code
476 /// sequence, or the target has a custom expander for it.
477 LegalizeAction getOperationAction(unsigned Op, EVT VT) const {
478 if (VT.isExtended()) return Expand;
479 // If a target-specific SDNode requires legalization, require the target
480 // to provide custom legalization for it.
481 if (Op > array_lengthof(OpActions[0])) return Custom;
482 unsigned I = (unsigned) VT.getSimpleVT().SimpleTy;
483 return (LegalizeAction)OpActions[I][Op];
486 /// Return true if the specified operation is legal on this target or can be
487 /// made legal with custom lowering. This is used to help guide high-level
488 /// lowering decisions.
489 bool isOperationLegalOrCustom(unsigned Op, EVT VT) const {
490 return (VT == MVT::Other || isTypeLegal(VT)) &&
491 (getOperationAction(Op, VT) == Legal ||
492 getOperationAction(Op, VT) == Custom);
495 /// Return true if the specified operation is legal on this target or can be
496 /// made legal using promotion. This is used to help guide high-level lowering
498 bool isOperationLegalOrPromote(unsigned Op, EVT VT) const {
499 return (VT == MVT::Other || isTypeLegal(VT)) &&
500 (getOperationAction(Op, VT) == Legal ||
501 getOperationAction(Op, VT) == Promote);
504 /// Return true if the specified operation is illegal on this target or
505 /// unlikely to be made legal with custom lowering. This is used to help guide
506 /// high-level lowering decisions.
507 bool isOperationExpand(unsigned Op, EVT VT) const {
508 return (!isTypeLegal(VT) || getOperationAction(Op, VT) == Expand);
511 /// Return true if the specified operation is legal on this target.
512 bool isOperationLegal(unsigned Op, EVT VT) const {
513 return (VT == MVT::Other || isTypeLegal(VT)) &&
514 getOperationAction(Op, VT) == Legal;
517 /// Return how this load with extension should be treated: either it is legal,
518 /// needs to be promoted to a larger size, needs to be expanded to some other
519 /// code sequence, or the target has a custom expander for it.
520 LegalizeAction getLoadExtAction(unsigned ExtType, EVT VT) const {
521 if (VT.isExtended()) return Expand;
522 unsigned I = (unsigned) VT.getSimpleVT().SimpleTy;
523 assert(ExtType < ISD::LAST_LOADEXT_TYPE && I < MVT::LAST_VALUETYPE &&
524 "Table isn't big enough!");
525 return (LegalizeAction)LoadExtActions[I][ExtType];
528 /// Return true if the specified load with extension is legal on this target.
529 bool isLoadExtLegal(unsigned ExtType, EVT VT) const {
530 return VT.isSimple() &&
531 getLoadExtAction(ExtType, VT.getSimpleVT()) == Legal;
534 /// Return how this store with truncation should be treated: either it is
535 /// legal, needs to be promoted to a larger size, needs to be expanded to some
536 /// other code sequence, or the target has a custom expander for it.
537 LegalizeAction getTruncStoreAction(EVT ValVT, EVT MemVT) const {
538 if (ValVT.isExtended() || MemVT.isExtended()) return Expand;
539 unsigned ValI = (unsigned) ValVT.getSimpleVT().SimpleTy;
540 unsigned MemI = (unsigned) MemVT.getSimpleVT().SimpleTy;
541 assert(ValI < MVT::LAST_VALUETYPE && MemI < MVT::LAST_VALUETYPE &&
542 "Table isn't big enough!");
543 return (LegalizeAction)TruncStoreActions[ValI][MemI];
546 /// Return true if the specified store with truncation is legal on this
548 bool isTruncStoreLegal(EVT ValVT, EVT MemVT) const {
549 return isTypeLegal(ValVT) && MemVT.isSimple() &&
550 getTruncStoreAction(ValVT.getSimpleVT(), MemVT.getSimpleVT()) == Legal;
553 /// Return how the indexed load should be treated: either it is legal, needs
554 /// to be promoted to a larger size, needs to be expanded to some other code
555 /// sequence, or the target has a custom expander for it.
557 getIndexedLoadAction(unsigned IdxMode, MVT VT) const {
558 assert(IdxMode < ISD::LAST_INDEXED_MODE && VT < MVT::LAST_VALUETYPE &&
559 "Table isn't big enough!");
560 unsigned Ty = (unsigned)VT.SimpleTy;
561 return (LegalizeAction)((IndexedModeActions[Ty][IdxMode] & 0xf0) >> 4);
564 /// Return true if the specified indexed load is legal on this target.
565 bool isIndexedLoadLegal(unsigned IdxMode, EVT VT) const {
566 return VT.isSimple() &&
567 (getIndexedLoadAction(IdxMode, VT.getSimpleVT()) == Legal ||
568 getIndexedLoadAction(IdxMode, VT.getSimpleVT()) == Custom);
571 /// Return how the indexed store should be treated: either it is legal, needs
572 /// to be promoted to a larger size, needs to be expanded to some other code
573 /// sequence, or the target has a custom expander for it.
575 getIndexedStoreAction(unsigned IdxMode, MVT VT) const {
576 assert(IdxMode < ISD::LAST_INDEXED_MODE && VT < MVT::LAST_VALUETYPE &&
577 "Table isn't big enough!");
578 unsigned Ty = (unsigned)VT.SimpleTy;
579 return (LegalizeAction)(IndexedModeActions[Ty][IdxMode] & 0x0f);
582 /// Return true if the specified indexed load is legal on this target.
583 bool isIndexedStoreLegal(unsigned IdxMode, EVT VT) const {
584 return VT.isSimple() &&
585 (getIndexedStoreAction(IdxMode, VT.getSimpleVT()) == Legal ||
586 getIndexedStoreAction(IdxMode, VT.getSimpleVT()) == Custom);
589 /// Return how the condition code should be treated: either it is legal, needs
590 /// to be expanded to some other code sequence, or the target has a custom
593 getCondCodeAction(ISD::CondCode CC, MVT VT) const {
594 assert((unsigned)CC < array_lengthof(CondCodeActions) &&
595 ((unsigned)VT.SimpleTy >> 4) < array_lengthof(CondCodeActions[0]) &&
596 "Table isn't big enough!");
597 // See setCondCodeAction for how this is encoded.
598 uint32_t Shift = 2 * (VT.SimpleTy & 0xF);
599 uint32_t Value = CondCodeActions[CC][VT.SimpleTy >> 4];
600 LegalizeAction Action = (LegalizeAction) ((Value >> Shift) & 0x3);
601 assert(Action != Promote && "Can't promote condition code!");
605 /// Return true if the specified condition code is legal on this target.
606 bool isCondCodeLegal(ISD::CondCode CC, MVT VT) const {
608 getCondCodeAction(CC, VT) == Legal ||
609 getCondCodeAction(CC, VT) == Custom;
613 /// If the action for this operation is to promote, this method returns the
614 /// ValueType to promote to.
615 MVT getTypeToPromoteTo(unsigned Op, MVT VT) const {
616 assert(getOperationAction(Op, VT) == Promote &&
617 "This operation isn't promoted!");
619 // See if this has an explicit type specified.
620 std::map<std::pair<unsigned, MVT::SimpleValueType>,
621 MVT::SimpleValueType>::const_iterator PTTI =
622 PromoteToType.find(std::make_pair(Op, VT.SimpleTy));
623 if (PTTI != PromoteToType.end()) return PTTI->second;
625 assert((VT.isInteger() || VT.isFloatingPoint()) &&
626 "Cannot autopromote this type, add it with AddPromotedToType.");
630 NVT = (MVT::SimpleValueType)(NVT.SimpleTy+1);
631 assert(NVT.isInteger() == VT.isInteger() && NVT != MVT::isVoid &&
632 "Didn't find type to promote to!");
633 } while (!isTypeLegal(NVT) ||
634 getOperationAction(Op, NVT) == Promote);
638 /// Return the EVT corresponding to this LLVM type. This is fixed by the LLVM
639 /// operations except for the pointer size. If AllowUnknown is true, this
640 /// will return MVT::Other for types with no EVT counterpart (e.g. structs),
641 /// otherwise it will assert.
642 EVT getValueType(Type *Ty, bool AllowUnknown = false) const {
643 // Lower scalar pointers to native pointer types.
644 if (PointerType *PTy = dyn_cast<PointerType>(Ty))
645 return getPointerTy(PTy->getAddressSpace());
647 if (Ty->isVectorTy()) {
648 VectorType *VTy = cast<VectorType>(Ty);
649 Type *Elm = VTy->getElementType();
650 // Lower vectors of pointers to native pointer types.
651 if (PointerType *PT = dyn_cast<PointerType>(Elm)) {
652 EVT PointerTy(getPointerTy(PT->getAddressSpace()));
653 Elm = PointerTy.getTypeForEVT(Ty->getContext());
656 return EVT::getVectorVT(Ty->getContext(), EVT::getEVT(Elm, false),
657 VTy->getNumElements());
659 return EVT::getEVT(Ty, AllowUnknown);
662 /// Return the MVT corresponding to this LLVM type. See getValueType.
663 MVT getSimpleValueType(Type *Ty, bool AllowUnknown = false) const {
664 return getValueType(Ty, AllowUnknown).getSimpleVT();
667 /// Return the desired alignment for ByVal or InAlloca aggregate function
668 /// arguments in the caller parameter area. This is the actual alignment, not
670 virtual unsigned getByValTypeAlignment(Type *Ty) const;
672 /// Return the type of registers that this ValueType will eventually require.
673 MVT getRegisterType(MVT VT) const {
674 assert((unsigned)VT.SimpleTy < array_lengthof(RegisterTypeForVT));
675 return RegisterTypeForVT[VT.SimpleTy];
678 /// Return the type of registers that this ValueType will eventually require.
679 MVT getRegisterType(LLVMContext &Context, EVT VT) const {
681 assert((unsigned)VT.getSimpleVT().SimpleTy <
682 array_lengthof(RegisterTypeForVT));
683 return RegisterTypeForVT[VT.getSimpleVT().SimpleTy];
688 unsigned NumIntermediates;
689 (void)getVectorTypeBreakdown(Context, VT, VT1,
690 NumIntermediates, RegisterVT);
693 if (VT.isInteger()) {
694 return getRegisterType(Context, getTypeToTransformTo(Context, VT));
696 llvm_unreachable("Unsupported extended type!");
699 /// Return the number of registers that this ValueType will eventually
702 /// This is one for any types promoted to live in larger registers, but may be
703 /// more than one for types (like i64) that are split into pieces. For types
704 /// like i140, which are first promoted then expanded, it is the number of
705 /// registers needed to hold all the bits of the original type. For an i140
706 /// on a 32 bit machine this means 5 registers.
707 unsigned getNumRegisters(LLVMContext &Context, EVT VT) const {
709 assert((unsigned)VT.getSimpleVT().SimpleTy <
710 array_lengthof(NumRegistersForVT));
711 return NumRegistersForVT[VT.getSimpleVT().SimpleTy];
716 unsigned NumIntermediates;
717 return getVectorTypeBreakdown(Context, VT, VT1, NumIntermediates, VT2);
719 if (VT.isInteger()) {
720 unsigned BitWidth = VT.getSizeInBits();
721 unsigned RegWidth = getRegisterType(Context, VT).getSizeInBits();
722 return (BitWidth + RegWidth - 1) / RegWidth;
724 llvm_unreachable("Unsupported extended type!");
727 /// If true, then instruction selection should seek to shrink the FP constant
728 /// of the specified type to a smaller type in order to save space and / or
730 virtual bool ShouldShrinkFPConstant(EVT) const { return true; }
732 /// When splitting a value of the specified type into parts, does the Lo
733 /// or Hi part come first? This usually follows the endianness, except
734 /// for ppcf128, where the Hi part always comes first.
735 bool hasBigEndianPartOrdering(EVT VT) const {
736 return isBigEndian() || VT == MVT::ppcf128;
739 /// If true, the target has custom DAG combine transformations that it can
740 /// perform for the specified node.
741 bool hasTargetDAGCombine(ISD::NodeType NT) const {
742 assert(unsigned(NT >> 3) < array_lengthof(TargetDAGCombineArray));
743 return TargetDAGCombineArray[NT >> 3] & (1 << (NT&7));
746 /// \brief Get maximum # of store operations permitted for llvm.memset
748 /// This function returns the maximum number of store operations permitted
749 /// to replace a call to llvm.memset. The value is set by the target at the
750 /// performance threshold for such a replacement. If OptSize is true,
751 /// return the limit for functions that have OptSize attribute.
752 unsigned getMaxStoresPerMemset(bool OptSize) const {
753 return OptSize ? MaxStoresPerMemsetOptSize : MaxStoresPerMemset;
756 /// \brief Get maximum # of store operations permitted for llvm.memcpy
758 /// This function returns the maximum number of store operations permitted
759 /// to replace a call to llvm.memcpy. The value is set by the target at the
760 /// performance threshold for such a replacement. If OptSize is true,
761 /// return the limit for functions that have OptSize attribute.
762 unsigned getMaxStoresPerMemcpy(bool OptSize) const {
763 return OptSize ? MaxStoresPerMemcpyOptSize : MaxStoresPerMemcpy;
766 /// \brief Get maximum # of store operations permitted for llvm.memmove
768 /// This function returns the maximum number of store operations permitted
769 /// to replace a call to llvm.memmove. The value is set by the target at the
770 /// performance threshold for such a replacement. If OptSize is true,
771 /// return the limit for functions that have OptSize attribute.
772 unsigned getMaxStoresPerMemmove(bool OptSize) const {
773 return OptSize ? MaxStoresPerMemmoveOptSize : MaxStoresPerMemmove;
776 /// \brief Determine if the target supports unaligned memory accesses.
778 /// This function returns true if the target allows unaligned memory accesses
779 /// of the specified type in the given address space. If true, it also returns
780 /// whether the unaligned memory access is "fast" in the last argument by
781 /// reference. This is used, for example, in situations where an array
782 /// copy/move/set is converted to a sequence of store operations. Its use
783 /// helps to ensure that such replacements don't generate code that causes an
784 /// alignment error (trap) on the target machine.
785 virtual bool allowsMisalignedMemoryAccesses(EVT,
786 unsigned AddrSpace = 0,
788 bool * /*Fast*/ = nullptr) const {
792 /// Returns the target specific optimal type for load and store operations as
793 /// a result of memset, memcpy, and memmove lowering.
795 /// If DstAlign is zero that means it's safe to destination alignment can
796 /// satisfy any constraint. Similarly if SrcAlign is zero it means there isn't
797 /// a need to check it against alignment requirement, probably because the
798 /// source does not need to be loaded. If 'IsMemset' is true, that means it's
799 /// expanding a memset. If 'ZeroMemset' is true, that means it's a memset of
800 /// zero. 'MemcpyStrSrc' indicates whether the memcpy source is constant so it
801 /// does not need to be loaded. It returns EVT::Other if the type should be
802 /// determined using generic target-independent logic.
803 virtual EVT getOptimalMemOpType(uint64_t /*Size*/,
804 unsigned /*DstAlign*/, unsigned /*SrcAlign*/,
807 bool /*MemcpyStrSrc*/,
808 MachineFunction &/*MF*/) const {
812 /// Returns true if it's safe to use load / store of the specified type to
813 /// expand memcpy / memset inline.
815 /// This is mostly true for all types except for some special cases. For
816 /// example, on X86 targets without SSE2 f64 load / store are done with fldl /
817 /// fstpl which also does type conversion. Note the specified type doesn't
818 /// have to be legal as the hook is used before type legalization.
819 virtual bool isSafeMemOpType(MVT /*VT*/) const { return true; }
821 /// Determine if we should use _setjmp or setjmp to implement llvm.setjmp.
822 bool usesUnderscoreSetJmp() const {
823 return UseUnderscoreSetJmp;
826 /// Determine if we should use _longjmp or longjmp to implement llvm.longjmp.
827 bool usesUnderscoreLongJmp() const {
828 return UseUnderscoreLongJmp;
831 /// Return integer threshold on number of blocks to use jump tables rather
832 /// than if sequence.
833 int getMinimumJumpTableEntries() const {
834 return MinimumJumpTableEntries;
837 /// If a physical register, this specifies the register that
838 /// llvm.savestack/llvm.restorestack should save and restore.
839 unsigned getStackPointerRegisterToSaveRestore() const {
840 return StackPointerRegisterToSaveRestore;
843 /// If a physical register, this returns the register that receives the
844 /// exception address on entry to a landing pad.
845 unsigned getExceptionPointerRegister() const {
846 return ExceptionPointerRegister;
849 /// If a physical register, this returns the register that receives the
850 /// exception typeid on entry to a landing pad.
851 unsigned getExceptionSelectorRegister() const {
852 return ExceptionSelectorRegister;
855 /// Returns the target's jmp_buf size in bytes (if never set, the default is
857 unsigned getJumpBufSize() const {
861 /// Returns the target's jmp_buf alignment in bytes (if never set, the default
863 unsigned getJumpBufAlignment() const {
864 return JumpBufAlignment;
867 /// Return the minimum stack alignment of an argument.
868 unsigned getMinStackArgumentAlignment() const {
869 return MinStackArgumentAlignment;
872 /// Return the minimum function alignment.
873 unsigned getMinFunctionAlignment() const {
874 return MinFunctionAlignment;
877 /// Return the preferred function alignment.
878 unsigned getPrefFunctionAlignment() const {
879 return PrefFunctionAlignment;
882 /// Return the preferred loop alignment.
883 unsigned getPrefLoopAlignment() const {
884 return PrefLoopAlignment;
887 /// Return whether the DAG builder should automatically insert fences and
888 /// reduce ordering for atomics.
889 bool getInsertFencesForAtomic() const {
890 return InsertFencesForAtomic;
893 /// Return true if the target stores stack protector cookies at a fixed offset
894 /// in some non-standard address space, and populates the address space and
895 /// offset as appropriate.
896 virtual bool getStackCookieLocation(unsigned &/*AddressSpace*/,
897 unsigned &/*Offset*/) const {
901 /// Returns the maximal possible offset which can be used for loads / stores
903 virtual unsigned getMaximalGlobalOffset() const {
907 /// Returns true if a cast between SrcAS and DestAS is a noop.
908 virtual bool isNoopAddrSpaceCast(unsigned SrcAS, unsigned DestAS) const {
912 //===--------------------------------------------------------------------===//
913 /// \name Helpers for TargetTransformInfo implementations
916 /// Get the ISD node that corresponds to the Instruction class opcode.
917 int InstructionOpcodeToISD(unsigned Opcode) const;
919 /// Estimate the cost of type-legalization and the legalized type.
920 std::pair<unsigned, MVT> getTypeLegalizationCost(Type *Ty) const;
924 //===--------------------------------------------------------------------===//
925 /// \name Helpers for load-linked/store-conditional atomic expansion.
928 /// Perform a load-linked operation on Addr, returning a "Value *" with the
929 /// corresponding pointee type. This may entail some non-trivial operations to
930 /// truncate or reconstruct types that will be illegal in the backend. See
931 /// ARMISelLowering for an example implementation.
932 virtual Value *emitLoadLinked(IRBuilder<> &Builder, Value *Addr,
933 AtomicOrdering Ord) const {
934 llvm_unreachable("Load linked unimplemented on this target");
937 /// Perform a store-conditional operation to Addr. Return the status of the
938 /// store. This should be 0 if the store succeeded, non-zero otherwise.
939 virtual Value *emitStoreConditional(IRBuilder<> &Builder, Value *Val,
940 Value *Addr, AtomicOrdering Ord) const {
941 llvm_unreachable("Store conditional unimplemented on this target");
944 /// Return true if the given (atomic) instruction should be expanded by the
945 /// IR-level AtomicExpandLoadLinked pass into a loop involving
946 /// load-linked/store-conditional pairs. Atomic stores will be expanded in the
947 /// same way as "atomic xchg" operations which ignore their output if needed.
948 virtual bool shouldExpandAtomicInIR(Instruction *Inst) const {
953 //===--------------------------------------------------------------------===//
954 // TargetLowering Configuration Methods - These methods should be invoked by
955 // the derived class constructor to configure this object for the target.
958 /// \brief Reset the operation actions based on target options.
959 virtual void resetOperationActions() {}
962 /// Specify how the target extends the result of integer and floating point
963 /// boolean values from i1 to a wider type. See getBooleanContents.
964 void setBooleanContents(BooleanContent Ty) {
965 BooleanContents = Ty;
966 BooleanFloatContents = Ty;
969 /// Specify how the target extends the result of integer and floating point
970 /// boolean values from i1 to a wider type. See getBooleanContents.
971 void setBooleanContents(BooleanContent IntTy, BooleanContent FloatTy) {
972 BooleanContents = IntTy;
973 BooleanFloatContents = FloatTy;
976 /// Specify how the target extends the result of a vector boolean value from a
977 /// vector of i1 to a wider type. See getBooleanContents.
978 void setBooleanVectorContents(BooleanContent Ty) {
979 BooleanVectorContents = Ty;
982 /// Specify the target scheduling preference.
983 void setSchedulingPreference(Sched::Preference Pref) {
984 SchedPreferenceInfo = Pref;
987 /// Indicate whether this target prefers to use _setjmp to implement
988 /// llvm.setjmp or the version without _. Defaults to false.
989 void setUseUnderscoreSetJmp(bool Val) {
990 UseUnderscoreSetJmp = Val;
993 /// Indicate whether this target prefers to use _longjmp to implement
994 /// llvm.longjmp or the version without _. Defaults to false.
995 void setUseUnderscoreLongJmp(bool Val) {
996 UseUnderscoreLongJmp = Val;
999 /// Indicate the number of blocks to generate jump tables rather than if
1001 void setMinimumJumpTableEntries(int Val) {
1002 MinimumJumpTableEntries = Val;
1005 /// If set to a physical register, this specifies the register that
1006 /// llvm.savestack/llvm.restorestack should save and restore.
1007 void setStackPointerRegisterToSaveRestore(unsigned R) {
1008 StackPointerRegisterToSaveRestore = R;
1011 /// If set to a physical register, this sets the register that receives the
1012 /// exception address on entry to a landing pad.
1013 void setExceptionPointerRegister(unsigned R) {
1014 ExceptionPointerRegister = R;
1017 /// If set to a physical register, this sets the register that receives the
1018 /// exception typeid on entry to a landing pad.
1019 void setExceptionSelectorRegister(unsigned R) {
1020 ExceptionSelectorRegister = R;
1023 /// Tells the code generator not to expand operations into sequences that use
1024 /// the select operations if possible.
1025 void setSelectIsExpensive(bool isExpensive = true) {
1026 SelectIsExpensive = isExpensive;
1029 /// Tells the code generator that the target has multiple (allocatable)
1030 /// condition registers that can be used to store the results of comparisons
1031 /// for use by selects and conditional branches. With multiple condition
1032 /// registers, the code generator will not aggressively sink comparisons into
1033 /// the blocks of their users.
1034 void setHasMultipleConditionRegisters(bool hasManyRegs = true) {
1035 HasMultipleConditionRegisters = hasManyRegs;
1038 /// Tells the code generator that the target has BitExtract instructions.
1039 /// The code generator will aggressively sink "shift"s into the blocks of
1040 /// their users if the users will generate "and" instructions which can be
1041 /// combined with "shift" to BitExtract instructions.
1042 void setHasExtractBitsInsn(bool hasExtractInsn = true) {
1043 HasExtractBitsInsn = hasExtractInsn;
1046 /// Tells the code generator not to expand sequence of operations into a
1047 /// separate sequences that increases the amount of flow control.
1048 void setJumpIsExpensive(bool isExpensive = true) {
1049 JumpIsExpensive = isExpensive;
1052 /// Tells the code generator that integer divide is expensive, and if
1053 /// possible, should be replaced by an alternate sequence of instructions not
1054 /// containing an integer divide.
1055 void setIntDivIsCheap(bool isCheap = true) { IntDivIsCheap = isCheap; }
1057 /// Tells the code generator which bitwidths to bypass.
1058 void addBypassSlowDiv(unsigned int SlowBitWidth, unsigned int FastBitWidth) {
1059 BypassSlowDivWidths[SlowBitWidth] = FastBitWidth;
1062 /// Tells the code generator that it shouldn't generate srl/add/sra for a
1063 /// signed divide by power of two, and let the target handle it.
1064 void setPow2DivIsCheap(bool isCheap = true) { Pow2DivIsCheap = isCheap; }
1066 /// Add the specified register class as an available regclass for the
1067 /// specified value type. This indicates the selector can handle values of
1068 /// that class natively.
1069 void addRegisterClass(MVT VT, const TargetRegisterClass *RC) {
1070 assert((unsigned)VT.SimpleTy < array_lengthof(RegClassForVT));
1071 AvailableRegClasses.push_back(std::make_pair(VT, RC));
1072 RegClassForVT[VT.SimpleTy] = RC;
1075 /// Remove all register classes.
1076 void clearRegisterClasses() {
1077 memset(RegClassForVT, 0,MVT::LAST_VALUETYPE * sizeof(TargetRegisterClass*));
1079 AvailableRegClasses.clear();
1082 /// \brief Remove all operation actions.
1083 void clearOperationActions() {
1086 /// Return the largest legal super-reg register class of the register class
1087 /// for the specified type and its associated "cost".
1088 virtual std::pair<const TargetRegisterClass*, uint8_t>
1089 findRepresentativeClass(MVT VT) const;
1091 /// Once all of the register classes are added, this allows us to compute
1092 /// derived properties we expose.
1093 void computeRegisterProperties();
1095 /// Indicate that the specified operation does not work with the specified
1096 /// type and indicate what to do about it.
1097 void setOperationAction(unsigned Op, MVT VT,
1098 LegalizeAction Action) {
1099 assert(Op < array_lengthof(OpActions[0]) && "Table isn't big enough!");
1100 OpActions[(unsigned)VT.SimpleTy][Op] = (uint8_t)Action;
1103 /// Indicate that the specified load with extension does not work with the
1104 /// specified type and indicate what to do about it.
1105 void setLoadExtAction(unsigned ExtType, MVT VT,
1106 LegalizeAction Action) {
1107 assert(ExtType < ISD::LAST_LOADEXT_TYPE && VT < MVT::LAST_VALUETYPE &&
1108 "Table isn't big enough!");
1109 LoadExtActions[VT.SimpleTy][ExtType] = (uint8_t)Action;
1112 /// Indicate that the specified truncating store does not work with the
1113 /// specified type and indicate what to do about it.
1114 void setTruncStoreAction(MVT ValVT, MVT MemVT,
1115 LegalizeAction Action) {
1116 assert(ValVT < MVT::LAST_VALUETYPE && MemVT < MVT::LAST_VALUETYPE &&
1117 "Table isn't big enough!");
1118 TruncStoreActions[ValVT.SimpleTy][MemVT.SimpleTy] = (uint8_t)Action;
1121 /// Indicate that the specified indexed load does or does not work with the
1122 /// specified type and indicate what to do abort it.
1124 /// NOTE: All indexed mode loads are initialized to Expand in
1125 /// TargetLowering.cpp
1126 void setIndexedLoadAction(unsigned IdxMode, MVT VT,
1127 LegalizeAction Action) {
1128 assert(VT < MVT::LAST_VALUETYPE && IdxMode < ISD::LAST_INDEXED_MODE &&
1129 (unsigned)Action < 0xf && "Table isn't big enough!");
1130 // Load action are kept in the upper half.
1131 IndexedModeActions[(unsigned)VT.SimpleTy][IdxMode] &= ~0xf0;
1132 IndexedModeActions[(unsigned)VT.SimpleTy][IdxMode] |= ((uint8_t)Action) <<4;
1135 /// Indicate that the specified indexed store does or does not work with the
1136 /// specified type and indicate what to do about it.
1138 /// NOTE: All indexed mode stores are initialized to Expand in
1139 /// TargetLowering.cpp
1140 void setIndexedStoreAction(unsigned IdxMode, MVT VT,
1141 LegalizeAction Action) {
1142 assert(VT < MVT::LAST_VALUETYPE && IdxMode < ISD::LAST_INDEXED_MODE &&
1143 (unsigned)Action < 0xf && "Table isn't big enough!");
1144 // Store action are kept in the lower half.
1145 IndexedModeActions[(unsigned)VT.SimpleTy][IdxMode] &= ~0x0f;
1146 IndexedModeActions[(unsigned)VT.SimpleTy][IdxMode] |= ((uint8_t)Action);
1149 /// Indicate that the specified condition code is or isn't supported on the
1150 /// target and indicate what to do about it.
1151 void setCondCodeAction(ISD::CondCode CC, MVT VT,
1152 LegalizeAction Action) {
1153 assert(VT < MVT::LAST_VALUETYPE &&
1154 (unsigned)CC < array_lengthof(CondCodeActions) &&
1155 "Table isn't big enough!");
1156 /// The lower 5 bits of the SimpleTy index into Nth 2bit set from the 32-bit
1157 /// value and the upper 27 bits index into the second dimension of the array
1158 /// to select what 32-bit value to use.
1159 uint32_t Shift = 2 * (VT.SimpleTy & 0xF);
1160 CondCodeActions[CC][VT.SimpleTy >> 4] &= ~((uint32_t)0x3 << Shift);
1161 CondCodeActions[CC][VT.SimpleTy >> 4] |= (uint32_t)Action << Shift;
1164 /// If Opc/OrigVT is specified as being promoted, the promotion code defaults
1165 /// to trying a larger integer/fp until it can find one that works. If that
1166 /// default is insufficient, this method can be used by the target to override
1168 void AddPromotedToType(unsigned Opc, MVT OrigVT, MVT DestVT) {
1169 PromoteToType[std::make_pair(Opc, OrigVT.SimpleTy)] = DestVT.SimpleTy;
1172 /// Targets should invoke this method for each target independent node that
1173 /// they want to provide a custom DAG combiner for by implementing the
1174 /// PerformDAGCombine virtual method.
1175 void setTargetDAGCombine(ISD::NodeType NT) {
1176 assert(unsigned(NT >> 3) < array_lengthof(TargetDAGCombineArray));
1177 TargetDAGCombineArray[NT >> 3] |= 1 << (NT&7);
1180 /// Set the target's required jmp_buf buffer size (in bytes); default is 200
1181 void setJumpBufSize(unsigned Size) {
1185 /// Set the target's required jmp_buf buffer alignment (in bytes); default is
1187 void setJumpBufAlignment(unsigned Align) {
1188 JumpBufAlignment = Align;
1191 /// Set the target's minimum function alignment (in log2(bytes))
1192 void setMinFunctionAlignment(unsigned Align) {
1193 MinFunctionAlignment = Align;
1196 /// Set the target's preferred function alignment. This should be set if
1197 /// there is a performance benefit to higher-than-minimum alignment (in
1199 void setPrefFunctionAlignment(unsigned Align) {
1200 PrefFunctionAlignment = Align;
1203 /// Set the target's preferred loop alignment. Default alignment is zero, it
1204 /// means the target does not care about loop alignment. The alignment is
1205 /// specified in log2(bytes).
1206 void setPrefLoopAlignment(unsigned Align) {
1207 PrefLoopAlignment = Align;
1210 /// Set the minimum stack alignment of an argument (in log2(bytes)).
1211 void setMinStackArgumentAlignment(unsigned Align) {
1212 MinStackArgumentAlignment = Align;
1215 /// Set if the DAG builder should automatically insert fences and reduce the
1216 /// order of atomic memory operations to Monotonic.
1217 void setInsertFencesForAtomic(bool fence) {
1218 InsertFencesForAtomic = fence;
1222 //===--------------------------------------------------------------------===//
1223 // Addressing mode description hooks (used by LSR etc).
1226 /// CodeGenPrepare sinks address calculations into the same BB as Load/Store
1227 /// instructions reading the address. This allows as much computation as
1228 /// possible to be done in the address mode for that operand. This hook lets
1229 /// targets also pass back when this should be done on intrinsics which
1231 virtual bool GetAddrModeArguments(IntrinsicInst * /*I*/,
1232 SmallVectorImpl<Value*> &/*Ops*/,
1233 Type *&/*AccessTy*/) const {
1237 /// This represents an addressing mode of:
1238 /// BaseGV + BaseOffs + BaseReg + Scale*ScaleReg
1239 /// If BaseGV is null, there is no BaseGV.
1240 /// If BaseOffs is zero, there is no base offset.
1241 /// If HasBaseReg is false, there is no base register.
1242 /// If Scale is zero, there is no ScaleReg. Scale of 1 indicates a reg with
1245 GlobalValue *BaseGV;
1249 AddrMode() : BaseGV(nullptr), BaseOffs(0), HasBaseReg(false), Scale(0) {}
1252 /// Return true if the addressing mode represented by AM is legal for this
1253 /// target, for a load/store of the specified type.
1255 /// The type may be VoidTy, in which case only return true if the addressing
1256 /// mode is legal for a load/store of any legal type. TODO: Handle
1257 /// pre/postinc as well.
1258 virtual bool isLegalAddressingMode(const AddrMode &AM, Type *Ty) const;
1260 /// \brief Return the cost of the scaling factor used in the addressing mode
1261 /// represented by AM for this target, for a load/store of the specified type.
1263 /// If the AM is supported, the return value must be >= 0.
1264 /// If the AM is not supported, it returns a negative value.
1265 /// TODO: Handle pre/postinc as well.
1266 virtual int getScalingFactorCost(const AddrMode &AM, Type *Ty) const {
1267 // Default: assume that any scaling factor used in a legal AM is free.
1268 if (isLegalAddressingMode(AM, Ty)) return 0;
1272 /// Return true if the specified immediate is legal icmp immediate, that is
1273 /// the target has icmp instructions which can compare a register against the
1274 /// immediate without having to materialize the immediate into a register.
1275 virtual bool isLegalICmpImmediate(int64_t) const {
1279 /// Return true if the specified immediate is legal add immediate, that is the
1280 /// target has add instructions which can add a register with the immediate
1281 /// without having to materialize the immediate into a register.
1282 virtual bool isLegalAddImmediate(int64_t) const {
1286 /// Return true if it's significantly cheaper to shift a vector by a uniform
1287 /// scalar than by an amount which will vary across each lane. On x86, for
1288 /// example, there is a "psllw" instruction for the former case, but no simple
1289 /// instruction for a general "a << b" operation on vectors.
1290 virtual bool isVectorShiftByScalarCheap(Type *Ty) const {
1294 /// Return true if it's free to truncate a value of type Ty1 to type
1295 /// Ty2. e.g. On x86 it's free to truncate a i32 value in register EAX to i16
1296 /// by referencing its sub-register AX.
1297 virtual bool isTruncateFree(Type * /*Ty1*/, Type * /*Ty2*/) const {
1301 /// Return true if a truncation from Ty1 to Ty2 is permitted when deciding
1302 /// whether a call is in tail position. Typically this means that both results
1303 /// would be assigned to the same register or stack slot, but it could mean
1304 /// the target performs adequate checks of its own before proceeding with the
1306 virtual bool allowTruncateForTailCall(Type * /*Ty1*/, Type * /*Ty2*/) const {
1310 virtual bool isTruncateFree(EVT /*VT1*/, EVT /*VT2*/) const {
1314 /// Return true if any actual instruction that defines a value of type Ty1
1315 /// implicitly zero-extends the value to Ty2 in the result register.
1317 /// This does not necessarily include registers defined in unknown ways, such
1318 /// as incoming arguments, or copies from unknown virtual registers. Also, if
1319 /// isTruncateFree(Ty2, Ty1) is true, this does not necessarily apply to
1320 /// truncate instructions. e.g. on x86-64, all instructions that define 32-bit
1321 /// values implicit zero-extend the result out to 64 bits.
1322 virtual bool isZExtFree(Type * /*Ty1*/, Type * /*Ty2*/) const {
1326 virtual bool isZExtFree(EVT /*VT1*/, EVT /*VT2*/) const {
1330 /// Return true if the target supplies and combines to a paired load
1331 /// two loaded values of type LoadedType next to each other in memory.
1332 /// RequiredAlignment gives the minimal alignment constraints that must be met
1333 /// to be able to select this paired load.
1335 /// This information is *not* used to generate actual paired loads, but it is
1336 /// used to generate a sequence of loads that is easier to combine into a
1338 /// For instance, something like this:
1339 /// a = load i64* addr
1340 /// b = trunc i64 a to i32
1341 /// c = lshr i64 a, 32
1342 /// d = trunc i64 c to i32
1343 /// will be optimized into:
1344 /// b = load i32* addr1
1345 /// d = load i32* addr2
1346 /// Where addr1 = addr2 +/- sizeof(i32).
1348 /// In other words, unless the target performs a post-isel load combining,
1349 /// this information should not be provided because it will generate more
1351 virtual bool hasPairedLoad(Type * /*LoadedType*/,
1352 unsigned & /*RequiredAligment*/) const {
1356 virtual bool hasPairedLoad(EVT /*LoadedType*/,
1357 unsigned & /*RequiredAligment*/) const {
1361 /// Return true if zero-extending the specific node Val to type VT2 is free
1362 /// (either because it's implicitly zero-extended such as ARM ldrb / ldrh or
1363 /// because it's folded such as X86 zero-extending loads).
1364 virtual bool isZExtFree(SDValue Val, EVT VT2) const {
1365 return isZExtFree(Val.getValueType(), VT2);
1368 /// Return true if an fneg operation is free to the point where it is never
1369 /// worthwhile to replace it with a bitwise operation.
1370 virtual bool isFNegFree(EVT VT) const {
1371 assert(VT.isFloatingPoint());
1375 /// Return true if an fabs operation is free to the point where it is never
1376 /// worthwhile to replace it with a bitwise operation.
1377 virtual bool isFAbsFree(EVT VT) const {
1378 assert(VT.isFloatingPoint());
1382 /// Return true if an FMA operation is faster than a pair of fmul and fadd
1383 /// instructions. fmuladd intrinsics will be expanded to FMAs when this method
1384 /// returns true, otherwise fmuladd is expanded to fmul + fadd.
1386 /// NOTE: This may be called before legalization on types for which FMAs are
1387 /// not legal, but should return true if those types will eventually legalize
1388 /// to types that support FMAs. After legalization, it will only be called on
1389 /// types that support FMAs (via Legal or Custom actions)
1390 virtual bool isFMAFasterThanFMulAndFAdd(EVT) const {
1394 /// Return true if it's profitable to narrow operations of type VT1 to
1395 /// VT2. e.g. on x86, it's profitable to narrow from i32 to i8 but not from
1397 virtual bool isNarrowingProfitable(EVT /*VT1*/, EVT /*VT2*/) const {
1401 /// \brief Return true if it is beneficial to convert a load of a constant to
1402 /// just the constant itself.
1403 /// On some targets it might be more efficient to use a combination of
1404 /// arithmetic instructions to materialize the constant instead of loading it
1405 /// from a constant pool.
1406 virtual bool shouldConvertConstantLoadToIntImm(const APInt &Imm,
1410 //===--------------------------------------------------------------------===//
1411 // Runtime Library hooks
1414 /// Rename the default libcall routine name for the specified libcall.
1415 void setLibcallName(RTLIB::Libcall Call, const char *Name) {
1416 LibcallRoutineNames[Call] = Name;
1419 /// Get the libcall routine name for the specified libcall.
1420 const char *getLibcallName(RTLIB::Libcall Call) const {
1421 return LibcallRoutineNames[Call];
1424 /// Override the default CondCode to be used to test the result of the
1425 /// comparison libcall against zero.
1426 void setCmpLibcallCC(RTLIB::Libcall Call, ISD::CondCode CC) {
1427 CmpLibcallCCs[Call] = CC;
1430 /// Get the CondCode that's to be used to test the result of the comparison
1431 /// libcall against zero.
1432 ISD::CondCode getCmpLibcallCC(RTLIB::Libcall Call) const {
1433 return CmpLibcallCCs[Call];
1436 /// Set the CallingConv that should be used for the specified libcall.
1437 void setLibcallCallingConv(RTLIB::Libcall Call, CallingConv::ID CC) {
1438 LibcallCallingConvs[Call] = CC;
1441 /// Get the CallingConv that should be used for the specified libcall.
1442 CallingConv::ID getLibcallCallingConv(RTLIB::Libcall Call) const {
1443 return LibcallCallingConvs[Call];
1447 const TargetMachine &TM;
1448 const DataLayout *DL;
1449 const TargetLoweringObjectFile &TLOF;
1451 /// True if this is a little endian target.
1452 bool IsLittleEndian;
1454 /// Tells the code generator not to expand operations into sequences that use
1455 /// the select operations if possible.
1456 bool SelectIsExpensive;
1458 /// Tells the code generator that the target has multiple (allocatable)
1459 /// condition registers that can be used to store the results of comparisons
1460 /// for use by selects and conditional branches. With multiple condition
1461 /// registers, the code generator will not aggressively sink comparisons into
1462 /// the blocks of their users.
1463 bool HasMultipleConditionRegisters;
1465 /// Tells the code generator that the target has BitExtract instructions.
1466 /// The code generator will aggressively sink "shift"s into the blocks of
1467 /// their users if the users will generate "and" instructions which can be
1468 /// combined with "shift" to BitExtract instructions.
1469 bool HasExtractBitsInsn;
1471 /// Tells the code generator not to expand integer divides by constants into a
1472 /// sequence of muls, adds, and shifts. This is a hack until a real cost
1473 /// model is in place. If we ever optimize for size, this will be set to true
1474 /// unconditionally.
1477 /// Tells the code generator to bypass slow divide or remainder
1478 /// instructions. For example, BypassSlowDivWidths[32,8] tells the code
1479 /// generator to bypass 32-bit integer div/rem with an 8-bit unsigned integer
1480 /// div/rem when the operands are positive and less than 256.
1481 DenseMap <unsigned int, unsigned int> BypassSlowDivWidths;
1483 /// Tells the code generator that it shouldn't generate srl/add/sra for a
1484 /// signed divide by power of two, and let the target handle it.
1485 bool Pow2DivIsCheap;
1487 /// Tells the code generator that it shouldn't generate extra flow control
1488 /// instructions and should attempt to combine flow control instructions via
1490 bool JumpIsExpensive;
1492 /// This target prefers to use _setjmp to implement llvm.setjmp.
1494 /// Defaults to false.
1495 bool UseUnderscoreSetJmp;
1497 /// This target prefers to use _longjmp to implement llvm.longjmp.
1499 /// Defaults to false.
1500 bool UseUnderscoreLongJmp;
1502 /// Number of blocks threshold to use jump tables.
1503 int MinimumJumpTableEntries;
1505 /// Information about the contents of the high-bits in boolean values held in
1506 /// a type wider than i1. See getBooleanContents.
1507 BooleanContent BooleanContents;
1509 /// Information about the contents of the high-bits in boolean values held in
1510 /// a type wider than i1. See getBooleanContents.
1511 BooleanContent BooleanFloatContents;
1513 /// Information about the contents of the high-bits in boolean vector values
1514 /// when the element type is wider than i1. See getBooleanContents.
1515 BooleanContent BooleanVectorContents;
1517 /// The target scheduling preference: shortest possible total cycles or lowest
1519 Sched::Preference SchedPreferenceInfo;
1521 /// The size, in bytes, of the target's jmp_buf buffers
1522 unsigned JumpBufSize;
1524 /// The alignment, in bytes, of the target's jmp_buf buffers
1525 unsigned JumpBufAlignment;
1527 /// The minimum alignment that any argument on the stack needs to have.
1528 unsigned MinStackArgumentAlignment;
1530 /// The minimum function alignment (used when optimizing for size, and to
1531 /// prevent explicitly provided alignment from leading to incorrect code).
1532 unsigned MinFunctionAlignment;
1534 /// The preferred function alignment (used when alignment unspecified and
1535 /// optimizing for speed).
1536 unsigned PrefFunctionAlignment;
1538 /// The preferred loop alignment.
1539 unsigned PrefLoopAlignment;
1541 /// Whether the DAG builder should automatically insert fences and reduce
1542 /// ordering for atomics. (This will be set for for most architectures with
1543 /// weak memory ordering.)
1544 bool InsertFencesForAtomic;
1546 /// If set to a physical register, this specifies the register that
1547 /// llvm.savestack/llvm.restorestack should save and restore.
1548 unsigned StackPointerRegisterToSaveRestore;
1550 /// If set to a physical register, this specifies the register that receives
1551 /// the exception address on entry to a landing pad.
1552 unsigned ExceptionPointerRegister;
1554 /// If set to a physical register, this specifies the register that receives
1555 /// the exception typeid on entry to a landing pad.
1556 unsigned ExceptionSelectorRegister;
1558 /// This indicates the default register class to use for each ValueType the
1559 /// target supports natively.
1560 const TargetRegisterClass *RegClassForVT[MVT::LAST_VALUETYPE];
1561 unsigned char NumRegistersForVT[MVT::LAST_VALUETYPE];
1562 MVT RegisterTypeForVT[MVT::LAST_VALUETYPE];
1564 /// This indicates the "representative" register class to use for each
1565 /// ValueType the target supports natively. This information is used by the
1566 /// scheduler to track register pressure. By default, the representative
1567 /// register class is the largest legal super-reg register class of the
1568 /// register class of the specified type. e.g. On x86, i8, i16, and i32's
1569 /// representative class would be GR32.
1570 const TargetRegisterClass *RepRegClassForVT[MVT::LAST_VALUETYPE];
1572 /// This indicates the "cost" of the "representative" register class for each
1573 /// ValueType. The cost is used by the scheduler to approximate register
1575 uint8_t RepRegClassCostForVT[MVT::LAST_VALUETYPE];
1577 /// For any value types we are promoting or expanding, this contains the value
1578 /// type that we are changing to. For Expanded types, this contains one step
1579 /// of the expand (e.g. i64 -> i32), even if there are multiple steps required
1580 /// (e.g. i64 -> i16). For types natively supported by the system, this holds
1581 /// the same type (e.g. i32 -> i32).
1582 MVT TransformToType[MVT::LAST_VALUETYPE];
1584 /// For each operation and each value type, keep a LegalizeAction that
1585 /// indicates how instruction selection should deal with the operation. Most
1586 /// operations are Legal (aka, supported natively by the target), but
1587 /// operations that are not should be described. Note that operations on
1588 /// non-legal value types are not described here.
1589 uint8_t OpActions[MVT::LAST_VALUETYPE][ISD::BUILTIN_OP_END];
1591 /// For each load extension type and each value type, keep a LegalizeAction
1592 /// that indicates how instruction selection should deal with a load of a
1593 /// specific value type and extension type.
1594 uint8_t LoadExtActions[MVT::LAST_VALUETYPE][ISD::LAST_LOADEXT_TYPE];
1596 /// For each value type pair keep a LegalizeAction that indicates whether a
1597 /// truncating store of a specific value type and truncating type is legal.
1598 uint8_t TruncStoreActions[MVT::LAST_VALUETYPE][MVT::LAST_VALUETYPE];
1600 /// For each indexed mode and each value type, keep a pair of LegalizeAction
1601 /// that indicates how instruction selection should deal with the load /
1604 /// The first dimension is the value_type for the reference. The second
1605 /// dimension represents the various modes for load store.
1606 uint8_t IndexedModeActions[MVT::LAST_VALUETYPE][ISD::LAST_INDEXED_MODE];
1608 /// For each condition code (ISD::CondCode) keep a LegalizeAction that
1609 /// indicates how instruction selection should deal with the condition code.
1611 /// Because each CC action takes up 2 bits, we need to have the array size be
1612 /// large enough to fit all of the value types. This can be done by rounding
1613 /// up the MVT::LAST_VALUETYPE value to the next multiple of 16.
1614 uint32_t CondCodeActions[ISD::SETCC_INVALID][(MVT::LAST_VALUETYPE + 15) / 16];
1616 ValueTypeActionImpl ValueTypeActions;
1620 getTypeConversion(LLVMContext &Context, EVT VT) const {
1621 // If this is a simple type, use the ComputeRegisterProp mechanism.
1622 if (VT.isSimple()) {
1623 MVT SVT = VT.getSimpleVT();
1624 assert((unsigned)SVT.SimpleTy < array_lengthof(TransformToType));
1625 MVT NVT = TransformToType[SVT.SimpleTy];
1626 LegalizeTypeAction LA = ValueTypeActions.getTypeAction(SVT);
1629 (LA == TypeLegal || LA == TypeSoftenFloat ||
1630 ValueTypeActions.getTypeAction(NVT) != TypePromoteInteger)
1631 && "Promote may not follow Expand or Promote");
1633 if (LA == TypeSplitVector)
1634 return LegalizeKind(LA, EVT::getVectorVT(Context,
1635 SVT.getVectorElementType(),
1636 SVT.getVectorNumElements()/2));
1637 if (LA == TypeScalarizeVector)
1638 return LegalizeKind(LA, SVT.getVectorElementType());
1639 return LegalizeKind(LA, NVT);
1642 // Handle Extended Scalar Types.
1643 if (!VT.isVector()) {
1644 assert(VT.isInteger() && "Float types must be simple");
1645 unsigned BitSize = VT.getSizeInBits();
1646 // First promote to a power-of-two size, then expand if necessary.
1647 if (BitSize < 8 || !isPowerOf2_32(BitSize)) {
1648 EVT NVT = VT.getRoundIntegerType(Context);
1649 assert(NVT != VT && "Unable to round integer VT");
1650 LegalizeKind NextStep = getTypeConversion(Context, NVT);
1651 // Avoid multi-step promotion.
1652 if (NextStep.first == TypePromoteInteger) return NextStep;
1653 // Return rounded integer type.
1654 return LegalizeKind(TypePromoteInteger, NVT);
1657 return LegalizeKind(TypeExpandInteger,
1658 EVT::getIntegerVT(Context, VT.getSizeInBits()/2));
1661 // Handle vector types.
1662 unsigned NumElts = VT.getVectorNumElements();
1663 EVT EltVT = VT.getVectorElementType();
1665 // Vectors with only one element are always scalarized.
1667 return LegalizeKind(TypeScalarizeVector, EltVT);
1669 // Try to widen vector elements until the element type is a power of two and
1670 // promote it to a legal type later on, for example:
1671 // <3 x i8> -> <4 x i8> -> <4 x i32>
1672 if (EltVT.isInteger()) {
1673 // Vectors with a number of elements that is not a power of two are always
1674 // widened, for example <3 x i8> -> <4 x i8>.
1675 if (!VT.isPow2VectorType()) {
1676 NumElts = (unsigned)NextPowerOf2(NumElts);
1677 EVT NVT = EVT::getVectorVT(Context, EltVT, NumElts);
1678 return LegalizeKind(TypeWidenVector, NVT);
1681 // Examine the element type.
1682 LegalizeKind LK = getTypeConversion(Context, EltVT);
1684 // If type is to be expanded, split the vector.
1685 // <4 x i140> -> <2 x i140>
1686 if (LK.first == TypeExpandInteger)
1687 return LegalizeKind(TypeSplitVector,
1688 EVT::getVectorVT(Context, EltVT, NumElts / 2));
1690 // Promote the integer element types until a legal vector type is found
1691 // or until the element integer type is too big. If a legal type was not
1692 // found, fallback to the usual mechanism of widening/splitting the
1694 EVT OldEltVT = EltVT;
1696 // Increase the bitwidth of the element to the next pow-of-two
1697 // (which is greater than 8 bits).
1698 EltVT = EVT::getIntegerVT(Context, 1 + EltVT.getSizeInBits()
1699 ).getRoundIntegerType(Context);
1701 // Stop trying when getting a non-simple element type.
1702 // Note that vector elements may be greater than legal vector element
1703 // types. Example: X86 XMM registers hold 64bit element on 32bit
1705 if (!EltVT.isSimple()) break;
1707 // Build a new vector type and check if it is legal.
1708 MVT NVT = MVT::getVectorVT(EltVT.getSimpleVT(), NumElts);
1709 // Found a legal promoted vector type.
1710 if (NVT != MVT() && ValueTypeActions.getTypeAction(NVT) == TypeLegal)
1711 return LegalizeKind(TypePromoteInteger,
1712 EVT::getVectorVT(Context, EltVT, NumElts));
1715 // Reset the type to the unexpanded type if we did not find a legal vector
1716 // type with a promoted vector element type.
1720 // Try to widen the vector until a legal type is found.
1721 // If there is no wider legal type, split the vector.
1723 // Round up to the next power of 2.
1724 NumElts = (unsigned)NextPowerOf2(NumElts);
1726 // If there is no simple vector type with this many elements then there
1727 // cannot be a larger legal vector type. Note that this assumes that
1728 // there are no skipped intermediate vector types in the simple types.
1729 if (!EltVT.isSimple()) break;
1730 MVT LargerVector = MVT::getVectorVT(EltVT.getSimpleVT(), NumElts);
1731 if (LargerVector == MVT()) break;
1733 // If this type is legal then widen the vector.
1734 if (ValueTypeActions.getTypeAction(LargerVector) == TypeLegal)
1735 return LegalizeKind(TypeWidenVector, LargerVector);
1738 // Widen odd vectors to next power of two.
1739 if (!VT.isPow2VectorType()) {
1740 EVT NVT = VT.getPow2VectorType(Context);
1741 return LegalizeKind(TypeWidenVector, NVT);
1744 // Vectors with illegal element types are expanded.
1745 EVT NVT = EVT::getVectorVT(Context, EltVT, VT.getVectorNumElements() / 2);
1746 return LegalizeKind(TypeSplitVector, NVT);
1750 std::vector<std::pair<MVT, const TargetRegisterClass*> > AvailableRegClasses;
1752 /// Targets can specify ISD nodes that they would like PerformDAGCombine
1753 /// callbacks for by calling setTargetDAGCombine(), which sets a bit in this
1756 TargetDAGCombineArray[(ISD::BUILTIN_OP_END+CHAR_BIT-1)/CHAR_BIT];
1758 /// For operations that must be promoted to a specific type, this holds the
1759 /// destination type. This map should be sparse, so don't hold it as an
1762 /// Targets add entries to this map with AddPromotedToType(..), clients access
1763 /// this with getTypeToPromoteTo(..).
1764 std::map<std::pair<unsigned, MVT::SimpleValueType>, MVT::SimpleValueType>
1767 /// Stores the name each libcall.
1768 const char *LibcallRoutineNames[RTLIB::UNKNOWN_LIBCALL];
1770 /// The ISD::CondCode that should be used to test the result of each of the
1771 /// comparison libcall against zero.
1772 ISD::CondCode CmpLibcallCCs[RTLIB::UNKNOWN_LIBCALL];
1774 /// Stores the CallingConv that should be used for each libcall.
1775 CallingConv::ID LibcallCallingConvs[RTLIB::UNKNOWN_LIBCALL];
1778 /// \brief Specify maximum number of store instructions per memset call.
1780 /// When lowering \@llvm.memset this field specifies the maximum number of
1781 /// store operations that may be substituted for the call to memset. Targets
1782 /// must set this value based on the cost threshold for that target. Targets
1783 /// should assume that the memset will be done using as many of the largest
1784 /// store operations first, followed by smaller ones, if necessary, per
1785 /// alignment restrictions. For example, storing 9 bytes on a 32-bit machine
1786 /// with 16-bit alignment would result in four 2-byte stores and one 1-byte
1787 /// store. This only applies to setting a constant array of a constant size.
1788 unsigned MaxStoresPerMemset;
1790 /// Maximum number of stores operations that may be substituted for the call
1791 /// to memset, used for functions with OptSize attribute.
1792 unsigned MaxStoresPerMemsetOptSize;
1794 /// \brief Specify maximum bytes of store instructions per memcpy call.
1796 /// When lowering \@llvm.memcpy this field specifies the maximum number of
1797 /// store operations that may be substituted for a call to memcpy. Targets
1798 /// must set this value based on the cost threshold for that target. Targets
1799 /// should assume that the memcpy will be done using as many of the largest
1800 /// store operations first, followed by smaller ones, if necessary, per
1801 /// alignment restrictions. For example, storing 7 bytes on a 32-bit machine
1802 /// with 32-bit alignment would result in one 4-byte store, a one 2-byte store
1803 /// and one 1-byte store. This only applies to copying a constant array of
1805 unsigned MaxStoresPerMemcpy;
1807 /// Maximum number of store operations that may be substituted for a call to
1808 /// memcpy, used for functions with OptSize attribute.
1809 unsigned MaxStoresPerMemcpyOptSize;
1811 /// \brief Specify maximum bytes of store instructions per memmove call.
1813 /// When lowering \@llvm.memmove this field specifies the maximum number of
1814 /// store instructions that may be substituted for a call to memmove. Targets
1815 /// must set this value based on the cost threshold for that target. Targets
1816 /// should assume that the memmove will be done using as many of the largest
1817 /// store operations first, followed by smaller ones, if necessary, per
1818 /// alignment restrictions. For example, moving 9 bytes on a 32-bit machine
1819 /// with 8-bit alignment would result in nine 1-byte stores. This only
1820 /// applies to copying a constant array of constant size.
1821 unsigned MaxStoresPerMemmove;
1823 /// Maximum number of store instructions that may be substituted for a call to
1824 /// memmove, used for functions with OpSize attribute.
1825 unsigned MaxStoresPerMemmoveOptSize;
1827 /// Tells the code generator that select is more expensive than a branch if
1828 /// the branch is usually predicted right.
1829 bool PredictableSelectIsExpensive;
1831 /// MaskAndBranchFoldingIsLegal - Indicates if the target supports folding
1832 /// a mask of a single bit, a compare, and a branch into a single instruction.
1833 bool MaskAndBranchFoldingIsLegal;
1836 /// Return true if the value types that can be represented by the specified
1837 /// register class are all legal.
1838 bool isLegalRC(const TargetRegisterClass *RC) const;
1840 /// Replace/modify any TargetFrameIndex operands with a targte-dependent
1841 /// sequence of memory operands that is recognized by PrologEpilogInserter.
1842 MachineBasicBlock *emitPatchPoint(MachineInstr *MI, MachineBasicBlock *MBB) const;
1845 /// This class defines information used to lower LLVM code to legal SelectionDAG
1846 /// operators that the target instruction selector can accept natively.
1848 /// This class also defines callbacks that targets must implement to lower
1849 /// target-specific constructs to SelectionDAG operators.
1850 class TargetLowering : public TargetLoweringBase {
1851 TargetLowering(const TargetLowering&) LLVM_DELETED_FUNCTION;
1852 void operator=(const TargetLowering&) LLVM_DELETED_FUNCTION;
1855 /// NOTE: The constructor takes ownership of TLOF.
1856 explicit TargetLowering(const TargetMachine &TM,
1857 const TargetLoweringObjectFile *TLOF);
1859 /// Returns true by value, base pointer and offset pointer and addressing mode
1860 /// by reference if the node's address can be legally represented as
1861 /// pre-indexed load / store address.
1862 virtual bool getPreIndexedAddressParts(SDNode * /*N*/, SDValue &/*Base*/,
1863 SDValue &/*Offset*/,
1864 ISD::MemIndexedMode &/*AM*/,
1865 SelectionDAG &/*DAG*/) const {
1869 /// Returns true by value, base pointer and offset pointer and addressing mode
1870 /// by reference if this node can be combined with a load / store to form a
1871 /// post-indexed load / store.
1872 virtual bool getPostIndexedAddressParts(SDNode * /*N*/, SDNode * /*Op*/,
1874 SDValue &/*Offset*/,
1875 ISD::MemIndexedMode &/*AM*/,
1876 SelectionDAG &/*DAG*/) const {
1880 /// Return the entry encoding for a jump table in the current function. The
1881 /// returned value is a member of the MachineJumpTableInfo::JTEntryKind enum.
1882 virtual unsigned getJumpTableEncoding() const;
1884 virtual const MCExpr *
1885 LowerCustomJumpTableEntry(const MachineJumpTableInfo * /*MJTI*/,
1886 const MachineBasicBlock * /*MBB*/, unsigned /*uid*/,
1887 MCContext &/*Ctx*/) const {
1888 llvm_unreachable("Need to implement this hook if target has custom JTIs");
1891 /// Returns relocation base for the given PIC jumptable.
1892 virtual SDValue getPICJumpTableRelocBase(SDValue Table,
1893 SelectionDAG &DAG) const;
1895 /// This returns the relocation base for the given PIC jumptable, the same as
1896 /// getPICJumpTableRelocBase, but as an MCExpr.
1897 virtual const MCExpr *
1898 getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
1899 unsigned JTI, MCContext &Ctx) const;
1901 /// Return true if folding a constant offset with the given GlobalAddress is
1902 /// legal. It is frequently not legal in PIC relocation models.
1903 virtual bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const;
1905 bool isInTailCallPosition(SelectionDAG &DAG, SDNode *Node,
1906 SDValue &Chain) const;
1908 void softenSetCCOperands(SelectionDAG &DAG, EVT VT,
1909 SDValue &NewLHS, SDValue &NewRHS,
1910 ISD::CondCode &CCCode, SDLoc DL) const;
1912 /// Returns a pair of (return value, chain).
1913 std::pair<SDValue, SDValue> makeLibCall(SelectionDAG &DAG, RTLIB::Libcall LC,
1914 EVT RetVT, const SDValue *Ops,
1915 unsigned NumOps, bool isSigned,
1916 SDLoc dl, bool doesNotReturn = false,
1917 bool isReturnValueUsed = true) const;
1919 //===--------------------------------------------------------------------===//
1920 // TargetLowering Optimization Methods
1923 /// A convenience struct that encapsulates a DAG, and two SDValues for
1924 /// returning information from TargetLowering to its clients that want to
1926 struct TargetLoweringOpt {
1933 explicit TargetLoweringOpt(SelectionDAG &InDAG,
1935 DAG(InDAG), LegalTys(LT), LegalOps(LO) {}
1937 bool LegalTypes() const { return LegalTys; }
1938 bool LegalOperations() const { return LegalOps; }
1940 bool CombineTo(SDValue O, SDValue N) {
1946 /// Check to see if the specified operand of the specified instruction is a
1947 /// constant integer. If so, check to see if there are any bits set in the
1948 /// constant that are not demanded. If so, shrink the constant and return
1950 bool ShrinkDemandedConstant(SDValue Op, const APInt &Demanded);
1952 /// Convert x+y to (VT)((SmallVT)x+(SmallVT)y) if the casts are free. This
1953 /// uses isZExtFree and ZERO_EXTEND for the widening cast, but it could be
1954 /// generalized for targets with other types of implicit widening casts.
1955 bool ShrinkDemandedOp(SDValue Op, unsigned BitWidth, const APInt &Demanded,
1959 /// Look at Op. At this point, we know that only the DemandedMask bits of the
1960 /// result of Op are ever used downstream. If we can use this information to
1961 /// simplify Op, create a new simplified DAG node and return true, returning
1962 /// the original and new nodes in Old and New. Otherwise, analyze the
1963 /// expression and return a mask of KnownOne and KnownZero bits for the
1964 /// expression (used to simplify the caller). The KnownZero/One bits may only
1965 /// be accurate for those bits in the DemandedMask.
1966 bool SimplifyDemandedBits(SDValue Op, const APInt &DemandedMask,
1967 APInt &KnownZero, APInt &KnownOne,
1968 TargetLoweringOpt &TLO, unsigned Depth = 0) const;
1970 /// Determine which of the bits specified in Mask are known to be either zero
1971 /// or one and return them in the KnownZero/KnownOne bitsets.
1972 virtual void computeKnownBitsForTargetNode(const SDValue Op,
1975 const SelectionDAG &DAG,
1976 unsigned Depth = 0) const;
1978 /// This method can be implemented by targets that want to expose additional
1979 /// information about sign bits to the DAG Combiner.
1980 virtual unsigned ComputeNumSignBitsForTargetNode(SDValue Op,
1981 const SelectionDAG &DAG,
1982 unsigned Depth = 0) const;
1984 struct DAGCombinerInfo {
1985 void *DC; // The DAG Combiner object.
1987 bool CalledByLegalizer;
1991 DAGCombinerInfo(SelectionDAG &dag, CombineLevel level, bool cl, void *dc)
1992 : DC(dc), Level(level), CalledByLegalizer(cl), DAG(dag) {}
1994 bool isBeforeLegalize() const { return Level == BeforeLegalizeTypes; }
1995 bool isBeforeLegalizeOps() const { return Level < AfterLegalizeVectorOps; }
1996 bool isAfterLegalizeVectorOps() const {
1997 return Level == AfterLegalizeDAG;
1999 CombineLevel getDAGCombineLevel() { return Level; }
2000 bool isCalledByLegalizer() const { return CalledByLegalizer; }
2002 void AddToWorklist(SDNode *N);
2003 void RemoveFromWorklist(SDNode *N);
2004 SDValue CombineTo(SDNode *N, const std::vector<SDValue> &To,
2006 SDValue CombineTo(SDNode *N, SDValue Res, bool AddTo = true);
2007 SDValue CombineTo(SDNode *N, SDValue Res0, SDValue Res1, bool AddTo = true);
2009 void CommitTargetLoweringOpt(const TargetLoweringOpt &TLO);
2012 /// Return if the N is a constant or constant vector equal to the true value
2013 /// from getBooleanContents().
2014 bool isConstTrueVal(const SDNode *N) const;
2016 /// Return if the N is a constant or constant vector equal to the false value
2017 /// from getBooleanContents().
2018 bool isConstFalseVal(const SDNode *N) const;
2020 /// Try to simplify a setcc built with the specified operands and cc. If it is
2021 /// unable to simplify it, return a null SDValue.
2022 SDValue SimplifySetCC(EVT VT, SDValue N0, SDValue N1,
2023 ISD::CondCode Cond, bool foldBooleans,
2024 DAGCombinerInfo &DCI, SDLoc dl) const;
2026 /// Returns true (and the GlobalValue and the offset) if the node is a
2027 /// GlobalAddress + offset.
2029 isGAPlusOffset(SDNode *N, const GlobalValue* &GA, int64_t &Offset) const;
2031 /// This method will be invoked for all target nodes and for any
2032 /// target-independent nodes that the target has registered with invoke it
2035 /// The semantics are as follows:
2037 /// SDValue.Val == 0 - No change was made
2038 /// SDValue.Val == N - N was replaced, is dead, and is already handled.
2039 /// otherwise - N should be replaced by the returned Operand.
2041 /// In addition, methods provided by DAGCombinerInfo may be used to perform
2042 /// more complex transformations.
2044 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
2046 /// Return true if it is profitable to move a following shift through this
2047 // node, adjusting any immediate operands as necessary to preserve semantics.
2048 // This transformation may not be desirable if it disrupts a particularly
2049 // auspicious target-specific tree (e.g. bitfield extraction in AArch64).
2050 // By default, it returns true.
2051 virtual bool isDesirableToCommuteWithShift(const SDNode *N /*Op*/) const {
2055 /// Return true if the target has native support for the specified value type
2056 /// and it is 'desirable' to use the type for the given node type. e.g. On x86
2057 /// i16 is legal, but undesirable since i16 instruction encodings are longer
2058 /// and some i16 instructions are slow.
2059 virtual bool isTypeDesirableForOp(unsigned /*Opc*/, EVT VT) const {
2060 // By default, assume all legal types are desirable.
2061 return isTypeLegal(VT);
2064 /// Return true if it is profitable for dag combiner to transform a floating
2065 /// point op of specified opcode to a equivalent op of an integer
2066 /// type. e.g. f32 load -> i32 load can be profitable on ARM.
2067 virtual bool isDesirableToTransformToIntegerOp(unsigned /*Opc*/,
2072 /// This method query the target whether it is beneficial for dag combiner to
2073 /// promote the specified node. If true, it should return the desired
2074 /// promotion type by reference.
2075 virtual bool IsDesirableToPromoteOp(SDValue /*Op*/, EVT &/*PVT*/) const {
2079 //===--------------------------------------------------------------------===//
2080 // Lowering methods - These methods must be implemented by targets so that
2081 // the SelectionDAGBuilder code knows how to lower these.
2084 /// This hook must be implemented to lower the incoming (formal) arguments,
2085 /// described by the Ins array, into the specified DAG. The implementation
2086 /// should fill in the InVals array with legal-type argument values, and
2087 /// return the resulting token chain value.
2090 LowerFormalArguments(SDValue /*Chain*/, CallingConv::ID /*CallConv*/,
2092 const SmallVectorImpl<ISD::InputArg> &/*Ins*/,
2093 SDLoc /*dl*/, SelectionDAG &/*DAG*/,
2094 SmallVectorImpl<SDValue> &/*InVals*/) const {
2095 llvm_unreachable("Not Implemented");
2098 struct ArgListEntry {
2107 bool isInAlloca : 1;
2108 bool isReturned : 1;
2111 ArgListEntry() : isSExt(false), isZExt(false), isInReg(false),
2112 isSRet(false), isNest(false), isByVal(false), isInAlloca(false),
2113 isReturned(false), Alignment(0) { }
2115 void setAttributes(ImmutableCallSite *CS, unsigned AttrIdx);
2117 typedef std::vector<ArgListEntry> ArgListTy;
2119 /// This structure contains all information that is necessary for lowering
2120 /// calls. It is passed to TLI::LowerCallTo when the SelectionDAG builder
2121 /// needs to lower a call, and targets will see this struct in their LowerCall
2123 struct CallLoweringInfo {
2130 bool DoesNotReturn : 1;
2131 bool IsReturnValueUsed : 1;
2133 // IsTailCall should be modified by implementations of
2134 // TargetLowering::LowerCall that perform tail call conversions.
2137 unsigned NumFixedArgs;
2138 CallingConv::ID CallConv;
2143 ImmutableCallSite *CS;
2144 SmallVector<ISD::OutputArg, 32> Outs;
2145 SmallVector<SDValue, 32> OutVals;
2146 SmallVector<ISD::InputArg, 32> Ins;
2148 CallLoweringInfo(SelectionDAG &DAG)
2149 : RetTy(nullptr), RetSExt(false), RetZExt(false), IsVarArg(false),
2150 IsInReg(false), DoesNotReturn(false), IsReturnValueUsed(true),
2151 IsTailCall(false), NumFixedArgs(-1), CallConv(CallingConv::C),
2152 DAG(DAG), CS(nullptr) {}
2154 CallLoweringInfo &setDebugLoc(SDLoc dl) {
2159 CallLoweringInfo &setChain(SDValue InChain) {
2164 CallLoweringInfo &setCallee(CallingConv::ID CC, Type *ResultType,
2165 SDValue Target, ArgListTy &&ArgsList,
2166 unsigned FixedArgs = -1) {
2171 (FixedArgs == static_cast<unsigned>(-1) ? Args.size() : FixedArgs);
2172 Args = std::move(ArgsList);
2176 CallLoweringInfo &setCallee(Type *ResultType, FunctionType *FTy,
2177 SDValue Target, ArgListTy &&ArgsList,
2178 ImmutableCallSite &Call) {
2181 IsInReg = Call.paramHasAttr(0, Attribute::InReg);
2182 DoesNotReturn = Call.doesNotReturn();
2183 IsVarArg = FTy->isVarArg();
2184 IsReturnValueUsed = !Call.getInstruction()->use_empty();
2185 RetSExt = Call.paramHasAttr(0, Attribute::SExt);
2186 RetZExt = Call.paramHasAttr(0, Attribute::ZExt);
2190 CallConv = Call.getCallingConv();
2191 NumFixedArgs = FTy->getNumParams();
2192 Args = std::move(ArgsList);
2199 CallLoweringInfo &setInRegister(bool Value = true) {
2204 CallLoweringInfo &setNoReturn(bool Value = true) {
2205 DoesNotReturn = Value;
2209 CallLoweringInfo &setVarArg(bool Value = true) {
2214 CallLoweringInfo &setTailCall(bool Value = true) {
2219 CallLoweringInfo &setDiscardResult(bool Value = true) {
2220 IsReturnValueUsed = !Value;
2224 CallLoweringInfo &setSExtResult(bool Value = true) {
2229 CallLoweringInfo &setZExtResult(bool Value = true) {
2234 ArgListTy &getArgs() {
2239 /// This function lowers an abstract call to a function into an actual call.
2240 /// This returns a pair of operands. The first element is the return value
2241 /// for the function (if RetTy is not VoidTy). The second element is the
2242 /// outgoing token chain. It calls LowerCall to do the actual lowering.
2243 std::pair<SDValue, SDValue> LowerCallTo(CallLoweringInfo &CLI) const;
2245 /// This hook must be implemented to lower calls into the the specified
2246 /// DAG. The outgoing arguments to the call are described by the Outs array,
2247 /// and the values to be returned by the call are described by the Ins
2248 /// array. The implementation should fill in the InVals array with legal-type
2249 /// return values from the call, and return the resulting token chain value.
2251 LowerCall(CallLoweringInfo &/*CLI*/,
2252 SmallVectorImpl<SDValue> &/*InVals*/) const {
2253 llvm_unreachable("Not Implemented");
2256 /// Target-specific cleanup for formal ByVal parameters.
2257 virtual void HandleByVal(CCState *, unsigned &, unsigned) const {}
2259 /// This hook should be implemented to check whether the return values
2260 /// described by the Outs array can fit into the return registers. If false
2261 /// is returned, an sret-demotion is performed.
2262 virtual bool CanLowerReturn(CallingConv::ID /*CallConv*/,
2263 MachineFunction &/*MF*/, bool /*isVarArg*/,
2264 const SmallVectorImpl<ISD::OutputArg> &/*Outs*/,
2265 LLVMContext &/*Context*/) const
2267 // Return true by default to get preexisting behavior.
2271 /// This hook must be implemented to lower outgoing return values, described
2272 /// by the Outs array, into the specified DAG. The implementation should
2273 /// return the resulting token chain value.
2275 LowerReturn(SDValue /*Chain*/, CallingConv::ID /*CallConv*/,
2277 const SmallVectorImpl<ISD::OutputArg> &/*Outs*/,
2278 const SmallVectorImpl<SDValue> &/*OutVals*/,
2279 SDLoc /*dl*/, SelectionDAG &/*DAG*/) const {
2280 llvm_unreachable("Not Implemented");
2283 /// Return true if result of the specified node is used by a return node
2284 /// only. It also compute and return the input chain for the tail call.
2286 /// This is used to determine whether it is possible to codegen a libcall as
2287 /// tail call at legalization time.
2288 virtual bool isUsedByReturnOnly(SDNode *, SDValue &/*Chain*/) const {
2292 /// Return true if the target may be able emit the call instruction as a tail
2293 /// call. This is used by optimization passes to determine if it's profitable
2294 /// to duplicate return instructions to enable tailcall optimization.
2295 virtual bool mayBeEmittedAsTailCall(CallInst *) const {
2299 /// Return the builtin name for the __builtin___clear_cache intrinsic
2300 /// Default is to invoke the clear cache library call
2301 virtual const char * getClearCacheBuiltinName() const {
2302 return "__clear_cache";
2305 /// Return the register ID of the name passed in. Used by named register
2306 /// global variables extension. There is no target-independent behaviour
2307 /// so the default action is to bail.
2308 virtual unsigned getRegisterByName(const char* RegName, EVT VT) const {
2309 report_fatal_error("Named registers not implemented for this target");
2312 /// Return the type that should be used to zero or sign extend a
2313 /// zeroext/signext integer argument or return value. FIXME: Most C calling
2314 /// convention requires the return type to be promoted, but this is not true
2315 /// all the time, e.g. i1 on x86-64. It is also not necessary for non-C
2316 /// calling conventions. The frontend should handle this and include all of
2317 /// the necessary information.
2318 virtual MVT getTypeForExtArgOrReturn(MVT VT,
2319 ISD::NodeType /*ExtendKind*/) const {
2320 MVT MinVT = getRegisterType(MVT::i32);
2321 return VT.bitsLT(MinVT) ? MinVT : VT;
2324 /// For some targets, an LLVM struct type must be broken down into multiple
2325 /// simple types, but the calling convention specifies that the entire struct
2326 /// must be passed in a block of consecutive registers.
2328 functionArgumentNeedsConsecutiveRegisters(Type *Ty, CallingConv::ID CallConv,
2329 bool isVarArg) const {
2333 /// Returns a 0 terminated array of registers that can be safely used as
2334 /// scratch registers.
2335 virtual const MCPhysReg *getScratchRegisters(CallingConv::ID CC) const {
2339 /// This callback is used to prepare for a volatile or atomic load.
2340 /// It takes a chain node as input and returns the chain for the load itself.
2342 /// Having a callback like this is necessary for targets like SystemZ,
2343 /// which allows a CPU to reuse the result of a previous load indefinitely,
2344 /// even if a cache-coherent store is performed by another CPU. The default
2345 /// implementation does nothing.
2346 virtual SDValue prepareVolatileOrAtomicLoad(SDValue Chain, SDLoc DL,
2347 SelectionDAG &DAG) const {
2351 /// This callback is invoked by the type legalizer to legalize nodes with an
2352 /// illegal operand type but legal result types. It replaces the
2353 /// LowerOperation callback in the type Legalizer. The reason we can not do
2354 /// away with LowerOperation entirely is that LegalizeDAG isn't yet ready to
2355 /// use this callback.
2357 /// TODO: Consider merging with ReplaceNodeResults.
2359 /// The target places new result values for the node in Results (their number
2360 /// and types must exactly match those of the original return values of
2361 /// the node), or leaves Results empty, which indicates that the node is not
2362 /// to be custom lowered after all.
2363 /// The default implementation calls LowerOperation.
2364 virtual void LowerOperationWrapper(SDNode *N,
2365 SmallVectorImpl<SDValue> &Results,
2366 SelectionDAG &DAG) const;
2368 /// This callback is invoked for operations that are unsupported by the
2369 /// target, which are registered to use 'custom' lowering, and whose defined
2370 /// values are all legal. If the target has no operations that require custom
2371 /// lowering, it need not implement this. The default implementation of this
2373 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
2375 /// This callback is invoked when a node result type is illegal for the
2376 /// target, and the operation was registered to use 'custom' lowering for that
2377 /// result type. The target places new result values for the node in Results
2378 /// (their number and types must exactly match those of the original return
2379 /// values of the node), or leaves Results empty, which indicates that the
2380 /// node is not to be custom lowered after all.
2382 /// If the target has no operations that require custom lowering, it need not
2383 /// implement this. The default implementation aborts.
2384 virtual void ReplaceNodeResults(SDNode * /*N*/,
2385 SmallVectorImpl<SDValue> &/*Results*/,
2386 SelectionDAG &/*DAG*/) const {
2387 llvm_unreachable("ReplaceNodeResults not implemented for this target!");
2390 /// This method returns the name of a target specific DAG node.
2391 virtual const char *getTargetNodeName(unsigned Opcode) const;
2393 /// This method returns a target specific FastISel object, or null if the
2394 /// target does not support "fast" ISel.
2395 virtual FastISel *createFastISel(FunctionLoweringInfo &,
2396 const TargetLibraryInfo *) const {
2401 bool verifyReturnAddressArgumentIsConstant(SDValue Op,
2402 SelectionDAG &DAG) const;
2404 //===--------------------------------------------------------------------===//
2405 // Inline Asm Support hooks
2408 /// This hook allows the target to expand an inline asm call to be explicit
2409 /// llvm code if it wants to. This is useful for turning simple inline asms
2410 /// into LLVM intrinsics, which gives the compiler more information about the
2411 /// behavior of the code.
2412 virtual bool ExpandInlineAsm(CallInst *) const {
2416 enum ConstraintType {
2417 C_Register, // Constraint represents specific register(s).
2418 C_RegisterClass, // Constraint represents any of register(s) in class.
2419 C_Memory, // Memory constraint.
2420 C_Other, // Something else.
2421 C_Unknown // Unsupported constraint.
2424 enum ConstraintWeight {
2426 CW_Invalid = -1, // No match.
2427 CW_Okay = 0, // Acceptable.
2428 CW_Good = 1, // Good weight.
2429 CW_Better = 2, // Better weight.
2430 CW_Best = 3, // Best weight.
2432 // Well-known weights.
2433 CW_SpecificReg = CW_Okay, // Specific register operands.
2434 CW_Register = CW_Good, // Register operands.
2435 CW_Memory = CW_Better, // Memory operands.
2436 CW_Constant = CW_Best, // Constant operand.
2437 CW_Default = CW_Okay // Default or don't know type.
2440 /// This contains information for each constraint that we are lowering.
2441 struct AsmOperandInfo : public InlineAsm::ConstraintInfo {
2442 /// This contains the actual string for the code, like "m". TargetLowering
2443 /// picks the 'best' code from ConstraintInfo::Codes that most closely
2444 /// matches the operand.
2445 std::string ConstraintCode;
2447 /// Information about the constraint code, e.g. Register, RegisterClass,
2448 /// Memory, Other, Unknown.
2449 TargetLowering::ConstraintType ConstraintType;
2451 /// If this is the result output operand or a clobber, this is null,
2452 /// otherwise it is the incoming operand to the CallInst. This gets
2453 /// modified as the asm is processed.
2454 Value *CallOperandVal;
2456 /// The ValueType for the operand value.
2459 /// Return true of this is an input operand that is a matching constraint
2461 bool isMatchingInputConstraint() const;
2463 /// If this is an input matching constraint, this method returns the output
2464 /// operand it matches.
2465 unsigned getMatchedOperand() const;
2467 /// Copy constructor for copying from a ConstraintInfo.
2468 AsmOperandInfo(const InlineAsm::ConstraintInfo &info)
2469 : InlineAsm::ConstraintInfo(info),
2470 ConstraintType(TargetLowering::C_Unknown),
2471 CallOperandVal(nullptr), ConstraintVT(MVT::Other) {
2475 typedef std::vector<AsmOperandInfo> AsmOperandInfoVector;
2477 /// Split up the constraint string from the inline assembly value into the
2478 /// specific constraints and their prefixes, and also tie in the associated
2479 /// operand values. If this returns an empty vector, and if the constraint
2480 /// string itself isn't empty, there was an error parsing.
2481 virtual AsmOperandInfoVector ParseConstraints(ImmutableCallSite CS) const;
2483 /// Examine constraint type and operand type and determine a weight value.
2484 /// The operand object must already have been set up with the operand type.
2485 virtual ConstraintWeight getMultipleConstraintMatchWeight(
2486 AsmOperandInfo &info, int maIndex) const;
2488 /// Examine constraint string and operand type and determine a weight value.
2489 /// The operand object must already have been set up with the operand type.
2490 virtual ConstraintWeight getSingleConstraintMatchWeight(
2491 AsmOperandInfo &info, const char *constraint) const;
2493 /// Determines the constraint code and constraint type to use for the specific
2494 /// AsmOperandInfo, setting OpInfo.ConstraintCode and OpInfo.ConstraintType.
2495 /// If the actual operand being passed in is available, it can be passed in as
2496 /// Op, otherwise an empty SDValue can be passed.
2497 virtual void ComputeConstraintToUse(AsmOperandInfo &OpInfo,
2499 SelectionDAG *DAG = nullptr) const;
2501 /// Given a constraint, return the type of constraint it is for this target.
2502 virtual ConstraintType getConstraintType(const std::string &Constraint) const;
2504 /// Given a physical register constraint (e.g. {edx}), return the register
2505 /// number and the register class for the register.
2507 /// Given a register class constraint, like 'r', if this corresponds directly
2508 /// to an LLVM register class, return a register of 0 and the register class
2511 /// This should only be used for C_Register constraints. On error, this
2512 /// returns a register number of 0 and a null register class pointer..
2513 virtual std::pair<unsigned, const TargetRegisterClass*>
2514 getRegForInlineAsmConstraint(const std::string &Constraint,
2517 /// Try to replace an X constraint, which matches anything, with another that
2518 /// has more specific requirements based on the type of the corresponding
2519 /// operand. This returns null if there is no replacement to make.
2520 virtual const char *LowerXConstraint(EVT ConstraintVT) const;
2522 /// Lower the specified operand into the Ops vector. If it is invalid, don't
2523 /// add anything to Ops.
2524 virtual void LowerAsmOperandForConstraint(SDValue Op, std::string &Constraint,
2525 std::vector<SDValue> &Ops,
2526 SelectionDAG &DAG) const;
2528 //===--------------------------------------------------------------------===//
2529 // Div utility functions
2531 SDValue BuildExactSDIV(SDValue Op1, SDValue Op2, SDLoc dl,
2532 SelectionDAG &DAG) const;
2533 SDValue BuildSDIV(SDNode *N, const APInt &Divisor, SelectionDAG &DAG,
2534 bool IsAfterLegalization,
2535 std::vector<SDNode *> *Created) const;
2536 SDValue BuildUDIV(SDNode *N, const APInt &Divisor, SelectionDAG &DAG,
2537 bool IsAfterLegalization,
2538 std::vector<SDNode *> *Created) const;
2539 virtual SDValue BuildSDIVPow2(SDNode *N, const APInt &Divisor,
2541 std::vector<SDNode *> *Created) const {
2545 //===--------------------------------------------------------------------===//
2546 // Legalization utility functions
2549 /// Expand a MUL into two nodes. One that computes the high bits of
2550 /// the result and one that computes the low bits.
2551 /// \param HiLoVT The value type to use for the Lo and Hi nodes.
2552 /// \param LL Low bits of the LHS of the MUL. You can use this parameter
2553 /// if you want to control how low bits are extracted from the LHS.
2554 /// \param LH High bits of the LHS of the MUL. See LL for meaning.
2555 /// \param RL Low bits of the RHS of the MUL. See LL for meaning
2556 /// \param RH High bits of the RHS of the MUL. See LL for meaning.
2557 /// \returns true if the node has been expanded. false if it has not
2558 bool expandMUL(SDNode *N, SDValue &Lo, SDValue &Hi, EVT HiLoVT,
2559 SelectionDAG &DAG, SDValue LL = SDValue(),
2560 SDValue LH = SDValue(), SDValue RL = SDValue(),
2561 SDValue RH = SDValue()) const;
2563 /// Expand float(f32) to SINT(i64) conversion
2564 /// \param N Node to expand
2565 /// \param Result output after conversion
2566 /// \returns True, if the expansion was successful, false otherwise
2567 bool expandFP_TO_SINT(SDNode *N, SDValue &Result, SelectionDAG &DAG) const;
2569 //===--------------------------------------------------------------------===//
2570 // Instruction Emitting Hooks
2573 /// This method should be implemented by targets that mark instructions with
2574 /// the 'usesCustomInserter' flag. These instructions are special in various
2575 /// ways, which require special support to insert. The specified MachineInstr
2576 /// is created but not inserted into any basic blocks, and this method is
2577 /// called to expand it into a sequence of instructions, potentially also
2578 /// creating new basic blocks and control flow.
2579 virtual MachineBasicBlock *
2580 EmitInstrWithCustomInserter(MachineInstr *MI, MachineBasicBlock *MBB) const;
2582 /// This method should be implemented by targets that mark instructions with
2583 /// the 'hasPostISelHook' flag. These instructions must be adjusted after
2584 /// instruction selection by target hooks. e.g. To fill in optional defs for
2585 /// ARM 's' setting instructions.
2587 AdjustInstrPostInstrSelection(MachineInstr *MI, SDNode *Node) const;
2589 /// If this function returns true, SelectionDAGBuilder emits a
2590 /// LOAD_STACK_GUARD node when it is lowering Intrinsic::stackprotector.
2591 virtual bool useLoadStackGuardNode() const {
2596 /// Given an LLVM IR type and return type attributes, compute the return value
2597 /// EVTs and flags, and optionally also the offsets, if the return value is
2598 /// being lowered to memory.
2599 void GetReturnInfo(Type* ReturnType, AttributeSet attr,
2600 SmallVectorImpl<ISD::OutputArg> &Outs,
2601 const TargetLowering &TLI);
2603 } // end llvm namespace