arm64: dts: rockchip: rk3368 enable pmu node
authorJianqun Xu <jay.xu@rock-chips.com>
Thu, 16 Mar 2017 08:54:05 +0000 (16:54 +0800)
committerHuang, Tao <huangtao@rock-chips.com>
Fri, 17 Mar 2017 02:49:26 +0000 (10:49 +0800)
Change-Id: I031fb437a84b19bb7cc389acb2404777f732cf6c
Signed-off-by: Jianqun Xu <jay.xu@rock-chips.com>
arch/arm64/boot/dts/rockchip/rk3368-android.dtsi
arch/arm64/boot/dts/rockchip/rk3368.dtsi

index 123ace39038fbd5d0ac9aed7df06924269049a14..868ea5730634d65955f5f930f0fe55a783c9287a 100644 (file)
                compatible = "rockchip,rk3368-isp", "rockchip,isp";
                reg = <0x0 0xff910000 0x0 0x10000>;
                interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
-               /*power-domains = <&power PD_VIO>;*/
+               power-domains = <&power RK3368_PD_VIO>;
                clocks =
                        <&cru ACLK_RGA>, <&cru HCLK_ISP>, <&cru SCLK_ISP>,
                        <&cru SCLK_ISP>, <&cru PCLK_ISP>, <&cru SCLK_VIP_OUT>,
                clock-names = "aclk_lcdc", "dclk_lcdc", "hclk_lcdc";
                assigned-clocks = <&cru ACLK_VOP>;
                assigned-clock-rates = <400000000>;
-               /*power-domains = <&power PD_VIO>;*/
+               power-domains = <&power RK3368_PD_VIO>;
                resets = <&cru SRST_LCDC0_AXI>, <&cru SRST_LCDC0_AHB>, <&cru SRST_LCDC0_DCLK>;
                reset-names = "axi", "ahb", "dclk";
        };
                interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
                clocks = <&cru SCLK_MIPIDSI_24M>, <&cru PCLK_DPHYTX0>, <&cru PCLK_MIPI_DSI0>;
                clock-names = "clk_mipi_24m", "pclk_mipi_dsi", "pclk_mipi_dsi_host";
-               /*power-domains = <&power PD_VIO>;*/
+               power-domains = <&power RK3368_PD_VIO>;
        };
 
        lvds: lvds@ff968000 {
                reg-names = "mipi_lvds_phy", "mipi_lvds_ctl";
                clocks = <&cru PCLK_DPHYTX0>, <&cru PCLK_MIPI_DSI0>;
                clock-names = "pclk_lvds", "pclk_lvds_ctl";
-               /*power-domains = <&power PD_VIO>;*/
+               power-domains = <&power RK3368_PD_VIO>;
                status = "disabled";
        };
 
                interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
                clocks = <&cru SCLK_EDP>, <&cru SCLK_EDP_24M>, <&cru PCLK_EDP_CTRL>;
                clock-names = "clk_edp", "clk_edp_24m", "pclk_edp";
-               /*power-domains = <&power PD_VIO>;*/
+               power-domains = <&power RK3368_PD_VIO>;
                resets = <&cru SRST_EDP_24M>, <&cru SRST_EDP>;
                reset-names = "edp_24m", "edp_apb";
                status = "disabled";
                         <&cru SCLK_HDMI_HDCP>,
                         <&cru SCLK_HDMI_CEC>;
                clock-names = "pclk_hdmi", "hdcp_clk_hdmi", "cec_clk_hdmi";
-               /*power-domains = <&power PD_VIO>;*/
+               power-domains = <&power RK3368_PD_VIO>;
                resets = <&cru SRST_HDMI>;
                reset-names = "hdmi";
                pinctrl-names = "default", "gpio";
index 37238b8e63dea3c82162d3887b7bff0286684e52..a6b3b0c1cb26d43ec5bbb356c92829262bd75ea8 100644 (file)
                reg = <0x0 0xff730000 0x0 0x1000>;
 
                power: power-controller {
-                       status = "disabled";
                        compatible = "rockchip,rk3368-power-controller";
                        #power-domain-cells = <1>;
                        #address-cells = <1>;
                        "aclk_gpu_cfg";
                interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
                interrupt-names = "rogue-g6110-irq";
+               power-domains = <&power RK3368_PD_GPU_1>;
                operating-points-v2 = <&gpu_opp_table>;
        };