drm/rockchip: add rk3399 vop big csc support
[firefly-linux-kernel-4.4.55.git] / drivers / gpu / drm / rockchip / rockchip_vop_reg.c
1 /*
2  * Copyright (C) Fuzhou Rockchip Electronics Co.Ltd
3  * Author:Mark Yao <mark.yao@rock-chips.com>
4  *
5  * This software is licensed under the terms of the GNU General Public
6  * License version 2, as published by the Free Software Foundation, and
7  * may be copied, distributed, and modified under those terms.
8  *
9  * This program is distributed in the hope that it will be useful,
10  * but WITHOUT ANY WARRANTY; without even the implied warranty of
11  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
12  * GNU General Public License for more details.
13  */
14
15 #include <drm/drmP.h>
16
17 #include <linux/kernel.h>
18 #include <linux/component.h>
19
20 #include "rockchip_drm_vop.h"
21 #include "rockchip_vop_reg.h"
22
23 #define VOP_REG_VER_MASK(off, _mask, s, _write_mask, _major, \
24                          _begin_minor, _end_minor) \
25                 {.offset = off, \
26                  .mask = _mask, \
27                  .shift = s, \
28                  .write_mask = _write_mask, \
29                  .major = _major, \
30                  .begin_minor = _begin_minor, \
31                  .end_minor = _end_minor,}
32
33 #define VOP_REG(off, _mask, s) \
34                 VOP_REG_VER_MASK(off, _mask, s, false, 0, 0, -1)
35
36 #define VOP_REG_MASK(off, _mask, s) \
37                 VOP_REG_VER_MASK(off, _mask, s, true, 0, 0, -1)
38
39 #define VOP_REG_VER(off, _mask, s, _major, _begin_minor, _end_minor) \
40                 VOP_REG_VER_MASK(off, _mask, s, false, \
41                                  _major, _begin_minor, _end_minor)
42
43
44 static const uint32_t formats_win_full[] = {
45         DRM_FORMAT_XRGB8888,
46         DRM_FORMAT_ARGB8888,
47         DRM_FORMAT_XBGR8888,
48         DRM_FORMAT_ABGR8888,
49         DRM_FORMAT_RGB888,
50         DRM_FORMAT_BGR888,
51         DRM_FORMAT_RGB565,
52         DRM_FORMAT_BGR565,
53         DRM_FORMAT_NV12,
54         DRM_FORMAT_NV16,
55         DRM_FORMAT_NV24,
56         DRM_FORMAT_NV12_10,
57         DRM_FORMAT_NV16_10,
58         DRM_FORMAT_NV24_10,
59 };
60
61 static const uint32_t formats_win_lite[] = {
62         DRM_FORMAT_XRGB8888,
63         DRM_FORMAT_ARGB8888,
64         DRM_FORMAT_XBGR8888,
65         DRM_FORMAT_ABGR8888,
66         DRM_FORMAT_RGB888,
67         DRM_FORMAT_BGR888,
68         DRM_FORMAT_RGB565,
69         DRM_FORMAT_BGR565,
70 };
71
72 static const struct vop_scl_extension rk3288_win_full_scl_ext = {
73         .cbcr_vsd_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 31),
74         .cbcr_vsu_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 30),
75         .cbcr_hsd_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x3, 28),
76         .cbcr_ver_scl_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x3, 26),
77         .cbcr_hor_scl_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x3, 24),
78         .yrgb_vsd_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 23),
79         .yrgb_vsu_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 22),
80         .yrgb_hsd_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x3, 20),
81         .yrgb_ver_scl_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x3, 18),
82         .yrgb_hor_scl_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x3, 16),
83         .line_load_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 15),
84         .cbcr_axi_gather_num = VOP_REG(RK3288_WIN0_CTRL1, 0x7, 12),
85         .yrgb_axi_gather_num = VOP_REG(RK3288_WIN0_CTRL1, 0xf, 8),
86         .vsd_cbcr_gt2 = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 7),
87         .vsd_cbcr_gt4 = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 6),
88         .vsd_yrgb_gt2 = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 5),
89         .vsd_yrgb_gt4 = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 4),
90         .bic_coe_sel = VOP_REG(RK3288_WIN0_CTRL1, 0x3, 2),
91         .cbcr_axi_gather_en = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 1),
92         .yrgb_axi_gather_en = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 0),
93         .lb_mode = VOP_REG(RK3288_WIN0_CTRL0, 0x7, 5),
94 };
95
96 static const struct vop_scl_regs rk3288_win_full_scl = {
97         .ext = &rk3288_win_full_scl_ext,
98         .scale_yrgb_x = VOP_REG(RK3288_WIN0_SCL_FACTOR_YRGB, 0xffff, 0x0),
99         .scale_yrgb_y = VOP_REG(RK3288_WIN0_SCL_FACTOR_YRGB, 0xffff, 16),
100         .scale_cbcr_x = VOP_REG(RK3288_WIN0_SCL_FACTOR_CBR, 0xffff, 0x0),
101         .scale_cbcr_y = VOP_REG(RK3288_WIN0_SCL_FACTOR_CBR, 0xffff, 16),
102 };
103
104 static const struct vop_win_phy rk3288_win01_data = {
105         .scl = &rk3288_win_full_scl,
106         .data_formats = formats_win_full,
107         .nformats = ARRAY_SIZE(formats_win_full),
108         .enable = VOP_REG(RK3288_WIN0_CTRL0, 0x1, 0),
109         .format = VOP_REG(RK3288_WIN0_CTRL0, 0x7, 1),
110         .fmt_10 = VOP_REG(RK3288_WIN0_CTRL0, 0x7, 4),
111         .rb_swap = VOP_REG(RK3288_WIN0_CTRL0, 0x1, 12),
112         .xmirror = VOP_REG_VER(RK3368_WIN0_CTRL0, 0x1, 21, 3, 2, -1),
113         .ymirror = VOP_REG_VER(RK3368_WIN0_CTRL0, 0x1, 22, 3, 2, -1),
114         .act_info = VOP_REG(RK3288_WIN0_ACT_INFO, 0x1fff1fff, 0),
115         .dsp_info = VOP_REG(RK3288_WIN0_DSP_INFO, 0x0fff0fff, 0),
116         .dsp_st = VOP_REG(RK3288_WIN0_DSP_ST, 0x1fff1fff, 0),
117         .yrgb_mst = VOP_REG(RK3288_WIN0_YRGB_MST, 0xffffffff, 0),
118         .uv_mst = VOP_REG(RK3288_WIN0_CBR_MST, 0xffffffff, 0),
119         .yrgb_vir = VOP_REG(RK3288_WIN0_VIR, 0x3fff, 0),
120         .uv_vir = VOP_REG(RK3288_WIN0_VIR, 0x3fff, 16),
121         .src_alpha_ctl = VOP_REG(RK3288_WIN0_SRC_ALPHA_CTRL, 0xffffffff, 0),
122         .dst_alpha_ctl = VOP_REG(RK3288_WIN0_DST_ALPHA_CTRL, 0xffffffff, 0),
123 };
124
125 static const struct vop_win_phy rk3288_win23_data = {
126         .data_formats = formats_win_lite,
127         .nformats = ARRAY_SIZE(formats_win_lite),
128         .gate = VOP_REG(RK3288_WIN2_CTRL0, 0x1, 0),
129         .enable = VOP_REG(RK3288_WIN2_CTRL0, 0x1, 4),
130         .format = VOP_REG(RK3288_WIN2_CTRL0, 0x7, 1),
131         .rb_swap = VOP_REG(RK3288_WIN2_CTRL0, 0x1, 12),
132         .dsp_info = VOP_REG(RK3288_WIN2_DSP_INFO0, 0x0fff0fff, 0),
133         .dsp_st = VOP_REG(RK3288_WIN2_DSP_ST0, 0x1fff1fff, 0),
134         .yrgb_mst = VOP_REG(RK3288_WIN2_MST0, 0xffffffff, 0),
135         .yrgb_vir = VOP_REG(RK3288_WIN2_VIR0_1, 0x1fff, 0),
136         .src_alpha_ctl = VOP_REG(RK3288_WIN2_SRC_ALPHA_CTRL, 0xff, 0),
137         .dst_alpha_ctl = VOP_REG(RK3288_WIN2_DST_ALPHA_CTRL, 0xff, 0),
138 };
139
140 static const struct vop_win_phy rk3288_area1_data = {
141         .enable = VOP_REG(RK3288_WIN2_CTRL0, 0x1, 5),
142         .dsp_info = VOP_REG(RK3288_WIN2_DSP_INFO1, 0x0fff0fff, 0),
143         .dsp_st = VOP_REG(RK3288_WIN2_DSP_ST1, 0x1fff1fff, 0),
144         .yrgb_mst = VOP_REG(RK3288_WIN2_MST1, 0xffffffff, 0),
145         .yrgb_vir = VOP_REG(RK3288_WIN2_VIR0_1, 0x1fff, 16),
146 };
147
148 static const struct vop_win_phy rk3288_area2_data = {
149         .enable = VOP_REG(RK3288_WIN2_CTRL0, 0x1, 6),
150         .dsp_info = VOP_REG(RK3288_WIN2_DSP_INFO2, 0x0fff0fff, 0),
151         .dsp_st = VOP_REG(RK3288_WIN2_DSP_ST2, 0x1fff1fff, 0),
152         .yrgb_mst = VOP_REG(RK3288_WIN2_MST2, 0xffffffff, 0),
153         .yrgb_vir = VOP_REG(RK3288_WIN2_VIR2_3, 0x1fff, 0),
154 };
155
156 static const struct vop_win_phy rk3288_area3_data = {
157         .enable = VOP_REG(RK3288_WIN2_CTRL0, 0x1, 7),
158         .dsp_info = VOP_REG(RK3288_WIN2_DSP_INFO3, 0x0fff0fff, 0),
159         .dsp_st = VOP_REG(RK3288_WIN2_DSP_ST3, 0x1fff1fff, 0),
160         .yrgb_mst = VOP_REG(RK3288_WIN2_MST3, 0xffffffff, 0),
161         .yrgb_vir = VOP_REG(RK3288_WIN2_VIR2_3, 0x1fff, 16),
162 };
163
164 static const struct vop_win_phy *rk3288_area_data[] = {
165         &rk3288_area1_data,
166         &rk3288_area2_data,
167         &rk3288_area3_data
168 };
169
170 static const struct vop_ctrl rk3288_ctrl_data = {
171         .standby = VOP_REG(RK3288_SYS_CTRL, 0x1, 22),
172         .htotal_pw = VOP_REG(RK3288_DSP_HTOTAL_HS_END, 0x1fff1fff, 0),
173         .hact_st_end = VOP_REG(RK3288_DSP_HACT_ST_END, 0x1fff1fff, 0),
174         .vtotal_pw = VOP_REG(RK3288_DSP_VTOTAL_VS_END, 0x1fff1fff, 0),
175         .vact_st_end = VOP_REG(RK3288_DSP_VACT_ST_END, 0x1fff1fff, 0),
176         .vact_st_end_f1 = VOP_REG(RK3288_DSP_VACT_ST_END_F1, 0x1fff1fff, 0),
177         .vs_st_end_f1 = VOP_REG(RK3288_DSP_VS_ST_END_F1, 0x1fff1fff, 0),
178         .hpost_st_end = VOP_REG(RK3288_POST_DSP_HACT_INFO, 0x1fff1fff, 0),
179         .vpost_st_end = VOP_REG(RK3288_POST_DSP_VACT_INFO, 0x1fff1fff, 0),
180         .vpost_st_end_f1 = VOP_REG(RK3288_POST_DSP_VACT_INFO_F1, 0x1fff1fff, 0),
181         .dsp_interlace = VOP_REG(RK3288_DSP_CTRL0, 0x1, 10),
182         .auto_gate_en = VOP_REG(RK3288_SYS_CTRL, 0x1, 23),
183         .dsp_layer_sel = VOP_REG(RK3288_DSP_CTRL1, 0xff, 8),
184         .post_lb_mode = VOP_REG_VER(RK3288_SYS_CTRL, 0x1, 18, 3, 2, -1),
185         .global_regdone_en = VOP_REG_VER(RK3288_SYS_CTRL, 0x1, 11, 3, 2, -1),
186         .overlay_mode = VOP_REG_VER(RK3288_SYS_CTRL, 0x1, 16, 3, 2, -1),
187         .core_dclk_div = VOP_REG_VER(RK3288_SYS_CTRL, 0x1, 4, 3, 4, -1),
188         .p2i_en = VOP_REG_VER(RK3399_DSP_CTRL0, 0x1, 5, 3, 4, -1),
189         .rgb_en = VOP_REG(RK3288_SYS_CTRL, 0x1, 12),
190         .hdmi_en = VOP_REG(RK3288_SYS_CTRL, 0x1, 13),
191         .edp_en = VOP_REG(RK3288_SYS_CTRL, 0x1, 14),
192         .mipi_en = VOP_REG(RK3288_SYS_CTRL, 0x1, 15),
193         .pin_pol = VOP_REG_VER(RK3288_DSP_CTRL0, 0xf, 4, 3, 0, 1),
194         .rgb_pin_pol = VOP_REG_VER(RK3368_DSP_CTRL1, 0xf, 16, 3, 2, -1),
195         .hdmi_pin_pol = VOP_REG_VER(RK3368_DSP_CTRL1, 0xf, 20, 3, 2, -1),
196         .edp_pin_pol = VOP_REG_VER(RK3368_DSP_CTRL1, 0xf, 24, 3, 2, -1),
197         .mipi_pin_pol = VOP_REG_VER(RK3368_DSP_CTRL1, 0xf, 28, 3, 2, -1),
198
199         .dither_down = VOP_REG(RK3288_DSP_CTRL1, 0xf, 1),
200         .dither_up = VOP_REG(RK3288_DSP_CTRL1, 0x1, 6),
201
202         .dsp_data_swap = VOP_REG(RK3288_DSP_CTRL0, 0x1f, 12),
203         .dsp_ccir656_avg = VOP_REG(RK3288_DSP_CTRL0, 0x1, 20),
204         .dsp_blank = VOP_REG(RK3288_DSP_CTRL0, 0x3, 18),
205         .dsp_lut_en = VOP_REG(RK3288_DSP_CTRL1, 0x1, 0),
206         .out_mode = VOP_REG(RK3288_DSP_CTRL0, 0xf, 0),
207
208         .afbdc_rstn = VOP_REG(RK3399_AFBCD0_CTRL, 0x1, 3),
209         .afbdc_en = VOP_REG(RK3399_AFBCD0_CTRL, 0x1, 0),
210         .afbdc_sel = VOP_REG(RK3399_AFBCD0_CTRL, 0x3, 1),
211         .afbdc_format = VOP_REG(RK3399_AFBCD0_CTRL, 0x1f, 16),
212         .afbdc_hreg_block_split = VOP_REG(RK3399_AFBCD0_CTRL, 0x1, 21),
213         .afbdc_hdr_ptr = VOP_REG(RK3399_AFBCD0_HDR_PTR, 0xffffffff, 0),
214         .afbdc_pic_size = VOP_REG(RK3399_AFBCD0_PIC_SIZE, 0xffffffff, 0),
215
216         .xmirror = VOP_REG(RK3288_DSP_CTRL0, 0x1, 22),
217         .ymirror = VOP_REG(RK3288_DSP_CTRL0, 0x1, 23),
218
219         .dsp_background = VOP_REG(RK3288_DSP_BG, 0xffffffff, 0),
220
221         .cfg_done = VOP_REG(RK3288_REG_CFG_DONE, 0x1, 0),
222 };
223
224 /*
225  * Note: rk3288 has a dedicated 'cursor' window, however, that window requires
226  * special support to get alpha blending working.  For now, just use overlay
227  * window 3 for the drm cursor.
228  *
229  */
230 static const struct vop_win_data rk3288_vop_win_data[] = {
231         { .base = 0x00, .phy = &rk3288_win01_data,
232           .type = DRM_PLANE_TYPE_PRIMARY },
233         { .base = 0x40, .phy = &rk3288_win01_data,
234           .type = DRM_PLANE_TYPE_OVERLAY },
235         { .base = 0x00, .phy = &rk3288_win23_data,
236           .type = DRM_PLANE_TYPE_OVERLAY,
237           .area = rk3288_area_data,
238           .area_size = ARRAY_SIZE(rk3288_area_data), },
239         { .base = 0x50, .phy = &rk3288_win23_data,
240           .type = DRM_PLANE_TYPE_CURSOR,
241           .area = rk3288_area_data,
242           .area_size = ARRAY_SIZE(rk3288_area_data), },
243 };
244
245 static const int rk3288_vop_intrs[] = {
246         DSP_HOLD_VALID_INTR,
247         FS_INTR,
248         LINE_FLAG_INTR,
249         BUS_ERROR_INTR,
250 };
251
252 static const struct vop_intr rk3288_vop_intr = {
253         .intrs = rk3288_vop_intrs,
254         .nintrs = ARRAY_SIZE(rk3288_vop_intrs),
255         .status = VOP_REG(RK3288_INTR_CTRL0, 0xf, 0),
256         .enable = VOP_REG(RK3288_INTR_CTRL0, 0xf, 4),
257         .clear = VOP_REG(RK3288_INTR_CTRL0, 0xf, 8),
258 };
259
260 static const struct vop_data rk3288_vop = {
261         .version = VOP_VERSION(3, 1),
262         .feature = VOP_FEATURE_OUTPUT_10BIT,
263         .intr = &rk3288_vop_intr,
264         .ctrl = &rk3288_ctrl_data,
265         .win = rk3288_vop_win_data,
266         .win_size = ARRAY_SIZE(rk3288_vop_win_data),
267 };
268
269 static const int rk3368_vop_intrs[] = {
270         FS_INTR,
271         FS_NEW_INTR,
272         ADDR_SAME_INTR,
273         LINE_FLAG_INTR,
274         LINE_FLAG1_INTR,
275         BUS_ERROR_INTR,
276         WIN0_EMPTY_INTR,
277         WIN1_EMPTY_INTR,
278         WIN2_EMPTY_INTR,
279         WIN3_EMPTY_INTR,
280         HWC_EMPTY_INTR,
281         POST_BUF_EMPTY_INTR,
282         PWM_GEN_INTR,
283         DSP_HOLD_VALID_INTR,
284 };
285
286 static const struct vop_intr rk3368_vop_intr = {
287         .intrs = rk3368_vop_intrs,
288         .nintrs = ARRAY_SIZE(rk3368_vop_intrs),
289         .status = VOP_REG_MASK(RK3368_INTR_STATUS, 0x3fff, 0),
290         .enable = VOP_REG_MASK(RK3368_INTR_EN, 0x3fff, 0),
291         .clear = VOP_REG_MASK(RK3368_INTR_CLEAR, 0x3fff, 0),
292 };
293
294 static const struct vop_win_phy rk3368_win23_data = {
295         .data_formats = formats_win_lite,
296         .nformats = ARRAY_SIZE(formats_win_lite),
297         .gate = VOP_REG(RK3368_WIN2_CTRL0, 0x1, 0),
298         .enable = VOP_REG(RK3368_WIN2_CTRL0, 0x1, 4),
299         .format = VOP_REG(RK3368_WIN2_CTRL0, 0x3, 5),
300         .ymirror = VOP_REG(RK3368_WIN2_CTRL1, 0x1, 15),
301         .rb_swap = VOP_REG(RK3368_WIN2_CTRL0, 0x1, 20),
302         .dsp_info = VOP_REG(RK3368_WIN2_DSP_INFO0, 0x0fff0fff, 0),
303         .dsp_st = VOP_REG(RK3368_WIN2_DSP_ST0, 0x1fff1fff, 0),
304         .yrgb_mst = VOP_REG(RK3368_WIN2_MST0, 0xffffffff, 0),
305         .yrgb_vir = VOP_REG(RK3368_WIN2_VIR0_1, 0x1fff, 0),
306         .src_alpha_ctl = VOP_REG(RK3368_WIN2_SRC_ALPHA_CTRL, 0xff, 0),
307         .dst_alpha_ctl = VOP_REG(RK3368_WIN2_DST_ALPHA_CTRL, 0xff, 0),
308 };
309
310 static const struct vop_win_phy rk3368_area1_data = {
311         .enable = VOP_REG(RK3368_WIN2_CTRL0, 0x1, 8),
312         .format = VOP_REG(RK3368_WIN2_CTRL0, 0x3, 9),
313         .rb_swap = VOP_REG(RK3368_WIN2_CTRL0, 0x1, 23),
314         .dsp_info = VOP_REG(RK3368_WIN2_DSP_INFO1, 0x0fff0fff, 0),
315         .dsp_st = VOP_REG(RK3368_WIN2_DSP_ST1, 0x1fff1fff, 0),
316         .yrgb_mst = VOP_REG(RK3368_WIN2_MST1, 0xffffffff, 0),
317         .yrgb_vir = VOP_REG(RK3368_WIN2_VIR0_1, 0x1fff, 16),
318 };
319
320 static const struct vop_win_phy rk3368_area2_data = {
321         .enable = VOP_REG(RK3368_WIN2_CTRL0, 0x1, 12),
322         .format = VOP_REG(RK3368_WIN2_CTRL0, 0x3, 13),
323         .rb_swap = VOP_REG(RK3368_WIN2_CTRL0, 0x1, 26),
324         .dsp_info = VOP_REG(RK3368_WIN2_DSP_INFO2, 0x0fff0fff, 0),
325         .dsp_st = VOP_REG(RK3368_WIN2_DSP_ST2, 0x1fff1fff, 0),
326         .yrgb_mst = VOP_REG(RK3368_WIN2_MST2, 0xffffffff, 0),
327         .yrgb_vir = VOP_REG(RK3368_WIN2_VIR2_3, 0x1fff, 0),
328 };
329
330 static const struct vop_win_phy rk3368_area3_data = {
331         .enable = VOP_REG(RK3368_WIN2_CTRL0, 0x1, 16),
332         .format = VOP_REG(RK3368_WIN2_CTRL0, 0x3, 17),
333         .rb_swap = VOP_REG(RK3368_WIN2_CTRL0, 0x1, 29),
334         .dsp_info = VOP_REG(RK3368_WIN2_DSP_INFO3, 0x0fff0fff, 0),
335         .dsp_st = VOP_REG(RK3368_WIN2_DSP_ST3, 0x1fff1fff, 0),
336         .yrgb_mst = VOP_REG(RK3368_WIN2_MST3, 0xffffffff, 0),
337         .yrgb_vir = VOP_REG(RK3368_WIN2_VIR2_3, 0x1fff, 16),
338 };
339
340 static const struct vop_win_phy *rk3368_area_data[] = {
341         &rk3368_area1_data,
342         &rk3368_area2_data,
343         &rk3368_area3_data
344 };
345
346 static const struct vop_win_data rk3368_vop_win_data[] = {
347         { .base = 0x00, .phy = &rk3288_win01_data,
348           .type = DRM_PLANE_TYPE_PRIMARY },
349         { .base = 0x40, .phy = &rk3288_win01_data,
350           .type = DRM_PLANE_TYPE_OVERLAY },
351         { .base = 0x00, .phy = &rk3368_win23_data,
352           .type = DRM_PLANE_TYPE_OVERLAY,
353           .area = rk3368_area_data,
354           .area_size = ARRAY_SIZE(rk3368_area_data), },
355         { .base = 0x50, .phy = &rk3368_win23_data,
356           .type = DRM_PLANE_TYPE_CURSOR,
357           .area = rk3368_area_data,
358           .area_size = ARRAY_SIZE(rk3368_area_data), },
359 };
360
361 static const struct vop_data rk3368_vop = {
362         .version = VOP_VERSION(3, 2),
363         .feature = VOP_FEATURE_OUTPUT_10BIT,
364         .intr = &rk3368_vop_intr,
365         .ctrl = &rk3288_ctrl_data,
366         .win = rk3368_vop_win_data,
367         .win_size = ARRAY_SIZE(rk3368_vop_win_data),
368 };
369
370 static const struct vop_intr rk3366_vop_intr = {
371         .intrs = rk3368_vop_intrs,
372         .nintrs = ARRAY_SIZE(rk3368_vop_intrs),
373         .status = VOP_REG_MASK(RK3366_INTR_STATUS0, 0xffff, 0),
374         .enable = VOP_REG_MASK(RK3366_INTR_EN0, 0xffff, 0),
375         .clear = VOP_REG_MASK(RK3366_INTR_CLEAR0, 0xffff, 0),
376 };
377
378 static const struct vop_data rk3366_vop = {
379         .version = VOP_VERSION(3, 4),
380         .feature = VOP_FEATURE_OUTPUT_10BIT,
381         .intr = &rk3366_vop_intr,
382         .ctrl = &rk3288_ctrl_data,
383         .win = rk3368_vop_win_data,
384         .win_size = ARRAY_SIZE(rk3368_vop_win_data),
385 };
386
387 static const uint32_t vop_csc_y2r_bt601[] = {
388         0x00000400, 0x0400059c, 0xfd25fea0, 0x07170400,
389         0x00000000, 0xfffecab4, 0x00087932, 0xfff1d4f2,
390 };
391
392 static const uint32_t vop_csc_y2r_bt601_12_235[] = {
393         0x000004a8, 0x04a80662, 0xfcbffe6f, 0x081204a8,
394         0x00000000, 0xfff2134e, 0x00087b58, 0xffeeb4b0,
395 };
396
397 static const uint32_t vop_csc_r2y_bt601[] = {
398         0x02590132, 0xff530075, 0x0200fead, 0xfe530200,
399         0x0000ffad, 0x00000200, 0x00080200, 0x00080200,
400 };
401
402 static const uint32_t vop_csc_r2y_bt601_12_235[] = {
403         0x02040107, 0xff680064, 0x01c2fed6, 0xffb7fe87,
404         0x0000ffb7, 0x00010200, 0x00080200, 0x00080200,
405 };
406
407 static const uint32_t vop_csc_y2r_bt709[] = {
408         0x000004a8, 0x04a8072c, 0xfddeff26, 0x087304a8,
409         0x00000000, 0xfff08077, 0x0004cfed, 0xffedf1b8,
410 };
411
412 static const uint32_t vop_csc_r2y_bt709[] = {
413         0x027500bb, 0xff99003f, 0x01c2fea5, 0xfe6801c2,
414         0xffd7fe68, 0x00010200, 0x00080200, 0x00080200,
415 };
416
417 static const uint32_t vop_csc_y2r_bt2020[] = {
418         0x000004a8, 0x04a806b6, 0xfd66ff40, 0x089004a8,
419         0x00000000, 0xfff16bfc, 0x00058ae9, 0xffedb828,
420 };
421
422 static const uint32_t vop_csc_r2y_bt2020[] = {
423         0x025300e6, 0xff830034, 0x01c1febd, 0xfe6401c1,
424         0x0000ffdc, 0x00010200, 0x00080200, 0x00080200,
425 };
426
427 static const uint32_t vop_csc_r2r_bt709_to_bt2020[] = {
428         0xfda606a4, 0xff80ffb5, 0xfff80488, 0xff99ffed,
429         0x0000047a, 0x00000200, 0x00000200, 0x00000200,
430 };
431
432 static const uint32_t vop_csc_r2r_bt2020_to_bt709[] = {
433         0x01510282, 0x0047002c, 0x000c03ae, 0x005a0011,
434         0x00000394, 0x00000200, 0x00000200, 0x00000200,
435 };
436
437 static const struct vop_csc_table rk3399_csc_table = {
438         .y2r_bt601              = vop_csc_y2r_bt601,
439         .y2r_bt601_12_235       = vop_csc_y2r_bt601_12_235,
440         .r2y_bt601              = vop_csc_r2y_bt601,
441         .r2y_bt601_12_235       = vop_csc_r2y_bt601_12_235,
442
443         .y2r_bt709              = vop_csc_y2r_bt709,
444         .r2y_bt709              = vop_csc_r2y_bt709,
445
446         .y2r_bt2020             = vop_csc_y2r_bt2020,
447         .r2y_bt2020             = vop_csc_r2y_bt2020,
448
449         .r2r_bt709_to_bt2020    = vop_csc_r2r_bt709_to_bt2020,
450         .r2r_bt2020_to_bt709    = vop_csc_r2r_bt2020_to_bt709,
451 };
452
453 static const struct vop_csc rk3399_win0_csc = {
454         .r2r_en = VOP_REG(RK3399_YUV2YUV_WIN, 0x1, 0),
455         .y2r_en = VOP_REG(RK3399_YUV2YUV_WIN, 0x1, 1),
456         .r2y_en = VOP_REG(RK3399_YUV2YUV_WIN, 0x1, 2),
457         .y2r_offset = RK3399_WIN0_YUV2YUV_Y2R,
458         .r2r_offset = RK3399_WIN0_YUV2YUV_3X3,
459         .r2y_offset = RK3399_WIN0_YUV2YUV_R2Y,
460 };
461
462 static const struct vop_csc rk3399_win1_csc = {
463         .r2r_en = VOP_REG(RK3399_YUV2YUV_WIN, 0x1, 8),
464         .y2r_en = VOP_REG(RK3399_YUV2YUV_WIN, 0x1, 9),
465         .r2y_en = VOP_REG(RK3399_YUV2YUV_WIN, 0x1, 10),
466         .y2r_offset = RK3399_WIN1_YUV2YUV_Y2R,
467         .r2r_offset = RK3399_WIN1_YUV2YUV_3X3,
468         .r2y_offset = RK3399_WIN1_YUV2YUV_R2Y,
469 };
470
471 static const struct vop_win_data rk3399_vop_win_data[] = {
472         { .base = 0x00, .phy = &rk3288_win01_data, .csc = &rk3399_win0_csc,
473           .type = DRM_PLANE_TYPE_PRIMARY },
474         { .base = 0x40, .phy = &rk3288_win01_data, .csc = &rk3399_win1_csc,
475           .type = DRM_PLANE_TYPE_OVERLAY },
476         { .base = 0x00, .phy = &rk3368_win23_data,
477           .type = DRM_PLANE_TYPE_OVERLAY,
478           .area = rk3368_area_data,
479           .area_size = ARRAY_SIZE(rk3368_area_data), },
480         { .base = 0x50, .phy = &rk3368_win23_data,
481           .type = DRM_PLANE_TYPE_CURSOR,
482           .area = rk3368_area_data,
483           .area_size = ARRAY_SIZE(rk3368_area_data), },
484 };
485
486 static const struct vop_data rk3399_vop_big = {
487         .version = VOP_VERSION(3, 5),
488         .csc_table = &rk3399_csc_table,
489         .feature = VOP_FEATURE_OUTPUT_10BIT | VOP_FEATURE_AFBDC,
490         .intr = &rk3366_vop_intr,
491         .ctrl = &rk3288_ctrl_data,
492         .win = rk3399_vop_win_data,
493         .win_size = ARRAY_SIZE(rk3399_vop_win_data),
494 };
495
496 static const struct vop_win_data rk3399_vop_lit_win_data[] = {
497         { .base = 0x00, .phy = &rk3288_win01_data, .csc = &rk3399_win0_csc,
498           .type = DRM_PLANE_TYPE_PRIMARY },
499         { .phy = NULL },
500         { .base = 0x00, .phy = &rk3368_win23_data,
501           .type = DRM_PLANE_TYPE_CURSOR,
502           .area = rk3368_area_data,
503           .area_size = ARRAY_SIZE(rk3368_area_data), },
504         { .phy = NULL },
505 };
506
507
508 static const struct vop_data rk3399_vop_lit = {
509         .version = VOP_VERSION(3, 6),
510         .csc_table = &rk3399_csc_table,
511         .intr = &rk3366_vop_intr,
512         .ctrl = &rk3288_ctrl_data,
513         .win = rk3399_vop_lit_win_data,
514         .win_size = ARRAY_SIZE(rk3399_vop_lit_win_data),
515 };
516
517 static const struct vop_data rk322x_vop = {
518         .version = VOP_VERSION(3, 7),
519         .feature = VOP_FEATURE_OUTPUT_10BIT,
520         .intr = &rk3366_vop_intr,
521         .ctrl = &rk3288_ctrl_data,
522         .win = rk3368_vop_win_data,
523         .win_size = ARRAY_SIZE(rk3368_vop_win_data),
524 };
525
526 static const struct vop_scl_regs rk3066_win_scl = {
527         .scale_yrgb_x = VOP_REG(RK3036_WIN0_SCL_FACTOR_YRGB, 0xffff, 0x0),
528         .scale_yrgb_y = VOP_REG(RK3036_WIN0_SCL_FACTOR_YRGB, 0xffff, 16),
529         .scale_cbcr_x = VOP_REG(RK3036_WIN0_SCL_FACTOR_CBR, 0xffff, 0x0),
530         .scale_cbcr_y = VOP_REG(RK3036_WIN0_SCL_FACTOR_CBR, 0xffff, 16),
531 };
532
533 static const struct vop_win_phy rk3036_win0_data = {
534         .scl = &rk3066_win_scl,
535         .data_formats = formats_win_full,
536         .nformats = ARRAY_SIZE(formats_win_full),
537         .enable = VOP_REG(RK3036_SYS_CTRL, 0x1, 0),
538         .format = VOP_REG(RK3036_SYS_CTRL, 0x7, 3),
539         .rb_swap = VOP_REG(RK3036_SYS_CTRL, 0x1, 15),
540         .act_info = VOP_REG(RK3036_WIN0_ACT_INFO, 0x1fff1fff, 0),
541         .dsp_info = VOP_REG(RK3036_WIN0_DSP_INFO, 0x0fff0fff, 0),
542         .dsp_st = VOP_REG(RK3036_WIN0_DSP_ST, 0x1fff1fff, 0),
543         .yrgb_mst = VOP_REG(RK3036_WIN0_YRGB_MST, 0xffffffff, 0),
544         .uv_mst = VOP_REG(RK3036_WIN0_CBR_MST, 0xffffffff, 0),
545         .yrgb_vir = VOP_REG(RK3036_WIN0_VIR, 0xffff, 0),
546         .uv_vir = VOP_REG(RK3036_WIN0_VIR, 0x1fff, 16),
547         .alpha_mode = VOP_REG(RK3036_DSP_CTRL0, 0x1, 18),
548         .alpha_en = VOP_REG(RK3036_ALPHA_CTRL, 0x1, 0)
549 };
550
551 static const struct vop_win_phy rk3036_win1_data = {
552         .data_formats = formats_win_lite,
553         .nformats = ARRAY_SIZE(formats_win_lite),
554         .enable = VOP_REG(RK3036_SYS_CTRL, 0x1, 1),
555         .format = VOP_REG(RK3036_SYS_CTRL, 0x7, 6),
556         .rb_swap = VOP_REG(RK3036_SYS_CTRL, 0x1, 19),
557         .act_info = VOP_REG(RK3036_WIN1_ACT_INFO, 0x1fff1fff, 0),
558         .dsp_info = VOP_REG(RK3036_WIN1_DSP_INFO, 0x0fff0fff, 0),
559         .dsp_st = VOP_REG(RK3036_WIN1_DSP_ST, 0x1fff1fff, 0),
560         .yrgb_mst = VOP_REG(RK3036_WIN1_MST, 0xffffffff, 0),
561         .yrgb_vir = VOP_REG(RK3036_WIN1_VIR, 0xffff, 0),
562         .alpha_mode = VOP_REG(RK3036_DSP_CTRL0, 0x1, 19),
563         .alpha_en = VOP_REG(RK3036_ALPHA_CTRL, 0x1, 1)
564 };
565
566 static const struct vop_win_data rk3036_vop_win_data[] = {
567         { .base = 0x00, .phy = &rk3036_win0_data,
568           .type = DRM_PLANE_TYPE_PRIMARY },
569         { .base = 0x00, .phy = &rk3036_win1_data,
570           .type = DRM_PLANE_TYPE_CURSOR },
571 };
572
573 static const int rk3036_vop_intrs[] = {
574         DSP_HOLD_VALID_INTR,
575         FS_INTR,
576         LINE_FLAG_INTR,
577         BUS_ERROR_INTR,
578 };
579
580 static const struct vop_intr rk3036_intr = {
581         .intrs = rk3036_vop_intrs,
582         .nintrs = ARRAY_SIZE(rk3036_vop_intrs),
583         .status = VOP_REG(RK3036_INT_STATUS, 0xf, 0),
584         .enable = VOP_REG(RK3036_INT_STATUS, 0xf, 4),
585         .clear = VOP_REG(RK3036_INT_STATUS, 0xf, 8),
586 };
587
588 static const struct vop_ctrl rk3036_ctrl_data = {
589         .standby = VOP_REG(RK3036_SYS_CTRL, 0x1, 30),
590         .out_mode = VOP_REG(RK3036_DSP_CTRL0, 0xf, 0),
591         .dsp_blank = VOP_REG(RK3036_DSP_CTRL1, 0x1, 24),
592         .pin_pol = VOP_REG(RK3036_DSP_CTRL0, 0xf, 4),
593         .dsp_layer_sel = VOP_REG(RK3036_DSP_CTRL0, 0x1, 8),
594         .htotal_pw = VOP_REG(RK3036_DSP_HTOTAL_HS_END, 0x1fff1fff, 0),
595         .hact_st_end = VOP_REG(RK3036_DSP_HACT_ST_END, 0x1fff1fff, 0),
596         .vtotal_pw = VOP_REG(RK3036_DSP_VTOTAL_VS_END, 0x1fff1fff, 0),
597         .vact_st_end = VOP_REG(RK3036_DSP_VACT_ST_END, 0x1fff1fff, 0),
598         .cfg_done = VOP_REG(RK3036_REG_CFG_DONE, 0x1, 0),
599 };
600
601 static const struct vop_data rk3036_vop = {
602         .version = VOP_VERSION(2, 2),
603         .ctrl = &rk3036_ctrl_data,
604         .intr = &rk3036_intr,
605         .win = rk3036_vop_win_data,
606         .win_size = ARRAY_SIZE(rk3036_vop_win_data),
607 };
608
609 static const struct of_device_id vop_driver_dt_match[] = {
610         { .compatible = "rockchip,rk3036-vop",
611           .data = &rk3036_vop },
612         { .compatible = "rockchip,rk3288-vop",
613           .data = &rk3288_vop },
614         { .compatible = "rockchip,rk3368-vop",
615           .data = &rk3368_vop },
616         { .compatible = "rockchip,rk3366-vop",
617           .data = &rk3366_vop },
618         { .compatible = "rockchip,rk3399-vop-big",
619           .data = &rk3399_vop_big },
620         { .compatible = "rockchip,rk3399-vop-lit",
621           .data = &rk3399_vop_lit },
622         { .compatible = "rockchip,rk322x-vop",
623           .data = &rk322x_vop },
624         {},
625 };
626 MODULE_DEVICE_TABLE(of, vop_driver_dt_match);
627
628 static int vop_probe(struct platform_device *pdev)
629 {
630         struct device *dev = &pdev->dev;
631
632         if (!dev->of_node) {
633                 dev_err(dev, "can't find vop devices\n");
634                 return -ENODEV;
635         }
636
637         return component_add(dev, &vop_component_ops);
638 }
639
640 static int vop_remove(struct platform_device *pdev)
641 {
642         component_del(&pdev->dev, &vop_component_ops);
643
644         return 0;
645 }
646
647 struct platform_driver vop_platform_driver = {
648         .probe = vop_probe,
649         .remove = vop_remove,
650         .driver = {
651                 .name = "rockchip-vop",
652                 .owner = THIS_MODULE,
653                 .of_match_table = of_match_ptr(vop_driver_dt_match),
654         },
655 };
656
657 module_platform_driver(vop_platform_driver);
658
659 MODULE_AUTHOR("Mark Yao <mark.yao@rock-chips.com>");
660 MODULE_DESCRIPTION("ROCKCHIP VOP Driver");
661 MODULE_LICENSE("GPL v2");