2 * Copyright (C) Fuzhou Rockchip Electronics Co.Ltd
3 * Author:Mark Yao <mark.yao@rock-chips.com>
5 * This software is licensed under the terms of the GNU General Public
6 * License version 2, as published by the Free Software Foundation, and
7 * may be copied, distributed, and modified under those terms.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
15 #ifndef _ROCKCHIP_DRM_VOP_H
16 #define _ROCKCHIP_DRM_VOP_H
19 * major: IP major vertion, used for IP structure
20 * minor: big feature change under same structure
22 #define VOP_VERSION(major, minor) ((major) << 8 | (minor))
23 #define VOP_MAJOR(version) ((version) >> 8)
24 #define VOP_MINOR(version) ((version) & 0xff)
26 #define AFBDC_FMT_RGB565 0x0
27 #define AFBDC_FMT_U8U8U8U8 0x5
28 #define AFBDC_FMT_U8U8U8 0x4
41 enum vop_data_format {
59 uint32_t begin_minor:4;
62 uint32_t write_mask:1;
66 struct vop_reg y2r_en;
67 struct vop_reg r2r_en;
68 struct vop_reg r2y_en;
76 struct vop_reg standby;
77 struct vop_reg htotal_pw;
78 struct vop_reg hact_st_end;
79 struct vop_reg vtotal_pw;
80 struct vop_reg vact_st_end;
81 struct vop_reg vact_st_end_f1;
82 struct vop_reg vs_st_end_f1;
83 struct vop_reg hpost_st_end;
84 struct vop_reg vpost_st_end;
85 struct vop_reg vpost_st_end_f1;
86 struct vop_reg post_scl_factor;
87 struct vop_reg post_scl_ctrl;
88 struct vop_reg dsp_interlace;
89 struct vop_reg global_regdone_en;
90 struct vop_reg auto_gate_en;
91 struct vop_reg post_lb_mode;
92 struct vop_reg dsp_layer_sel;
93 struct vop_reg overlay_mode;
94 struct vop_reg core_dclk_div;
95 struct vop_reg dclk_ddr;
96 struct vop_reg p2i_en;
97 struct vop_reg rgb_en;
98 struct vop_reg edp_en;
99 struct vop_reg hdmi_en;
100 struct vop_reg mipi_en;
101 struct vop_reg dp_en;
102 struct vop_reg pin_pol;
103 struct vop_reg rgb_pin_pol;
104 struct vop_reg hdmi_pin_pol;
105 struct vop_reg edp_pin_pol;
106 struct vop_reg mipi_pin_pol;
107 struct vop_reg dp_pin_pol;
109 struct vop_reg dither_up;
110 struct vop_reg dither_down;
112 struct vop_reg dsp_out_yuv;
113 struct vop_reg dsp_data_swap;
114 struct vop_reg dsp_ccir656_avg;
115 struct vop_reg dsp_black;
116 struct vop_reg dsp_blank;
117 struct vop_reg dsp_outzero;
118 struct vop_reg dsp_lut_en;
120 struct vop_reg out_mode;
122 struct vop_reg xmirror;
123 struct vop_reg ymirror;
124 struct vop_reg dsp_background;
127 struct vop_reg afbdc_en;
128 struct vop_reg afbdc_sel;
129 struct vop_reg afbdc_format;
130 struct vop_reg afbdc_hreg_block_split;
131 struct vop_reg afbdc_pic_size;
132 struct vop_reg afbdc_hdr_ptr;
133 struct vop_reg afbdc_rstn;
135 struct vop_reg cfg_done;
141 struct vop_reg line_flag_num[2];
142 struct vop_reg enable;
143 struct vop_reg clear;
144 struct vop_reg status;
147 struct vop_scl_extension {
148 struct vop_reg cbcr_vsd_mode;
149 struct vop_reg cbcr_vsu_mode;
150 struct vop_reg cbcr_hsd_mode;
151 struct vop_reg cbcr_ver_scl_mode;
152 struct vop_reg cbcr_hor_scl_mode;
153 struct vop_reg yrgb_vsd_mode;
154 struct vop_reg yrgb_vsu_mode;
155 struct vop_reg yrgb_hsd_mode;
156 struct vop_reg yrgb_ver_scl_mode;
157 struct vop_reg yrgb_hor_scl_mode;
158 struct vop_reg line_load_mode;
159 struct vop_reg cbcr_axi_gather_num;
160 struct vop_reg yrgb_axi_gather_num;
161 struct vop_reg vsd_cbcr_gt2;
162 struct vop_reg vsd_cbcr_gt4;
163 struct vop_reg vsd_yrgb_gt2;
164 struct vop_reg vsd_yrgb_gt4;
165 struct vop_reg bic_coe_sel;
166 struct vop_reg cbcr_axi_gather_en;
167 struct vop_reg yrgb_axi_gather_en;
168 struct vop_reg lb_mode;
171 struct vop_scl_regs {
172 const struct vop_scl_extension *ext;
174 struct vop_reg scale_yrgb_x;
175 struct vop_reg scale_yrgb_y;
176 struct vop_reg scale_cbcr_x;
177 struct vop_reg scale_cbcr_y;
180 struct vop_csc_table {
181 const uint32_t *y2r_bt601;
182 const uint32_t *y2r_bt601_12_235;
183 const uint32_t *y2r_bt601_10bit;
184 const uint32_t *y2r_bt601_10bit_12_235;
185 const uint32_t *r2y_bt601;
186 const uint32_t *r2y_bt601_12_235;
187 const uint32_t *r2y_bt601_10bit;
188 const uint32_t *r2y_bt601_10bit_12_235;
190 const uint32_t *y2r_bt709;
191 const uint32_t *y2r_bt709_10bit;
192 const uint32_t *r2y_bt709;
193 const uint32_t *r2y_bt709_10bit;
195 const uint32_t *y2r_bt2020;
196 const uint32_t *r2y_bt2020;
198 const uint32_t *r2r_bt709_to_bt2020;
199 const uint32_t *r2r_bt2020_to_bt709;
209 VOP_CSC_R2R_BT2020_TO_BT709,
210 VOP_CSC_R2R_BT709_TO_2020,
213 enum _vop_overlay_mode {
219 const struct vop_scl_regs *scl;
220 const uint32_t *data_formats;
224 struct vop_reg enable;
225 struct vop_reg format;
226 struct vop_reg fmt_10;
227 struct vop_reg xmirror;
228 struct vop_reg ymirror;
229 struct vop_reg rb_swap;
230 struct vop_reg act_info;
231 struct vop_reg dsp_info;
232 struct vop_reg dsp_st;
233 struct vop_reg yrgb_mst;
234 struct vop_reg uv_mst;
235 struct vop_reg yrgb_vir;
236 struct vop_reg uv_vir;
238 struct vop_reg channel;
239 struct vop_reg dst_alpha_ctl;
240 struct vop_reg src_alpha_ctl;
241 struct vop_reg alpha_mode;
242 struct vop_reg alpha_en;
243 struct vop_reg key_color;
244 struct vop_reg key_en;
247 struct vop_win_data {
249 enum drm_plane_type type;
250 const struct vop_win_phy *phy;
251 const struct vop_win_phy **area;
252 const struct vop_csc *csc;
253 unsigned int area_size;
256 #define VOP_FEATURE_OUTPUT_10BIT BIT(0)
257 #define VOP_FEATURE_AFBDC BIT(1)
265 const struct vop_reg_data *init_table;
266 unsigned int table_size;
267 const struct vop_ctrl *ctrl;
268 const struct vop_intr *intr;
269 const struct vop_win_data *win;
270 const struct vop_csc_table *csc_table;
271 unsigned int win_size;
273 struct vop_rect max_input;
274 struct vop_rect max_output;
278 /* interrupt define */
279 #define DSP_HOLD_VALID_INTR (1 << 0)
280 #define FS_INTR (1 << 1)
281 #define LINE_FLAG_INTR (1 << 2)
282 #define BUS_ERROR_INTR (1 << 3)
283 #define FS_NEW_INTR (1 << 4)
284 #define ADDR_SAME_INTR (1 << 5)
285 #define LINE_FLAG1_INTR (1 << 6)
286 #define WIN0_EMPTY_INTR (1 << 7)
287 #define WIN1_EMPTY_INTR (1 << 8)
288 #define WIN2_EMPTY_INTR (1 << 9)
289 #define WIN3_EMPTY_INTR (1 << 10)
290 #define HWC_EMPTY_INTR (1 << 11)
291 #define POST_BUF_EMPTY_INTR (1 << 12)
292 #define PWM_GEN_INTR (1 << 13)
294 #define INTR_MASK (DSP_HOLD_VALID_INTR | FS_INTR | \
295 LINE_FLAG_INTR | BUS_ERROR_INTR | \
296 FS_NEW_INTR | LINE_FLAG1_INTR | \
297 WIN0_EMPTY_INTR | WIN1_EMPTY_INTR | \
298 WIN2_EMPTY_INTR | WIN3_EMPTY_INTR | \
299 HWC_EMPTY_INTR | POST_BUF_EMPTY_INTR)
301 #define DSP_HOLD_VALID_INTR_EN(x) ((x) << 4)
302 #define FS_INTR_EN(x) ((x) << 5)
303 #define LINE_FLAG_INTR_EN(x) ((x) << 6)
304 #define BUS_ERROR_INTR_EN(x) ((x) << 7)
305 #define DSP_HOLD_VALID_INTR_MASK (1 << 4)
306 #define FS_INTR_MASK (1 << 5)
307 #define LINE_FLAG_INTR_MASK (1 << 6)
308 #define BUS_ERROR_INTR_MASK (1 << 7)
310 #define INTR_CLR_SHIFT 8
311 #define DSP_HOLD_VALID_INTR_CLR (1 << (INTR_CLR_SHIFT + 0))
312 #define FS_INTR_CLR (1 << (INTR_CLR_SHIFT + 1))
313 #define LINE_FLAG_INTR_CLR (1 << (INTR_CLR_SHIFT + 2))
314 #define BUS_ERROR_INTR_CLR (1 << (INTR_CLR_SHIFT + 3))
316 #define DSP_LINE_NUM(x) (((x) & 0x1fff) << 12)
317 #define DSP_LINE_NUM_MASK (0x1fff << 12)
319 /* src alpha ctrl define */
320 #define SRC_FADING_VALUE(x) (((x) & 0xff) << 24)
321 #define SRC_GLOBAL_ALPHA(x) (((x) & 0xff) << 16)
322 #define SRC_FACTOR_M0(x) (((x) & 0x7) << 6)
323 #define SRC_ALPHA_CAL_M0(x) (((x) & 0x1) << 5)
324 #define SRC_BLEND_M0(x) (((x) & 0x3) << 3)
325 #define SRC_ALPHA_M0(x) (((x) & 0x1) << 2)
326 #define SRC_COLOR_M0(x) (((x) & 0x1) << 1)
327 #define SRC_ALPHA_EN(x) (((x) & 0x1) << 0)
328 /* dst alpha ctrl define */
329 #define DST_FACTOR_M0(x) (((x) & 0x7) << 6)
332 * display output interface supported by rockchip lcdc
334 #define ROCKCHIP_OUT_MODE_P888 0
335 #define ROCKCHIP_OUT_MODE_P666 1
336 #define ROCKCHIP_OUT_MODE_P565 2
337 #define ROCKCHIP_OUT_MODE_YUV420 14
338 /* for use special outface */
339 #define ROCKCHIP_OUT_MODE_AAAA 15
341 #define ROCKCHIP_OUT_MODE_TYPE(x) ((x) >> 16)
342 #define ROCKCHIP_OUT_MODE(x) ((x) & 0xffff)
343 #define ROCKCHIP_DSP_MODE(type, mode) \
344 (DRM_MODE_CONNECTOR_##type << 16) | \
345 (ROCKCHIP_OUT_MODE_##mode & 0xffff)
352 enum global_blend_mode {
355 ALPHA_PER_PIX_GLOBAL,
358 enum alpha_cal_mode {
365 ALPHA_SRC_NO_PRE_MUL,
396 enum scale_down_mode {
397 SCALE_DOWN_BIL = 0x0,
401 enum dither_down_mode {
402 RGB888_TO_RGB565 = 0x0,
403 RGB888_TO_RGB666 = 0x1
406 enum dither_down_mode_sel {
407 DITHER_DOWN_ALLEGRO = 0x0,
408 DITHER_DOWN_FRC = 0x1
411 #define PRE_DITHER_DOWN_EN(x) ((x) << 0)
412 #define DITHER_DOWN_EN(x) ((x) << 1)
413 #define DITHER_DOWN_MODE(x) ((x) << 2)
414 #define DITHER_DOWN_MODE_SEL(x) ((x) << 3)
423 #define FRAC_16_16(mult, div) (((mult) << 16) / (div))
424 #define SCL_FT_DEFAULT_FIXPOINT_SHIFT 12
425 #define SCL_MAX_VSKIPLINES 4
426 #define MIN_SCL_FT_AFTER_VSKIP 1
428 static inline uint16_t scl_cal_scale(int src, int dst, int shift)
430 return ((src * 2 - 3) << (shift - 1)) / (dst - 1);
433 static inline uint16_t scl_cal_scale2(int src, int dst)
435 return ((src - 1) << 12) / (dst - 1);
438 #define GET_SCL_FT_BILI_DN(src, dst) scl_cal_scale(src, dst, 12)
439 #define GET_SCL_FT_BILI_UP(src, dst) scl_cal_scale(src, dst, 16)
440 #define GET_SCL_FT_BIC(src, dst) scl_cal_scale(src, dst, 16)
442 static inline uint16_t scl_get_bili_dn_vskip(int src_h, int dst_h,
447 act_height = (src_h + vskiplines - 1) / vskiplines;
449 return GET_SCL_FT_BILI_DN(act_height, dst_h);
452 static inline enum scale_mode scl_get_scl_mode(int src, int dst)
462 static inline int scl_get_vskiplines(uint32_t srch, uint32_t dsth)
466 for (vskiplines = SCL_MAX_VSKIPLINES; vskiplines > 1; vskiplines /= 2)
467 if (srch >= vskiplines * dsth * MIN_SCL_FT_AFTER_VSKIP)
473 static inline int scl_vop_cal_lb_mode(int width, bool is_yuv)
478 lb_mode = LB_RGB_3840X2;
479 else if (width > 1920)
480 lb_mode = LB_RGB_2560X4;
482 lb_mode = LB_RGB_1920X5;
483 else if (width > 1280)
484 lb_mode = LB_YUV_3840X5;
486 lb_mode = LB_YUV_2560X8;
491 extern const struct component_ops vop_component_ops;
492 #endif /* _ROCKCHIP_DRM_VOP_H */