0ee8de6291577ec7df037bd85546298053170036
[firefly-linux-kernel-4.4.55.git] / drivers / clk / rockchip / clk-rk3399.c
1 /*
2  * Copyright (c) 2016 Rockchip Electronics Co. Ltd.
3  * Author: Xing Zheng <zhengxing@rock-chips.com>
4  *
5  * This program is free software; you can redistribute it and/or modify
6  * it under the terms of the GNU General Public License as published by
7  * the Free Software Foundation; either version 2 of the License, or
8  * (at your option) any later version.
9  *
10  * This program is distributed in the hope that it will be useful,
11  * but WITHOUT ANY WARRANTY; without even the implied warranty of
12  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
13  * GNU General Public License for more details.
14  */
15
16 #include <linux/clk-provider.h>
17 #include <linux/of.h>
18 #include <linux/of_address.h>
19 #include <linux/platform_device.h>
20 #include <linux/regmap.h>
21 #include <dt-bindings/clock/rk3399-cru.h>
22 #include "clk.h"
23
24 enum rk3399_plls {
25         lpll, bpll, dpll, cpll, gpll, npll, vpll,
26 };
27
28 enum rk3399_pmu_plls {
29         ppll,
30 };
31
32 static struct rockchip_pll_rate_table rk3399_pll_rates[] = {
33         /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */
34         RK3036_PLL_RATE(2208000000, 1, 92, 1, 1, 1, 0),
35         RK3036_PLL_RATE(2184000000, 1, 91, 1, 1, 1, 0),
36         RK3036_PLL_RATE(2160000000, 1, 90, 1, 1, 1, 0),
37         RK3036_PLL_RATE(2136000000, 1, 89, 1, 1, 1, 0),
38         RK3036_PLL_RATE(2112000000, 1, 88, 1, 1, 1, 0),
39         RK3036_PLL_RATE(2088000000, 1, 87, 1, 1, 1, 0),
40         RK3036_PLL_RATE(2064000000, 1, 86, 1, 1, 1, 0),
41         RK3036_PLL_RATE(2040000000, 1, 85, 1, 1, 1, 0),
42         RK3036_PLL_RATE(2016000000, 1, 84, 1, 1, 1, 0),
43         RK3036_PLL_RATE(1992000000, 1, 83, 1, 1, 1, 0),
44         RK3036_PLL_RATE(1968000000, 1, 82, 1, 1, 1, 0),
45         RK3036_PLL_RATE(1944000000, 1, 81, 1, 1, 1, 0),
46         RK3036_PLL_RATE(1920000000, 1, 80, 1, 1, 1, 0),
47         RK3036_PLL_RATE(1896000000, 1, 79, 1, 1, 1, 0),
48         RK3036_PLL_RATE(1872000000, 1, 78, 1, 1, 1, 0),
49         RK3036_PLL_RATE(1848000000, 1, 77, 1, 1, 1, 0),
50         RK3036_PLL_RATE(1824000000, 1, 76, 1, 1, 1, 0),
51         RK3036_PLL_RATE(1800000000, 1, 75, 1, 1, 1, 0),
52         RK3036_PLL_RATE(1776000000, 1, 74, 1, 1, 1, 0),
53         RK3036_PLL_RATE(1752000000, 1, 73, 1, 1, 1, 0),
54         RK3036_PLL_RATE(1728000000, 1, 72, 1, 1, 1, 0),
55         RK3036_PLL_RATE(1704000000, 1, 71, 1, 1, 1, 0),
56         RK3036_PLL_RATE(1680000000, 1, 70, 1, 1, 1, 0),
57         RK3036_PLL_RATE(1656000000, 1, 69, 1, 1, 1, 0),
58         RK3036_PLL_RATE(1632000000, 1, 68, 1, 1, 1, 0),
59         RK3036_PLL_RATE(1608000000, 1, 67, 1, 1, 1, 0),
60         RK3036_PLL_RATE(1584000000, 1, 66, 1, 1, 1, 0),
61         RK3036_PLL_RATE(1560000000, 1, 65, 1, 1, 1, 0),
62         RK3036_PLL_RATE(1536000000, 1, 64, 1, 1, 1, 0),
63         RK3036_PLL_RATE(1512000000, 1, 63, 1, 1, 1, 0),
64         RK3036_PLL_RATE(1488000000, 1, 62, 1, 1, 1, 0),
65         RK3036_PLL_RATE(1464000000, 1, 61, 1, 1, 1, 0),
66         RK3036_PLL_RATE(1440000000, 1, 60, 1, 1, 1, 0),
67         RK3036_PLL_RATE(1416000000, 1, 59, 1, 1, 1, 0),
68         RK3036_PLL_RATE(1392000000, 1, 58, 1, 1, 1, 0),
69         RK3036_PLL_RATE(1368000000, 1, 57, 1, 1, 1, 0),
70         RK3036_PLL_RATE(1344000000, 1, 56, 1, 1, 1, 0),
71         RK3036_PLL_RATE(1320000000, 1, 55, 1, 1, 1, 0),
72         RK3036_PLL_RATE(1296000000, 1, 54, 1, 1, 1, 0),
73         RK3036_PLL_RATE(1272000000, 1, 53, 1, 1, 1, 0),
74         RK3036_PLL_RATE(1248000000, 1, 52, 1, 1, 1, 0),
75         RK3036_PLL_RATE(1200000000, 1, 50, 1, 1, 1, 0),
76         RK3036_PLL_RATE(1188000000, 2, 99, 1, 1, 1, 0),
77         RK3036_PLL_RATE(1104000000, 1, 46, 1, 1, 1, 0),
78         RK3036_PLL_RATE(1100000000, 12, 550, 1, 1, 1, 0),
79         RK3036_PLL_RATE(1008000000, 1, 84, 2, 1, 1, 0),
80         RK3036_PLL_RATE(1000000000, 6, 500, 2, 1, 1, 0),
81         RK3036_PLL_RATE( 984000000, 1, 82, 2, 1, 1, 0),
82         RK3036_PLL_RATE( 960000000, 1, 80, 2, 1, 1, 0),
83         RK3036_PLL_RATE( 936000000, 1, 78, 2, 1, 1, 0),
84         RK3036_PLL_RATE( 912000000, 1, 76, 2, 1, 1, 0),
85         RK3036_PLL_RATE( 900000000, 4, 300, 2, 1, 1, 0),
86         RK3036_PLL_RATE( 888000000, 1, 74, 2, 1, 1, 0),
87         RK3036_PLL_RATE( 864000000, 1, 72, 2, 1, 1, 0),
88         RK3036_PLL_RATE( 840000000, 1, 70, 2, 1, 1, 0),
89         RK3036_PLL_RATE( 816000000, 1, 68, 2, 1, 1, 0),
90         RK3036_PLL_RATE( 800000000, 6, 400, 2, 1, 1, 0),
91         RK3036_PLL_RATE( 700000000, 6, 350, 2, 1, 1, 0),
92         RK3036_PLL_RATE( 696000000, 1, 58, 2, 1, 1, 0),
93         RK3036_PLL_RATE( 676000000, 3, 169, 2, 1, 1, 0),
94         RK3036_PLL_RATE( 600000000, 1, 75, 3, 1, 1, 0),
95         RK3036_PLL_RATE( 594000000, 1, 99, 4, 1, 1, 0),
96         RK3036_PLL_RATE( 504000000, 1, 63, 3, 1, 1, 0),
97         RK3036_PLL_RATE( 500000000, 6, 250, 2, 1, 1, 0),
98         RK3036_PLL_RATE( 408000000, 1, 68, 2, 2, 1, 0),
99         RK3036_PLL_RATE( 312000000, 1, 52, 2, 2, 1, 0),
100         RK3036_PLL_RATE( 297000000, 1, 99, 4, 2, 1, 0),
101         RK3036_PLL_RATE( 216000000, 1, 72, 4, 2, 1, 0),
102         RK3036_PLL_RATE( 148500000, 1, 99, 4, 4, 1, 0),
103         RK3036_PLL_RATE( 106500000, 1, 71, 4, 4, 1, 0),
104         RK3036_PLL_RATE(  96000000, 1, 64, 4, 4, 1, 0),
105         RK3036_PLL_RATE(  74250000, 2, 99, 4, 4, 1, 0),
106         RK3036_PLL_RATE(  65000000, 1, 65, 6, 4, 1, 0),
107         RK3036_PLL_RATE(  54000000, 1, 54, 6, 4, 1, 0),
108         RK3036_PLL_RATE(  27000000, 1, 27, 6, 4, 1, 0),
109         { /* sentinel */ },
110 };
111
112 static struct rockchip_pll_rate_table rk3399_vpll_rates[] = {
113         /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */
114         RK3036_PLL_RATE( 594000000, 1, 123, 5, 1, 0, 12582912),  /* vco = 2970000000 */
115         RK3036_PLL_RATE( 593406593, 1, 123, 5, 1, 0, 10508804),  /* vco = 2967032965 */
116         RK3036_PLL_RATE( 297000000, 1, 123, 5, 2, 0, 12582912),  /* vco = 2970000000 */
117         RK3036_PLL_RATE( 296703297, 1, 123, 5, 2, 0, 10508807),  /* vco = 2967032970 */
118         RK3036_PLL_RATE( 148500000, 1, 129, 7, 3, 0, 15728640),  /* vco = 3118500000 */
119         RK3036_PLL_RATE( 148351648, 1, 123, 5, 4, 0, 10508800),  /* vco = 2967032960 */
120         RK3036_PLL_RATE( 106500000, 1, 124, 7, 4, 0,  4194304),  /* vco = 2982000000 */
121         RK3036_PLL_RATE(  74250000, 1, 129, 7, 6, 0, 15728640),  /* vco = 3118500000 */
122         RK3036_PLL_RATE(  74175824, 1, 129, 7, 6, 0, 13550823),  /* vco = 3115384608 */
123         RK3036_PLL_RATE(  65000000, 1, 113, 7, 6, 0, 12582912),  /* vco = 2730000000 */
124         RK3036_PLL_RATE(  59340659, 1, 121, 7, 7, 0,  2581098),  /* vco = 2907692291 */
125         RK3036_PLL_RATE(  54000000, 1, 110, 7, 7, 0,  4194304),  /* vco = 2646000000 */
126         RK3036_PLL_RATE(  27000000, 1,  55, 7, 7, 0,  2097152),  /* vco = 1323000000 */
127         RK3036_PLL_RATE(  26973027, 1,  55, 7, 7, 0,  1173232),  /* vco = 1321678323 */
128         { /* sentinel */ },
129 };
130
131 /* CRU parents */
132 PNAME(mux_pll_p)                                = { "xin24m", "xin32k" };
133
134 PNAME(mux_armclkl_p)                            = { "clk_core_l_lpll_src",
135                                                     "clk_core_l_bpll_src",
136                                                     "clk_core_l_dpll_src",
137                                                     "clk_core_l_gpll_src" };
138 PNAME(mux_armclkb_p)                            = { "clk_core_b_lpll_src",
139                                                     "clk_core_b_bpll_src",
140                                                     "clk_core_b_dpll_src",
141                                                     "clk_core_b_gpll_src" };
142 PNAME(mux_aclk_cci_p)                           = { "cpll_aclk_cci_src",
143                                                     "gpll_aclk_cci_src",
144                                                     "npll_aclk_cci_src",
145                                                     "vpll_aclk_cci_src" };
146 PNAME(mux_cci_trace_p)                          = { "cpll_cci_trace",
147                                                     "gpll_cci_trace" };
148 PNAME(mux_cs_p)                                 = { "cpll_cs", "gpll_cs",
149                                                     "npll_cs"};
150 PNAME(mux_aclk_perihp_p)                        = { "cpll_aclk_perihp_src",
151                                                     "gpll_aclk_perihp_src" };
152
153 PNAME(mux_pll_src_cpll_gpll_p)                  = { "cpll", "gpll" };
154 PNAME(mux_pll_src_cpll_gpll_npll_p)             = { "cpll", "gpll", "npll" };
155 PNAME(mux_pll_src_cpll_gpll_ppll_p)             = { "cpll", "gpll", "ppll" };
156 PNAME(mux_pll_src_cpll_gpll_upll_p)             = { "cpll", "gpll", "upll" };
157 PNAME(mux_pll_src_npll_cpll_gpll_p)             = { "npll", "cpll", "gpll" };
158 PNAME(mux_pll_src_cpll_gpll_npll_ppll_p)        = { "cpll", "gpll", "npll",
159                                                     "ppll" };
160 PNAME(mux_pll_src_cpll_gpll_npll_24m_p)         = { "cpll", "gpll", "npll",
161                                                     "xin24m" };
162 PNAME(mux_pll_src_cpll_gpll_npll_usbphy480m_p)  = { "cpll", "gpll", "npll",
163                                                     "clk_usbphy_480m" };
164 PNAME(mux_pll_src_ppll_cpll_gpll_npll_p)        = { "ppll", "cpll", "gpll",
165                                                     "npll", "upll" };
166 PNAME(mux_pll_src_cpll_gpll_npll_upll_24m_p)    = { "cpll", "gpll", "npll",
167                                                     "upll", "xin24m" };
168 PNAME(mux_pll_src_cpll_gpll_npll_ppll_upll_24m_p) = { "cpll", "gpll", "npll",
169                                                     "ppll", "upll", "xin24m" };
170
171 PNAME(mux_pll_src_vpll_cpll_gpll_p)             = { "vpll", "cpll", "gpll" };
172 /*
173  * We hope to be able to HDMI/DP can obtain better signal quality,
174  * therefore, we move VOP pwm and aclk clocks to other PLLs, let
175  * HDMI/DP phyclock can monopolize VPLL.
176  */
177 PNAME(mux_pll_src_dmyvpll_cpll_gpll_npll_p)     = { "dummy_vpll", "cpll", "gpll",
178                                                     "npll" };
179 PNAME(mux_pll_src_dmyvpll_cpll_gpll_24m_p)      = { "dummy_vpll", "cpll", "gpll",
180                                                     "xin24m" };
181
182 PNAME(mux_dclk_vop0_p)                  = { "dclk_vop0_div",
183                                             "dummy_dclk_vop0_frac" };
184 PNAME(mux_dclk_vop1_p)                  = { "dclk_vop1_div",
185                                             "dummy_dclk_vop1_frac" };
186
187 PNAME(mux_clk_cif_p)                    = { "clk_cifout_src", "xin24m" };
188
189 PNAME(mux_pll_src_24m_usbphy480m_p)     = { "xin24m", "clk_usbphy_480m" };
190 PNAME(mux_pll_src_24m_pciephy_p)        = { "xin24m", "clk_pciephy_ref100m" };
191 PNAME(mux_pll_src_24m_32k_cpll_gpll_p)  = { "xin24m", "xin32k",
192                                             "cpll", "gpll" };
193 PNAME(mux_pciecore_cru_phy_p)           = { "clk_pcie_core_cru",
194                                             "clk_pcie_core_phy" };
195
196 PNAME(mux_aclk_emmc_p)                  = { "cpll_aclk_emmc_src",
197                                             "gpll_aclk_emmc_src" };
198
199 PNAME(mux_aclk_perilp0_p)               = { "cpll_aclk_perilp0_src",
200                                             "gpll_aclk_perilp0_src" };
201
202 PNAME(mux_fclk_cm0s_p)                  = { "cpll_fclk_cm0s_src",
203                                             "gpll_fclk_cm0s_src" };
204
205 PNAME(mux_hclk_perilp1_p)               = { "cpll_hclk_perilp1_src",
206                                             "gpll_hclk_perilp1_src" };
207
208 PNAME(mux_clk_testout1_p)               = { "clk_testout1_pll_src", "xin24m" };
209 PNAME(mux_clk_testout2_p)               = { "clk_testout2_pll_src", "xin24m" };
210
211 PNAME(mux_usbphy_480m_p)                = { "clk_usbphy0_480m_src",
212                                             "clk_usbphy1_480m_src" };
213 PNAME(mux_aclk_gmac_p)                  = { "cpll_aclk_gmac_src",
214                                             "gpll_aclk_gmac_src" };
215 PNAME(mux_rmii_p)                       = { "clk_gmac", "clkin_gmac" };
216 PNAME(mux_spdif_p)                      = { "clk_spdif_div", "clk_spdif_frac",
217                                             "clkin_i2s", "xin12m" };
218 PNAME(mux_i2s0_p)                       = { "clk_i2s0_div", "clk_i2s0_frac",
219                                             "clkin_i2s", "xin12m" };
220 PNAME(mux_i2s1_p)                       = { "clk_i2s1_div", "clk_i2s1_frac",
221                                             "clkin_i2s", "xin12m" };
222 PNAME(mux_i2s2_p)                       = { "clk_i2s2_div", "clk_i2s2_frac",
223                                             "clkin_i2s", "xin12m" };
224 PNAME(mux_i2sch_p)                      = { "clk_i2s0", "clk_i2s1",
225                                             "clk_i2s2" };
226 PNAME(mux_i2sout_p)                     = { "clk_i2sout_src", "xin12m" };
227
228 PNAME(mux_uart0_p)      = { "clk_uart0_div", "clk_uart0_frac", "xin24m" };
229 PNAME(mux_uart1_p)      = { "clk_uart1_div", "clk_uart1_frac", "xin24m" };
230 PNAME(mux_uart2_p)      = { "clk_uart2_div", "clk_uart2_frac", "xin24m" };
231 PNAME(mux_uart3_p)      = { "clk_uart3_div", "clk_uart3_frac", "xin24m" };
232
233 /* PMU CRU parents */
234 PNAME(mux_ppll_24m_p)           = { "ppll", "xin24m" };
235 PNAME(mux_24m_ppll_p)           = { "xin24m", "ppll" };
236 PNAME(mux_fclk_cm0s_pmu_ppll_p) = { "fclk_cm0s_pmu_ppll_src", "xin24m" };
237 PNAME(mux_wifi_pmu_p)           = { "clk_wifi_div", "clk_wifi_frac" };
238 PNAME(mux_uart4_pmu_p)          = { "clk_uart4_div", "clk_uart4_frac",
239                                     "xin24m" };
240 PNAME(mux_clk_testout2_2io_p)   = { "clk_testout2", "clk_32k_suspend_pmu" };
241
242 static struct rockchip_pll_clock rk3399_pll_clks[] __initdata = {
243         [lpll] = PLL(pll_rk3399, PLL_APLLL, "lpll", mux_pll_p, 0, RK3399_PLL_CON(0),
244                      RK3399_PLL_CON(3), 8, 31, 0, rk3399_pll_rates),
245         [bpll] = PLL(pll_rk3399, PLL_APLLB, "bpll", mux_pll_p, 0, RK3399_PLL_CON(8),
246                      RK3399_PLL_CON(11), 8, 31, 0, rk3399_pll_rates),
247         [dpll] = PLL(pll_rk3399, PLL_DPLL, "dpll", mux_pll_p, 0, RK3399_PLL_CON(16),
248                      RK3399_PLL_CON(19), 8, 31, 0, NULL),
249         [cpll] = PLL(pll_rk3399, PLL_CPLL, "cpll", mux_pll_p, 0, RK3399_PLL_CON(24),
250                      RK3399_PLL_CON(27), 8, 31, ROCKCHIP_PLL_SYNC_RATE, rk3399_pll_rates),
251         [gpll] = PLL(pll_rk3399, PLL_GPLL, "gpll", mux_pll_p, 0, RK3399_PLL_CON(32),
252                      RK3399_PLL_CON(35), 8, 31, ROCKCHIP_PLL_SYNC_RATE, rk3399_pll_rates),
253         [npll] = PLL(pll_rk3399, PLL_NPLL, "npll",  mux_pll_p, 0, RK3399_PLL_CON(40),
254                      RK3399_PLL_CON(43), 8, 31, ROCKCHIP_PLL_SYNC_RATE, rk3399_pll_rates),
255         [vpll] = PLL(pll_rk3399, PLL_VPLL, "vpll",  mux_pll_p, 0, RK3399_PLL_CON(48),
256                      RK3399_PLL_CON(51), 8, 31, ROCKCHIP_PLL_SYNC_RATE, rk3399_vpll_rates),
257 };
258
259 static struct rockchip_pll_clock rk3399_pmu_pll_clks[] __initdata = {
260         [ppll] = PLL(pll_rk3399, PLL_PPLL, "ppll",  mux_pll_p, 0, RK3399_PMU_PLL_CON(0),
261                      RK3399_PMU_PLL_CON(3), 8, 31, ROCKCHIP_PLL_SYNC_RATE, rk3399_pll_rates),
262 };
263
264 #define MFLAGS CLK_MUX_HIWORD_MASK
265 #define DFLAGS CLK_DIVIDER_HIWORD_MASK
266 #define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE)
267 #define IFLAGS ROCKCHIP_INVERTER_HIWORD_MASK
268
269 static struct rockchip_clk_branch rk3399_spdif_fracmux __initdata =
270         MUX(0, "clk_spdif_mux", mux_spdif_p, CLK_SET_RATE_PARENT,
271                         RK3399_CLKSEL_CON(32), 13, 2, MFLAGS);
272
273 static struct rockchip_clk_branch rk3399_i2s0_fracmux __initdata =
274         MUX(0, "clk_i2s0_mux", mux_i2s0_p, CLK_SET_RATE_PARENT,
275                         RK3399_CLKSEL_CON(28), 8, 2, MFLAGS);
276
277 static struct rockchip_clk_branch rk3399_i2s1_fracmux __initdata =
278         MUX(0, "clk_i2s1_mux", mux_i2s1_p, CLK_SET_RATE_PARENT,
279                         RK3399_CLKSEL_CON(29), 8, 2, MFLAGS);
280
281 static struct rockchip_clk_branch rk3399_i2s2_fracmux __initdata =
282         MUX(0, "clk_i2s2_mux", mux_i2s2_p, CLK_SET_RATE_PARENT,
283                         RK3399_CLKSEL_CON(30), 8, 2, MFLAGS);
284
285 static struct rockchip_clk_branch rk3399_uart0_fracmux __initdata =
286         MUX(SCLK_UART0, "clk_uart0", mux_uart0_p, CLK_SET_RATE_PARENT,
287                         RK3399_CLKSEL_CON(33), 8, 2, MFLAGS);
288
289 static struct rockchip_clk_branch rk3399_uart1_fracmux __initdata =
290         MUX(SCLK_UART1, "clk_uart1", mux_uart1_p, CLK_SET_RATE_PARENT,
291                         RK3399_CLKSEL_CON(34), 8, 2, MFLAGS);
292
293 static struct rockchip_clk_branch rk3399_uart2_fracmux __initdata =
294         MUX(SCLK_UART2, "clk_uart2", mux_uart2_p, CLK_SET_RATE_PARENT,
295                         RK3399_CLKSEL_CON(35), 8, 2, MFLAGS);
296
297 static struct rockchip_clk_branch rk3399_uart3_fracmux __initdata =
298         MUX(SCLK_UART3, "clk_uart3", mux_uart3_p, CLK_SET_RATE_PARENT,
299                         RK3399_CLKSEL_CON(36), 8, 2, MFLAGS);
300
301 static struct rockchip_clk_branch rk3399_uart4_pmu_fracmux __initdata =
302         MUX(SCLK_UART4_PMU, "clk_uart4_pmu", mux_uart4_pmu_p, CLK_SET_RATE_PARENT,
303                         RK3399_PMU_CLKSEL_CON(5), 8, 2, MFLAGS);
304
305 static struct rockchip_clk_branch rk3399_dclk_vop0_fracmux __initdata =
306         MUX(DCLK_VOP0, "dclk_vop0", mux_dclk_vop0_p, CLK_SET_RATE_PARENT | CLK_KEEP_REQ_RATE,
307                         RK3399_CLKSEL_CON(49), 11, 1, MFLAGS);
308
309 static struct rockchip_clk_branch rk3399_dclk_vop1_fracmux __initdata =
310         MUX(DCLK_VOP1, "dclk_vop1", mux_dclk_vop1_p, CLK_SET_RATE_PARENT | CLK_KEEP_REQ_RATE,
311                         RK3399_CLKSEL_CON(50), 11, 1, MFLAGS);
312
313 static struct rockchip_clk_branch rk3399_pmuclk_wifi_fracmux __initdata =
314         MUX(SCLK_WIFI_PMU, "clk_wifi_pmu", mux_wifi_pmu_p, CLK_SET_RATE_PARENT,
315                         RK3399_PMU_CLKSEL_CON(1), 14, 1, MFLAGS);
316
317 static const struct rockchip_cpuclk_reg_data rk3399_cpuclkl_data = {
318         .core_reg = RK3399_CLKSEL_CON(0),
319         .div_core_shift = 0,
320         .div_core_mask = 0x1f,
321         .mux_core_alt = 3,
322         .mux_core_main = 0,
323         .mux_core_shift = 6,
324         .mux_core_mask = 0x3,
325 };
326
327 static const struct rockchip_cpuclk_reg_data rk3399_cpuclkb_data = {
328         .core_reg = RK3399_CLKSEL_CON(2),
329         .div_core_shift = 0,
330         .div_core_mask = 0x1f,
331         .mux_core_alt = 3,
332         .mux_core_main = 1,
333         .mux_core_shift = 6,
334         .mux_core_mask = 0x3,
335 };
336
337 #define RK3399_DIV_ACLKM_MASK           0x1f
338 #define RK3399_DIV_ACLKM_SHIFT          8
339 #define RK3399_DIV_ATCLK_MASK           0x1f
340 #define RK3399_DIV_ATCLK_SHIFT          0
341 #define RK3399_DIV_PCLK_DBG_MASK        0x1f
342 #define RK3399_DIV_PCLK_DBG_SHIFT       8
343
344 #define RK3399_CLKSEL0(_offs, _aclkm)                                   \
345         {                                                               \
346                 .reg = RK3399_CLKSEL_CON(0 + _offs),                    \
347                 .val = HIWORD_UPDATE(_aclkm, RK3399_DIV_ACLKM_MASK,     \
348                                 RK3399_DIV_ACLKM_SHIFT),                \
349         }
350 #define RK3399_CLKSEL1(_offs, _atclk, _pdbg)                            \
351         {                                                               \
352                 .reg = RK3399_CLKSEL_CON(1 + _offs),                    \
353                 .val = HIWORD_UPDATE(_atclk, RK3399_DIV_ATCLK_MASK,     \
354                                 RK3399_DIV_ATCLK_SHIFT) |               \
355                        HIWORD_UPDATE(_pdbg, RK3399_DIV_PCLK_DBG_MASK,   \
356                                 RK3399_DIV_PCLK_DBG_SHIFT),             \
357         }
358
359 /* cluster_l: aclkm in clksel0, rest in clksel1 */
360 #define RK3399_CPUCLKL_RATE(_prate, _aclkm, _atclk, _pdbg)              \
361         {                                                               \
362                 .prate = _prate##U,                                     \
363                 .divs = {                                               \
364                         RK3399_CLKSEL0(0, _aclkm),                      \
365                         RK3399_CLKSEL1(0, _atclk, _pdbg),               \
366                 },                                                      \
367         }
368
369 /* cluster_b: aclkm in clksel2, rest in clksel3 */
370 #define RK3399_CPUCLKB_RATE(_prate, _aclkm, _atclk, _pdbg)              \
371         {                                                               \
372                 .prate = _prate##U,                                     \
373                 .divs = {                                               \
374                         RK3399_CLKSEL0(2, _aclkm),                      \
375                         RK3399_CLKSEL1(2, _atclk, _pdbg),               \
376                 },                                                      \
377         }
378
379 static struct rockchip_cpuclk_rate_table rk3399_cpuclkl_rates[] __initdata = {
380         RK3399_CPUCLKL_RATE(1800000000, 1, 8, 8),
381         RK3399_CPUCLKL_RATE(1704000000, 1, 8, 8),
382         RK3399_CPUCLKL_RATE(1608000000, 1, 7, 7),
383         RK3399_CPUCLKL_RATE(1512000000, 1, 7, 7),
384         RK3399_CPUCLKL_RATE(1488000000, 1, 6, 6),
385         RK3399_CPUCLKL_RATE(1416000000, 1, 6, 6),
386         RK3399_CPUCLKL_RATE(1200000000, 1, 5, 5),
387         RK3399_CPUCLKL_RATE(1008000000, 1, 5, 5),
388         RK3399_CPUCLKL_RATE( 816000000, 1, 4, 4),
389         RK3399_CPUCLKL_RATE( 696000000, 1, 3, 3),
390         RK3399_CPUCLKL_RATE( 600000000, 1, 3, 3),
391         RK3399_CPUCLKL_RATE( 408000000, 1, 2, 2),
392         RK3399_CPUCLKL_RATE( 312000000, 1, 1, 1),
393         RK3399_CPUCLKL_RATE( 216000000, 1, 1, 1),
394         RK3399_CPUCLKL_RATE(  96000000, 1, 1, 1),
395 };
396
397 static struct rockchip_cpuclk_rate_table rk3399_cpuclkb_rates[] __initdata = {
398         RK3399_CPUCLKB_RATE(2208000000, 1, 11, 11),
399         RK3399_CPUCLKB_RATE(2184000000, 1, 11, 11),
400         RK3399_CPUCLKB_RATE(2088000000, 1, 10, 10),
401         RK3399_CPUCLKB_RATE(2040000000, 1, 10, 10),
402         RK3399_CPUCLKB_RATE(1992000000, 1, 9, 9),
403         RK3399_CPUCLKB_RATE(1896000000, 1, 9, 9),
404         RK3399_CPUCLKB_RATE(1800000000, 1, 8, 8),
405         RK3399_CPUCLKB_RATE(1704000000, 1, 8, 8),
406         RK3399_CPUCLKB_RATE(1608000000, 1, 7, 7),
407         RK3399_CPUCLKB_RATE(1512000000, 1, 7, 7),
408         RK3399_CPUCLKB_RATE(1488000000, 1, 6, 6),
409         RK3399_CPUCLKB_RATE(1416000000, 1, 6, 6),
410         RK3399_CPUCLKB_RATE(1200000000, 1, 5, 5),
411         RK3399_CPUCLKB_RATE(1008000000, 1, 5, 5),
412         RK3399_CPUCLKB_RATE( 816000000, 1, 4, 4),
413         RK3399_CPUCLKB_RATE( 696000000, 1, 3, 3),
414         RK3399_CPUCLKB_RATE( 600000000, 1, 3, 3),
415         RK3399_CPUCLKB_RATE( 408000000, 1, 2, 2),
416         RK3399_CPUCLKB_RATE( 312000000, 1, 1, 1),
417         RK3399_CPUCLKB_RATE( 216000000, 1, 1, 1),
418         RK3399_CPUCLKB_RATE(  96000000, 1, 1, 1),
419 };
420
421 static struct rockchip_clk_branch rk3399_clk_branches[] __initdata = {
422         /*
423          * CRU Clock-Architecture
424          */
425
426         /* usbphy */
427         GATE(SCLK_USB2PHY0_REF, "clk_usb2phy0_ref", "xin24m", CLK_IGNORE_UNUSED,
428                         RK3399_CLKGATE_CON(6), 5, GFLAGS),
429         GATE(SCLK_USB2PHY1_REF, "clk_usb2phy1_ref", "xin24m", CLK_IGNORE_UNUSED,
430                         RK3399_CLKGATE_CON(6), 6, GFLAGS),
431
432         GATE(0, "clk_usbphy0_480m_src", "clk_usbphy0_480m", CLK_IGNORE_UNUSED,
433                         RK3399_CLKGATE_CON(13), 12, GFLAGS),
434         GATE(0, "clk_usbphy1_480m_src", "clk_usbphy1_480m", CLK_IGNORE_UNUSED,
435                         RK3399_CLKGATE_CON(13), 12, GFLAGS),
436         MUX(0, "clk_usbphy_480m", mux_usbphy_480m_p, CLK_IGNORE_UNUSED,
437                         RK3399_CLKSEL_CON(14), 6, 1, MFLAGS),
438
439         MUX(0, "upll", mux_pll_src_24m_usbphy480m_p, 0,
440                         RK3399_CLKSEL_CON(14), 15, 1, MFLAGS),
441
442         COMPOSITE_NODIV(SCLK_HSICPHY, "clk_hsicphy", mux_pll_src_cpll_gpll_npll_usbphy480m_p, 0,
443                         RK3399_CLKSEL_CON(19), 0, 2, MFLAGS,
444                         RK3399_CLKGATE_CON(6), 4, GFLAGS),
445
446         COMPOSITE(ACLK_USB3, "aclk_usb3", mux_pll_src_cpll_gpll_npll_p, 0,
447                         RK3399_CLKSEL_CON(39), 6, 2, MFLAGS, 0, 5, DFLAGS,
448                         RK3399_CLKGATE_CON(12), 0, GFLAGS),
449         GATE(ACLK_USB3_NOC, "aclk_usb3_noc", "aclk_usb3", CLK_IGNORE_UNUSED,
450                         RK3399_CLKGATE_CON(30), 0, GFLAGS),
451         GATE(ACLK_USB3OTG0, "aclk_usb3otg0", "aclk_usb3", 0,
452                         RK3399_CLKGATE_CON(30), 1, GFLAGS),
453         GATE(ACLK_USB3OTG1, "aclk_usb3otg1", "aclk_usb3", 0,
454                         RK3399_CLKGATE_CON(30), 2, GFLAGS),
455         GATE(ACLK_USB3_RKSOC_AXI_PERF, "aclk_usb3_rksoc_axi_perf", "aclk_usb3", 0,
456                         RK3399_CLKGATE_CON(30), 3, GFLAGS),
457         GATE(ACLK_USB3_GRF, "aclk_usb3_grf", "aclk_usb3", 0,
458                         RK3399_CLKGATE_CON(30), 4, GFLAGS),
459
460         GATE(SCLK_USB3OTG0_REF, "clk_usb3otg0_ref", "xin24m", 0,
461                         RK3399_CLKGATE_CON(12), 1, GFLAGS),
462         GATE(SCLK_USB3OTG1_REF, "clk_usb3otg1_ref", "xin24m", 0,
463                         RK3399_CLKGATE_CON(12), 2, GFLAGS),
464
465         COMPOSITE(SCLK_USB3OTG0_SUSPEND, "clk_usb3otg0_suspend", mux_pll_p, 0,
466                         RK3399_CLKSEL_CON(40), 15, 1, MFLAGS, 0, 10, DFLAGS,
467                         RK3399_CLKGATE_CON(12), 3, GFLAGS),
468
469         COMPOSITE(SCLK_USB3OTG1_SUSPEND, "clk_usb3otg1_suspend", mux_pll_p, 0,
470                         RK3399_CLKSEL_CON(41), 15, 1, MFLAGS, 0, 10, DFLAGS,
471                         RK3399_CLKGATE_CON(12), 4, GFLAGS),
472
473         COMPOSITE(SCLK_UPHY0_TCPDPHY_REF, "clk_uphy0_tcpdphy_ref", mux_pll_p, 0,
474                         RK3399_CLKSEL_CON(64), 15, 1, MFLAGS, 8, 5, DFLAGS,
475                         RK3399_CLKGATE_CON(13), 4, GFLAGS),
476
477         COMPOSITE(SCLK_UPHY0_TCPDCORE, "clk_uphy0_tcpdcore", mux_pll_src_24m_32k_cpll_gpll_p, 0,
478                         RK3399_CLKSEL_CON(64), 6, 2, MFLAGS, 0, 5, DFLAGS,
479                         RK3399_CLKGATE_CON(13), 5, GFLAGS),
480
481         COMPOSITE(SCLK_UPHY1_TCPDPHY_REF, "clk_uphy1_tcpdphy_ref", mux_pll_p, 0,
482                         RK3399_CLKSEL_CON(65), 15, 1, MFLAGS, 8, 5, DFLAGS,
483                         RK3399_CLKGATE_CON(13), 6, GFLAGS),
484
485         COMPOSITE(SCLK_UPHY1_TCPDCORE, "clk_uphy1_tcpdcore", mux_pll_src_24m_32k_cpll_gpll_p, 0,
486                         RK3399_CLKSEL_CON(65), 6, 2, MFLAGS, 0, 5, DFLAGS,
487                         RK3399_CLKGATE_CON(13), 7, GFLAGS),
488
489         /* little core */
490         GATE(0, "clk_core_l_lpll_src", "lpll", CLK_IGNORE_UNUSED,
491                         RK3399_CLKGATE_CON(0), 0, GFLAGS),
492         GATE(0, "clk_core_l_bpll_src", "bpll", CLK_IGNORE_UNUSED,
493                         RK3399_CLKGATE_CON(0), 1, GFLAGS),
494         GATE(0, "clk_core_l_dpll_src", "dpll", CLK_IGNORE_UNUSED,
495                         RK3399_CLKGATE_CON(0), 2, GFLAGS),
496         GATE(0, "clk_core_l_gpll_src", "gpll", CLK_IGNORE_UNUSED,
497                         RK3399_CLKGATE_CON(0), 3, GFLAGS),
498
499         COMPOSITE_NOMUX(0, "aclkm_core_l", "armclkl", CLK_IGNORE_UNUSED,
500                         RK3399_CLKSEL_CON(0), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
501                         RK3399_CLKGATE_CON(0), 4, GFLAGS),
502         COMPOSITE_NOMUX(0, "atclk_core_l", "armclkl", CLK_IGNORE_UNUSED,
503                         RK3399_CLKSEL_CON(1), 0, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
504                         RK3399_CLKGATE_CON(0), 5, GFLAGS),
505         COMPOSITE_NOMUX(0, "pclk_dbg_core_l", "armclkl", CLK_IGNORE_UNUSED,
506                         RK3399_CLKSEL_CON(1), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
507                         RK3399_CLKGATE_CON(0), 6, GFLAGS),
508
509         GATE(ACLK_CORE_ADB400_CORE_L_2_CCI500, "aclk_core_adb400_core_l_2_cci500", "aclkm_core_l", CLK_IGNORE_UNUSED,
510                         RK3399_CLKGATE_CON(14), 12, GFLAGS),
511         GATE(ACLK_PERF_CORE_L, "aclk_perf_core_l", "aclkm_core_l", CLK_IGNORE_UNUSED,
512                         RK3399_CLKGATE_CON(14), 13, GFLAGS),
513
514         GATE(0, "clk_dbg_pd_core_l", "armclkl", CLK_IGNORE_UNUSED,
515                         RK3399_CLKGATE_CON(14), 9, GFLAGS),
516         GATE(ACLK_GIC_ADB400_GIC_2_CORE_L, "aclk_core_adb400_gic_2_core_l", "armclkl", CLK_IGNORE_UNUSED,
517                         RK3399_CLKGATE_CON(14), 10, GFLAGS),
518         GATE(ACLK_GIC_ADB400_CORE_L_2_GIC, "aclk_core_adb400_core_l_2_gic", "armclkl", CLK_IGNORE_UNUSED,
519                         RK3399_CLKGATE_CON(14), 11, GFLAGS),
520         GATE(SCLK_PVTM_CORE_L, "clk_pvtm_core_l", "xin24m", CLK_IGNORE_UNUSED,
521                         RK3399_CLKGATE_CON(0), 7, GFLAGS),
522
523         /* big core */
524         GATE(0, "clk_core_b_lpll_src", "lpll", CLK_IGNORE_UNUSED,
525                         RK3399_CLKGATE_CON(1), 0, GFLAGS),
526         GATE(0, "clk_core_b_bpll_src", "bpll", CLK_IGNORE_UNUSED,
527                         RK3399_CLKGATE_CON(1), 1, GFLAGS),
528         GATE(0, "clk_core_b_dpll_src", "dpll", CLK_IGNORE_UNUSED,
529                         RK3399_CLKGATE_CON(1), 2, GFLAGS),
530         GATE(0, "clk_core_b_gpll_src", "gpll", CLK_IGNORE_UNUSED,
531                         RK3399_CLKGATE_CON(1), 3, GFLAGS),
532
533         COMPOSITE_NOMUX(0, "aclkm_core_b", "armclkb", CLK_IGNORE_UNUSED,
534                         RK3399_CLKSEL_CON(2), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
535                         RK3399_CLKGATE_CON(1), 4, GFLAGS),
536         COMPOSITE_NOMUX(0, "atclk_core_b", "armclkb", CLK_IGNORE_UNUSED,
537                         RK3399_CLKSEL_CON(3), 0, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
538                         RK3399_CLKGATE_CON(1), 5, GFLAGS),
539         COMPOSITE_NOMUX(0, "pclk_dbg_core_b", "armclkb", CLK_IGNORE_UNUSED,
540                         RK3399_CLKSEL_CON(3), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
541                         RK3399_CLKGATE_CON(1), 6, GFLAGS),
542
543         GATE(ACLK_CORE_ADB400_CORE_B_2_CCI500, "aclk_core_adb400_core_b_2_cci500", "aclkm_core_b", CLK_IGNORE_UNUSED,
544                         RK3399_CLKGATE_CON(14), 5, GFLAGS),
545         GATE(ACLK_PERF_CORE_B, "aclk_perf_core_b", "aclkm_core_b", CLK_IGNORE_UNUSED,
546                         RK3399_CLKGATE_CON(14), 6, GFLAGS),
547
548         GATE(0, "clk_dbg_pd_core_b", "armclkb", CLK_IGNORE_UNUSED,
549                         RK3399_CLKGATE_CON(14), 1, GFLAGS),
550         GATE(ACLK_GIC_ADB400_GIC_2_CORE_B, "aclk_core_adb400_gic_2_core_b", "armclkb", CLK_IGNORE_UNUSED,
551                         RK3399_CLKGATE_CON(14), 3, GFLAGS),
552         GATE(ACLK_GIC_ADB400_CORE_B_2_GIC, "aclk_core_adb400_core_b_2_gic", "armclkb", CLK_IGNORE_UNUSED,
553                         RK3399_CLKGATE_CON(14), 4, GFLAGS),
554
555         DIV(0, "pclken_dbg_core_b", "pclk_dbg_core_b", CLK_IGNORE_UNUSED,
556                         RK3399_CLKSEL_CON(3), 13, 2, DFLAGS | CLK_DIVIDER_READ_ONLY),
557
558         GATE(0, "pclk_dbg_cxcs_pd_core_b", "pclk_dbg_core_b", CLK_IGNORE_UNUSED,
559                         RK3399_CLKGATE_CON(14), 2, GFLAGS),
560
561         GATE(SCLK_PVTM_CORE_B, "clk_pvtm_core_b", "xin24m", CLK_IGNORE_UNUSED,
562                         RK3399_CLKGATE_CON(1), 7, GFLAGS),
563
564         /* gmac */
565         GATE(0, "cpll_aclk_gmac_src", "cpll", CLK_IGNORE_UNUSED,
566                         RK3399_CLKGATE_CON(6), 9, GFLAGS),
567         GATE(0, "gpll_aclk_gmac_src", "gpll", CLK_IGNORE_UNUSED,
568                         RK3399_CLKGATE_CON(6), 8, GFLAGS),
569         COMPOSITE(0, "aclk_gmac_pre", mux_aclk_gmac_p, 0,
570                         RK3399_CLKSEL_CON(20), 7, 1, MFLAGS, 0, 5, DFLAGS,
571                         RK3399_CLKGATE_CON(6), 10, GFLAGS),
572
573         GATE(ACLK_GMAC, "aclk_gmac", "aclk_gmac_pre", 0,
574                         RK3399_CLKGATE_CON(32), 0, GFLAGS),
575         GATE(ACLK_GMAC_NOC, "aclk_gmac_noc", "aclk_gmac_pre", CLK_IGNORE_UNUSED,
576                         RK3399_CLKGATE_CON(32), 1, GFLAGS),
577         GATE(ACLK_PERF_GMAC, "aclk_perf_gmac", "aclk_gmac_pre", 0,
578                         RK3399_CLKGATE_CON(32), 4, GFLAGS),
579
580         COMPOSITE_NOMUX(0, "pclk_gmac_pre", "aclk_gmac_pre", 0,
581                         RK3399_CLKSEL_CON(19), 8, 3, DFLAGS,
582                         RK3399_CLKGATE_CON(6), 11, GFLAGS),
583         GATE(PCLK_GMAC, "pclk_gmac", "pclk_gmac_pre", 0,
584                         RK3399_CLKGATE_CON(32), 2, GFLAGS),
585         GATE(PCLK_GMAC_NOC, "pclk_gmac_noc", "pclk_gmac_pre", CLK_IGNORE_UNUSED,
586                         RK3399_CLKGATE_CON(32), 3, GFLAGS),
587
588         COMPOSITE(SCLK_MAC, "clk_gmac", mux_pll_src_cpll_gpll_npll_p, 0,
589                         RK3399_CLKSEL_CON(20), 14, 2, MFLAGS, 8, 5, DFLAGS,
590                         RK3399_CLKGATE_CON(5), 5, GFLAGS),
591
592         MUX(SCLK_RMII_SRC, "clk_rmii_src", mux_rmii_p, CLK_SET_RATE_PARENT,
593                         RK3399_CLKSEL_CON(19), 4, 1, MFLAGS),
594         GATE(SCLK_MACREF_OUT, "clk_mac_refout", "clk_rmii_src", 0,
595                         RK3399_CLKGATE_CON(5), 6, GFLAGS),
596         GATE(SCLK_MACREF, "clk_mac_ref", "clk_rmii_src", 0,
597                         RK3399_CLKGATE_CON(5), 7, GFLAGS),
598         GATE(SCLK_MAC_RX, "clk_rmii_rx", "clk_rmii_src", 0,
599                         RK3399_CLKGATE_CON(5), 8, GFLAGS),
600         GATE(SCLK_MAC_TX, "clk_rmii_tx", "clk_rmii_src", 0,
601                         RK3399_CLKGATE_CON(5), 9, GFLAGS),
602
603         /* spdif */
604         COMPOSITE(0, "clk_spdif_div", mux_pll_src_cpll_gpll_p, 0,
605                         RK3399_CLKSEL_CON(32), 7, 1, MFLAGS, 0, 7, DFLAGS,
606                         RK3399_CLKGATE_CON(8), 13, GFLAGS),
607         COMPOSITE_FRACMUX(0, "clk_spdif_frac", "clk_spdif_div", CLK_SET_RATE_PARENT,
608                         RK3399_CLKSEL_CON(99), 0,
609                         RK3399_CLKGATE_CON(8), 14, GFLAGS,
610                         &rk3399_spdif_fracmux),
611         GATE(SCLK_SPDIF_8CH, "clk_spdif", "clk_spdif_mux", CLK_SET_RATE_PARENT,
612                         RK3399_CLKGATE_CON(8), 15, GFLAGS),
613
614         COMPOSITE(SCLK_SPDIF_REC_DPTX, "clk_spdif_rec_dptx", mux_pll_src_cpll_gpll_p, 0,
615                         RK3399_CLKSEL_CON(32), 15, 1, MFLAGS, 8, 5, DFLAGS,
616                         RK3399_CLKGATE_CON(10), 6, GFLAGS),
617         /* i2s */
618         COMPOSITE(0, "clk_i2s0_div", mux_pll_src_cpll_gpll_p, 0,
619                         RK3399_CLKSEL_CON(28), 7, 1, MFLAGS, 0, 7, DFLAGS,
620                         RK3399_CLKGATE_CON(8), 3, GFLAGS),
621         COMPOSITE_FRACMUX(0, "clk_i2s0_frac", "clk_i2s0_div", CLK_SET_RATE_PARENT,
622                         RK3399_CLKSEL_CON(96), 0,
623                         RK3399_CLKGATE_CON(8), 4, GFLAGS,
624                         &rk3399_i2s0_fracmux),
625         GATE(SCLK_I2S0_8CH, "clk_i2s0", "clk_i2s0_mux", CLK_SET_RATE_PARENT,
626                         RK3399_CLKGATE_CON(8), 5, GFLAGS),
627
628         COMPOSITE(0, "clk_i2s1_div", mux_pll_src_cpll_gpll_p, 0,
629                         RK3399_CLKSEL_CON(29), 7, 1, MFLAGS, 0, 7, DFLAGS,
630                         RK3399_CLKGATE_CON(8), 6, GFLAGS),
631         COMPOSITE_FRACMUX(0, "clk_i2s1_frac", "clk_i2s1_div", CLK_SET_RATE_PARENT,
632                         RK3399_CLKSEL_CON(97), 0,
633                         RK3399_CLKGATE_CON(8), 7, GFLAGS,
634                         &rk3399_i2s1_fracmux),
635         GATE(SCLK_I2S1_8CH, "clk_i2s1", "clk_i2s1_mux", CLK_SET_RATE_PARENT,
636                         RK3399_CLKGATE_CON(8), 8, GFLAGS),
637
638         COMPOSITE(0, "clk_i2s2_div", mux_pll_src_cpll_gpll_p, 0,
639                         RK3399_CLKSEL_CON(30), 7, 1, MFLAGS, 0, 7, DFLAGS,
640                         RK3399_CLKGATE_CON(8), 9, GFLAGS),
641         COMPOSITE_FRACMUX(0, "clk_i2s2_frac", "clk_i2s2_div", CLK_SET_RATE_PARENT,
642                         RK3399_CLKSEL_CON(98), 0,
643                         RK3399_CLKGATE_CON(8), 10, GFLAGS,
644                         &rk3399_i2s2_fracmux),
645         GATE(SCLK_I2S2_8CH, "clk_i2s2", "clk_i2s2_mux", CLK_SET_RATE_PARENT,
646                         RK3399_CLKGATE_CON(8), 11, GFLAGS),
647
648         MUX(0, "clk_i2sout_src", mux_i2sch_p, CLK_SET_RATE_PARENT,
649                         RK3399_CLKSEL_CON(31), 0, 2, MFLAGS),
650         COMPOSITE_NODIV(SCLK_I2S_8CH_OUT, "clk_i2sout", mux_i2sout_p, CLK_SET_RATE_PARENT,
651                         RK3399_CLKSEL_CON(30), 8, 2, MFLAGS,
652                         RK3399_CLKGATE_CON(8), 12, GFLAGS),
653
654         /* uart */
655         MUX(0, "clk_uart0_src", mux_pll_src_cpll_gpll_upll_p, 0,
656                         RK3399_CLKSEL_CON(33), 12, 2, MFLAGS),
657         COMPOSITE_NOMUX(0, "clk_uart0_div", "clk_uart0_src", 0,
658                         RK3399_CLKSEL_CON(33), 0, 7, DFLAGS,
659                         RK3399_CLKGATE_CON(9), 0, GFLAGS),
660         COMPOSITE_FRACMUX(0, "clk_uart0_frac", "clk_uart0_div", CLK_SET_RATE_PARENT,
661                         RK3399_CLKSEL_CON(100), 0,
662                         RK3399_CLKGATE_CON(9), 1, GFLAGS,
663                         &rk3399_uart0_fracmux),
664
665         MUX(0, "clk_uart_src", mux_pll_src_cpll_gpll_p, 0,
666                         RK3399_CLKSEL_CON(33), 15, 1, MFLAGS),
667         COMPOSITE_NOMUX(0, "clk_uart1_div", "clk_uart_src", 0,
668                         RK3399_CLKSEL_CON(34), 0, 7, DFLAGS,
669                         RK3399_CLKGATE_CON(9), 2, GFLAGS),
670         COMPOSITE_FRACMUX(0, "clk_uart1_frac", "clk_uart1_div", CLK_SET_RATE_PARENT,
671                         RK3399_CLKSEL_CON(101), 0,
672                         RK3399_CLKGATE_CON(9), 3, GFLAGS,
673                         &rk3399_uart1_fracmux),
674
675         COMPOSITE_NOMUX(0, "clk_uart2_div", "clk_uart_src", 0,
676                         RK3399_CLKSEL_CON(35), 0, 7, DFLAGS,
677                         RK3399_CLKGATE_CON(9), 4, GFLAGS),
678         COMPOSITE_FRACMUX(0, "clk_uart2_frac", "clk_uart2_div", CLK_SET_RATE_PARENT,
679                         RK3399_CLKSEL_CON(102), 0,
680                         RK3399_CLKGATE_CON(9), 5, GFLAGS,
681                         &rk3399_uart2_fracmux),
682
683         COMPOSITE_NOMUX(0, "clk_uart3_div", "clk_uart_src", 0,
684                         RK3399_CLKSEL_CON(36), 0, 7, DFLAGS,
685                         RK3399_CLKGATE_CON(9), 6, GFLAGS),
686         COMPOSITE_FRACMUX(0, "clk_uart3_frac", "clk_uart3_div", CLK_SET_RATE_PARENT,
687                         RK3399_CLKSEL_CON(103), 0,
688                         RK3399_CLKGATE_CON(9), 7, GFLAGS,
689                         &rk3399_uart3_fracmux),
690
691         COMPOSITE(0, "pclk_ddr", mux_pll_src_cpll_gpll_p, CLK_IGNORE_UNUSED,
692                         RK3399_CLKSEL_CON(6), 15, 1, MFLAGS, 8, 5, DFLAGS,
693                         RK3399_CLKGATE_CON(3), 4, GFLAGS),
694
695         GATE(PCLK_CENTER_MAIN_NOC, "pclk_center_main_noc", "pclk_ddr", CLK_IGNORE_UNUSED,
696                         RK3399_CLKGATE_CON(18), 10, GFLAGS),
697         GATE(PCLK_DDR_MON, "pclk_ddr_mon", "pclk_ddr", CLK_IGNORE_UNUSED,
698                         RK3399_CLKGATE_CON(18), 12, GFLAGS),
699         GATE(PCLK_CIC, "pclk_cic", "pclk_ddr", CLK_IGNORE_UNUSED,
700                         RK3399_CLKGATE_CON(18), 15, GFLAGS),
701         GATE(PCLK_DDR_SGRF, "pclk_ddr_sgrf", "pclk_ddr", CLK_IGNORE_UNUSED,
702                         RK3399_CLKGATE_CON(19), 2, GFLAGS),
703
704         GATE(SCLK_PVTM_DDR, "clk_pvtm_ddr", "xin24m", CLK_IGNORE_UNUSED,
705                         RK3399_CLKGATE_CON(4), 11, GFLAGS),
706         GATE(SCLK_DFIMON0_TIMER, "clk_dfimon0_timer", "xin24m", CLK_IGNORE_UNUSED,
707                         RK3399_CLKGATE_CON(3), 5, GFLAGS),
708         GATE(SCLK_DFIMON1_TIMER, "clk_dfimon1_timer", "xin24m", CLK_IGNORE_UNUSED,
709                         RK3399_CLKGATE_CON(3), 6, GFLAGS),
710
711         /* cci */
712         GATE(0, "cpll_aclk_cci_src", "cpll", CLK_IGNORE_UNUSED,
713                         RK3399_CLKGATE_CON(2), 0, GFLAGS),
714         GATE(0, "gpll_aclk_cci_src", "gpll", CLK_IGNORE_UNUSED,
715                         RK3399_CLKGATE_CON(2), 1, GFLAGS),
716         GATE(0, "npll_aclk_cci_src", "npll", CLK_IGNORE_UNUSED,
717                         RK3399_CLKGATE_CON(2), 2, GFLAGS),
718         GATE(0, "vpll_aclk_cci_src", "vpll", CLK_IGNORE_UNUSED,
719                         RK3399_CLKGATE_CON(2), 3, GFLAGS),
720
721         COMPOSITE(0, "aclk_cci_pre", mux_aclk_cci_p, CLK_IGNORE_UNUSED,
722                         RK3399_CLKSEL_CON(5), 6, 2, MFLAGS, 0, 5, DFLAGS,
723                         RK3399_CLKGATE_CON(2), 4, GFLAGS),
724
725         GATE(ACLK_ADB400M_PD_CORE_L, "aclk_adb400m_pd_core_l", "aclk_cci_pre", CLK_IGNORE_UNUSED,
726                         RK3399_CLKGATE_CON(15), 0, GFLAGS),
727         GATE(ACLK_ADB400M_PD_CORE_B, "aclk_adb400m_pd_core_b", "aclk_cci_pre", CLK_IGNORE_UNUSED,
728                         RK3399_CLKGATE_CON(15), 1, GFLAGS),
729         GATE(ACLK_CCI, "aclk_cci", "aclk_cci_pre", CLK_IGNORE_UNUSED,
730                         RK3399_CLKGATE_CON(15), 2, GFLAGS),
731         GATE(ACLK_CCI_NOC0, "aclk_cci_noc0", "aclk_cci_pre", CLK_IGNORE_UNUSED,
732                         RK3399_CLKGATE_CON(15), 3, GFLAGS),
733         GATE(ACLK_CCI_NOC1, "aclk_cci_noc1", "aclk_cci_pre", CLK_IGNORE_UNUSED,
734                         RK3399_CLKGATE_CON(15), 4, GFLAGS),
735         GATE(ACLK_CCI_GRF, "aclk_cci_grf", "aclk_cci_pre", CLK_IGNORE_UNUSED,
736                         RK3399_CLKGATE_CON(15), 7, GFLAGS),
737
738         GATE(0, "cpll_cci_trace", "cpll", CLK_IGNORE_UNUSED,
739                         RK3399_CLKGATE_CON(2), 5, GFLAGS),
740         GATE(0, "gpll_cci_trace", "gpll", CLK_IGNORE_UNUSED,
741                         RK3399_CLKGATE_CON(2), 6, GFLAGS),
742         COMPOSITE(SCLK_CCI_TRACE, "clk_cci_trace", mux_cci_trace_p, CLK_IGNORE_UNUSED,
743                         RK3399_CLKSEL_CON(5), 15, 2, MFLAGS, 8, 5, DFLAGS,
744                         RK3399_CLKGATE_CON(2), 7, GFLAGS),
745
746         GATE(0, "cpll_cs", "cpll", CLK_IGNORE_UNUSED,
747                         RK3399_CLKGATE_CON(2), 8, GFLAGS),
748         GATE(0, "gpll_cs", "gpll", CLK_IGNORE_UNUSED,
749                         RK3399_CLKGATE_CON(2), 9, GFLAGS),
750         GATE(0, "npll_cs", "npll", CLK_IGNORE_UNUSED,
751                         RK3399_CLKGATE_CON(2), 10, GFLAGS),
752         COMPOSITE_NOGATE(0, "clk_cs", mux_cs_p, CLK_IGNORE_UNUSED,
753                         RK3399_CLKSEL_CON(4), 6, 2, MFLAGS, 0, 5, DFLAGS),
754         GATE(0, "clk_dbg_cxcs", "clk_cs", CLK_IGNORE_UNUSED,
755                         RK3399_CLKGATE_CON(15), 5, GFLAGS),
756         GATE(0, "clk_dbg_noc", "clk_cs", CLK_IGNORE_UNUSED,
757                         RK3399_CLKGATE_CON(15), 6, GFLAGS),
758
759         /* vcodec */
760         COMPOSITE(0, "aclk_vcodec_pre", mux_pll_src_cpll_gpll_npll_ppll_p, 0,
761                         RK3399_CLKSEL_CON(7), 6, 2, MFLAGS, 0, 5, DFLAGS,
762                         RK3399_CLKGATE_CON(4), 0, GFLAGS),
763         COMPOSITE_NOMUX(0, "hclk_vcodec_pre", "aclk_vcodec_pre", 0,
764                         RK3399_CLKSEL_CON(7), 8, 5, DFLAGS,
765                         RK3399_CLKGATE_CON(4), 1, GFLAGS),
766         GATE(HCLK_VCODEC, "hclk_vcodec", "hclk_vcodec_pre", 0,
767                         RK3399_CLKGATE_CON(17), 2, GFLAGS),
768         GATE(0, "hclk_vcodec_noc", "hclk_vcodec_pre", CLK_IGNORE_UNUSED,
769                         RK3399_CLKGATE_CON(17), 3, GFLAGS),
770
771         GATE(ACLK_VCODEC, "aclk_vcodec", "aclk_vcodec_pre", 0,
772                         RK3399_CLKGATE_CON(17), 0, GFLAGS),
773         GATE(0, "aclk_vcodec_noc", "aclk_vcodec_pre", CLK_IGNORE_UNUSED,
774                         RK3399_CLKGATE_CON(17), 1, GFLAGS),
775
776         /* vdu */
777         COMPOSITE(SCLK_VDU_CORE, "clk_vdu_core", mux_pll_src_cpll_gpll_npll_p, 0,
778                         RK3399_CLKSEL_CON(9), 6, 2, MFLAGS, 0, 5, DFLAGS,
779                         RK3399_CLKGATE_CON(4), 4, GFLAGS),
780         COMPOSITE(SCLK_VDU_CA, "clk_vdu_ca", mux_pll_src_cpll_gpll_npll_p, 0,
781                         RK3399_CLKSEL_CON(9), 14, 2, MFLAGS, 8, 5, DFLAGS,
782                         RK3399_CLKGATE_CON(4), 5, GFLAGS),
783
784         COMPOSITE(0, "aclk_vdu_pre", mux_pll_src_cpll_gpll_npll_ppll_p, 0,
785                         RK3399_CLKSEL_CON(8), 6, 2, MFLAGS, 0, 5, DFLAGS,
786                         RK3399_CLKGATE_CON(4), 2, GFLAGS),
787         COMPOSITE_NOMUX(0, "hclk_vdu_pre", "aclk_vdu_pre", 0,
788                         RK3399_CLKSEL_CON(8), 8, 5, DFLAGS,
789                         RK3399_CLKGATE_CON(4), 3, GFLAGS),
790         GATE(HCLK_VDU, "hclk_vdu", "hclk_vdu_pre", 0,
791                         RK3399_CLKGATE_CON(17), 10, GFLAGS),
792         GATE(HCLK_VDU_NOC, "hclk_vdu_noc", "hclk_vdu_pre", CLK_IGNORE_UNUSED,
793                         RK3399_CLKGATE_CON(17), 11, GFLAGS),
794
795         GATE(ACLK_VDU, "aclk_vdu", "aclk_vdu_pre", 0,
796                         RK3399_CLKGATE_CON(17), 8, GFLAGS),
797         GATE(ACLK_VDU_NOC, "aclk_vdu_noc", "aclk_vdu_pre", CLK_IGNORE_UNUSED,
798                         RK3399_CLKGATE_CON(17), 9, GFLAGS),
799
800         /* iep */
801         COMPOSITE(0, "aclk_iep_pre", mux_pll_src_cpll_gpll_npll_ppll_p, 0,
802                         RK3399_CLKSEL_CON(10), 6, 2, MFLAGS, 0, 5, DFLAGS,
803                         RK3399_CLKGATE_CON(4), 6, GFLAGS),
804         COMPOSITE_NOMUX(0, "hclk_iep_pre", "aclk_iep_pre", 0,
805                         RK3399_CLKSEL_CON(10), 8, 5, DFLAGS,
806                         RK3399_CLKGATE_CON(4), 7, GFLAGS),
807         GATE(HCLK_IEP, "hclk_iep", "hclk_iep_pre", 0,
808                         RK3399_CLKGATE_CON(16), 2, GFLAGS),
809         GATE(HCLK_IEP_NOC, "hclk_iep_noc", "hclk_iep_pre", CLK_IGNORE_UNUSED,
810                         RK3399_CLKGATE_CON(16), 3, GFLAGS),
811
812         GATE(ACLK_IEP, "aclk_iep", "aclk_iep_pre", 0,
813                         RK3399_CLKGATE_CON(16), 0, GFLAGS),
814         GATE(ACLK_IEP_NOC, "aclk_iep_noc", "aclk_iep_pre", CLK_IGNORE_UNUSED,
815                         RK3399_CLKGATE_CON(16), 1, GFLAGS),
816
817         /* rga */
818         COMPOSITE(SCLK_RGA_CORE, "clk_rga_core", mux_pll_src_cpll_gpll_npll_ppll_p, 0,
819                         RK3399_CLKSEL_CON(12), 6, 2, MFLAGS, 0, 5, DFLAGS,
820                         RK3399_CLKGATE_CON(4), 10, GFLAGS),
821
822         COMPOSITE(0, "aclk_rga_pre", mux_pll_src_cpll_gpll_npll_ppll_p, 0,
823                         RK3399_CLKSEL_CON(11), 6, 2, MFLAGS, 0, 5, DFLAGS,
824                         RK3399_CLKGATE_CON(4), 8, GFLAGS),
825         COMPOSITE_NOMUX(0, "hclk_rga_pre", "aclk_rga_pre", 0,
826                         RK3399_CLKSEL_CON(11), 8, 5, DFLAGS,
827                         RK3399_CLKGATE_CON(4), 9, GFLAGS),
828         GATE(HCLK_RGA, "hclk_rga", "hclk_rga_pre", 0,
829                         RK3399_CLKGATE_CON(16), 10, GFLAGS),
830         GATE(HCLK_RGA_NOC, "hclk_rga_noc", "hclk_rga_pre", CLK_IGNORE_UNUSED,
831                         RK3399_CLKGATE_CON(16), 11, GFLAGS),
832
833         GATE(ACLK_RGA, "aclk_rga", "aclk_rga_pre", 0,
834                         RK3399_CLKGATE_CON(16), 8, GFLAGS),
835         GATE(ACLK_RGA_NOC, "aclk_rga_noc", "aclk_rga_pre", CLK_IGNORE_UNUSED,
836                         RK3399_CLKGATE_CON(16), 9, GFLAGS),
837
838         /* center */
839         COMPOSITE(0, "aclk_center", mux_pll_src_cpll_gpll_npll_p, CLK_IGNORE_UNUSED,
840                         RK3399_CLKSEL_CON(12), 14, 2, MFLAGS, 8, 5, DFLAGS,
841                         RK3399_CLKGATE_CON(3), 7, GFLAGS),
842         GATE(ACLK_CENTER_MAIN_NOC, "aclk_center_main_noc", "aclk_center", CLK_IGNORE_UNUSED,
843                         RK3399_CLKGATE_CON(19), 0, GFLAGS),
844         GATE(ACLK_CENTER_PERI_NOC, "aclk_center_peri_noc", "aclk_center", CLK_IGNORE_UNUSED,
845                         RK3399_CLKGATE_CON(19), 1, GFLAGS),
846
847         /* gpu */
848         COMPOSITE(0, "aclk_gpu_pre", mux_pll_src_ppll_cpll_gpll_npll_p, CLK_IGNORE_UNUSED,
849                         RK3399_CLKSEL_CON(13), 5, 3, MFLAGS, 0, 5, DFLAGS,
850                         RK3399_CLKGATE_CON(13), 0, GFLAGS),
851         GATE(ACLK_GPU, "aclk_gpu", "aclk_gpu_pre", 0,
852                         RK3399_CLKGATE_CON(30), 8, GFLAGS),
853         GATE(ACLK_PERF_GPU, "aclk_perf_gpu", "aclk_gpu_pre", 0,
854                         RK3399_CLKGATE_CON(30), 10, GFLAGS),
855         GATE(ACLK_GPU_GRF, "aclk_gpu_grf", "aclk_gpu_pre", 0,
856                         RK3399_CLKGATE_CON(30), 11, GFLAGS),
857         GATE(SCLK_PVTM_GPU, "aclk_pvtm_gpu", "xin24m", 0,
858                         RK3399_CLKGATE_CON(13), 1, GFLAGS),
859
860         /* perihp */
861         GATE(0, "cpll_aclk_perihp_src", "cpll", CLK_IGNORE_UNUSED,
862                         RK3399_CLKGATE_CON(5), 1, GFLAGS),
863         GATE(0, "gpll_aclk_perihp_src", "gpll", CLK_IGNORE_UNUSED,
864                         RK3399_CLKGATE_CON(5), 0, GFLAGS),
865         COMPOSITE(ACLK_PERIHP, "aclk_perihp", mux_aclk_perihp_p, CLK_IGNORE_UNUSED,
866                         RK3399_CLKSEL_CON(14), 7, 1, MFLAGS, 0, 5, DFLAGS,
867                         RK3399_CLKGATE_CON(5), 2, GFLAGS),
868         COMPOSITE_NOMUX(HCLK_PERIHP, "hclk_perihp", "aclk_perihp", CLK_IGNORE_UNUSED,
869                         RK3399_CLKSEL_CON(14), 8, 2, DFLAGS,
870                         RK3399_CLKGATE_CON(5), 3, GFLAGS),
871         COMPOSITE_NOMUX(PCLK_PERIHP, "pclk_perihp", "aclk_perihp", CLK_IGNORE_UNUSED,
872                         RK3399_CLKSEL_CON(14), 12, 2, DFLAGS,
873                         RK3399_CLKGATE_CON(5), 4, GFLAGS),
874
875         GATE(ACLK_PERF_PCIE, "aclk_perf_pcie", "aclk_perihp", CLK_IGNORE_UNUSED,
876                         RK3399_CLKGATE_CON(20), 2, GFLAGS),
877         GATE(ACLK_PCIE, "aclk_pcie", "aclk_perihp", CLK_IGNORE_UNUSED,
878                         RK3399_CLKGATE_CON(20), 10, GFLAGS),
879         GATE(0, "aclk_perihp_noc", "aclk_perihp", CLK_IGNORE_UNUSED,
880                         RK3399_CLKGATE_CON(20), 12, GFLAGS),
881
882         GATE(HCLK_HOST0, "hclk_host0", "hclk_perihp", 0,
883                         RK3399_CLKGATE_CON(20), 5, GFLAGS),
884         GATE(HCLK_HOST0_ARB, "hclk_host0_arb", "hclk_perihp", 0,
885                         RK3399_CLKGATE_CON(20), 6, GFLAGS),
886         GATE(HCLK_HOST1, "hclk_host1", "hclk_perihp", 0,
887                         RK3399_CLKGATE_CON(20), 7, GFLAGS),
888         GATE(HCLK_HOST1_ARB, "hclk_host1_arb", "hclk_perihp", 0,
889                         RK3399_CLKGATE_CON(20), 8, GFLAGS),
890         GATE(HCLK_HSIC, "hclk_hsic", "hclk_perihp", 0,
891                         RK3399_CLKGATE_CON(20), 9, GFLAGS),
892         GATE(0, "hclk_perihp_noc", "hclk_perihp", CLK_IGNORE_UNUSED,
893                         RK3399_CLKGATE_CON(20), 13, GFLAGS),
894         GATE(0, "hclk_ahb1tom", "hclk_perihp", CLK_IGNORE_UNUSED,
895                         RK3399_CLKGATE_CON(20), 15, GFLAGS),
896
897         GATE(PCLK_PERIHP_GRF, "pclk_perihp_grf", "pclk_perihp", CLK_IGNORE_UNUSED,
898                         RK3399_CLKGATE_CON(20), 4, GFLAGS),
899         GATE(PCLK_PCIE, "pclk_pcie", "pclk_perihp", 0,
900                         RK3399_CLKGATE_CON(20), 11, GFLAGS),
901         GATE(0, "pclk_perihp_noc", "pclk_perihp", CLK_IGNORE_UNUSED,
902                         RK3399_CLKGATE_CON(20), 14, GFLAGS),
903         GATE(PCLK_HSICPHY, "pclk_hsicphy", "pclk_perihp", 0,
904                         RK3399_CLKGATE_CON(31), 8, GFLAGS),
905
906         /* sdio & sdmmc */
907         COMPOSITE(0, "hclk_sd", mux_pll_src_cpll_gpll_p, 0,
908                         RK3399_CLKSEL_CON(13), 15, 1, MFLAGS, 8, 5, DFLAGS,
909                         RK3399_CLKGATE_CON(12), 13, GFLAGS),
910         GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_sd", 0,
911                         RK3399_CLKGATE_CON(33), 8, GFLAGS),
912         GATE(0, "hclk_sdmmc_noc", "hclk_sd", CLK_IGNORE_UNUSED,
913                         RK3399_CLKGATE_CON(33), 9, GFLAGS),
914
915         COMPOSITE(SCLK_SDIO, "clk_sdio", mux_pll_src_cpll_gpll_npll_ppll_upll_24m_p, 0,
916                         RK3399_CLKSEL_CON(15), 8, 3, MFLAGS, 0, 7, DFLAGS,
917                         RK3399_CLKGATE_CON(6), 0, GFLAGS),
918
919         COMPOSITE(SCLK_SDMMC, "clk_sdmmc", mux_pll_src_cpll_gpll_npll_ppll_upll_24m_p, 0,
920                         RK3399_CLKSEL_CON(16), 8, 3, MFLAGS, 0, 7, DFLAGS,
921                         RK3399_CLKGATE_CON(6), 1, GFLAGS),
922
923         MMC(SCLK_SDMMC_DRV,     "sdmmc_drv",    "clk_sdmmc", RK3399_SDMMC_CON0, 1),
924         MMC(SCLK_SDMMC_SAMPLE,  "sdmmc_sample", "clk_sdmmc", RK3399_SDMMC_CON1, 1),
925
926         MMC(SCLK_SDIO_DRV,      "sdio_drv",    "clk_sdio",  RK3399_SDIO_CON0,  1),
927         MMC(SCLK_SDIO_SAMPLE,   "sdio_sample", "clk_sdio",  RK3399_SDIO_CON1,  1),
928
929         /* pcie */
930         COMPOSITE(SCLK_PCIE_PM, "clk_pcie_pm", mux_pll_src_cpll_gpll_npll_24m_p, 0,
931                         RK3399_CLKSEL_CON(17), 8, 3, MFLAGS, 0, 7, DFLAGS,
932                         RK3399_CLKGATE_CON(6), 2, GFLAGS),
933
934         COMPOSITE_NOMUX(SCLK_PCIEPHY_REF100M, "clk_pciephy_ref100m", "npll", 0,
935                         RK3399_CLKSEL_CON(18), 11, 5, DFLAGS,
936                         RK3399_CLKGATE_CON(12), 6, GFLAGS),
937         MUX(SCLK_PCIEPHY_REF, "clk_pciephy_ref", mux_pll_src_24m_pciephy_p, CLK_SET_RATE_PARENT,
938                         RK3399_CLKSEL_CON(18), 10, 1, MFLAGS),
939
940         COMPOSITE(0, "clk_pcie_core_cru", mux_pll_src_cpll_gpll_npll_p, 0,
941                         RK3399_CLKSEL_CON(18), 8, 2, MFLAGS, 0, 7, DFLAGS,
942                         RK3399_CLKGATE_CON(6), 3, GFLAGS),
943         MUX(SCLK_PCIE_CORE, "clk_pcie_core", mux_pciecore_cru_phy_p, CLK_SET_RATE_PARENT,
944                         RK3399_CLKSEL_CON(18), 7, 1, MFLAGS),
945
946         /* emmc */
947         COMPOSITE(SCLK_EMMC, "clk_emmc", mux_pll_src_cpll_gpll_npll_upll_24m_p, 0,
948                         RK3399_CLKSEL_CON(22), 8, 3, MFLAGS, 0, 7, DFLAGS,
949                         RK3399_CLKGATE_CON(6), 14, GFLAGS),
950
951         GATE(0, "cpll_aclk_emmc_src", "cpll", CLK_IGNORE_UNUSED,
952                         RK3399_CLKGATE_CON(6), 13, GFLAGS),
953         GATE(0, "gpll_aclk_emmc_src", "gpll", CLK_IGNORE_UNUSED,
954                         RK3399_CLKGATE_CON(6), 12, GFLAGS),
955         COMPOSITE_NOGATE(ACLK_EMMC, "aclk_emmc", mux_aclk_emmc_p, CLK_IGNORE_UNUSED,
956                         RK3399_CLKSEL_CON(21), 7, 1, MFLAGS, 0, 5, DFLAGS),
957         GATE(ACLK_EMMC_CORE, "aclk_emmccore", "aclk_emmc", CLK_IGNORE_UNUSED,
958                         RK3399_CLKGATE_CON(32), 8, GFLAGS),
959         GATE(ACLK_EMMC_NOC, "aclk_emmc_noc", "aclk_emmc", CLK_IGNORE_UNUSED,
960                         RK3399_CLKGATE_CON(32), 9, GFLAGS),
961         GATE(ACLK_EMMC_GRF, "aclk_emmcgrf", "aclk_emmc", CLK_IGNORE_UNUSED,
962                         RK3399_CLKGATE_CON(32), 10, GFLAGS),
963
964         /* perilp0 */
965         GATE(0, "cpll_aclk_perilp0_src", "cpll", CLK_IGNORE_UNUSED,
966                         RK3399_CLKGATE_CON(7), 1, GFLAGS),
967         GATE(0, "gpll_aclk_perilp0_src", "gpll", CLK_IGNORE_UNUSED,
968                         RK3399_CLKGATE_CON(7), 0, GFLAGS),
969         COMPOSITE(ACLK_PERILP0, "aclk_perilp0", mux_aclk_perilp0_p, CLK_IGNORE_UNUSED,
970                         RK3399_CLKSEL_CON(23), 7, 1, MFLAGS, 0, 5, DFLAGS,
971                         RK3399_CLKGATE_CON(7), 2, GFLAGS),
972         COMPOSITE_NOMUX(HCLK_PERILP0, "hclk_perilp0", "aclk_perilp0", CLK_IGNORE_UNUSED,
973                         RK3399_CLKSEL_CON(23), 8, 2, DFLAGS,
974                         RK3399_CLKGATE_CON(7), 3, GFLAGS),
975         COMPOSITE_NOMUX(PCLK_PERILP0, "pclk_perilp0", "aclk_perilp0", 0,
976                         RK3399_CLKSEL_CON(23), 12, 3, DFLAGS,
977                         RK3399_CLKGATE_CON(7), 4, GFLAGS),
978
979         /* aclk_perilp0 gates */
980         GATE(ACLK_INTMEM, "aclk_intmem", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 0, GFLAGS),
981         GATE(ACLK_TZMA, "aclk_tzma", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 1, GFLAGS),
982         GATE(SCLK_INTMEM0, "clk_intmem0", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 2, GFLAGS),
983         GATE(SCLK_INTMEM1, "clk_intmem1", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 3, GFLAGS),
984         GATE(SCLK_INTMEM2, "clk_intmem2", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 4, GFLAGS),
985         GATE(SCLK_INTMEM3, "clk_intmem3", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 5, GFLAGS),
986         GATE(SCLK_INTMEM4, "clk_intmem4", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 6, GFLAGS),
987         GATE(SCLK_INTMEM5, "clk_intmem5", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 7, GFLAGS),
988         GATE(ACLK_DCF, "aclk_dcf", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 8, GFLAGS),
989         GATE(ACLK_DMAC0_PERILP, "aclk_dmac0_perilp", "aclk_perilp0", 0, RK3399_CLKGATE_CON(25), 5, GFLAGS),
990         GATE(ACLK_DMAC1_PERILP, "aclk_dmac1_perilp", "aclk_perilp0", 0, RK3399_CLKGATE_CON(25), 6, GFLAGS),
991         GATE(ACLK_PERILP0_NOC, "aclk_perilp0_noc", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(25), 7, GFLAGS),
992
993         /* hclk_perilp0 gates */
994         GATE(HCLK_ROM, "hclk_rom", "hclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(24), 4, GFLAGS),
995         GATE(HCLK_M_CRYPTO0, "hclk_m_crypto0", "hclk_perilp0", 0, RK3399_CLKGATE_CON(24), 5, GFLAGS),
996         GATE(HCLK_S_CRYPTO0, "hclk_s_crypto0", "hclk_perilp0", 0, RK3399_CLKGATE_CON(24), 6, GFLAGS),
997         GATE(HCLK_M_CRYPTO1, "hclk_m_crypto1", "hclk_perilp0", 0, RK3399_CLKGATE_CON(24), 14, GFLAGS),
998         GATE(HCLK_S_CRYPTO1, "hclk_s_crypto1", "hclk_perilp0", 0, RK3399_CLKGATE_CON(24), 15, GFLAGS),
999         GATE(HCLK_PERILP0_NOC, "hclk_perilp0_noc", "hclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(25), 8, GFLAGS),
1000
1001         /* pclk_perilp0 gates */
1002         GATE(PCLK_DCF, "pclk_dcf", "pclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 9, GFLAGS),
1003
1004         /* crypto */
1005         COMPOSITE(SCLK_CRYPTO0, "clk_crypto0", mux_pll_src_cpll_gpll_ppll_p, 0,
1006                         RK3399_CLKSEL_CON(24), 6, 2, MFLAGS, 0, 5, DFLAGS,
1007                         RK3399_CLKGATE_CON(7), 7, GFLAGS),
1008
1009         COMPOSITE(SCLK_CRYPTO1, "clk_crypto1", mux_pll_src_cpll_gpll_ppll_p, 0,
1010                         RK3399_CLKSEL_CON(26), 6, 2, MFLAGS, 0, 5, DFLAGS,
1011                         RK3399_CLKGATE_CON(7), 8, GFLAGS),
1012
1013         /* cm0s_perilp */
1014         GATE(0, "cpll_fclk_cm0s_src", "cpll", 0,
1015                         RK3399_CLKGATE_CON(7), 6, GFLAGS),
1016         GATE(0, "gpll_fclk_cm0s_src", "gpll", 0,
1017                         RK3399_CLKGATE_CON(7), 5, GFLAGS),
1018         COMPOSITE(FCLK_CM0S, "fclk_cm0s", mux_fclk_cm0s_p, 0,
1019                         RK3399_CLKSEL_CON(24), 15, 1, MFLAGS, 8, 5, DFLAGS,
1020                         RK3399_CLKGATE_CON(7), 9, GFLAGS),
1021
1022         /* fclk_cm0s gates */
1023         GATE(SCLK_M0_PERILP, "sclk_m0_perilp", "fclk_cm0s", 0, RK3399_CLKGATE_CON(24), 8, GFLAGS),
1024         GATE(HCLK_M0_PERILP, "hclk_m0_perilp", "fclk_cm0s", 0, RK3399_CLKGATE_CON(24), 9, GFLAGS),
1025         GATE(DCLK_M0_PERILP, "dclk_m0_perilp", "fclk_cm0s", 0, RK3399_CLKGATE_CON(24), 10, GFLAGS),
1026         GATE(SCLK_M0_PERILP_DEC, "clk_m0_perilp_dec", "fclk_cm0s", 0, RK3399_CLKGATE_CON(24), 11, GFLAGS),
1027         GATE(HCLK_M0_PERILP_NOC, "hclk_m0_perilp_noc", "fclk_cm0s", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(25), 11, GFLAGS),
1028
1029         /* perilp1 */
1030         GATE(0, "cpll_hclk_perilp1_src", "cpll", CLK_IGNORE_UNUSED,
1031                         RK3399_CLKGATE_CON(8), 1, GFLAGS),
1032         GATE(0, "gpll_hclk_perilp1_src", "gpll", CLK_IGNORE_UNUSED,
1033                         RK3399_CLKGATE_CON(8), 0, GFLAGS),
1034         COMPOSITE_NOGATE(HCLK_PERILP1, "hclk_perilp1", mux_hclk_perilp1_p, CLK_IGNORE_UNUSED,
1035                         RK3399_CLKSEL_CON(25), 7, 1, MFLAGS, 0, 5, DFLAGS),
1036         COMPOSITE_NOMUX(PCLK_PERILP1, "pclk_perilp1", "hclk_perilp1", CLK_IGNORE_UNUSED,
1037                         RK3399_CLKSEL_CON(25), 8, 3, DFLAGS,
1038                         RK3399_CLKGATE_CON(8), 2, GFLAGS),
1039
1040         /* hclk_perilp1 gates */
1041         GATE(0, "hclk_perilp1_noc", "hclk_perilp1", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(25), 9, GFLAGS),
1042         GATE(0, "hclk_sdio_noc", "hclk_perilp1", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(25), 12, GFLAGS),
1043         GATE(HCLK_I2S0_8CH, "hclk_i2s0", "hclk_perilp1", 0, RK3399_CLKGATE_CON(34), 0, GFLAGS),
1044         GATE(HCLK_I2S1_8CH, "hclk_i2s1", "hclk_perilp1", 0, RK3399_CLKGATE_CON(34), 1, GFLAGS),
1045         GATE(HCLK_I2S2_8CH, "hclk_i2s2", "hclk_perilp1", 0, RK3399_CLKGATE_CON(34), 2, GFLAGS),
1046         GATE(HCLK_SPDIF, "hclk_spdif", "hclk_perilp1", 0, RK3399_CLKGATE_CON(34), 3, GFLAGS),
1047         GATE(HCLK_SDIO, "hclk_sdio", "hclk_perilp1", 0, RK3399_CLKGATE_CON(34), 4, GFLAGS),
1048         GATE(PCLK_SPI5, "pclk_spi5", "hclk_perilp1", 0, RK3399_CLKGATE_CON(34), 5, GFLAGS),
1049         GATE(0, "hclk_sdioaudio_noc", "hclk_perilp1", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(34), 6, GFLAGS),
1050
1051         /* pclk_perilp1 gates */
1052         GATE(PCLK_UART0, "pclk_uart0", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 0, GFLAGS),
1053         GATE(PCLK_UART1, "pclk_uart1", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 1, GFLAGS),
1054         GATE(PCLK_UART2, "pclk_uart2", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 2, GFLAGS),
1055         GATE(PCLK_UART3, "pclk_uart3", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 3, GFLAGS),
1056         GATE(PCLK_I2C7, "pclk_rki2c7", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 5, GFLAGS),
1057         GATE(PCLK_I2C1, "pclk_rki2c1", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 6, GFLAGS),
1058         GATE(PCLK_I2C5, "pclk_rki2c5", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 7, GFLAGS),
1059         GATE(PCLK_I2C6, "pclk_rki2c6", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 8, GFLAGS),
1060         GATE(PCLK_I2C2, "pclk_rki2c2", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 9, GFLAGS),
1061         GATE(PCLK_I2C3, "pclk_rki2c3", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 10, GFLAGS),
1062         GATE(PCLK_MAILBOX0, "pclk_mailbox0", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 11, GFLAGS),
1063         GATE(PCLK_SARADC, "pclk_saradc", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 12, GFLAGS),
1064         GATE(PCLK_TSADC, "pclk_tsadc", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 13, GFLAGS),
1065         GATE(PCLK_EFUSE1024NS, "pclk_efuse1024ns", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 14, GFLAGS),
1066         GATE(PCLK_EFUSE1024S, "pclk_efuse1024s", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 15, GFLAGS),
1067         GATE(PCLK_SPI0, "pclk_spi0", "pclk_perilp1", 0, RK3399_CLKGATE_CON(23), 10, GFLAGS),
1068         GATE(PCLK_SPI1, "pclk_spi1", "pclk_perilp1", 0, RK3399_CLKGATE_CON(23), 11, GFLAGS),
1069         GATE(PCLK_SPI2, "pclk_spi2", "pclk_perilp1", 0, RK3399_CLKGATE_CON(23), 12, GFLAGS),
1070         GATE(PCLK_SPI4, "pclk_spi4", "pclk_perilp1", 0, RK3399_CLKGATE_CON(23), 13, GFLAGS),
1071         GATE(PCLK_PERIHP_GRF, "pclk_perilp_sgrf", "pclk_perilp1", 0, RK3399_CLKGATE_CON(24), 13, GFLAGS),
1072         GATE(0, "pclk_perilp1_noc", "pclk_perilp1", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(25), 10, GFLAGS),
1073
1074         /* saradc */
1075         COMPOSITE_NOMUX(SCLK_SARADC, "clk_saradc", "xin24m", 0,
1076                         RK3399_CLKSEL_CON(26), 8, 8, DFLAGS,
1077                         RK3399_CLKGATE_CON(9), 11, GFLAGS),
1078
1079         /* tsadc */
1080         COMPOSITE(SCLK_TSADC, "clk_tsadc", mux_pll_p, 0,
1081                         RK3399_CLKSEL_CON(27), 15, 1, MFLAGS, 0, 10, DFLAGS,
1082                         RK3399_CLKGATE_CON(9), 10, GFLAGS),
1083
1084         /* cif_testout */
1085         MUX(0, "clk_testout1_pll_src", mux_pll_src_cpll_gpll_npll_p, 0,
1086                         RK3399_CLKSEL_CON(38), 6, 2, MFLAGS),
1087         COMPOSITE(0, "clk_testout1", mux_clk_testout1_p, 0,
1088                         RK3399_CLKSEL_CON(38), 5, 1, MFLAGS, 0, 5, DFLAGS,
1089                         RK3399_CLKGATE_CON(13), 14, GFLAGS),
1090
1091         MUX(0, "clk_testout2_pll_src", mux_pll_src_cpll_gpll_npll_p, 0,
1092                         RK3399_CLKSEL_CON(38), 14, 2, MFLAGS),
1093         COMPOSITE(0, "clk_testout2", mux_clk_testout2_p, 0,
1094                         RK3399_CLKSEL_CON(38), 13, 1, MFLAGS, 8, 5, DFLAGS,
1095                         RK3399_CLKGATE_CON(13), 15, GFLAGS),
1096
1097         /* vio */
1098         COMPOSITE(ACLK_VIO, "aclk_vio", mux_pll_src_cpll_gpll_ppll_p, CLK_IGNORE_UNUSED,
1099                         RK3399_CLKSEL_CON(42), 6, 2, MFLAGS, 0, 5, DFLAGS,
1100                         RK3399_CLKGATE_CON(11), 10, GFLAGS),
1101         COMPOSITE_NOMUX(PCLK_VIO, "pclk_vio", "aclk_vio", CLK_IGNORE_UNUSED,
1102                         RK3399_CLKSEL_CON(43), 0, 5, DFLAGS,
1103                         RK3399_CLKGATE_CON(11), 1, GFLAGS),
1104
1105         GATE(ACLK_VIO_NOC, "aclk_vio_noc", "aclk_vio", CLK_IGNORE_UNUSED,
1106                         RK3399_CLKGATE_CON(29), 0, GFLAGS),
1107
1108         GATE(PCLK_MIPI_DSI0, "pclk_mipi_dsi0", "pclk_vio", 0,
1109                         RK3399_CLKGATE_CON(29), 1, GFLAGS),
1110         GATE(PCLK_MIPI_DSI1, "pclk_mipi_dsi1", "pclk_vio", 0,
1111                         RK3399_CLKGATE_CON(29), 2, GFLAGS),
1112         GATE(PCLK_VIO_GRF, "pclk_vio_grf", "pclk_vio", CLK_IGNORE_UNUSED,
1113                         RK3399_CLKGATE_CON(29), 12, GFLAGS),
1114
1115         /* hdcp */
1116         COMPOSITE(ACLK_HDCP, "aclk_hdcp", mux_pll_src_cpll_gpll_ppll_p, 0,
1117                         RK3399_CLKSEL_CON(42), 14, 2, MFLAGS, 8, 5, DFLAGS,
1118                         RK3399_CLKGATE_CON(11), 12, GFLAGS),
1119         COMPOSITE_NOMUX(HCLK_HDCP, "hclk_hdcp", "aclk_hdcp", 0,
1120                         RK3399_CLKSEL_CON(43), 5, 5, DFLAGS,
1121                         RK3399_CLKGATE_CON(11), 3, GFLAGS),
1122         COMPOSITE_NOMUX(PCLK_HDCP, "pclk_hdcp", "aclk_hdcp", 0,
1123                         RK3399_CLKSEL_CON(43), 10, 5, DFLAGS,
1124                         RK3399_CLKGATE_CON(11), 10, GFLAGS),
1125
1126         GATE(ACLK_HDCP_NOC, "aclk_hdcp_noc", "aclk_hdcp", CLK_IGNORE_UNUSED,
1127                         RK3399_CLKGATE_CON(29), 4, GFLAGS),
1128         GATE(ACLK_HDCP22, "aclk_hdcp22", "aclk_hdcp", 0,
1129                         RK3399_CLKGATE_CON(29), 10, GFLAGS),
1130
1131         GATE(HCLK_HDCP_NOC, "hclk_hdcp_noc", "hclk_hdcp", CLK_IGNORE_UNUSED,
1132                         RK3399_CLKGATE_CON(29), 5, GFLAGS),
1133         GATE(HCLK_HDCP22, "hclk_hdcp22", "hclk_hdcp", 0,
1134                         RK3399_CLKGATE_CON(29), 9, GFLAGS),
1135
1136         GATE(PCLK_HDCP_NOC, "pclk_hdcp_noc", "pclk_hdcp", CLK_IGNORE_UNUSED,
1137                         RK3399_CLKGATE_CON(29), 3, GFLAGS),
1138         GATE(PCLK_HDMI_CTRL, "pclk_hdmi_ctrl", "pclk_hdcp", 0,
1139                         RK3399_CLKGATE_CON(29), 6, GFLAGS),
1140         GATE(PCLK_DP_CTRL, "pclk_dp_ctrl", "pclk_hdcp", 0,
1141                         RK3399_CLKGATE_CON(29), 7, GFLAGS),
1142         GATE(PCLK_HDCP22, "pclk_hdcp22", "pclk_hdcp", 0,
1143                         RK3399_CLKGATE_CON(29), 8, GFLAGS),
1144         GATE(PCLK_GASKET, "pclk_gasket", "pclk_hdcp", 0,
1145                         RK3399_CLKGATE_CON(29), 11, GFLAGS),
1146
1147         /* edp */
1148         COMPOSITE(SCLK_DP_CORE, "clk_dp_core", mux_pll_src_npll_cpll_gpll_p, 0,
1149                         RK3399_CLKSEL_CON(46), 6, 2, MFLAGS, 0, 5, DFLAGS,
1150                         RK3399_CLKGATE_CON(11), 8, GFLAGS),
1151
1152         COMPOSITE(PCLK_EDP, "pclk_edp", mux_pll_src_cpll_gpll_p, 0,
1153                         RK3399_CLKSEL_CON(44), 15, 1, MFLAGS, 8, 5, DFLAGS,
1154                         RK3399_CLKGATE_CON(11), 11, GFLAGS),
1155         GATE(PCLK_EDP_NOC, "pclk_edp_noc", "pclk_edp", CLK_IGNORE_UNUSED,
1156                         RK3399_CLKGATE_CON(32), 12, GFLAGS),
1157         GATE(PCLK_EDP_CTRL, "pclk_edp_ctrl", "pclk_edp", 0,
1158                         RK3399_CLKGATE_CON(32), 13, GFLAGS),
1159
1160         /* hdmi */
1161         GATE(SCLK_HDMI_SFR, "clk_hdmi_sfr", "xin24m", 0,
1162                         RK3399_CLKGATE_CON(11), 6, GFLAGS),
1163
1164         COMPOSITE(SCLK_HDMI_CEC, "clk_hdmi_cec", mux_pll_p, 0,
1165                         RK3399_CLKSEL_CON(45), 15, 1, MFLAGS, 0, 10, DFLAGS,
1166                         RK3399_CLKGATE_CON(11), 7, GFLAGS),
1167
1168         /* vop0 */
1169         COMPOSITE(ACLK_VOP0_PRE, "aclk_vop0_pre", mux_pll_src_dmyvpll_cpll_gpll_npll_p, 0,
1170                         RK3399_CLKSEL_CON(47), 6, 2, MFLAGS, 0, 5, DFLAGS,
1171                         RK3399_CLKGATE_CON(10), 8, GFLAGS),
1172         COMPOSITE_NOMUX(0, "hclk_vop0_pre", "aclk_vop0_pre", 0,
1173                         RK3399_CLKSEL_CON(47), 8, 5, DFLAGS,
1174                         RK3399_CLKGATE_CON(10), 9, GFLAGS),
1175
1176         GATE(ACLK_VOP0, "aclk_vop0", "aclk_vop0_pre", 0,
1177                         RK3399_CLKGATE_CON(28), 3, GFLAGS),
1178         GATE(ACLK_VOP0_NOC, "aclk_vop0_noc", "aclk_vop0_pre", CLK_IGNORE_UNUSED,
1179                         RK3399_CLKGATE_CON(28), 1, GFLAGS),
1180
1181         GATE(HCLK_VOP0, "hclk_vop0", "hclk_vop0_pre", 0,
1182                         RK3399_CLKGATE_CON(28), 2, GFLAGS),
1183         GATE(HCLK_VOP0_NOC, "hclk_vop0_noc", "hclk_vop0_pre", CLK_IGNORE_UNUSED,
1184                         RK3399_CLKGATE_CON(28), 0, GFLAGS),
1185
1186         COMPOSITE(DCLK_VOP0_DIV, "dclk_vop0_div", mux_pll_src_vpll_cpll_gpll_p, CLK_SET_RATE_PARENT,
1187                         RK3399_CLKSEL_CON(49), 8, 2, MFLAGS, 0, 8, DFLAGS,
1188                         RK3399_CLKGATE_CON(10), 12, GFLAGS),
1189
1190         /* The VOP0 is main screen, it is able to re-set parent rate. */
1191         COMPOSITE_FRACMUX_NOGATE(0, "dclk_vop0_frac", "dclk_vop0_div", CLK_SET_RATE_PARENT,
1192                         RK3399_CLKSEL_CON(106), 0,
1193                         &rk3399_dclk_vop0_fracmux),
1194
1195         COMPOSITE(SCLK_VOP0_PWM, "clk_vop0_pwm", mux_pll_src_dmyvpll_cpll_gpll_24m_p, 0,
1196                         RK3399_CLKSEL_CON(51), 6, 2, MFLAGS, 0, 5, DFLAGS,
1197                         RK3399_CLKGATE_CON(10), 14, GFLAGS),
1198
1199         /* vop1 */
1200         COMPOSITE(ACLK_VOP1_PRE, "aclk_vop1_pre", mux_pll_src_dmyvpll_cpll_gpll_npll_p, 0,
1201                         RK3399_CLKSEL_CON(48), 6, 2, MFLAGS, 0, 5, DFLAGS,
1202                         RK3399_CLKGATE_CON(10), 10, GFLAGS),
1203         COMPOSITE_NOMUX(0, "hclk_vop1_pre", "aclk_vop1_pre", 0,
1204                         RK3399_CLKSEL_CON(48), 8, 5, DFLAGS,
1205                         RK3399_CLKGATE_CON(10), 11, GFLAGS),
1206
1207         GATE(ACLK_VOP1, "aclk_vop1", "aclk_vop1_pre", 0,
1208                         RK3399_CLKGATE_CON(28), 7, GFLAGS),
1209         GATE(ACLK_VOP1_NOC, "aclk_vop1_noc", "aclk_vop1_pre", CLK_IGNORE_UNUSED,
1210                         RK3399_CLKGATE_CON(28), 5, GFLAGS),
1211
1212         GATE(HCLK_VOP1, "hclk_vop1", "hclk_vop1_pre", 0,
1213                         RK3399_CLKGATE_CON(28), 6, GFLAGS),
1214         GATE(HCLK_VOP1_NOC, "hclk_vop1_noc", "hclk_vop1_pre", CLK_IGNORE_UNUSED,
1215                         RK3399_CLKGATE_CON(28), 4, GFLAGS),
1216
1217         /* The VOP1 is sub screen, it is note able to re-set parent rate. */
1218         COMPOSITE(DCLK_VOP1_DIV, "dclk_vop1_div", mux_pll_src_vpll_cpll_gpll_p, 0,
1219                         RK3399_CLKSEL_CON(50), 8, 2, MFLAGS, 0, 8, DFLAGS,
1220                         RK3399_CLKGATE_CON(10), 13, GFLAGS),
1221
1222         COMPOSITE_FRACMUX_NOGATE(0, "dclk_vop1_frac", "dclk_vop1_div", CLK_SET_RATE_PARENT,
1223                         RK3399_CLKSEL_CON(107), 0,
1224                         &rk3399_dclk_vop1_fracmux),
1225
1226         COMPOSITE(SCLK_VOP1_PWM, "clk_vop1_pwm", mux_pll_src_dmyvpll_cpll_gpll_24m_p, 0,
1227                         RK3399_CLKSEL_CON(52), 6, 2, MFLAGS, 0, 5, DFLAGS,
1228                         RK3399_CLKGATE_CON(10), 15, GFLAGS),
1229
1230         /* isp */
1231         COMPOSITE(ACLK_ISP0, "aclk_isp0", mux_pll_src_cpll_gpll_ppll_p, 0,
1232                         RK3399_CLKSEL_CON(53), 6, 2, MFLAGS, 0, 5, DFLAGS,
1233                         RK3399_CLKGATE_CON(12), 8, GFLAGS),
1234         COMPOSITE_NOMUX(HCLK_ISP0, "hclk_isp0", "aclk_isp0", 0,
1235                         RK3399_CLKSEL_CON(53), 8, 5, DFLAGS,
1236                         RK3399_CLKGATE_CON(12), 9, GFLAGS),
1237
1238         GATE(ACLK_ISP0_NOC, "aclk_isp0_noc", "aclk_isp0", CLK_IGNORE_UNUSED,
1239                         RK3399_CLKGATE_CON(27), 1, GFLAGS),
1240         GATE(ACLK_ISP0_WRAPPER, "aclk_isp0_wrapper", "aclk_isp0", 0,
1241                         RK3399_CLKGATE_CON(27), 5, GFLAGS),
1242         GATE(HCLK_ISP1_WRAPPER, "hclk_isp1_wrapper", "aclk_isp0", 0,
1243                         RK3399_CLKGATE_CON(27), 7, GFLAGS),
1244
1245         GATE(HCLK_ISP0_NOC, "hclk_isp0_noc", "hclk_isp0", CLK_IGNORE_UNUSED,
1246                         RK3399_CLKGATE_CON(27), 0, GFLAGS),
1247         GATE(HCLK_ISP0_WRAPPER, "hclk_isp0_wrapper", "hclk_isp0", 0,
1248                         RK3399_CLKGATE_CON(27), 4, GFLAGS),
1249
1250         COMPOSITE(SCLK_ISP0, "clk_isp0", mux_pll_src_cpll_gpll_npll_p, 0,
1251                         RK3399_CLKSEL_CON(55), 6, 2, MFLAGS, 0, 5, DFLAGS,
1252                         RK3399_CLKGATE_CON(11), 4, GFLAGS),
1253
1254         COMPOSITE(ACLK_ISP1, "aclk_isp1", mux_pll_src_cpll_gpll_ppll_p, 0,
1255                         RK3399_CLKSEL_CON(54), 6, 2, MFLAGS, 0, 5, DFLAGS,
1256                         RK3399_CLKGATE_CON(12), 10, GFLAGS),
1257         COMPOSITE_NOMUX(HCLK_ISP1, "hclk_isp1", "aclk_isp1", 0,
1258                         RK3399_CLKSEL_CON(54), 8, 5, DFLAGS,
1259                         RK3399_CLKGATE_CON(12), 11, GFLAGS),
1260
1261         GATE(ACLK_ISP1_NOC, "aclk_isp1_noc", "aclk_isp1", CLK_IGNORE_UNUSED,
1262                         RK3399_CLKGATE_CON(27), 3, GFLAGS),
1263
1264         GATE(HCLK_ISP1_NOC, "hclk_isp1_noc", "hclk_isp1", CLK_IGNORE_UNUSED,
1265                         RK3399_CLKGATE_CON(27), 2, GFLAGS),
1266         GATE(ACLK_ISP1_WRAPPER, "aclk_isp1_wrapper", "hclk_isp1", 0,
1267                         RK3399_CLKGATE_CON(27), 8, GFLAGS),
1268
1269         COMPOSITE(SCLK_ISP1, "clk_isp1", mux_pll_src_cpll_gpll_npll_p, 0,
1270                         RK3399_CLKSEL_CON(55), 14, 2, MFLAGS, 8, 5, DFLAGS,
1271                         RK3399_CLKGATE_CON(11), 5, GFLAGS),
1272
1273         /*
1274          * We use pclkin_cifinv by default GRF_SOC_CON20[9] (GSC20_9) setting in system,
1275          * so we ignore the mux and make clocks nodes as following,
1276          *
1277          * pclkin_cifinv --|-------\
1278          *                 |GSC20_9|-- pclkin_cifmux -- |G27_6| -- pclkin_isp1_wrapper
1279          * pclkin_cif    --|-------/
1280          */
1281         GATE(PCLK_ISP1_WRAPPER, "pclkin_isp1_wrapper", "pclkin_cif", 0,
1282                         RK3399_CLKGATE_CON(27), 6, GFLAGS),
1283
1284         /* cif */
1285         COMPOSITE_NODIV(0, "clk_cifout_src", mux_pll_src_cpll_gpll_npll_p, 0,
1286                         RK3399_CLKSEL_CON(56), 6, 2, MFLAGS,
1287                         RK3399_CLKGATE_CON(10), 7, GFLAGS),
1288
1289         COMPOSITE_NOGATE(SCLK_CIF_OUT, "clk_cifout", mux_clk_cif_p, 0,
1290                          RK3399_CLKSEL_CON(56), 5, 1, MFLAGS, 0, 5, DFLAGS),
1291
1292         /* gic */
1293         COMPOSITE(ACLK_GIC_PRE, "aclk_gic_pre", mux_pll_src_cpll_gpll_p, CLK_IGNORE_UNUSED,
1294                         RK3399_CLKSEL_CON(56), 15, 1, MFLAGS, 8, 5, DFLAGS,
1295                         RK3399_CLKGATE_CON(12), 12, GFLAGS),
1296
1297         GATE(ACLK_GIC, "aclk_gic", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 0, GFLAGS),
1298         GATE(ACLK_GIC_NOC, "aclk_gic_noc", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 1, GFLAGS),
1299         GATE(ACLK_GIC_ADB400_CORE_L_2_GIC, "aclk_gic_adb400_core_l_2_gic", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 2, GFLAGS),
1300         GATE(ACLK_GIC_ADB400_CORE_B_2_GIC, "aclk_gic_adb400_core_b_2_gic", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 3, GFLAGS),
1301         GATE(ACLK_GIC_ADB400_GIC_2_CORE_L, "aclk_gic_adb400_gic_2_core_l", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 4, GFLAGS),
1302         GATE(ACLK_GIC_ADB400_GIC_2_CORE_B, "aclk_gic_adb400_gic_2_core_b", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 5, GFLAGS),
1303
1304         /* alive */
1305         /* pclk_alive_gpll_src is controlled by PMUGRF_SOC_CON0[6] */
1306         DIV(PCLK_ALIVE, "pclk_alive", "gpll", 0,
1307                         RK3399_CLKSEL_CON(57), 0, 5, DFLAGS),
1308
1309         GATE(PCLK_USBPHY_MUX_G, "pclk_usbphy_mux_g", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 4, GFLAGS),
1310         GATE(PCLK_UPHY0_TCPHY_G, "pclk_uphy0_tcphy_g", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 5, GFLAGS),
1311         GATE(PCLK_UPHY0_TCPD_G, "pclk_uphy0_tcpd_g", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 6, GFLAGS),
1312         GATE(PCLK_UPHY1_TCPHY_G, "pclk_uphy1_tcphy_g", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 8, GFLAGS),
1313         GATE(PCLK_UPHY1_TCPD_G, "pclk_uphy1_tcpd_g", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 9, GFLAGS),
1314
1315         GATE(PCLK_GRF, "pclk_grf", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(31), 1, GFLAGS),
1316         GATE(PCLK_INTR_ARB, "pclk_intr_arb", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(31), 2, GFLAGS),
1317         GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_alive", 0, RK3399_CLKGATE_CON(31), 3, GFLAGS),
1318         GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_alive", 0, RK3399_CLKGATE_CON(31), 4, GFLAGS),
1319         GATE(PCLK_GPIO4, "pclk_gpio4", "pclk_alive", 0, RK3399_CLKGATE_CON(31), 5, GFLAGS),
1320         GATE(PCLK_TIMER0, "pclk_timer0", "pclk_alive", 0, RK3399_CLKGATE_CON(31), 6, GFLAGS),
1321         GATE(PCLK_TIMER1, "pclk_timer1", "pclk_alive", 0, RK3399_CLKGATE_CON(31), 7, GFLAGS),
1322         GATE(PCLK_PMU_INTR_ARB, "pclk_pmu_intr_arb", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(31), 9, GFLAGS),
1323         GATE(PCLK_SGRF, "pclk_sgrf", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(31), 10, GFLAGS),
1324
1325         GATE(SCLK_MIPIDPHY_REF, "clk_mipidphy_ref", "xin24m", 0, RK3399_CLKGATE_CON(11), 14, GFLAGS),
1326         GATE(SCLK_DPHY_PLL, "clk_dphy_pll", "clk_mipidphy_ref", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 0, GFLAGS),
1327
1328         GATE(SCLK_MIPIDPHY_CFG, "clk_mipidphy_cfg", "xin24m", 0, RK3399_CLKGATE_CON(11), 15, GFLAGS),
1329         GATE(SCLK_DPHY_TX0_CFG, "clk_dphy_tx0_cfg", "clk_mipidphy_cfg", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 1, GFLAGS),
1330         GATE(SCLK_DPHY_TX1RX1_CFG, "clk_dphy_tx1rx1_cfg", "clk_mipidphy_cfg", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 2, GFLAGS),
1331         GATE(SCLK_DPHY_RX0_CFG, "clk_dphy_rx0_cfg", "clk_mipidphy_cfg", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 3, GFLAGS),
1332
1333         /* testout */
1334         MUX(0, "clk_test_pre", mux_pll_src_cpll_gpll_p, CLK_SET_RATE_PARENT,
1335                         RK3399_CLKSEL_CON(58), 7, 1, MFLAGS),
1336         COMPOSITE_FRAC(0, "clk_test_frac", "clk_test_pre", CLK_SET_RATE_PARENT,
1337                         RK3399_CLKSEL_CON(105), 0,
1338                         RK3399_CLKGATE_CON(13), 9, GFLAGS),
1339
1340         DIV(0, "clk_test_24m", "xin24m", 0,
1341                         RK3399_CLKSEL_CON(57), 6, 10, DFLAGS),
1342
1343         /* spi */
1344         COMPOSITE(SCLK_SPI0, "clk_spi0", mux_pll_src_cpll_gpll_p, 0,
1345                         RK3399_CLKSEL_CON(59), 7, 1, MFLAGS, 0, 7, DFLAGS,
1346                         RK3399_CLKGATE_CON(9), 12, GFLAGS),
1347
1348         COMPOSITE(SCLK_SPI1, "clk_spi1", mux_pll_src_cpll_gpll_p, 0,
1349                         RK3399_CLKSEL_CON(59), 15, 1, MFLAGS, 8, 7, DFLAGS,
1350                         RK3399_CLKGATE_CON(9), 13, GFLAGS),
1351
1352         COMPOSITE(SCLK_SPI2, "clk_spi2", mux_pll_src_cpll_gpll_p, 0,
1353                         RK3399_CLKSEL_CON(60), 7, 1, MFLAGS, 0, 7, DFLAGS,
1354                         RK3399_CLKGATE_CON(9), 14, GFLAGS),
1355
1356         COMPOSITE(SCLK_SPI4, "clk_spi4", mux_pll_src_cpll_gpll_p, 0,
1357                         RK3399_CLKSEL_CON(60), 15, 1, MFLAGS, 8, 7, DFLAGS,
1358                         RK3399_CLKGATE_CON(9), 15, GFLAGS),
1359
1360         COMPOSITE(SCLK_SPI5, "clk_spi5", mux_pll_src_cpll_gpll_p, 0,
1361                         RK3399_CLKSEL_CON(58), 15, 1, MFLAGS, 8, 7, DFLAGS,
1362                         RK3399_CLKGATE_CON(13), 13, GFLAGS),
1363
1364         /* i2c */
1365         COMPOSITE(SCLK_I2C1, "clk_i2c1", mux_pll_src_cpll_gpll_p, 0,
1366                         RK3399_CLKSEL_CON(61), 7, 1, MFLAGS, 0, 7, DFLAGS,
1367                         RK3399_CLKGATE_CON(10), 0, GFLAGS),
1368
1369         COMPOSITE(SCLK_I2C2, "clk_i2c2", mux_pll_src_cpll_gpll_p, 0,
1370                         RK3399_CLKSEL_CON(62), 7, 1, MFLAGS, 0, 7, DFLAGS,
1371                         RK3399_CLKGATE_CON(10), 2, GFLAGS),
1372
1373         COMPOSITE(SCLK_I2C3, "clk_i2c3", mux_pll_src_cpll_gpll_p, 0,
1374                         RK3399_CLKSEL_CON(63), 7, 1, MFLAGS, 0, 7, DFLAGS,
1375                         RK3399_CLKGATE_CON(10), 4, GFLAGS),
1376
1377         COMPOSITE(SCLK_I2C5, "clk_i2c5", mux_pll_src_cpll_gpll_p, 0,
1378                         RK3399_CLKSEL_CON(61), 15, 1, MFLAGS, 8, 7, DFLAGS,
1379                         RK3399_CLKGATE_CON(10), 1, GFLAGS),
1380
1381         COMPOSITE(SCLK_I2C6, "clk_i2c6", mux_pll_src_cpll_gpll_p, 0,
1382                         RK3399_CLKSEL_CON(62), 15, 1, MFLAGS, 8, 7, DFLAGS,
1383                         RK3399_CLKGATE_CON(10), 3, GFLAGS),
1384
1385         COMPOSITE(SCLK_I2C7, "clk_i2c7", mux_pll_src_cpll_gpll_p, 0,
1386                         RK3399_CLKSEL_CON(63), 15, 1, MFLAGS, 8, 7, DFLAGS,
1387                         RK3399_CLKGATE_CON(10), 5, GFLAGS),
1388
1389         /* timer */
1390         GATE(SCLK_TIMER00, "clk_timer00", "xin24m", 0, RK3399_CLKGATE_CON(26), 0, GFLAGS),
1391         GATE(SCLK_TIMER01, "clk_timer01", "xin24m", 0, RK3399_CLKGATE_CON(26), 1, GFLAGS),
1392         GATE(SCLK_TIMER02, "clk_timer02", "xin24m", 0, RK3399_CLKGATE_CON(26), 2, GFLAGS),
1393         GATE(SCLK_TIMER03, "clk_timer03", "xin24m", 0, RK3399_CLKGATE_CON(26), 3, GFLAGS),
1394         GATE(SCLK_TIMER04, "clk_timer04", "xin24m", 0, RK3399_CLKGATE_CON(26), 4, GFLAGS),
1395         GATE(SCLK_TIMER05, "clk_timer05", "xin24m", 0, RK3399_CLKGATE_CON(26), 5, GFLAGS),
1396         GATE(SCLK_TIMER06, "clk_timer06", "xin24m", 0, RK3399_CLKGATE_CON(26), 6, GFLAGS),
1397         GATE(SCLK_TIMER07, "clk_timer07", "xin24m", 0, RK3399_CLKGATE_CON(26), 7, GFLAGS),
1398         GATE(SCLK_TIMER08, "clk_timer08", "xin24m", 0, RK3399_CLKGATE_CON(26), 8, GFLAGS),
1399         GATE(SCLK_TIMER09, "clk_timer09", "xin24m", 0, RK3399_CLKGATE_CON(26), 9, GFLAGS),
1400         GATE(SCLK_TIMER10, "clk_timer10", "xin24m", 0, RK3399_CLKGATE_CON(26), 10, GFLAGS),
1401         GATE(SCLK_TIMER11, "clk_timer11", "xin24m", 0, RK3399_CLKGATE_CON(26), 11, GFLAGS),
1402
1403         /* clk_test */
1404         /* clk_test_pre is controlled by CRU_MISC_CON[3] */
1405         COMPOSITE_NOMUX(0, "clk_test", "clk_test_pre", CLK_IGNORE_UNUSED,
1406                         RK3368_CLKSEL_CON(58), 0, 5, DFLAGS,
1407                         RK3368_CLKGATE_CON(13), 11, GFLAGS),
1408 };
1409
1410 static struct rockchip_clk_branch rk3399_clk_pmu_branches[] __initdata = {
1411         /*
1412          * PMU CRU Clock-Architecture
1413          */
1414
1415         GATE(0, "fclk_cm0s_pmu_ppll_src", "ppll", 0,
1416                         RK3399_PMU_CLKGATE_CON(0), 1, GFLAGS),
1417
1418         COMPOSITE_NOGATE(FCLK_CM0S_SRC_PMU, "fclk_cm0s_src_pmu", mux_fclk_cm0s_pmu_ppll_p, 0,
1419                         RK3399_PMU_CLKSEL_CON(0), 15, 1, MFLAGS, 8, 5, DFLAGS),
1420
1421         COMPOSITE(SCLK_SPI3_PMU, "clk_spi3_pmu", mux_24m_ppll_p, 0,
1422                         RK3399_PMU_CLKSEL_CON(1), 7, 1, MFLAGS, 0, 7, DFLAGS,
1423                         RK3399_PMU_CLKGATE_CON(0), 2, GFLAGS),
1424
1425         COMPOSITE(0, "clk_wifi_div", mux_ppll_24m_p, CLK_IGNORE_UNUSED,
1426                         RK3399_PMU_CLKSEL_CON(1), 13, 1, MFLAGS, 8, 5, DFLAGS,
1427                         RK3399_PMU_CLKGATE_CON(0), 8, GFLAGS),
1428
1429         COMPOSITE_FRACMUX_NOGATE(0, "clk_wifi_frac", "clk_wifi_div", CLK_SET_RATE_PARENT,
1430                         RK3399_PMU_CLKSEL_CON(7), 0,
1431                         &rk3399_pmuclk_wifi_fracmux),
1432
1433         MUX(0, "clk_timer_src_pmu", mux_pll_p, CLK_IGNORE_UNUSED,
1434                         RK3399_PMU_CLKSEL_CON(1), 15, 1, MFLAGS),
1435
1436         COMPOSITE_NOMUX(SCLK_I2C0_PMU, "clk_i2c0_pmu", "ppll", 0,
1437                         RK3399_PMU_CLKSEL_CON(2), 0, 7, DFLAGS,
1438                         RK3399_PMU_CLKGATE_CON(0), 9, GFLAGS),
1439
1440         COMPOSITE_NOMUX(SCLK_I2C4_PMU, "clk_i2c4_pmu", "ppll", 0,
1441                         RK3399_PMU_CLKSEL_CON(3), 0, 7, DFLAGS,
1442                         RK3399_PMU_CLKGATE_CON(0), 10, GFLAGS),
1443
1444         COMPOSITE_NOMUX(SCLK_I2C8_PMU, "clk_i2c8_pmu", "ppll", 0,
1445                         RK3399_PMU_CLKSEL_CON(2), 8, 7, DFLAGS,
1446                         RK3399_PMU_CLKGATE_CON(0), 11, GFLAGS),
1447
1448         DIV(0, "clk_32k_suspend_pmu", "xin24m", CLK_IGNORE_UNUSED,
1449                         RK3399_PMU_CLKSEL_CON(4), 0, 10, DFLAGS),
1450         MUX(0, "clk_testout_2io", mux_clk_testout2_2io_p, CLK_IGNORE_UNUSED,
1451                         RK3399_PMU_CLKSEL_CON(4), 15, 1, MFLAGS),
1452
1453         COMPOSITE(0, "clk_uart4_div", mux_24m_ppll_p, 0,
1454                         RK3399_PMU_CLKSEL_CON(5), 10, 1, MFLAGS, 0, 7, DFLAGS,
1455                         RK3399_PMU_CLKGATE_CON(0), 5, GFLAGS),
1456
1457         COMPOSITE_FRACMUX(0, "clk_uart4_frac", "clk_uart4_div", CLK_SET_RATE_PARENT,
1458                         RK3399_PMU_CLKSEL_CON(6), 0,
1459                         RK3399_PMU_CLKGATE_CON(0), 6, GFLAGS,
1460                         &rk3399_uart4_pmu_fracmux),
1461
1462         DIV(PCLK_SRC_PMU, "pclk_pmu_src", "ppll", CLK_IGNORE_UNUSED,
1463                         RK3399_PMU_CLKSEL_CON(0), 0, 5, DFLAGS),
1464
1465         /* pmu clock gates */
1466         GATE(SCLK_TIMER12_PMU, "clk_timer0_pmu", "clk_timer_src_pmu", 0, RK3399_PMU_CLKGATE_CON(0), 3, GFLAGS),
1467         GATE(SCLK_TIMER13_PMU, "clk_timer1_pmu", "clk_timer_src_pmu", 0, RK3399_PMU_CLKGATE_CON(0), 4, GFLAGS),
1468
1469         GATE(SCLK_PVTM_PMU, "clk_pvtm_pmu", "xin24m", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(0), 7, GFLAGS),
1470
1471         GATE(PCLK_PMU, "pclk_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(1), 0, GFLAGS),
1472         GATE(PCLK_PMUGRF_PMU, "pclk_pmugrf_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(1), 1, GFLAGS),
1473         GATE(PCLK_INTMEM1_PMU, "pclk_intmem1_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(1), 2, GFLAGS),
1474         GATE(PCLK_GPIO0_PMU, "pclk_gpio0_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 3, GFLAGS),
1475         GATE(PCLK_GPIO1_PMU, "pclk_gpio1_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 4, GFLAGS),
1476         GATE(PCLK_SGRF_PMU, "pclk_sgrf_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(1), 5, GFLAGS),
1477         GATE(PCLK_NOC_PMU, "pclk_noc_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(1), 6, GFLAGS),
1478         GATE(PCLK_I2C0_PMU, "pclk_i2c0_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 7, GFLAGS),
1479         GATE(PCLK_I2C4_PMU, "pclk_i2c4_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 8, GFLAGS),
1480         GATE(PCLK_I2C8_PMU, "pclk_i2c8_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 9, GFLAGS),
1481         GATE(PCLK_RKPWM_PMU, "pclk_rkpwm_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 10, GFLAGS),
1482         GATE(PCLK_SPI3_PMU, "pclk_spi3_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 11, GFLAGS),
1483         GATE(PCLK_TIMER_PMU, "pclk_timer_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 12, GFLAGS),
1484         GATE(PCLK_MAILBOX_PMU, "pclk_mailbox_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 13, GFLAGS),
1485         GATE(PCLK_UART4_PMU, "pclk_uart4_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 14, GFLAGS),
1486         GATE(PCLK_WDT_M0_PMU, "pclk_wdt_m0_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 15, GFLAGS),
1487
1488         GATE(FCLK_CM0S_PMU, "fclk_cm0s_pmu", "fclk_cm0s_src_pmu", 0, RK3399_PMU_CLKGATE_CON(2), 0, GFLAGS),
1489         GATE(SCLK_CM0S_PMU, "sclk_cm0s_pmu", "fclk_cm0s_src_pmu", 0, RK3399_PMU_CLKGATE_CON(2), 1, GFLAGS),
1490         GATE(HCLK_CM0S_PMU, "hclk_cm0s_pmu", "fclk_cm0s_src_pmu", 0, RK3399_PMU_CLKGATE_CON(2), 2, GFLAGS),
1491         GATE(DCLK_CM0S_PMU, "dclk_cm0s_pmu", "fclk_cm0s_src_pmu", 0, RK3399_PMU_CLKGATE_CON(2), 3, GFLAGS),
1492         GATE(HCLK_NOC_PMU, "hclk_noc_pmu", "fclk_cm0s_src_pmu", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(2), 5, GFLAGS),
1493 };
1494
1495 static const char *const rk3399_cru_critical_clocks[] __initconst = {
1496         /*
1497          * We need to declare that we enable all NOCs which are critical clocks
1498          * always and clearly and explicitly show that we have enabled them at
1499          * clk_summary.
1500          */
1501         "aclk_usb3_noc",
1502         "aclk_gmac_noc",
1503         "pclk_gmac_noc",
1504         "pclk_center_main_noc",
1505         "aclk_cci_noc0",
1506         "aclk_cci_noc1",
1507         "clk_dbg_noc",
1508         "hclk_vcodec_noc",
1509         "aclk_vcodec_noc",
1510         "hclk_vdu_noc",
1511         "aclk_vdu_noc",
1512         "hclk_iep_noc",
1513         "aclk_iep_noc",
1514         "hclk_rga_noc",
1515         "aclk_rga_noc",
1516         "aclk_center_main_noc",
1517         "aclk_center_peri_noc",
1518         "aclk_perihp_noc",
1519         "hclk_perihp_noc",
1520         "pclk_perihp_noc",
1521         "hclk_sdmmc_noc",
1522         "aclk_emmc_noc",
1523         "aclk_perilp0_noc",
1524         "hclk_perilp0_noc",
1525         "hclk_m0_perilp_noc",
1526         "hclk_perilp1_noc",
1527         "hclk_sdio_noc",
1528         "hclk_sdioaudio_noc",
1529         "pclk_perilp1_noc",
1530         "aclk_vio_noc",
1531         "aclk_hdcp_noc",
1532         "hclk_hdcp_noc",
1533         "pclk_hdcp_noc",
1534         "pclk_edp_noc",
1535         "aclk_vop0_noc",
1536         "hclk_vop0_noc",
1537         "aclk_vop1_noc",
1538         "hclk_vop1_noc",
1539         "aclk_isp0_noc",
1540         "hclk_isp0_noc",
1541         "aclk_isp1_noc",
1542         "hclk_isp1_noc",
1543         "aclk_gic_noc",
1544
1545         /* other critical clocks */
1546         "pclk_perilp0",
1547         "pclk_perilp0",
1548         "hclk_perilp0",
1549         "pclk_perilp1",
1550         "pclk_perihp",
1551         "hclk_perihp",
1552         "aclk_perihp",
1553         "aclk_perilp0",
1554         "hclk_perilp1",
1555         "aclk_dmac1_perilp",
1556         "gpll_aclk_perilp0_src",
1557         "gpll_aclk_perihp_src",
1558         "pclk_vio",
1559 };
1560
1561 static const char *const rk3399_pmucru_critical_clocks[] __initconst = {
1562         /*
1563          * We need to declare that we enable all NOCs which are critical clocks
1564          * always and clearly and explicitly show that we have enabled them at
1565          * clk_summary.
1566          */
1567         "pclk_noc_pmu",
1568         "hclk_noc_pmu",
1569
1570         /* other critical clocks */
1571         "ppll",
1572         "pclk_pmu_src",
1573         "fclk_cm0s_src_pmu",
1574         "clk_timer_src_pmu",
1575         "pclk_rkpwm_pmu",
1576 };
1577
1578 static void __iomem *rk3399_cru_base;
1579 static void __iomem *rk3399_pmucru_base;
1580
1581 void rk3399_dump_cru(void)
1582 {
1583         if (rk3399_cru_base) {
1584                 pr_warn("CRU:\n");
1585                 print_hex_dump(KERN_WARNING, "", DUMP_PREFIX_OFFSET,
1586                                32, 4, rk3399_cru_base,
1587                                0x594, false);
1588         }
1589         if (rk3399_pmucru_base) {
1590                 pr_warn("PMU CRU:\n");
1591                 print_hex_dump(KERN_WARNING, "", DUMP_PREFIX_OFFSET,
1592                                32, 4, rk3399_pmucru_base,
1593                                0x134, false);
1594         }
1595 }
1596 EXPORT_SYMBOL_GPL(rk3399_dump_cru);
1597
1598 static int rk3399_clk_panic(struct notifier_block *this,
1599                             unsigned long ev, void *ptr)
1600 {
1601         rk3399_dump_cru();
1602         return NOTIFY_DONE;
1603 }
1604
1605 static struct notifier_block rk3399_clk_panic_block = {
1606         .notifier_call = rk3399_clk_panic,
1607 };
1608
1609 static void __init rk3399_clk_init(struct device_node *np)
1610 {
1611         struct rockchip_clk_provider *ctx;
1612         void __iomem *reg_base;
1613         struct clk *clk;
1614
1615         reg_base = of_iomap(np, 0);
1616         if (!reg_base) {
1617                 pr_err("%s: could not map cru region\n", __func__);
1618                 return;
1619         }
1620
1621         rk3399_cru_base = reg_base;
1622
1623         ctx = rockchip_clk_init(np, reg_base, CLK_NR_CLKS);
1624         if (IS_ERR(ctx)) {
1625                 pr_err("%s: rockchip clk init failed\n", __func__);
1626                 return;
1627         }
1628
1629         /* Watchdog pclk is controlled by RK3399 SECURE_GRF_SOC_CON3[8]. */
1630         clk = clk_register_fixed_factor(NULL, "pclk_wdt", "pclk_alive", 0, 1, 1);
1631         if (IS_ERR(clk))
1632                 pr_warn("%s: could not register clock pclk_wdt: %ld\n",
1633                         __func__, PTR_ERR(clk));
1634         else
1635                 rockchip_clk_add_lookup(ctx, clk, PCLK_WDT);
1636
1637         rockchip_clk_register_plls(ctx, rk3399_pll_clks,
1638                                    ARRAY_SIZE(rk3399_pll_clks), -1);
1639
1640         rockchip_clk_register_branches(ctx, rk3399_clk_branches,
1641                                   ARRAY_SIZE(rk3399_clk_branches));
1642
1643         rockchip_clk_protect_critical(rk3399_cru_critical_clocks,
1644                                       ARRAY_SIZE(rk3399_cru_critical_clocks));
1645
1646         rockchip_clk_register_armclk(ctx, ARMCLKL, "armclkl",
1647                         mux_armclkl_p, ARRAY_SIZE(mux_armclkl_p),
1648                         &rk3399_cpuclkl_data, rk3399_cpuclkl_rates,
1649                         ARRAY_SIZE(rk3399_cpuclkl_rates));
1650
1651         rockchip_clk_register_armclk(ctx, ARMCLKB, "armclkb",
1652                         mux_armclkb_p, ARRAY_SIZE(mux_armclkb_p),
1653                         &rk3399_cpuclkb_data, rk3399_cpuclkb_rates,
1654                         ARRAY_SIZE(rk3399_cpuclkb_rates));
1655
1656         rockchip_register_softrst(np, 21, reg_base + RK3399_SOFTRST_CON(0),
1657                                   ROCKCHIP_SOFTRST_HIWORD_MASK);
1658
1659         rockchip_register_restart_notifier(ctx, RK3399_GLB_SRST_FST, NULL);
1660
1661         rockchip_clk_of_add_provider(np, ctx);
1662 }
1663 CLK_OF_DECLARE(rk3399_cru, "rockchip,rk3399-cru", rk3399_clk_init);
1664
1665 static void __init rk3399_pmu_clk_init(struct device_node *np)
1666 {
1667         struct rockchip_clk_provider *ctx;
1668         void __iomem *reg_base;
1669
1670         reg_base = of_iomap(np, 0);
1671         if (!reg_base) {
1672                 pr_err("%s: could not map cru pmu region\n", __func__);
1673                 return;
1674         }
1675
1676         rk3399_pmucru_base = reg_base;
1677
1678         ctx = rockchip_clk_init(np, reg_base, CLKPMU_NR_CLKS);
1679         if (IS_ERR(ctx)) {
1680                 pr_err("%s: rockchip pmu clk init failed\n", __func__);
1681                 return;
1682         }
1683
1684         rockchip_clk_register_plls(ctx, rk3399_pmu_pll_clks,
1685                                    ARRAY_SIZE(rk3399_pmu_pll_clks), -1);
1686
1687         rockchip_clk_register_branches(ctx, rk3399_clk_pmu_branches,
1688                                   ARRAY_SIZE(rk3399_clk_pmu_branches));
1689
1690         rockchip_clk_protect_critical(rk3399_pmucru_critical_clocks,
1691                                       ARRAY_SIZE(rk3399_pmucru_critical_clocks));
1692
1693         rockchip_register_softrst(np, 2, reg_base + RK3399_PMU_SOFTRST_CON(0),
1694                                   ROCKCHIP_SOFTRST_HIWORD_MASK);
1695
1696         rockchip_clk_of_add_provider(np, ctx);
1697
1698         atomic_notifier_chain_register(&panic_notifier_list,
1699                                        &rk3399_clk_panic_block);
1700 }
1701 CLK_OF_DECLARE(rk3399_cru_pmu, "rockchip,rk3399-pmucru", rk3399_pmu_clk_init);