arm64: dts: rockchip: add linux,pci-domain for PCIe
[firefly-linux-kernel-4.4.55.git] / arch / arm64 / boot / dts / rockchip / rk3399.dtsi
1 /*
2  * Copyright (c) 2016 Fuzhou Rockchip Electronics Co., Ltd
3  *
4  * This file is dual-licensed: you can use it either under the terms
5  * of the GPL or the X11 license, at your option. Note that this dual
6  * licensing only applies to this file, and not this project as a
7  * whole.
8  *
9  *  a) This library is free software; you can redistribute it and/or
10  *     modify it under the terms of the GNU General Public License as
11  *     published by the Free Software Foundation; either version 2 of the
12  *     License, or (at your option) any later version.
13  *
14  *     This library is distributed in the hope that it will be useful,
15  *     but WITHOUT ANY WARRANTY; without even the implied warranty of
16  *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
17  *     GNU General Public License for more details.
18  *
19  * Or, alternatively,
20  *
21  *  b) Permission is hereby granted, free of charge, to any person
22  *     obtaining a copy of this software and associated documentation
23  *     files (the "Software"), to deal in the Software without
24  *     restriction, including without limitation the rights to use,
25  *     copy, modify, merge, publish, distribute, sublicense, and/or
26  *     sell copies of the Software, and to permit persons to whom the
27  *     Software is furnished to do so, subject to the following
28  *     conditions:
29  *
30  *     The above copyright notice and this permission notice shall be
31  *     included in all copies or substantial portions of the Software.
32  *
33  *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
34  *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
35  *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
36  *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
37  *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
38  *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
39  *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
40  *     OTHER DEALINGS IN THE SOFTWARE.
41  */
42
43 #include <dt-bindings/clock/rk3399-cru.h>
44 #include <dt-bindings/gpio/gpio.h>
45 #include <dt-bindings/interrupt-controller/arm-gic.h>
46 #include <dt-bindings/interrupt-controller/irq.h>
47 #include <dt-bindings/pinctrl/rockchip.h>
48 #include <dt-bindings/power/rk3399-power.h>
49 #include <dt-bindings/soc/rockchip,boot-mode.h>
50 #include <dt-bindings/suspend/rockchip-rk3399.h>
51 #include <dt-bindings/thermal/thermal.h>
52
53 #include "rk3399-dram-default-timing.dtsi"
54
55 / {
56         compatible = "rockchip,rk3399";
57
58         interrupt-parent = <&gic>;
59         #address-cells = <2>;
60         #size-cells = <2>;
61
62         aliases {
63                 i2c0 = &i2c0;
64                 i2c1 = &i2c1;
65                 i2c2 = &i2c2;
66                 i2c3 = &i2c3;
67                 i2c4 = &i2c4;
68                 i2c5 = &i2c5;
69                 i2c6 = &i2c6;
70                 i2c7 = &i2c7;
71                 i2c8 = &i2c8;
72                 serial0 = &uart0;
73                 serial1 = &uart1;
74                 serial2 = &uart2;
75                 serial3 = &uart3;
76                 serial4 = &uart4;
77         };
78
79         cpus {
80                 #address-cells = <2>;
81                 #size-cells = <0>;
82
83                 cpu-map {
84                         cluster0 {
85                                 core0 {
86                                         cpu = <&cpu_l0>;
87                                 };
88                                 core1 {
89                                         cpu = <&cpu_l1>;
90                                 };
91                                 core2 {
92                                         cpu = <&cpu_l2>;
93                                 };
94                                 core3 {
95                                         cpu = <&cpu_l3>;
96                                 };
97                         };
98
99                         cluster1 {
100                                 core0 {
101                                         cpu = <&cpu_b0>;
102                                 };
103                                 core1 {
104                                         cpu = <&cpu_b1>;
105                                 };
106                         };
107                 };
108
109                 cpu_l0: cpu@0 {
110                         device_type = "cpu";
111                         compatible = "arm,cortex-a53", "arm,armv8";
112                         reg = <0x0 0x0>;
113                         enable-method = "psci";
114                         #cooling-cells = <2>; /* min followed by max */
115                         dynamic-power-coefficient = <100>;
116                         clocks = <&cru ARMCLKL>;
117                         cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>;
118                 };
119
120                 cpu_l1: cpu@1 {
121                         device_type = "cpu";
122                         compatible = "arm,cortex-a53", "arm,armv8";
123                         reg = <0x0 0x1>;
124                         enable-method = "psci";
125                         clocks = <&cru ARMCLKL>;
126                         cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>;
127                 };
128
129                 cpu_l2: cpu@2 {
130                         device_type = "cpu";
131                         compatible = "arm,cortex-a53", "arm,armv8";
132                         reg = <0x0 0x2>;
133                         enable-method = "psci";
134                         clocks = <&cru ARMCLKL>;
135                         cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>;
136                 };
137
138                 cpu_l3: cpu@3 {
139                         device_type = "cpu";
140                         compatible = "arm,cortex-a53", "arm,armv8";
141                         reg = <0x0 0x3>;
142                         enable-method = "psci";
143                         clocks = <&cru ARMCLKL>;
144                         cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>;
145                 };
146
147                 cpu_b0: cpu@100 {
148                         device_type = "cpu";
149                         compatible = "arm,cortex-a72", "arm,armv8";
150                         reg = <0x0 0x100>;
151                         enable-method = "psci";
152                         #cooling-cells = <2>; /* min followed by max */
153                         dynamic-power-coefficient = <436>;
154                         clocks = <&cru ARMCLKB>;
155                         cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>;
156                 };
157
158                 cpu_b1: cpu@101 {
159                         device_type = "cpu";
160                         compatible = "arm,cortex-a72", "arm,armv8";
161                         reg = <0x0 0x101>;
162                         enable-method = "psci";
163                         clocks = <&cru ARMCLKB>;
164                         cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>;
165                 };
166
167                 idle-states {
168                         entry-method = "psci";
169
170                         CPU_SLEEP: cpu-sleep {
171                                 compatible = "arm,idle-state";
172                                 local-timer-stop;
173                                 arm,psci-suspend-param = <0x0010000>;
174                                 entry-latency-us = <120>;
175                                 exit-latency-us = <250>;
176                                 min-residency-us = <900>;
177                         };
178
179                         CLUSTER_SLEEP: cluster-sleep {
180                                 compatible = "arm,idle-state";
181                                 local-timer-stop;
182                                 arm,psci-suspend-param = <0x1010000>;
183                                 entry-latency-us = <400>;
184                                 exit-latency-us = <500>;
185                                 min-residency-us = <2000>;
186                         };
187                 };
188         };
189
190         cpu_avs: cpu-avs {
191                 cluster0-avs {
192                         cluster-id = <0>;
193                         min-volt = <800000>; /* uV */
194                         min-freq = <408000>; /* KHz */
195                         leakage-adjust-volt = <
196                         /*  mA        mA         uV */
197                             0         254        0
198                         >;
199                         nvmem-cells = <&cpul_leakage>;
200                         nvmem-cell-names = "cpu_leakage";
201                 };
202                 cluster1-avs {
203                         cluster-id = <1>;
204                         min-volt = <800000>; /* uV */
205                         min-freq = <408000>; /* KHz */
206                         leakage-adjust-volt = <
207                         /*  mA        mA         uV */
208                             0         254        0
209                         >;
210                         nvmem-cells = <&cpub_leakage>;
211                         nvmem-cell-names = "cpu_leakage";
212                 };
213         };
214
215         pmu_a53 {
216                 compatible = "arm,cortex-a53-pmu";
217                 interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_LOW &ppi_cluster0>;
218         };
219
220         pmu_a72 {
221                 compatible = "arm,cortex-a72-pmu";
222                 interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_LOW &ppi_cluster1>;
223         };
224
225         psci {
226                 compatible = "arm,psci-1.0";
227                 method = "smc";
228         };
229
230         timer {
231                 compatible = "arm,armv8-timer";
232                 interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_LOW 0>,
233                              <GIC_PPI 14 IRQ_TYPE_LEVEL_LOW 0>,
234                              <GIC_PPI 11 IRQ_TYPE_LEVEL_LOW 0>,
235                              <GIC_PPI 10 IRQ_TYPE_LEVEL_LOW 0>;
236         };
237
238         xin24m: xin24m {
239                 compatible = "fixed-clock";
240                 clock-frequency = <24000000>;
241                 clock-output-names = "xin24m";
242                 #clock-cells = <0>;
243         };
244
245         amba {
246                 compatible = "arm,amba-bus";
247                 #address-cells = <2>;
248                 #size-cells = <2>;
249                 ranges;
250
251                 dmac_bus: dma-controller@ff6d0000 {
252                         compatible = "arm,pl330", "arm,primecell";
253                         reg = <0x0 0xff6d0000 0x0 0x4000>;
254                         interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH 0>,
255                                      <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH 0>;
256                         #dma-cells = <1>;
257                         clocks = <&cru ACLK_DMAC0_PERILP>;
258                         clock-names = "apb_pclk";
259                         peripherals-req-type-burst;
260                 };
261
262                 dmac_peri: dma-controller@ff6e0000 {
263                         compatible = "arm,pl330", "arm,primecell";
264                         reg = <0x0 0xff6e0000 0x0 0x4000>;
265                         interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH 0>,
266                                      <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH 0>;
267                         #dma-cells = <1>;
268                         clocks = <&cru ACLK_DMAC1_PERILP>;
269                         clock-names = "apb_pclk";
270                         peripherals-req-type-burst;
271                 };
272         };
273
274         gmac: ethernet@fe300000 {
275                 compatible = "rockchip,rk3399-gmac";
276                 reg = <0x0 0xfe300000 0x0 0x10000>;
277                 rockchip,grf = <&grf>;
278                 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH 0>;
279                 interrupt-names = "macirq";
280                 clocks = <&cru SCLK_MAC>, <&cru SCLK_MAC_RX>,
281                          <&cru SCLK_MAC_TX>, <&cru SCLK_MACREF>,
282                          <&cru SCLK_MACREF_OUT>, <&cru ACLK_GMAC>,
283                          <&cru PCLK_GMAC>;
284                 clock-names = "stmmaceth", "mac_clk_rx",
285                               "mac_clk_tx", "clk_mac_ref",
286                               "clk_mac_refout", "aclk_mac",
287                               "pclk_mac";
288                 resets = <&cru SRST_A_GMAC>;
289                 reset-names = "stmmaceth";
290                 power-domains = <&power RK3399_PD_GMAC>;
291                 status = "disabled";
292         };
293
294         sdio0: dwmmc@fe310000 {
295                 compatible = "rockchip,rk3399-dw-mshc",
296                              "rockchip,rk3288-dw-mshc";
297                 reg = <0x0 0xfe310000 0x0 0x4000>;
298                 interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH 0>;
299                 clock-freq-min-max = <400000 150000000>;
300                 clocks = <&cru HCLK_SDIO>, <&cru SCLK_SDIO>,
301                          <&cru SCLK_SDIO_DRV>, <&cru SCLK_SDIO_SAMPLE>;
302                 clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
303                 fifo-depth = <0x100>;
304                 power-domains = <&power RK3399_PD_SDIOAUDIO>;
305                 status = "disabled";
306         };
307
308         sdmmc: dwmmc@fe320000 {
309                 compatible = "rockchip,rk3399-dw-mshc",
310                              "rockchip,rk3288-dw-mshc";
311                 reg = <0x0 0xfe320000 0x0 0x4000>;
312                 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH 0>;
313                 clock-freq-min-max = <400000 150000000>;
314                 clocks = <&cru HCLK_SDMMC>, <&cru SCLK_SDMMC>,
315                          <&cru SCLK_SDMMC_DRV>, <&cru SCLK_SDMMC_SAMPLE>;
316                 clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
317                 fifo-depth = <0x100>;
318                 power-domains = <&power RK3399_PD_SD>;
319                 status = "disabled";
320         };
321
322         sdhci: sdhci@fe330000 {
323                 compatible = "rockchip,rk3399-sdhci-5.1", "arasan,sdhci-5.1";
324                 reg = <0x0 0xfe330000 0x0 0x10000>;
325                 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH 0>;
326                 arasan,soc-ctl-syscon = <&grf>;
327                 assigned-clocks = <&cru SCLK_EMMC>;
328                 assigned-clock-rates = <200000000>;
329                 clocks = <&cru SCLK_EMMC>, <&cru ACLK_EMMC>;
330                 clock-names = "clk_xin", "clk_ahb";
331                 clock-output-names = "emmc_cardclock";
332                 #clock-cells = <0>;
333                 phys = <&emmc_phy>;
334                 phy-names = "phy_arasan";
335                 power-domains = <&power RK3399_PD_EMMC>;
336                 status = "disabled";
337         };
338
339         usb_host0_ehci: usb@fe380000 {
340                 compatible = "generic-ehci";
341                 reg = <0x0 0xfe380000 0x0 0x20000>;
342                 interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH 0>;
343                 clocks = <&cru HCLK_HOST0>, <&cru HCLK_HOST0_ARB>,
344                          <&cru SCLK_USBPHY0_480M_SRC>;
345                 clock-names = "hclk_host0", "hclk_host0_arb", "usbphy0_480m";
346                 phys = <&u2phy0_host>;
347                 phy-names = "usb";
348                 power-domains = <&power RK3399_PD_PERIHP>;
349                 status = "disabled";
350         };
351
352         usb_host0_ohci: usb@fe3a0000 {
353                 compatible = "generic-ohci";
354                 reg = <0x0 0xfe3a0000 0x0 0x20000>;
355                 interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH 0>;
356                 clocks = <&cru HCLK_HOST0>, <&cru HCLK_HOST0_ARB>,
357                          <&cru SCLK_USBPHY0_480M_SRC>;
358                 clock-names = "hclk_host0", "hclk_host0_arb", "usbphy0_480m";
359                 phys = <&u2phy0_host>;
360                 phy-names = "usb";
361                 power-domains = <&power RK3399_PD_PERIHP>;
362                 status = "disabled";
363         };
364
365         usb_host1_ehci: usb@fe3c0000 {
366                 compatible = "generic-ehci";
367                 reg = <0x0 0xfe3c0000 0x0 0x20000>;
368                 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH 0>;
369                 clocks = <&cru HCLK_HOST1>, <&cru HCLK_HOST1_ARB>,
370                          <&cru SCLK_USBPHY1_480M_SRC>;
371                 clock-names = "hclk_host1", "hclk_host1_arb", "usbphy1_480m";
372                 phys = <&u2phy1_host>;
373                 phy-names = "usb";
374                 power-domains = <&power RK3399_PD_PERIHP>;
375                 status = "disabled";
376         };
377
378         usb_host1_ohci: usb@fe3e0000 {
379                 compatible = "generic-ohci";
380                 reg = <0x0 0xfe3e0000 0x0 0x20000>;
381                 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH 0>;
382                 clocks = <&cru HCLK_HOST1>, <&cru HCLK_HOST1_ARB>,
383                          <&cru SCLK_USBPHY1_480M_SRC>;
384                 clock-names = "hclk_host1", "hclk_host1_arb", "usbphy1_480m";
385                 phys = <&u2phy1_host>;
386                 phy-names = "usb";
387                 power-domains = <&power RK3399_PD_PERIHP>;
388                 status = "disabled";
389         };
390
391         usbdrd3_0: usb@fe800000 {
392                 compatible = "rockchip,rk3399-dwc3";
393                 clocks = <&cru SCLK_USB3OTG0_REF>, <&cru SCLK_USB3OTG0_SUSPEND>,
394                          <&cru ACLK_USB3OTG0>, <&cru ACLK_USB3_GRF>;
395                 clock-names = "ref_clk", "suspend_clk",
396                               "bus_clk", "grf_clk";
397                 power-domains = <&power RK3399_PD_USB3>;
398                 resets = <&cru SRST_A_USB3_OTG0>;
399                 reset-names = "usb3-otg";
400                 #address-cells = <2>;
401                 #size-cells = <2>;
402                 ranges;
403                 status = "disabled";
404                 usbdrd_dwc3_0: dwc3@fe800000 {
405                         compatible = "snps,dwc3";
406                         reg = <0x0 0xfe800000 0x0 0x100000>;
407                         interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH 0>;
408                         dr_mode = "otg";
409                         phys = <&u2phy0_otg>, <&tcphy0_usb3>;
410                         phy-names = "usb2-phy", "usb3-phy";
411                         phy_type = "utmi_wide";
412                         snps,dis_enblslpm_quirk;
413                         snps,dis-u2-freeclk-exists-quirk;
414                         snps,dis_u2_susphy_quirk;
415                         snps,dis-del-phy-power-chg-quirk;
416                         snps,xhci-slow-suspend-quirk;
417                         status = "disabled";
418                 };
419         };
420
421         usbdrd3_1: usb@fe900000 {
422                 compatible = "rockchip,rk3399-dwc3";
423                 clocks = <&cru SCLK_USB3OTG1_REF>, <&cru SCLK_USB3OTG1_SUSPEND>,
424                          <&cru ACLK_USB3OTG1>, <&cru ACLK_USB3_GRF>;
425                 clock-names = "ref_clk", "suspend_clk",
426                               "bus_clk", "grf_clk";
427                 power-domains = <&power RK3399_PD_USB3>;
428                 resets = <&cru SRST_A_USB3_OTG1>;
429                 reset-names = "usb3-otg";
430                 #address-cells = <2>;
431                 #size-cells = <2>;
432                 ranges;
433                 status = "disabled";
434                 usbdrd_dwc3_1: dwc3@fe900000 {
435                         compatible = "snps,dwc3";
436                         reg = <0x0 0xfe900000 0x0 0x100000>;
437                         interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH 0>;
438                         dr_mode = "host";
439                         phys = <&u2phy1_otg>, <&tcphy1_usb3>;
440                         phy-names = "usb2-phy", "usb3-phy";
441                         phy_type = "utmi_wide";
442                         snps,dis_enblslpm_quirk;
443                         snps,dis-u2-freeclk-exists-quirk;
444                         snps,dis_u2_susphy_quirk;
445                         snps,dis-del-phy-power-chg-quirk;
446                         snps,xhci-slow-suspend-quirk;
447                         status = "disabled";
448                 };
449         };
450
451         cdn_dp: dp@fec00000 {
452                 compatible = "rockchip,rk3399-cdn-dp";
453                 reg = <0x0 0xfec00000 0x0 0x100000>;
454                 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
455                 clocks = <&cru SCLK_DP_CORE>, <&cru PCLK_DP_CTRL>,
456                          <&cru SCLK_SPDIF_REC_DPTX>, <&cru PCLK_VIO_GRF>;
457                 clock-names = "core-clk", "pclk", "spdif", "grf";
458                 assigned-clocks = <&cru SCLK_DP_CORE>;
459                 assigned-clock-rates = <100000000>;
460                 power-domains = <&power RK3399_PD_HDCP>;
461                 phys = <&tcphy0_dp>, <&tcphy1_dp>;
462                 resets = <&cru SRST_DPTX_SPDIF_REC>, <&cru SRST_P_UPHY0_DPTX>,
463                          <&cru SRST_P_UPHY0_APB>, <&cru SRST_DP_CORE>;
464                 reset-names = "spdif", "dptx", "apb", "core";
465                 rockchip,grf = <&grf>;
466                 #address-cells = <1>;
467                 #size-cells = <0>;
468                 #sound-dai-cells = <1>;
469                 status = "disabled";
470
471                 ports {
472                         #address-cells = <1>;
473                         #size-cells = <0>;
474
475                         dp_in: port {
476                                 #address-cells = <1>;
477                                 #size-cells = <0>;
478                                 dp_in_vopb: endpoint@0 {
479                                         reg = <0>;
480                                         remote-endpoint = <&vopb_out_dp>;
481                                 };
482
483                                 dp_in_vopl: endpoint@1 {
484                                         reg = <1>;
485                                         remote-endpoint = <&vopl_out_dp>;
486                                 };
487                         };
488                 };
489         };
490
491         gic: interrupt-controller@fee00000 {
492                 compatible = "arm,gic-v3";
493                 #interrupt-cells = <4>;
494                 #address-cells = <2>;
495                 #size-cells = <2>;
496                 ranges;
497                 interrupt-controller;
498
499                 reg = <0x0 0xfee00000 0 0x10000>, /* GICD */
500                       <0x0 0xfef00000 0 0xc0000>, /* GICR */
501                       <0x0 0xfff00000 0 0x10000>, /* GICC */
502                       <0x0 0xfff10000 0 0x10000>, /* GICH */
503                       <0x0 0xfff20000 0 0x10000>; /* GICV */
504                 interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH 0>;
505                 its: interrupt-controller@fee20000 {
506                         compatible = "arm,gic-v3-its";
507                         msi-controller;
508                         reg = <0x0 0xfee20000 0x0 0x20000>;
509                 };
510
511                 ppi-partitions {
512                         ppi_cluster0: interrupt-partition-0 {
513                                 affinity = <&cpu_l0 &cpu_l1 &cpu_l2 &cpu_l3>;
514                         };
515
516                         ppi_cluster1: interrupt-partition-1 {
517                                 affinity = <&cpu_b0 &cpu_b1>;
518                         };
519                 };
520         };
521
522         saradc: saradc@ff100000 {
523                 compatible = "rockchip,rk3399-saradc";
524                 reg = <0x0 0xff100000 0x0 0x100>;
525                 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH 0>;
526                 #io-channel-cells = <1>;
527                 clocks = <&cru SCLK_SARADC>, <&cru PCLK_SARADC>;
528                 clock-names = "saradc", "apb_pclk";
529                 resets = <&cru SRST_P_SARADC>;
530                 reset-names = "saradc-apb";
531                 status = "disabled";
532         };
533
534         i2c0: i2c@ff3c0000 {
535                 compatible = "rockchip,rk3399-i2c";
536                 reg = <0x0 0xff3c0000 0x0 0x1000>;
537                 clocks =  <&pmucru SCLK_I2C0_PMU>, <&pmucru PCLK_I2C0_PMU>;
538                 clock-names = "i2c", "pclk";
539                 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH 0>;
540                 pinctrl-names = "default";
541                 pinctrl-0 = <&i2c0_xfer>;
542                 #address-cells = <1>;
543                 #size-cells = <0>;
544                 status = "disabled";
545         };
546
547         i2c1: i2c@ff110000 {
548                 compatible = "rockchip,rk3399-i2c";
549                 reg = <0x0 0xff110000 0x0 0x1000>;
550                 clocks = <&cru SCLK_I2C1>, <&cru PCLK_I2C1>;
551                 clock-names = "i2c", "pclk";
552                 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH 0>;
553                 pinctrl-names = "default";
554                 pinctrl-0 = <&i2c1_xfer>;
555                 #address-cells = <1>;
556                 #size-cells = <0>;
557                 status = "disabled";
558         };
559
560         i2c2: i2c@ff120000 {
561                 compatible = "rockchip,rk3399-i2c";
562                 reg = <0x0 0xff120000 0x0 0x1000>;
563                 clocks = <&cru SCLK_I2C2>, <&cru PCLK_I2C2>;
564                 clock-names = "i2c", "pclk";
565                 interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH 0>;
566                 pinctrl-names = "default";
567                 pinctrl-0 = <&i2c2_xfer>;
568                 #address-cells = <1>;
569                 #size-cells = <0>;
570                 status = "disabled";
571         };
572
573         i2c3: i2c@ff130000 {
574                 compatible = "rockchip,rk3399-i2c";
575                 reg = <0x0 0xff130000 0x0 0x1000>;
576                 clocks = <&cru SCLK_I2C3>, <&cru PCLK_I2C3>;
577                 clock-names = "i2c", "pclk";
578                 interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH 0>;
579                 pinctrl-names = "default";
580                 pinctrl-0 = <&i2c3_xfer>;
581                 #address-cells = <1>;
582                 #size-cells = <0>;
583                 status = "disabled";
584         };
585
586         i2c5: i2c@ff140000 {
587                 compatible = "rockchip,rk3399-i2c";
588                 reg = <0x0 0xff140000 0x0 0x1000>;
589                 clocks = <&cru SCLK_I2C5>, <&cru PCLK_I2C5>;
590                 clock-names = "i2c", "pclk";
591                 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH 0>;
592                 pinctrl-names = "default";
593                 pinctrl-0 = <&i2c5_xfer>;
594                 #address-cells = <1>;
595                 #size-cells = <0>;
596                 status = "disabled";
597         };
598
599         i2c6: i2c@ff150000 {
600                 compatible = "rockchip,rk3399-i2c";
601                 reg = <0x0 0xff150000 0x0 0x1000>;
602                 clocks = <&cru SCLK_I2C6>, <&cru PCLK_I2C6>;
603                 clock-names = "i2c", "pclk";
604                 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH 0>;
605                 pinctrl-names = "default";
606                 pinctrl-0 = <&i2c6_xfer>;
607                 #address-cells = <1>;
608                 #size-cells = <0>;
609                 status = "disabled";
610         };
611
612         i2c7: i2c@ff160000 {
613                 compatible = "rockchip,rk3399-i2c";
614                 reg = <0x0 0xff160000 0x0 0x1000>;
615                 clocks = <&cru SCLK_I2C7>, <&cru PCLK_I2C7>;
616                 clock-names = "i2c", "pclk";
617                 interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH 0>;
618                 pinctrl-names = "default";
619                 pinctrl-0 = <&i2c7_xfer>;
620                 #address-cells = <1>;
621                 #size-cells = <0>;
622                 status = "disabled";
623         };
624
625         uart0: serial@ff180000 {
626                 compatible = "rockchip,rk3399-uart", "snps,dw-apb-uart";
627                 reg = <0x0 0xff180000 0x0 0x100>;
628                 clocks = <&cru SCLK_UART0>, <&cru PCLK_UART0>;
629                 clock-names = "baudclk", "apb_pclk";
630                 interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH 0>;
631                 reg-shift = <2>;
632                 reg-io-width = <4>;
633                 pinctrl-names = "default";
634                 pinctrl-0 = <&uart0_xfer &uart0_cts &uart0_rts>;
635                 status = "disabled";
636         };
637
638         uart1: serial@ff190000 {
639                 compatible = "rockchip,rk3399-uart", "snps,dw-apb-uart";
640                 reg = <0x0 0xff190000 0x0 0x100>;
641                 clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>;
642                 clock-names = "baudclk", "apb_pclk";
643                 interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH 0>;
644                 reg-shift = <2>;
645                 reg-io-width = <4>;
646                 pinctrl-names = "default";
647                 pinctrl-0 = <&uart1_xfer>;
648                 status = "disabled";
649         };
650
651         uart2: serial@ff1a0000 {
652                 compatible = "rockchip,rk3399-uart", "snps,dw-apb-uart";
653                 reg = <0x0 0xff1a0000 0x0 0x100>;
654                 clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>;
655                 clock-names = "baudclk", "apb_pclk";
656                 interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH 0>;
657                 reg-shift = <2>;
658                 reg-io-width = <4>;
659                 pinctrl-names = "default";
660                 pinctrl-0 = <&uart2c_xfer>;
661                 status = "disabled";
662         };
663
664         uart3: serial@ff1b0000 {
665                 compatible = "rockchip,rk3399-uart", "snps,dw-apb-uart";
666                 reg = <0x0 0xff1b0000 0x0 0x100>;
667                 clocks = <&cru SCLK_UART3>, <&cru PCLK_UART3>;
668                 clock-names = "baudclk", "apb_pclk";
669                 interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH 0>;
670                 reg-shift = <2>;
671                 reg-io-width = <4>;
672                 pinctrl-names = "default";
673                 pinctrl-0 = <&uart3_xfer &uart3_cts &uart3_rts>;
674                 status = "disabled";
675         };
676
677         spi0: spi@ff1c0000 {
678                 compatible = "rockchip,rk3399-spi", "rockchip,rk3066-spi";
679                 reg = <0x0 0xff1c0000 0x0 0x1000>;
680                 clocks = <&cru SCLK_SPI0>, <&cru PCLK_SPI0>;
681                 clock-names = "spiclk", "apb_pclk";
682                 interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH 0>;
683                 pinctrl-names = "default";
684                 pinctrl-0 = <&spi0_clk &spi0_tx &spi0_rx &spi0_cs0>;
685                 #address-cells = <1>;
686                 #size-cells = <0>;
687                 status = "disabled";
688         };
689
690         spi1: spi@ff1d0000 {
691                 compatible = "rockchip,rk3399-spi", "rockchip,rk3066-spi";
692                 reg = <0x0 0xff1d0000 0x0 0x1000>;
693                 clocks = <&cru SCLK_SPI1>, <&cru PCLK_SPI1>;
694                 clock-names = "spiclk", "apb_pclk";
695                 interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH 0>;
696                 pinctrl-names = "default";
697                 pinctrl-0 = <&spi1_clk &spi1_tx &spi1_rx &spi1_cs0>;
698                 #address-cells = <1>;
699                 #size-cells = <0>;
700                 status = "disabled";
701         };
702
703         spi2: spi@ff1e0000 {
704                 compatible = "rockchip,rk3399-spi", "rockchip,rk3066-spi";
705                 reg = <0x0 0xff1e0000 0x0 0x1000>;
706                 clocks = <&cru SCLK_SPI2>, <&cru PCLK_SPI2>;
707                 clock-names = "spiclk", "apb_pclk";
708                 interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH 0>;
709                 pinctrl-names = "default";
710                 pinctrl-0 = <&spi2_clk &spi2_tx &spi2_rx &spi2_cs0>;
711                 #address-cells = <1>;
712                 #size-cells = <0>;
713                 status = "disabled";
714         };
715
716         spi4: spi@ff1f0000 {
717                 compatible = "rockchip,rk3399-spi", "rockchip,rk3066-spi";
718                 reg = <0x0 0xff1f0000 0x0 0x1000>;
719                 clocks = <&cru SCLK_SPI4>, <&cru PCLK_SPI4>;
720                 clock-names = "spiclk", "apb_pclk";
721                 interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH 0>;
722                 pinctrl-names = "default";
723                 pinctrl-0 = <&spi4_clk &spi4_tx &spi4_rx &spi4_cs0>;
724                 #address-cells = <1>;
725                 #size-cells = <0>;
726                 status = "disabled";
727         };
728
729         spi5: spi@ff200000 {
730                 compatible = "rockchip,rk3399-spi", "rockchip,rk3066-spi";
731                 reg = <0x0 0xff200000 0x0 0x1000>;
732                 clocks = <&cru SCLK_SPI5>, <&cru PCLK_SPI5>;
733                 clock-names = "spiclk", "apb_pclk";
734                 interrupts = <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH 0>;
735                 pinctrl-names = "default";
736                 pinctrl-0 = <&spi5_clk &spi5_tx &spi5_rx &spi5_cs0>;
737                 #address-cells = <1>;
738                 #size-cells = <0>;
739                 status = "disabled";
740         };
741
742         thermal_zones: thermal-zones {
743                 soc_thermal: soc-thermal {
744                         polling-delay-passive = <20>; /* milliseconds */
745                         polling-delay = <1000>; /* milliseconds */
746                         sustainable-power = <1000>; /* milliwatts */
747
748                         thermal-sensors = <&tsadc 0>;
749
750                         trips {
751                                 threshold: trip-point@0 {
752                                         temperature = <70000>; /* millicelsius */
753                                         hysteresis = <2000>; /* millicelsius */
754                                         type = "passive";
755                                 };
756                                 target: trip-point@1 {
757                                         temperature = <85000>; /* millicelsius */
758                                         hysteresis = <2000>; /* millicelsius */
759                                         type = "passive";
760                                 };
761                                 soc_crit: soc-crit {
762                                         temperature = <95000>; /* millicelsius */
763                                         hysteresis = <2000>; /* millicelsius */
764                                         type = "critical";
765                                 };
766                         };
767
768                         cooling-maps {
769                                 map0 {
770                                         trip = <&target>;
771                                         cooling-device =
772                                                 <&cpu_l0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
773                                         contribution = <4096>;
774                                 };
775                                 map1 {
776                                         trip = <&target>;
777                                         cooling-device =
778                                                 <&cpu_b0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
779                                         contribution = <1024>;
780                                 };
781                                 map2 {
782                                         trip = <&target>;
783                                         cooling-device =
784                                                 <&gpu THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
785                                         contribution = <4096>;
786                                 };
787                         };
788                 };
789
790                 gpu_thermal: gpu-thermal {
791                         polling-delay-passive = <100>; /* milliseconds */
792                         polling-delay = <1000>; /* milliseconds */
793
794                         thermal-sensors = <&tsadc 1>;
795                 };
796         };
797
798         tsadc: tsadc@ff260000 {
799                 compatible = "rockchip,rk3399-tsadc";
800                 reg = <0x0 0xff260000 0x0 0x100>;
801                 interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH 0>;
802                 rockchip,grf = <&grf>;
803                 clocks = <&cru SCLK_TSADC>, <&cru PCLK_TSADC>;
804                 clock-names = "tsadc", "apb_pclk";
805                 assigned-clocks = <&cru SCLK_TSADC>;
806                 assigned-clock-rates = <750000>;
807                 resets = <&cru SRST_TSADC>;
808                 reset-names = "tsadc-apb";
809                 pinctrl-names = "init", "default", "sleep";
810                 pinctrl-0 = <&otp_gpio>;
811                 pinctrl-1 = <&otp_out>;
812                 pinctrl-2 = <&otp_gpio>;
813                 #thermal-sensor-cells = <1>;
814                 rockchip,hw-tshut-temp = <95000>;
815                 status = "disabled";
816         };
817
818         qos_emmc: qos@ffa58000 {
819                 compatible = "syscon";
820                 reg = <0x0 0xffa58000 0x0 0x20>;
821         };
822
823         qos_gmac: qos@ffa5c000 {
824                 compatible = "syscon";
825                 reg = <0x0 0xffa5c000 0x0 0x20>;
826         };
827
828         qos_pcie: qos@ffa60080 {
829                 compatible = "syscon";
830                 reg = <0x0 0xffa60080 0x0 0x20>;
831         };
832
833         qos_usb_host0: qos@ffa60100 {
834                 compatible = "syscon";
835                 reg = <0x0 0xffa60100 0x0 0x20>;
836         };
837
838         qos_usb_host1: qos@ffa60180 {
839                 compatible = "syscon";
840                 reg = <0x0 0xffa60180 0x0 0x20>;
841         };
842
843         qos_usb_otg0: qos@ffa70000 {
844                 compatible = "syscon";
845                 reg = <0x0 0xffa70000 0x0 0x20>;
846         };
847
848         qos_usb_otg1: qos@ffa70080 {
849                 compatible = "syscon";
850                 reg = <0x0 0xffa70080 0x0 0x20>;
851         };
852
853         qos_sd: qos@ffa74000 {
854                 compatible = "syscon";
855                 reg = <0x0 0xffa74000 0x0 0x20>;
856         };
857
858         qos_sdioaudio: qos@ffa76000 {
859                 compatible = "syscon";
860                 reg = <0x0 0xffa76000 0x0 0x20>;
861         };
862
863         qos_hdcp: qos@ffa90000 {
864                 compatible = "syscon";
865                 reg = <0x0 0xffa90000 0x0 0x20>;
866         };
867
868         qos_iep: qos@ffa98000 {
869                 compatible = "syscon";
870                 reg = <0x0 0xffa98000 0x0 0x20>;
871         };
872
873         qos_isp0_m0: qos@ffaa0000 {
874                 compatible = "syscon";
875                 reg = <0x0 0xffaa0000 0x0 0x20>;
876         };
877
878         qos_isp0_m1: qos@ffaa0080 {
879                 compatible = "syscon";
880                 reg = <0x0 0xffaa0080 0x0 0x20>;
881         };
882
883         qos_isp1_m0: qos@ffaa8000 {
884                 compatible = "syscon";
885                 reg = <0x0 0xffaa8000 0x0 0x20>;
886         };
887
888         qos_isp1_m1: qos@ffaa8080 {
889                 compatible = "syscon";
890                 reg = <0x0 0xffaa8080 0x0 0x20>;
891         };
892
893         qos_rga_r: qos@ffab0000 {
894                 compatible = "syscon";
895                 reg = <0x0 0xffab0000 0x0 0x20>;
896         };
897
898         qos_rga_w: qos@ffab0080 {
899                 compatible = "syscon";
900                 reg = <0x0 0xffab0080 0x0 0x20>;
901         };
902
903         qos_video_m0: qos@ffab8000 {
904                 compatible = "syscon";
905                 reg = <0x0 0xffab8000 0x0 0x20>;
906         };
907
908         qos_video_m1_r: qos@ffac0000 {
909                 compatible = "syscon";
910                 reg = <0x0 0xffac0000 0x0 0x20>;
911         };
912
913         qos_video_m1_w: qos@ffac0080 {
914                 compatible = "syscon";
915                 reg = <0x0 0xffac0080 0x0 0x20>;
916         };
917
918         qos_vop_big_r: qos@ffac8000 {
919                 compatible = "syscon";
920                 reg = <0x0 0xffac8000 0x0 0x20>;
921         };
922
923         qos_vop_big_w: qos@ffac8080 {
924                 compatible = "syscon";
925                 reg = <0x0 0xffac8080 0x0 0x20>;
926         };
927
928         qos_vop_little: qos@ffad0000 {
929                 compatible = "syscon";
930                 reg = <0x0 0xffad0000 0x0 0x20>;
931         };
932
933         qos_perihp: qos@ffad8080 {
934                 compatible = "syscon";
935                 reg = <0x0 0xffad8080 0x0 0x20>;
936         };
937
938         qos_gpu: qos@ffae0000 {
939                 compatible = "syscon";
940                 reg = <0x0 0xffae0000 0x0 0x20>;
941         };
942
943         pmu: power-management@ff310000 {
944                 compatible = "rockchip,rk3399-pmu", "syscon", "simple-mfd";
945                 reg = <0x0 0xff310000 0x0 0x1000>;
946
947                 /*
948                  * Note: RK3399 supports 6 voltage domains including VD_CORE_L,
949                  * VD_CORE_B, VD_CENTER, VD_GPU, VD_LOGIC and VD_PMU.
950                  * Some of the power domains are grouped together for every
951                  * voltage domain.
952                  * The detail contents as below.
953                  */
954                 power: power-controller {
955                         compatible = "rockchip,rk3399-power-controller";
956                         #power-domain-cells = <1>;
957                         #address-cells = <1>;
958                         #size-cells = <0>;
959
960                         /* These power domains are grouped by VD_CENTER */
961                         pd_iep@RK3399_PD_IEP {
962                                 reg = <RK3399_PD_IEP>;
963                                 clocks = <&cru ACLK_IEP>,
964                                          <&cru HCLK_IEP>;
965                                 pm_qos = <&qos_iep>;
966                         };
967                         pd_rga@RK3399_PD_RGA {
968                                 reg = <RK3399_PD_RGA>;
969                                 clocks = <&cru ACLK_RGA>,
970                                          <&cru HCLK_RGA>;
971                                 pm_qos = <&qos_rga_r>,
972                                          <&qos_rga_w>;
973                         };
974                         pd_vcodec@RK3399_PD_VCODEC {
975                                 reg = <RK3399_PD_VCODEC>;
976                                 clocks = <&cru ACLK_VCODEC>,
977                                          <&cru HCLK_VCODEC>;
978                                 pm_qos = <&qos_video_m0>;
979                         };
980                         pd_vdu@RK3399_PD_VDU {
981                                 reg = <RK3399_PD_VDU>;
982                                 clocks = <&cru ACLK_VDU>,
983                                          <&cru HCLK_VDU>;
984                                 pm_qos = <&qos_video_m1_r>,
985                                          <&qos_video_m1_w>;
986                         };
987
988                         /* These power domains are grouped by VD_GPU */
989                         pd_gpu@RK3399_PD_GPU {
990                                 reg = <RK3399_PD_GPU>;
991                                 clocks = <&cru ACLK_GPU>;
992                                 pm_qos = <&qos_gpu>;
993                         };
994
995                         /* These power domains are grouped by VD_LOGIC */
996                         pd_edp@RK3399_PD_EDP {
997                                 reg = <RK3399_PD_EDP>;
998                                 clocks = <&cru PCLK_EDP_CTRL>;
999                         };
1000                         pd_emmc@RK3399_PD_EMMC {
1001                                 reg = <RK3399_PD_EMMC>;
1002                                 clocks = <&cru ACLK_EMMC>;
1003                                 pm_qos = <&qos_emmc>;
1004                         };
1005                         pd_gmac@RK3399_PD_GMAC {
1006                                 reg = <RK3399_PD_GMAC>;
1007                                 clocks = <&cru ACLK_GMAC>,
1008                                          <&cru PCLK_GMAC>;
1009                                 pm_qos = <&qos_gmac>;
1010                         };
1011                         pd_perihp@RK3399_PD_PERIHP {
1012                                 reg = <RK3399_PD_PERIHP>;
1013                                 #address-cells = <1>;
1014                                 #size-cells = <0>;
1015                                 clocks = <&cru ACLK_PERIHP>;
1016                                 pm_qos = <&qos_perihp>,
1017                                          <&qos_pcie>,
1018                                          <&qos_usb_host0>,
1019                                          <&qos_usb_host1>;
1020
1021                                 pd_sd@RK3399_PD_SD {
1022                                         reg = <RK3399_PD_SD>;
1023                                         clocks = <&cru HCLK_SDMMC>,
1024                                                  <&cru SCLK_SDMMC>;
1025                                         pm_qos = <&qos_sd>;
1026                                 };
1027                         };
1028                         pd_sdioaudio@RK3399_PD_SDIOAUDIO {
1029                                 reg = <RK3399_PD_SDIOAUDIO>;
1030                                 clocks = <&cru HCLK_SDIO>;
1031                                 pm_qos = <&qos_sdioaudio>;
1032                         };
1033                         pd_usb3@RK3399_PD_USB3 {
1034                                 reg = <RK3399_PD_USB3>;
1035                                 clocks = <&cru ACLK_USB3>;
1036                                 pm_qos = <&qos_usb_otg0>,
1037                                          <&qos_usb_otg1>;
1038                         };
1039                         pd_vio@RK3399_PD_VIO {
1040                                 reg = <RK3399_PD_VIO>;
1041                                 #address-cells = <1>;
1042                                 #size-cells = <0>;
1043
1044                                 pd_hdcp@RK3399_PD_HDCP {
1045                                         reg = <RK3399_PD_HDCP>;
1046                                         clocks = <&cru ACLK_HDCP>,
1047                                                  <&cru HCLK_HDCP>,
1048                                                  <&cru PCLK_HDCP>;
1049                                         pm_qos = <&qos_hdcp>;
1050                                 };
1051                                 pd_isp0@RK3399_PD_ISP0 {
1052                                         reg = <RK3399_PD_ISP0>;
1053                                         clocks = <&cru ACLK_ISP0>,
1054                                                  <&cru HCLK_ISP0>;
1055                                         pm_qos = <&qos_isp0_m0>,
1056                                                  <&qos_isp0_m1>;
1057                                 };
1058                                 pd_isp1@RK3399_PD_ISP1 {
1059                                         reg = <RK3399_PD_ISP1>;
1060                                         clocks = <&cru ACLK_ISP1>,
1061                                                  <&cru HCLK_ISP1>;
1062                                         pm_qos = <&qos_isp1_m0>,
1063                                                  <&qos_isp1_m1>;
1064                                 };
1065                                 pd_tcpc0@RK3399_PD_TCPC0 {
1066                                         reg = <RK3399_PD_TCPD0>;
1067                                         clocks = <&cru SCLK_UPHY0_TCPDCORE>,
1068                                                  <&cru SCLK_UPHY0_TCPDPHY_REF>;
1069                                 };
1070                                 pd_tcpc1@RK3399_PD_TCPC1 {
1071                                         reg = <RK3399_PD_TCPD1>;
1072                                         clocks = <&cru SCLK_UPHY1_TCPDCORE>,
1073                                                  <&cru SCLK_UPHY1_TCPDPHY_REF>;
1074                                 };
1075                                 pd_vo@RK3399_PD_VO {
1076                                         reg = <RK3399_PD_VO>;
1077                                         #address-cells = <1>;
1078                                         #size-cells = <0>;
1079
1080                                         pd_vopb@RK3399_PD_VOPB {
1081                                                 reg = <RK3399_PD_VOPB>;
1082                                                 clocks = <&cru ACLK_VOP0>,
1083                                                          <&cru HCLK_VOP0>;
1084                                                 pm_qos = <&qos_vop_big_r>,
1085                                                          <&qos_vop_big_w>;
1086                                         };
1087                                         pd_vopl@RK3399_PD_VOPL {
1088                                                 reg = <RK3399_PD_VOPL>;
1089                                                 clocks = <&cru ACLK_VOP1>,
1090                                                          <&cru HCLK_VOP1>;
1091                                                 pm_qos = <&qos_vop_little>;
1092                                         };
1093                                 };
1094                         };
1095                 };
1096         };
1097
1098         pmugrf: syscon@ff320000 {
1099                 compatible = "rockchip,rk3399-pmugrf", "syscon", "simple-mfd";
1100                 reg = <0x0 0xff320000 0x0 0x1000>;
1101                 #address-cells = <1>;
1102                 #size-cells = <1>;
1103
1104                 pmu_io_domains: io-domains {
1105                         compatible = "rockchip,rk3399-pmu-io-voltage-domain";
1106                         status = "disabled";
1107                 };
1108
1109                 reboot-mode {
1110                         compatible = "syscon-reboot-mode";
1111                         offset = <0x300>;
1112                         mode-bootloader = <BOOT_BL_DOWNLOAD>;
1113                         mode-charge = <BOOT_CHARGING>;
1114                         mode-fastboot = <BOOT_FASTBOOT>;
1115                         mode-loader = <BOOT_BL_DOWNLOAD>;
1116                         mode-normal = <BOOT_NORMAL>;
1117                         mode-recovery = <BOOT_RECOVERY>;
1118                         mode-ums = <BOOT_UMS>;
1119                 };
1120
1121                 pmu_pvtm: pmu-pvtm {
1122                         compatible = "rockchip,rk3399-pmu-pvtm";
1123                         clocks = <&pmucru SCLK_PVTM_PMU>;
1124                         clock-names = "pmu";
1125                         status = "disabled";
1126                 };
1127         };
1128
1129         spi3: spi@ff350000 {
1130                 compatible = "rockchip,rk3399-spi", "rockchip,rk3066-spi";
1131                 reg = <0x0 0xff350000 0x0 0x1000>;
1132                 clocks = <&pmucru SCLK_SPI3_PMU>, <&pmucru PCLK_SPI3_PMU>;
1133                 clock-names = "spiclk", "apb_pclk";
1134                 interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH 0>;
1135                 pinctrl-names = "default";
1136                 pinctrl-0 = <&spi3_clk &spi3_tx &spi3_rx &spi3_cs0>;
1137                 #address-cells = <1>;
1138                 #size-cells = <0>;
1139                 status = "disabled";
1140         };
1141
1142         uart4: serial@ff370000 {
1143                 compatible = "rockchip,rk3399-uart", "snps,dw-apb-uart";
1144                 reg = <0x0 0xff370000 0x0 0x100>;
1145                 clocks = <&pmucru SCLK_UART4_PMU>, <&pmucru PCLK_UART4_PMU>;
1146                 clock-names = "baudclk", "apb_pclk";
1147                 interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH 0>;
1148                 reg-shift = <2>;
1149                 reg-io-width = <4>;
1150                 pinctrl-names = "default";
1151                 pinctrl-0 = <&uart4_xfer>;
1152                 status = "disabled";
1153         };
1154
1155         i2c4: i2c@ff3d0000 {
1156                 compatible = "rockchip,rk3399-i2c";
1157                 reg = <0x0 0xff3d0000 0x0 0x1000>;
1158                 clocks = <&pmucru SCLK_I2C4_PMU>, <&pmucru PCLK_I2C4_PMU>;
1159                 clock-names = "i2c", "pclk";
1160                 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH 0>;
1161                 pinctrl-names = "default";
1162                 pinctrl-0 = <&i2c4_xfer>;
1163                 #address-cells = <1>;
1164                 #size-cells = <0>;
1165                 status = "disabled";
1166         };
1167
1168         i2c8: i2c@ff3e0000 {
1169                 compatible = "rockchip,rk3399-i2c";
1170                 reg = <0x0 0xff3e0000 0x0 0x1000>;
1171                 clocks = <&pmucru SCLK_I2C8_PMU>, <&pmucru PCLK_I2C8_PMU>;
1172                 clock-names = "i2c", "pclk";
1173                 interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH 0>;
1174                 pinctrl-names = "default";
1175                 pinctrl-0 = <&i2c8_xfer>;
1176                 #address-cells = <1>;
1177                 #size-cells = <0>;
1178                 status = "disabled";
1179         };
1180
1181         pcie_phy: phy@e220 {
1182                 compatible = "rockchip,rk3399-pcie-phy";
1183                 #phy-cells = <0>;
1184                 rockchip,grf = <&grf>;
1185                 clocks = <&cru SCLK_PCIEPHY_REF>;
1186                 clock-names = "refclk";
1187                 resets = <&cru SRST_PCIEPHY>;
1188                 reset-names = "phy";
1189                 status = "disabled";
1190         };
1191
1192         pcie0: pcie@f8000000 {
1193                 compatible = "rockchip,rk3399-pcie";
1194                 #address-cells = <3>;
1195                 #size-cells = <2>;
1196                 aspm-no-l0s;
1197                 clocks = <&cru ACLK_PCIE>, <&cru ACLK_PERF_PCIE>,
1198                          <&cru PCLK_PCIE>, <&cru SCLK_PCIE_PM>;
1199                 clock-names = "aclk", "aclk-perf",
1200                               "hclk", "pm";
1201                 bus-range = <0x0 0x1>;
1202                 max-link-speed = <1>;
1203                 linux,pci-domain = <0>;
1204                 msi-map = <0x0 &its 0x0 0x1000>;
1205                 interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH 0>,
1206                              <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH 0>,
1207                              <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH 0>;
1208                 interrupt-names = "sys", "legacy", "client";
1209                 #interrupt-cells = <1>;
1210                 interrupt-map-mask = <0 0 0 7>;
1211                 interrupt-map = <0 0 0 1 &pcie0_intc 0>,
1212                                 <0 0 0 2 &pcie0_intc 1>,
1213                                 <0 0 0 3 &pcie0_intc 2>,
1214                                 <0 0 0 4 &pcie0_intc 3>;
1215                 phys = <&pcie_phy>;
1216                 phy-names = "pcie-phy";
1217                 ranges = <0x82000000 0x0 0xfa000000 0x0 0xfa000000 0x0 0x600000
1218                           0x81000000 0x0 0xfa600000 0x0 0xfa600000 0x0 0x100000>;
1219                 reg = <0x0 0xf8000000 0x0 0x2000000>,
1220                       <0x0 0xfd000000 0x0 0x1000000>;
1221                 reg-names = "axi-base", "apb-base";
1222                 resets = <&cru SRST_PCIE_CORE>, <&cru SRST_PCIE_MGMT>,
1223                          <&cru SRST_PCIE_MGMT_STICKY>, <&cru SRST_PCIE_PIPE>,
1224                          <&cru SRST_PCIE_PM>, <&cru SRST_P_PCIE>,
1225                          <&cru SRST_A_PCIE>;
1226                 reset-names = "core", "mgmt", "mgmt-sticky", "pipe",
1227                               "pm", "pclk", "aclk";
1228                 status = "disabled";
1229                 pcie0_intc: interrupt-controller {
1230                         interrupt-controller;
1231                         #address-cells = <0>;
1232                         #interrupt-cells = <1>;
1233                 };
1234         };
1235
1236         pwm0: pwm@ff420000 {
1237                 compatible = "rockchip,rk3399-pwm", "rockchip,rk3288-pwm";
1238                 reg = <0x0 0xff420000 0x0 0x10>;
1239                 #pwm-cells = <3>;
1240                 pinctrl-names = "default";
1241                 pinctrl-0 = <&pwm0_pin>;
1242                 clocks = <&pmucru PCLK_RKPWM_PMU>;
1243                 clock-names = "pwm";
1244                 status = "disabled";
1245         };
1246
1247         pwm1: pwm@ff420010 {
1248                 compatible = "rockchip,rk3399-pwm", "rockchip,rk3288-pwm";
1249                 reg = <0x0 0xff420010 0x0 0x10>;
1250                 #pwm-cells = <3>;
1251                 pinctrl-names = "default";
1252                 pinctrl-0 = <&pwm1_pin>;
1253                 clocks = <&pmucru PCLK_RKPWM_PMU>;
1254                 clock-names = "pwm";
1255                 status = "disabled";
1256         };
1257
1258         pwm2: pwm@ff420020 {
1259                 compatible = "rockchip,rk3399-pwm", "rockchip,rk3288-pwm";
1260                 reg = <0x0 0xff420020 0x0 0x10>;
1261                 #pwm-cells = <3>;
1262                 pinctrl-names = "default";
1263                 pinctrl-0 = <&pwm2_pin>;
1264                 clocks = <&pmucru PCLK_RKPWM_PMU>;
1265                 clock-names = "pwm";
1266                 status = "disabled";
1267         };
1268
1269         pwm3: pwm@ff420030 {
1270                 compatible = "rockchip,rk3399-pwm", "rockchip,rk3288-pwm";
1271                 reg = <0x0 0xff420030 0x0 0x10>;
1272                 #pwm-cells = <3>;
1273                 pinctrl-names = "default";
1274                 pinctrl-0 = <&pwm3a_pin>;
1275                 clocks = <&pmucru PCLK_RKPWM_PMU>;
1276                 clock-names = "pwm";
1277                 status = "disabled";
1278         };
1279
1280         dfi: dfi@ff630000 {
1281                 reg = <0x00 0xff630000 0x00 0x4000>;
1282                 compatible = "rockchip,rk3399-dfi";
1283                 rockchip,pmu = <&pmugrf>;
1284                 clocks = <&cru PCLK_DDR_MON>;
1285                 clock-names = "pclk_ddr_mon";
1286                 status = "disabled";
1287         };
1288
1289         dmc: dmc {
1290                 compatible = "rockchip,rk3399-dmc";
1291                 devfreq-events = <&dfi>;
1292                 interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH 0>;
1293                 clocks = <&cru SCLK_DDRCLK>;
1294                 clock-names = "dmc_clk";
1295                 ddr_timing = <&ddr_timing>;
1296                 status = "disabled";
1297         };
1298
1299         vpu: vpu_service@ff650000 {
1300                 compatible = "rockchip,vpu_service";
1301                 rockchip,grf = <&grf>;
1302                 iommus = <&vpu_mmu>;
1303                 iommu_enabled = <1>;
1304                 reg = <0x0 0xff650000 0x0 0x800>;
1305                 interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH 0>,
1306                              <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH 0>;
1307                 interrupt-names = "irq_dec", "irq_enc";
1308                 clocks = <&cru ACLK_VCODEC>, <&cru HCLK_VCODEC>;
1309                 clock-names = "aclk_vcodec", "hclk_vcodec";
1310                 resets = <&cru SRST_H_VCODEC>, <&cru SRST_A_VCODEC>;
1311                 reset-names = "video_h", "video_a";
1312                 power-domains = <&power RK3399_PD_VCODEC>;
1313                 name = "vpu_service";
1314                 dev_mode = <0>;
1315                 /* 0 means ion, 1 means drm */
1316                 allocator = <1>;
1317                 status = "disabled";
1318         };
1319
1320         vpu_mmu: iommu@ff650800 {
1321                 compatible = "rockchip,iommu";
1322                 reg = <0x0 0xff650800 0x0 0x40>;
1323                 interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH 0>;
1324                 interrupt-names = "vpu_mmu";
1325                 clocks = <&cru ACLK_VCODEC>, <&cru HCLK_VCODEC>;
1326                 clock-names = "aclk", "hclk";
1327                 power-domains = <&power RK3399_PD_VCODEC>;
1328                 #iommu-cells = <0>;
1329         };
1330
1331         rkvdec: rkvdec@ff660000 {
1332                 compatible = "rockchip,rkvdec";
1333                 rockchip,grf = <&grf>;
1334                 iommus = <&vdec_mmu>;
1335                 iommu_enabled = <1>;
1336                 reg = <0x0 0xff660000 0x0 0x400>;
1337                 interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH 0>;
1338                 interrupt-names = "irq_dec";
1339                 clocks = <&cru ACLK_VDU>, <&cru HCLK_VDU>,
1340                          <&cru SCLK_VDU_CA>, <&cru SCLK_VDU_CORE>;
1341                 clock-names = "aclk_vcodec", "hclk_vcodec",
1342                               "clk_cabac", "clk_core";
1343                 resets = <&cru SRST_H_VDU>, <&cru SRST_A_VDU>;
1344                 reset-names = "video_h", "video_a";
1345                 power-domains = <&power RK3399_PD_VDU>;
1346                 dev_mode = <2>;
1347                 name = "rkvdec";
1348                 /* 0 means ion, 1 means drm */
1349                 allocator = <1>;
1350                 status = "disabled";
1351         };
1352
1353         vdec_mmu: iommu@ff660480 {
1354                 compatible = "rockchip,iommu";
1355                 reg = <0x0 0xff660480 0x0 0x40>, <0x0 0xff6604c0 0x0 0x40>;
1356                 interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH 0>;
1357                 interrupt-names = "vdec_mmu";
1358                 clocks = <&cru ACLK_VDU>, <&cru HCLK_VDU>;
1359                 clock-names = "aclk", "hclk";
1360                 power-domains = <&power RK3399_PD_VDU>;
1361                 #iommu-cells = <0>;
1362         };
1363
1364         rga: rga@ff680000 {
1365                 compatible = "rockchip,rk3399-rga";
1366                 reg = <0x0 0xff680000 0x0 0x10000>;
1367                 interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH 0>;
1368                 interrupt-names = "rga";
1369                 clocks = <&cru ACLK_RGA>, <&cru HCLK_RGA>, <&cru SCLK_RGA_CORE>;
1370                 clock-names = "aclk", "hclk", "sclk";
1371                 resets = <&cru SRST_RGA_CORE>, <&cru SRST_A_RGA>, <&cru SRST_H_RGA>;
1372                 reset-names = "core", "axi", "ahb";
1373                 power-domains = <&power RK3399_PD_RGA>;
1374                 status = "disabled";
1375         };
1376
1377         efuse0: efuse@ff690000 {
1378                 compatible = "rockchip,rk3399-efuse";
1379                 reg = <0x0 0xff690000 0x0 0x80>;
1380                 #address-cells = <1>;
1381                 #size-cells = <1>;
1382                 clocks = <&cru PCLK_EFUSE1024NS>;
1383                 clock-names = "pclk_efuse";
1384
1385                 /* Data cells */
1386                 cpul_leakage: cpul-leakage {
1387                         reg = <0x1a 0x1>;
1388                 };
1389                 cpub_leakage: cpub-leakage {
1390                         reg = <0x17 0x1>;
1391                 };
1392                 gpu_leakage: gpu-leakage {
1393                         reg = <0x18 0x1>;
1394                 };
1395                 center_leakage: center-leakage {
1396                         reg = <0x19 0x1>;
1397                 };
1398                 logic_leakage: logic-leakage {
1399                         reg = <0x1b 0x1>;
1400                 };
1401                 wafer_info: wafer-info {
1402                         reg = <0x1c 0x1>;
1403                 };
1404         };
1405
1406         pmucru: pmu-clock-controller@ff750000 {
1407                 compatible = "rockchip,rk3399-pmucru";
1408                 reg = <0x0 0xff750000 0x0 0x1000>;
1409                 #clock-cells = <1>;
1410                 #reset-cells = <1>;
1411                 assigned-clocks = <&pmucru PLL_PPLL>;
1412                 assigned-clock-rates = <676000000>;
1413         };
1414
1415         cru: clock-controller@ff760000 {
1416                 compatible = "rockchip,rk3399-cru";
1417                 reg = <0x0 0xff760000 0x0 0x1000>;
1418                 #clock-cells = <1>;
1419                 #reset-cells = <1>;
1420                 assigned-clocks =
1421                         <&cru ACLK_VOP0>, <&cru HCLK_VOP0>,
1422                         <&cru ACLK_VOP1>, <&cru HCLK_VOP1>,
1423                         <&cru ARMCLKL>, <&cru ARMCLKB>,
1424                         <&cru PLL_GPLL>, <&cru PLL_CPLL>,
1425                         <&cru ACLK_GPU>, <&cru PLL_NPLL>,
1426                         <&cru ACLK_PERIHP>, <&cru HCLK_PERIHP>,
1427                         <&cru PCLK_PERIHP>,
1428                         <&cru ACLK_PERILP0>, <&cru HCLK_PERILP0>,
1429                         <&cru PCLK_PERILP0>,
1430                         <&cru HCLK_PERILP1>, <&cru PCLK_PERILP1>;
1431                 assigned-clock-rates =
1432                          <400000000>,  <200000000>,
1433                          <400000000>,  <200000000>,
1434                          <816000000>, <816000000>,
1435                          <594000000>,  <800000000>,
1436                          <200000000>, <1000000000>,
1437                          <150000000>,   <75000000>,
1438                           <37500000>,
1439                          <100000000>,  <100000000>,
1440                           <50000000>,
1441                          <100000000>,   <50000000>;
1442         };
1443
1444         grf: syscon@ff770000 {
1445                 compatible = "rockchip,rk3399-grf", "syscon", "simple-mfd";
1446                 reg = <0x0 0xff770000 0x0 0x10000>;
1447                 #address-cells = <1>;
1448                 #size-cells = <1>;
1449
1450                 io_domains: io-domains {
1451                         compatible = "rockchip,rk3399-io-voltage-domain";
1452                         status = "disabled";
1453                 };
1454
1455                 emmc_phy: phy@f780 {
1456                         compatible = "rockchip,rk3399-emmc-phy";
1457                         reg = <0xf780 0x24>;
1458                         clocks = <&sdhci>;
1459                         clock-names = "emmcclk";
1460                         #phy-cells = <0>;
1461                         status = "disabled";
1462                 };
1463
1464                 u2phy0: usb2-phy@e450 {
1465                         compatible = "rockchip,rk3399-usb2phy";
1466                         reg = <0xe450 0x10>;
1467                         clocks = <&cru SCLK_USB2PHY0_REF>;
1468                         clock-names = "phyclk";
1469                         #clock-cells = <0>;
1470                         clock-output-names = "clk_usbphy0_480m";
1471                         status = "disabled";
1472
1473                         u2phy0_otg: otg-port {
1474                                 #phy-cells = <0>;
1475                                 interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH 0>,
1476                                              <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH 0>,
1477                                              <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH 0>;
1478                                 interrupt-names = "otg-bvalid", "otg-id",
1479                                                   "linestate";
1480                                 status = "disabled";
1481                         };
1482
1483                         u2phy0_host: host-port {
1484                                 #phy-cells = <0>;
1485                                 interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH 0>;
1486                                 interrupt-names = "linestate";
1487                                 status = "disabled";
1488                         };
1489                 };
1490
1491                 u2phy1: usb2-phy@e460 {
1492                         compatible = "rockchip,rk3399-usb2phy";
1493                         reg = <0xe460 0x10>;
1494                         clocks = <&cru SCLK_USB2PHY1_REF>;
1495                         clock-names = "phyclk";
1496                         #clock-cells = <0>;
1497                         clock-output-names = "clk_usbphy1_480m";
1498                         status = "disabled";
1499
1500                         u2phy1_otg: otg-port {
1501                                 #phy-cells = <0>;
1502                                 interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH 0>,
1503                                              <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH 0>,
1504                                              <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH 0>;
1505                                 interrupt-names = "otg-bvalid", "otg-id",
1506                                                   "linestate";
1507                                 status = "disabled";
1508                         };
1509
1510                         u2phy1_host: host-port {
1511                                 #phy-cells = <0>;
1512                                 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH 0>;
1513                                 interrupt-names = "linestate";
1514                                 status = "disabled";
1515                         };
1516                 };
1517
1518                 pvtm: pvtm {
1519                         compatible = "rockchip,rk3399-pvtm";
1520                         clocks = <&cru SCLK_PVTM_CORE_L>,
1521                                  <&cru SCLK_PVTM_CORE_B>,
1522                                  <&cru SCLK_PVTM_GPU>,
1523                                  <&cru SCLK_PVTM_DDR>;
1524                         clock-names = "core_l", "core_b", "gpu", "ddr";
1525                         status = "disabled";
1526                 };
1527         };
1528
1529         tcphy0: phy@ff7c0000 {
1530                 compatible = "rockchip,rk3399-typec-phy";
1531                 reg = <0x0 0xff7c0000 0x0 0x40000>;
1532                 rockchip,grf = <&grf>;
1533                 #phy-cells = <1>;
1534                 clocks = <&cru SCLK_UPHY0_TCPDCORE>,
1535                          <&cru SCLK_UPHY0_TCPDPHY_REF>;
1536                 clock-names = "tcpdcore", "tcpdphy-ref";
1537                 assigned-clocks = <&cru SCLK_UPHY0_TCPDCORE>;
1538                 assigned-clock-rates = <50000000>;
1539                 power-domains = <&power RK3399_PD_TCPD0>;
1540                 resets = <&cru SRST_UPHY0>,
1541                          <&cru SRST_UPHY0_PIPE_L00>,
1542                          <&cru SRST_P_UPHY0_TCPHY>;
1543                 reset-names = "uphy", "uphy-pipe", "uphy-tcphy";
1544                 rockchip,typec-conn-dir = <0xe580 0 16>;
1545                 rockchip,usb3tousb2-en = <0xe580 3 19>;
1546                 rockchip,usb3-host-disable = <0x2434 0 16>;
1547                 rockchip,usb3-host-port = <0x2434 12 28>;
1548                 rockchip,external-psm = <0xe588 14 30>;
1549                 rockchip,pipe-status = <0xe5c0 0 0>;
1550                 rockchip,uphy-dp-sel = <0x6268 19 19>;
1551                 status = "disabled";
1552
1553                 tcphy0_dp: dp-port {
1554                         #phy-cells = <0>;
1555                 };
1556
1557                 tcphy0_usb3: usb3-port {
1558                         #phy-cells = <0>;
1559                 };
1560         };
1561
1562         tcphy1: phy@ff800000 {
1563                 compatible = "rockchip,rk3399-typec-phy";
1564                 reg = <0x0 0xff800000 0x0 0x40000>;
1565                 rockchip,grf = <&grf>;
1566                 #phy-cells = <1>;
1567                 clocks = <&cru SCLK_UPHY1_TCPDCORE>,
1568                          <&cru SCLK_UPHY1_TCPDPHY_REF>;
1569                 clock-names = "tcpdcore", "tcpdphy-ref";
1570                 assigned-clocks = <&cru SCLK_UPHY1_TCPDCORE>;
1571                 assigned-clock-rates = <50000000>;
1572                 power-domains = <&power RK3399_PD_TCPD1>;
1573                 resets = <&cru SRST_UPHY1>,
1574                          <&cru SRST_UPHY1_PIPE_L00>,
1575                          <&cru SRST_P_UPHY1_TCPHY>;
1576                 reset-names = "uphy", "uphy-pipe", "uphy-tcphy";
1577                 rockchip,typec-conn-dir = <0xe58c 0 16>;
1578                 rockchip,usb3tousb2-en = <0xe58c 3 19>;
1579                 rockchip,usb3-host-disable = <0x2444 0 16>;
1580                 rockchip,usb3-host-port = <0x2444 12 28>;
1581                 rockchip,external-psm = <0xe594 14 30>;
1582                 rockchip,pipe-status = <0xe5c0 16 16>;
1583                 rockchip,uphy-dp-sel = <0x6268 3 19>;
1584                 status = "disabled";
1585
1586                 tcphy1_dp: dp-port {
1587                         #phy-cells = <0>;
1588                 };
1589
1590                 tcphy1_usb3: usb3-port {
1591                         #phy-cells = <0>;
1592                 };
1593         };
1594
1595         watchdog@ff848000 {
1596                 compatible = "snps,dw-wdt";
1597                 reg = <0x0 0xff848000 0x0 0x100>;
1598                 clocks = <&cru PCLK_WDT>;
1599                 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH 0>;
1600         };
1601
1602         rktimer: rktimer@ff850000 {
1603                 compatible = "rockchip,rk3399-timer";
1604                 reg = <0x0 0xff850000 0x0 0x1000>;
1605                 interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH 0>;
1606                 clocks = <&cru PCLK_TIMER0>, <&cru SCLK_TIMER00>;
1607                 clock-names = "pclk", "timer";
1608         };
1609
1610         spdif: spdif@ff870000 {
1611                 compatible = "rockchip,rk3399-spdif";
1612                 reg = <0x0 0xff870000 0x0 0x1000>;
1613                 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH 0>;
1614                 dmas = <&dmac_bus 7>;
1615                 dma-names = "tx";
1616                 clock-names = "mclk", "hclk";
1617                 clocks = <&cru SCLK_SPDIF_8CH>, <&cru HCLK_SPDIF>;
1618                 pinctrl-names = "default";
1619                 pinctrl-0 = <&spdif_bus>;
1620                 power-domains = <&power RK3399_PD_SDIOAUDIO>;
1621                 status = "disabled";
1622         };
1623
1624         i2s0: i2s@ff880000 {
1625                 compatible = "rockchip,rk3399-i2s", "rockchip,rk3066-i2s";
1626                 reg = <0x0 0xff880000 0x0 0x1000>;
1627                 rockchip,grf = <&grf>;
1628                 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH 0>;
1629                 dmas = <&dmac_bus 0>, <&dmac_bus 1>;
1630                 dma-names = "tx", "rx";
1631                 clock-names = "i2s_clk", "i2s_hclk";
1632                 clocks = <&cru SCLK_I2S0_8CH>, <&cru HCLK_I2S0_8CH>;
1633                 pinctrl-names = "default";
1634                 pinctrl-0 = <&i2s0_8ch_bus>;
1635                 power-domains = <&power RK3399_PD_SDIOAUDIO>;
1636                 status = "disabled";
1637         };
1638
1639         i2s1: i2s@ff890000 {
1640                 compatible = "rockchip,rk3399-i2s", "rockchip,rk3066-i2s";
1641                 reg = <0x0 0xff890000 0x0 0x1000>;
1642                 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH 0>;
1643                 dmas = <&dmac_bus 2>, <&dmac_bus 3>;
1644                 dma-names = "tx", "rx";
1645                 clock-names = "i2s_clk", "i2s_hclk";
1646                 clocks = <&cru SCLK_I2S1_8CH>, <&cru HCLK_I2S1_8CH>;
1647                 pinctrl-names = "default";
1648                 pinctrl-0 = <&i2s1_2ch_bus>;
1649                 power-domains = <&power RK3399_PD_SDIOAUDIO>;
1650                 status = "disabled";
1651         };
1652
1653         i2s2: i2s@ff8a0000 {
1654                 compatible = "rockchip,rk3399-i2s", "rockchip,rk3066-i2s";
1655                 reg = <0x0 0xff8a0000 0x0 0x1000>;
1656                 interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH 0>;
1657                 dmas = <&dmac_bus 4>, <&dmac_bus 5>;
1658                 dma-names = "tx", "rx";
1659                 clock-names = "i2s_clk", "i2s_hclk";
1660                 clocks = <&cru SCLK_I2S2_8CH>, <&cru HCLK_I2S2_8CH>;
1661                 power-domains = <&power RK3399_PD_SDIOAUDIO>;
1662                 status = "disabled";
1663         };
1664
1665         gpu: gpu@ff9a0000 {
1666                 compatible = "arm,malit860",
1667                              "arm,malit86x",
1668                              "arm,malit8xx",
1669                              "arm,mali-midgard";
1670
1671                 reg = <0x0 0xff9a0000 0x0 0x10000>;
1672
1673                 interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH 0>,
1674                              <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH 0>,
1675                              <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH 0>;
1676                 interrupt-names = "GPU", "JOB", "MMU";
1677
1678                 clocks = <&cru ACLK_GPU>;
1679                 clock-names = "clk_mali";
1680                 #cooling-cells = <2>; /* min followed by max */
1681                 power-domains = <&power RK3399_PD_GPU>;
1682                 power-off-delay-ms = <200>;
1683                 status = "disabled";
1684
1685                 gpu_power_model: power_model {
1686                         compatible = "arm,mali-simple-power-model";
1687                         voltage = <900>;
1688                         frequency = <500>;
1689                         static-power = <300>;
1690                         dynamic-power = <396>;
1691                         ts = <32000 4700 (-80) 2>;
1692                         thermal-zone = "gpu-thermal";
1693                 };
1694         };
1695
1696         vopl: vop@ff8f0000 {
1697                 compatible = "rockchip,rk3399-vop-lit";
1698                 reg = <0x0 0xff8f0000 0x0 0x3efc>;
1699                 interrupts = <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH 0>;
1700                 clocks = <&cru ACLK_VOP1>, <&cru DCLK_VOP1>, <&cru HCLK_VOP1>;
1701                 clock-names = "aclk_vop", "dclk_vop", "hclk_vop";
1702                 resets = <&cru SRST_A_VOP1>, <&cru SRST_H_VOP1>, <&cru SRST_D_VOP1>;
1703                 reset-names = "axi", "ahb", "dclk";
1704                 power-domains = <&power RK3399_PD_VOPL>;
1705                 iommus = <&vopl_mmu>;
1706                 status = "disabled";
1707
1708                 vopl_out: port {
1709                         #address-cells = <1>;
1710                         #size-cells = <0>;
1711
1712                         vopl_out_mipi: endpoint@0 {
1713                                 reg = <0>;
1714                                 remote-endpoint = <&mipi_in_vopl>;
1715                         };
1716
1717                         vopl_out_edp: endpoint@1 {
1718                                 reg = <1>;
1719                                 remote-endpoint = <&edp_in_vopl>;
1720                         };
1721
1722                         vopl_out_hdmi: endpoint@2 {
1723                                 reg = <2>;
1724                                 remote-endpoint = <&hdmi_in_vopl>;
1725                         };
1726
1727                         vopl_out_dp: endpoint@3 {
1728                                 reg = <3>;
1729                                 remote-endpoint = <&dp_in_vopl>;
1730                         };
1731                 };
1732         };
1733
1734         vop1_pwm: voppwm@ff8f01a0 {
1735                 compatible = "rockchip,vop-pwm";
1736                 reg = <0x0 0xff8f01a0 0x0 0x10>;
1737                 #pwm-cells = <3>;
1738                 pinctrl-names = "default";
1739                 pinctrl-0 = <&vop1_pwm_pin>;
1740                 clocks = <&cru SCLK_VOP1_PWM>;
1741                 clock-names = "pwm";
1742                 status = "disabled";
1743         };
1744
1745         vopl_mmu: iommu@ff8f3f00 {
1746                 compatible = "rockchip,iommu";
1747                 reg = <0x0 0xff8f3f00 0x0 0x100>;
1748                 interrupts = <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH 0>;
1749                 interrupt-names = "vopl_mmu";
1750                 clocks = <&cru ACLK_VOP1>, <&cru HCLK_VOP1>;
1751                 clock-names = "aclk", "hclk";
1752                 power-domains = <&power RK3399_PD_VOPL>;
1753                 #iommu-cells = <0>;
1754                 status = "disabled";
1755         };
1756
1757         vopb: vop@ff900000 {
1758                 compatible = "rockchip,rk3399-vop-big";
1759                 reg = <0x0 0xff900000 0x0 0x3efc>;
1760                 interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH 0>;
1761                 clocks = <&cru ACLK_VOP0>, <&cru DCLK_VOP0>, <&cru HCLK_VOP0>;
1762                 clock-names = "aclk_vop", "dclk_vop", "hclk_vop";
1763                 resets = <&cru SRST_A_VOP0>, <&cru SRST_H_VOP0>, <&cru SRST_D_VOP0>;
1764                 reset-names = "axi", "ahb", "dclk";
1765                 power-domains = <&power RK3399_PD_VOPB>;
1766                 iommus = <&vopb_mmu>;
1767                 status = "disabled";
1768
1769                 vopb_out: port {
1770                         #address-cells = <1>;
1771                         #size-cells = <0>;
1772
1773                         vopb_out_edp: endpoint@0 {
1774                                 reg = <0>;
1775                                 remote-endpoint = <&edp_in_vopb>;
1776                         };
1777
1778                         vopb_out_mipi: endpoint@1 {
1779                                 reg = <1>;
1780                                 remote-endpoint = <&mipi_in_vopb>;
1781                         };
1782
1783                         vopb_out_hdmi: endpoint@2 {
1784                                 reg = <2>;
1785                                 remote-endpoint = <&hdmi_in_vopb>;
1786                         };
1787
1788                         vopb_out_dp: endpoint@3 {
1789                                 reg = <3>;
1790                                 remote-endpoint = <&dp_in_vopb>;
1791                         };
1792                 };
1793         };
1794
1795         vop0_pwm: voppwm@ff9001a0 {
1796                 compatible = "rockchip,vop-pwm";
1797                 reg = <0x0 0xff9001a0 0x0 0x10>;
1798                 #pwm-cells = <3>;
1799                 pinctrl-names = "default";
1800                 pinctrl-0 = <&vop0_pwm_pin>;
1801                 clocks = <&cru SCLK_VOP0_PWM>;
1802                 clock-names = "pwm";
1803                 status = "disabled";
1804         };
1805
1806         vopb_mmu: iommu@ff903f00 {
1807                 compatible = "rockchip,iommu";
1808                 reg = <0x0 0xff903f00 0x0 0x100>;
1809                 interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH 0>;
1810                 interrupt-names = "vopb_mmu";
1811                 clocks = <&cru ACLK_VOP0>, <&cru HCLK_VOP0>;
1812                 clock-names = "aclk", "hclk";
1813                 power-domains = <&power RK3399_PD_VOPB>;
1814                 #iommu-cells = <0>;
1815                 status = "disabled";
1816         };
1817
1818         isp0_mmu: iommu@ff914000 {
1819                 compatible = "rockchip,iommu";
1820                 reg = <0x0 0xff914000 0x0 0x100>, <0x0 0xff915000 0x0 0x100>;
1821                 interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH 0>;
1822                 interrupt-names = "isp0_mmu";
1823                 #iommu-cells = <0>;
1824                 clocks = <&cru ACLK_ISP0_NOC>, <&cru HCLK_ISP0_NOC>;
1825                 clock-names = "aclk", "hclk";
1826                 power-domains = <&power RK3399_PD_ISP0>;
1827                 rk_iommu,disable_reset_quirk;
1828                 status = "disabled";
1829         };
1830
1831         isp1_mmu: iommu@ff924000 {
1832                 compatible = "rockchip,iommu";
1833                 reg = <0x0 0xff924000 0x0 0x100>, <0x0 0xff925000 0x0 0x100>;
1834                 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH 0>;
1835                 interrupt-names = "isp1_mmu";
1836                 #iommu-cells = <0>;
1837                 clocks = <&cru ACLK_ISP1_NOC>, <&cru HCLK_ISP1_NOC>;
1838                 clock-names = "aclk", "hclk";
1839                 power-domains = <&power RK3399_PD_ISP1>;
1840                 rk_iommu,disable_reset_quirk;
1841                 status = "disabled";
1842         };
1843
1844         hdmi: hdmi@ff940000 {
1845                 compatible = "rockchip,rk3399-dw-hdmi";
1846                 reg = <0x0 0xff940000 0x0 0x20000>;
1847                 reg-io-width = <4>;
1848                 rockchip,grf = <&grf>;
1849                 pinctrl-names = "default";
1850                 pinctrl-0 = <&hdmi_i2c_xfer>;
1851                 power-domains = <&power RK3399_PD_HDCP>;
1852                 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH 0>;
1853                 clocks = <&cru PCLK_HDMI_CTRL>, <&cru SCLK_HDMI_SFR>, <&cru PLL_VPLL>, <&cru PCLK_VIO_GRF>;
1854                 clock-names = "iahb", "isfr", "vpll", "grf";
1855                 status = "disabled";
1856
1857                 ports {
1858                         hdmi_in: port {
1859                                 #address-cells = <1>;
1860                                 #size-cells = <0>;
1861                                 hdmi_in_vopb: endpoint@0 {
1862                                         reg = <0>;
1863                                         remote-endpoint = <&vopb_out_hdmi>;
1864                                 };
1865                                 hdmi_in_vopl: endpoint@1 {
1866                                         reg = <1>;
1867                                         remote-endpoint = <&vopl_out_hdmi>;
1868                                 };
1869                         };
1870                 };
1871         };
1872
1873         mipi_dsi: mipi@ff960000 {
1874                 compatible = "rockchip,rk3399-mipi-dsi", "snps,dw-mipi-dsi";
1875                 reg = <0x0 0xff960000 0x0 0x8000>;
1876                 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH 0>;
1877                 clocks = <&cru SCLK_MIPIDPHY_REF>, <&cru PCLK_MIPI_DSI0>,
1878                          <&cru SCLK_DPHY_TX0_CFG>;
1879                 clock-names = "ref", "pclk", "phy_cfg";
1880                 power-domains = <&power RK3399_PD_VIO>;
1881                 rockchip,grf = <&grf>;
1882                 #address-cells = <1>;
1883                 #size-cells = <0>;
1884                 status = "disabled";
1885
1886                 ports {
1887                         #address-cells = <1>;
1888                         #size-cells = <0>;
1889                         reg = <1>;
1890
1891                         mipi_in: port {
1892                                 #address-cells = <1>;
1893                                 #size-cells = <0>;
1894
1895                                 mipi_in_vopb: endpoint@0 {
1896                                         reg = <0>;
1897                                         remote-endpoint = <&vopb_out_mipi>;
1898                                 };
1899                                 mipi_in_vopl: endpoint@1 {
1900                                         reg = <1>;
1901                                         remote-endpoint = <&vopl_out_mipi>;
1902                                 };
1903                         };
1904                 };
1905         };
1906
1907         edp: edp@ff970000 {
1908                 compatible = "rockchip,rk3399-edp";
1909                 reg = <0x0 0xff970000 0x0 0x8000>;
1910                 interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH 0>;
1911                 clocks = <&cru PCLK_EDP>, <&cru PCLK_EDP_CTRL>;
1912                 clock-names = "dp", "pclk";
1913                 power-domains = <&power RK3399_PD_EDP>;
1914                 resets = <&cru SRST_P_EDP_CTRL>;
1915                 reset-names = "dp";
1916                 rockchip,grf = <&grf>;
1917                 status = "disabled";
1918                 pinctrl-names = "default";
1919                 pinctrl-0 = <&edp_hpd>;
1920
1921                 ports {
1922                         #address-cells = <1>;
1923                         #size-cells = <0>;
1924
1925                         edp_in: port@0 {
1926                                 reg = <0>;
1927                                 #address-cells = <1>;
1928                                 #size-cells = <0>;
1929
1930                                 edp_in_vopb: endpoint@0 {
1931                                         reg = <0>;
1932                                         remote-endpoint = <&vopb_out_edp>;
1933                                 };
1934
1935                                 edp_in_vopl: endpoint@1 {
1936                                         reg = <1>;
1937                                         remote-endpoint = <&vopl_out_edp>;
1938                                 };
1939                         };
1940                 };
1941         };
1942
1943         display_subsystem: display-subsystem {
1944                 compatible = "rockchip,display-subsystem";
1945                 ports = <&vopl_out>, <&vopb_out>;
1946                 status = "disabled";
1947         };
1948
1949         pinctrl: pinctrl {
1950                 compatible = "rockchip,rk3399-pinctrl";
1951                 rockchip,grf = <&grf>;
1952                 rockchip,pmu = <&pmugrf>;
1953                 #address-cells = <0x2>;
1954                 #size-cells = <0x2>;
1955                 ranges;
1956
1957                 gpio0: gpio0@ff720000 {
1958                         compatible = "rockchip,gpio-bank";
1959                         reg = <0x0 0xff720000 0x0 0x100>;
1960                         clocks = <&pmucru PCLK_GPIO0_PMU>;
1961                         interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH 0>;
1962
1963                         gpio-controller;
1964                         #gpio-cells = <0x2>;
1965
1966                         interrupt-controller;
1967                         #interrupt-cells = <0x2>;
1968                 };
1969
1970                 gpio1: gpio1@ff730000 {
1971                         compatible = "rockchip,gpio-bank";
1972                         reg = <0x0 0xff730000 0x0 0x100>;
1973                         clocks = <&pmucru PCLK_GPIO1_PMU>;
1974                         interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH 0>;
1975
1976                         gpio-controller;
1977                         #gpio-cells = <0x2>;
1978
1979                         interrupt-controller;
1980                         #interrupt-cells = <0x2>;
1981                 };
1982
1983                 gpio2: gpio2@ff780000 {
1984                         compatible = "rockchip,gpio-bank";
1985                         reg = <0x0 0xff780000 0x0 0x100>;
1986                         clocks = <&cru PCLK_GPIO2>;
1987                         interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH 0>;
1988
1989                         gpio-controller;
1990                         #gpio-cells = <0x2>;
1991
1992                         interrupt-controller;
1993                         #interrupt-cells = <0x2>;
1994                 };
1995
1996                 gpio3: gpio3@ff788000 {
1997                         compatible = "rockchip,gpio-bank";
1998                         reg = <0x0 0xff788000 0x0 0x100>;
1999                         clocks = <&cru PCLK_GPIO3>;
2000                         interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH 0>;
2001
2002                         gpio-controller;
2003                         #gpio-cells = <0x2>;
2004
2005                         interrupt-controller;
2006                         #interrupt-cells = <0x2>;
2007                 };
2008
2009                 gpio4: gpio4@ff790000 {
2010                         compatible = "rockchip,gpio-bank";
2011                         reg = <0x0 0xff790000 0x0 0x100>;
2012                         clocks = <&cru PCLK_GPIO4>;
2013                         interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH 0>;
2014
2015                         gpio-controller;
2016                         #gpio-cells = <0x2>;
2017
2018                         interrupt-controller;
2019                         #interrupt-cells = <0x2>;
2020                 };
2021
2022                 pcfg_pull_up: pcfg-pull-up {
2023                         bias-pull-up;
2024                 };
2025
2026                 pcfg_pull_down: pcfg-pull-down {
2027                         bias-pull-down;
2028                 };
2029
2030                 pcfg_pull_none: pcfg-pull-none {
2031                         bias-disable;
2032                 };
2033
2034                 pcfg_pull_up_20ma: pcfg-pull-up-20ma {
2035                         bias-pull-up;
2036                         drive-strength = <20>;
2037                 };
2038
2039                 pcfg_pull_none_20ma: pcfg-pull-none-20ma {
2040                         bias-disable;
2041                         drive-strength = <20>;
2042                 };
2043
2044                 pcfg_pull_none_18ma: pcfg-pull-none-18ma {
2045                         bias-disable;
2046                         drive-strength = <18>;
2047                 };
2048
2049                 pcfg_pull_none_12ma: pcfg-pull-none-12ma {
2050                         bias-disable;
2051                         drive-strength = <12>;
2052                 };
2053
2054                 pcfg_pull_up_8ma: pcfg-pull-up-8ma {
2055                         bias-pull-up;
2056                         drive-strength = <8>;
2057                 };
2058
2059                 pcfg_pull_down_4ma: pcfg-pull-down-4ma {
2060                         bias-pull-down;
2061                         drive-strength = <4>;
2062                 };
2063
2064                 pcfg_pull_up_2ma: pcfg-pull-up-2ma {
2065                         bias-pull-up;
2066                         drive-strength = <2>;
2067                 };
2068
2069                 pcfg_pull_down_12ma: pcfg-pull-down-12ma {
2070                         bias-pull-down;
2071                         drive-strength = <12>;
2072                 };
2073
2074                 pcfg_pull_none_13ma: pcfg-pull-none-13ma {
2075                         bias-disable;
2076                         drive-strength = <13>;
2077                 };
2078
2079                 pcfg_output_high: pcfg-output-high {
2080                         output-high;
2081                 };
2082
2083                 pcfg_output_low: pcfg-output-low {
2084                         output-low;
2085                 };
2086
2087                 pcfg_input: pcfg-input {
2088                         input-enable;
2089                 };
2090
2091                 emmc {
2092                         emmc_pwr: emmc-pwr {
2093                                 rockchip,pins =
2094                                         <0 5 RK_FUNC_1 &pcfg_pull_up>;
2095                         };
2096                 };
2097
2098                 gmac {
2099                         rgmii_pins: rgmii-pins {
2100                                 rockchip,pins =
2101                                         /* mac_txclk */
2102                                         <3 17 RK_FUNC_1 &pcfg_pull_none_13ma>,
2103                                         /* mac_rxclk */
2104                                         <3 14 RK_FUNC_1 &pcfg_pull_none>,
2105                                         /* mac_mdio */
2106                                         <3 13 RK_FUNC_1 &pcfg_pull_none>,
2107                                         /* mac_txen */
2108                                         <3 12 RK_FUNC_1 &pcfg_pull_none_13ma>,
2109                                         /* mac_clk */
2110                                         <3 11 RK_FUNC_1 &pcfg_pull_none>,
2111                                         /* mac_rxdv */
2112                                         <3 9 RK_FUNC_1 &pcfg_pull_none>,
2113                                         /* mac_mdc */
2114                                         <3 8 RK_FUNC_1 &pcfg_pull_none>,
2115                                         /* mac_rxd1 */
2116                                         <3 7 RK_FUNC_1 &pcfg_pull_none>,
2117                                         /* mac_rxd0 */
2118                                         <3 6 RK_FUNC_1 &pcfg_pull_none>,
2119                                         /* mac_txd1 */
2120                                         <3 5 RK_FUNC_1 &pcfg_pull_none_13ma>,
2121                                         /* mac_txd0 */
2122                                         <3 4 RK_FUNC_1 &pcfg_pull_none_13ma>,
2123                                         /* mac_rxd3 */
2124                                         <3 3 RK_FUNC_1 &pcfg_pull_none>,
2125                                         /* mac_rxd2 */
2126                                         <3 2 RK_FUNC_1 &pcfg_pull_none>,
2127                                         /* mac_txd3 */
2128                                         <3 1 RK_FUNC_1 &pcfg_pull_none_13ma>,
2129                                         /* mac_txd2 */
2130                                         <3 0 RK_FUNC_1 &pcfg_pull_none_13ma>;
2131                         };
2132
2133                         rmii_pins: rmii-pins {
2134                                 rockchip,pins =
2135                                         /* mac_mdio */
2136                                         <3 13 RK_FUNC_1 &pcfg_pull_none>,
2137                                         /* mac_txen */
2138                                         <3 12 RK_FUNC_1 &pcfg_pull_none_13ma>,
2139                                         /* mac_clk */
2140                                         <3 11 RK_FUNC_1 &pcfg_pull_none>,
2141                                         /* mac_rxer */
2142                                         <3 10 RK_FUNC_1 &pcfg_pull_none>,
2143                                         /* mac_rxdv */
2144                                         <3 9 RK_FUNC_1 &pcfg_pull_none>,
2145                                         /* mac_mdc */
2146                                         <3 8 RK_FUNC_1 &pcfg_pull_none>,
2147                                         /* mac_rxd1 */
2148                                         <3 7 RK_FUNC_1 &pcfg_pull_none>,
2149                                         /* mac_rxd0 */
2150                                         <3 6 RK_FUNC_1 &pcfg_pull_none>,
2151                                         /* mac_txd1 */
2152                                         <3 5 RK_FUNC_1 &pcfg_pull_none_13ma>,
2153                                         /* mac_txd0 */
2154                                         <3 4 RK_FUNC_1 &pcfg_pull_none_13ma>;
2155                         };
2156                 };
2157
2158                 i2c0 {
2159                         i2c0_xfer: i2c0-xfer {
2160                                 rockchip,pins =
2161                                         <1 15 RK_FUNC_2 &pcfg_pull_none>,
2162                                         <1 16 RK_FUNC_2 &pcfg_pull_none>;
2163                         };
2164                 };
2165
2166                 i2c1 {
2167                         i2c1_xfer: i2c1-xfer {
2168                                 rockchip,pins =
2169                                         <4 2 RK_FUNC_1 &pcfg_pull_none>,
2170                                         <4 1 RK_FUNC_1 &pcfg_pull_none>;
2171                         };
2172                 };
2173
2174                 i2c2 {
2175                         i2c2_xfer: i2c2-xfer {
2176                                 rockchip,pins =
2177                                         <2 1 RK_FUNC_2 &pcfg_pull_none_12ma>,
2178                                         <2 0 RK_FUNC_2 &pcfg_pull_none_12ma>;
2179                         };
2180                 };
2181
2182                 i2c3 {
2183                         i2c3_xfer: i2c3-xfer {
2184                                 rockchip,pins =
2185                                         <4 17 RK_FUNC_1 &pcfg_pull_none>,
2186                                         <4 16 RK_FUNC_1 &pcfg_pull_none>;
2187                         };
2188
2189                         i2c3_gpio: i2c3_gpio {
2190                                 rockchip,pins =
2191                                         <4 17 RK_FUNC_GPIO &pcfg_pull_none>,
2192                                         <4 16 RK_FUNC_GPIO &pcfg_pull_none>;
2193                         };
2194
2195                 };
2196
2197                 i2c4 {
2198                         i2c4_xfer: i2c4-xfer {
2199                                 rockchip,pins =
2200                                         <1 12 RK_FUNC_1 &pcfg_pull_none>,
2201                                         <1 11 RK_FUNC_1 &pcfg_pull_none>;
2202                         };
2203                 };
2204
2205                 i2c5 {
2206                         i2c5_xfer: i2c5-xfer {
2207                                 rockchip,pins =
2208                                         <3 11 RK_FUNC_2 &pcfg_pull_none>,
2209                                         <3 10 RK_FUNC_2 &pcfg_pull_none>;
2210                         };
2211                 };
2212
2213                 i2c6 {
2214                         i2c6_xfer: i2c6-xfer {
2215                                 rockchip,pins =
2216                                         <2 10 RK_FUNC_2 &pcfg_pull_none>,
2217                                         <2 9 RK_FUNC_2 &pcfg_pull_none>;
2218                         };
2219                 };
2220
2221                 i2c7 {
2222                         i2c7_xfer: i2c7-xfer {
2223                                 rockchip,pins =
2224                                         <2 8 RK_FUNC_2 &pcfg_pull_none>,
2225                                         <2 7 RK_FUNC_2 &pcfg_pull_none>;
2226                         };
2227                 };
2228
2229                 i2c8 {
2230                         i2c8_xfer: i2c8-xfer {
2231                                 rockchip,pins =
2232                                         <1 21 RK_FUNC_1 &pcfg_pull_none>,
2233                                         <1 20 RK_FUNC_1 &pcfg_pull_none>;
2234                         };
2235                 };
2236
2237                 i2s0 {
2238                         i2s0_8ch_bus: i2s0-8ch-bus {
2239                                 rockchip,pins =
2240                                         <3 24 RK_FUNC_1 &pcfg_pull_none>,
2241                                         <3 25 RK_FUNC_1 &pcfg_pull_none>,
2242                                         <3 26 RK_FUNC_1 &pcfg_pull_none>,
2243                                         <3 27 RK_FUNC_1 &pcfg_pull_none>,
2244                                         <3 28 RK_FUNC_1 &pcfg_pull_none>,
2245                                         <3 29 RK_FUNC_1 &pcfg_pull_none>,
2246                                         <3 30 RK_FUNC_1 &pcfg_pull_none>,
2247                                         <3 31 RK_FUNC_1 &pcfg_pull_none>,
2248                                         <4 0 RK_FUNC_1 &pcfg_pull_none>;
2249                         };
2250                 };
2251
2252                 i2s1 {
2253                         i2s1_2ch_bus: i2s1-2ch-bus {
2254                                 rockchip,pins =
2255                                         <4 3 RK_FUNC_1 &pcfg_pull_none>,
2256                                         <4 4 RK_FUNC_1 &pcfg_pull_none>,
2257                                         <4 5 RK_FUNC_1 &pcfg_pull_none>,
2258                                         <4 6 RK_FUNC_1 &pcfg_pull_none>,
2259                                         <4 7 RK_FUNC_1 &pcfg_pull_none>;
2260                         };
2261                 };
2262
2263                 sdio0 {
2264                         sdio0_bus1: sdio0-bus1 {
2265                                 rockchip,pins =
2266                                         <2 20 RK_FUNC_1 &pcfg_pull_up>;
2267                         };
2268
2269                         sdio0_bus4: sdio0-bus4 {
2270                                 rockchip,pins =
2271                                         <2 20 RK_FUNC_1 &pcfg_pull_up>,
2272                                         <2 21 RK_FUNC_1 &pcfg_pull_up>,
2273                                         <2 22 RK_FUNC_1 &pcfg_pull_up>,
2274                                         <2 23 RK_FUNC_1 &pcfg_pull_up>;
2275                         };
2276
2277                         sdio0_cmd: sdio0-cmd {
2278                                 rockchip,pins =
2279                                         <2 24 RK_FUNC_1 &pcfg_pull_up>;
2280                         };
2281
2282                         sdio0_clk: sdio0-clk {
2283                                 rockchip,pins =
2284                                         <2 25 RK_FUNC_1 &pcfg_pull_none>;
2285                         };
2286
2287                         sdio0_cd: sdio0-cd {
2288                                 rockchip,pins =
2289                                         <2 26 RK_FUNC_1 &pcfg_pull_up>;
2290                         };
2291
2292                         sdio0_pwr: sdio0-pwr {
2293                                 rockchip,pins =
2294                                         <2 27 RK_FUNC_1 &pcfg_pull_up>;
2295                         };
2296
2297                         sdio0_bkpwr: sdio0-bkpwr {
2298                                 rockchip,pins =
2299                                         <2 28 RK_FUNC_1 &pcfg_pull_up>;
2300                         };
2301
2302                         sdio0_wp: sdio0-wp {
2303                                 rockchip,pins =
2304                                         <0 3 RK_FUNC_1 &pcfg_pull_up>;
2305                         };
2306
2307                         sdio0_int: sdio0-int {
2308                                 rockchip,pins =
2309                                         <0 4 RK_FUNC_1 &pcfg_pull_up>;
2310                         };
2311                 };
2312
2313                 sdmmc {
2314                         sdmmc_bus1: sdmmc-bus1 {
2315                                 rockchip,pins =
2316                                         <4 8 RK_FUNC_1 &pcfg_pull_up>;
2317                         };
2318
2319                         sdmmc_bus4: sdmmc-bus4 {
2320                                 rockchip,pins =
2321                                         <4 8 RK_FUNC_1 &pcfg_pull_up>,
2322                                         <4 9 RK_FUNC_1 &pcfg_pull_up>,
2323                                         <4 10 RK_FUNC_1 &pcfg_pull_up>,
2324                                         <4 11 RK_FUNC_1 &pcfg_pull_up>;
2325                         };
2326
2327                         sdmmc_clk: sdmmc-clk {
2328                                 rockchip,pins =
2329                                         <4 12 RK_FUNC_1 &pcfg_pull_none>;
2330                         };
2331
2332                         sdmmc_cmd: sdmmc-cmd {
2333                                 rockchip,pins =
2334                                         <4 13 RK_FUNC_1 &pcfg_pull_up>;
2335                         };
2336
2337                         sdmmc_cd: sdmcc-cd {
2338                                 rockchip,pins =
2339                                         <0 7 RK_FUNC_1 &pcfg_pull_up>;
2340                         };
2341
2342                         sdmmc_wp: sdmmc-wp {
2343                                 rockchip,pins =
2344                                         <0 8 RK_FUNC_1 &pcfg_pull_up>;
2345                         };
2346                 };
2347
2348                 spdif {
2349                         spdif_bus: spdif-bus {
2350                                 rockchip,pins =
2351                                         <4 21 RK_FUNC_1 &pcfg_pull_none>;
2352                         };
2353
2354                         spdif_bus_1: spdif-bus-1 {
2355                                 rockchip,pins =
2356                                         <3 16 RK_FUNC_3 &pcfg_pull_none>;
2357                         };
2358                 };
2359
2360                 spi0 {
2361                         spi0_clk: spi0-clk {
2362                                 rockchip,pins =
2363                                         <3 6 RK_FUNC_2 &pcfg_pull_up>;
2364                         };
2365                         spi0_cs0: spi0-cs0 {
2366                                 rockchip,pins =
2367                                         <3 7 RK_FUNC_2 &pcfg_pull_up>;
2368                         };
2369                         spi0_cs1: spi0-cs1 {
2370                                 rockchip,pins =
2371                                         <3 8 RK_FUNC_2 &pcfg_pull_up>;
2372                         };
2373                         spi0_tx: spi0-tx {
2374                                 rockchip,pins =
2375                                         <3 5 RK_FUNC_2 &pcfg_pull_up>;
2376                         };
2377                         spi0_rx: spi0-rx {
2378                                 rockchip,pins =
2379                                         <3 4 RK_FUNC_2 &pcfg_pull_up>;
2380                         };
2381                 };
2382
2383                 spi1 {
2384                         spi1_clk: spi1-clk {
2385                                 rockchip,pins =
2386                                         <1 9 RK_FUNC_2 &pcfg_pull_up>;
2387                         };
2388                         spi1_cs0: spi1-cs0 {
2389                                 rockchip,pins =
2390                                         <1 10 RK_FUNC_2 &pcfg_pull_up>;
2391                         };
2392                         spi1_rx: spi1-rx {
2393                                 rockchip,pins =
2394                                         <1 7 RK_FUNC_2 &pcfg_pull_up>;
2395                         };
2396                         spi1_tx: spi1-tx {
2397                                 rockchip,pins =
2398                                         <1 8 RK_FUNC_2 &pcfg_pull_up>;
2399                         };
2400                 };
2401
2402                 spi2 {
2403                         spi2_clk: spi2-clk {
2404                                 rockchip,pins =
2405                                         <2 11 RK_FUNC_1 &pcfg_pull_up>;
2406                         };
2407                         spi2_cs0: spi2-cs0 {
2408                                 rockchip,pins =
2409                                         <2 12 RK_FUNC_1 &pcfg_pull_up>;
2410                         };
2411                         spi2_rx: spi2-rx {
2412                                 rockchip,pins =
2413                                         <2 9 RK_FUNC_1 &pcfg_pull_up>;
2414                         };
2415                         spi2_tx: spi2-tx {
2416                                 rockchip,pins =
2417                                         <2 10 RK_FUNC_1 &pcfg_pull_up>;
2418                         };
2419                 };
2420
2421                 spi3 {
2422                         spi3_clk: spi3-clk {
2423                                 rockchip,pins =
2424                                         <1 17 RK_FUNC_1 &pcfg_pull_up>;
2425                         };
2426                         spi3_cs0: spi3-cs0 {
2427                                 rockchip,pins =
2428                                         <1 18 RK_FUNC_1 &pcfg_pull_up>;
2429                         };
2430                         spi3_rx: spi3-rx {
2431                                 rockchip,pins =
2432                                         <1 15 RK_FUNC_1 &pcfg_pull_up>;
2433                         };
2434                         spi3_tx: spi3-tx {
2435                                 rockchip,pins =
2436                                         <1 16 RK_FUNC_1 &pcfg_pull_up>;
2437                         };
2438                 };
2439
2440                 spi4 {
2441                         spi4_clk: spi4-clk {
2442                                 rockchip,pins =
2443                                         <3 2 RK_FUNC_2 &pcfg_pull_up>;
2444                         };
2445                         spi4_cs0: spi4-cs0 {
2446                                 rockchip,pins =
2447                                         <3 3 RK_FUNC_2 &pcfg_pull_up>;
2448                         };
2449                         spi4_rx: spi4-rx {
2450                                 rockchip,pins =
2451                                         <3 0 RK_FUNC_2 &pcfg_pull_up>;
2452                         };
2453                         spi4_tx: spi4-tx {
2454                                 rockchip,pins =
2455                                         <3 1 RK_FUNC_2 &pcfg_pull_up>;
2456                         };
2457                 };
2458
2459                 spi5 {
2460                         spi5_clk: spi5-clk {
2461                                 rockchip,pins =
2462                                         <2 22 RK_FUNC_2 &pcfg_pull_up>;
2463                         };
2464                         spi5_cs0: spi5-cs0 {
2465                                 rockchip,pins =
2466                                         <2 23 RK_FUNC_2 &pcfg_pull_up>;
2467                         };
2468                         spi5_rx: spi5-rx {
2469                                 rockchip,pins =
2470                                         <2 20 RK_FUNC_2 &pcfg_pull_up>;
2471                         };
2472                         spi5_tx: spi5-tx {
2473                                 rockchip,pins =
2474                                         <2 21 RK_FUNC_2 &pcfg_pull_up>;
2475                         };
2476                 };
2477
2478                 tsadc {
2479                         otp_gpio: otp-gpio {
2480                                 rockchip,pins = <1 6 RK_FUNC_GPIO &pcfg_pull_none>;
2481                         };
2482
2483                         otp_out: otp-out {
2484                                 rockchip,pins = <1 6 RK_FUNC_1 &pcfg_pull_none>;
2485                         };
2486                 };
2487
2488                 uart0 {
2489                         uart0_xfer: uart0-xfer {
2490                                 rockchip,pins =
2491                                         <2 16 RK_FUNC_1 &pcfg_pull_up>,
2492                                         <2 17 RK_FUNC_1 &pcfg_pull_none>;
2493                         };
2494
2495                         uart0_cts: uart0-cts {
2496                                 rockchip,pins =
2497                                         <2 18 RK_FUNC_1 &pcfg_pull_none>;
2498                         };
2499
2500                         uart0_rts: uart0-rts {
2501                                 rockchip,pins =
2502                                         <2 19 RK_FUNC_1 &pcfg_pull_none>;
2503                         };
2504                 };
2505
2506                 uart1 {
2507                         uart1_xfer: uart1-xfer {
2508                                 rockchip,pins =
2509                                         <3 12 RK_FUNC_2 &pcfg_pull_up>,
2510                                         <3 13 RK_FUNC_2 &pcfg_pull_none>;
2511                         };
2512                 };
2513
2514                 uart2a {
2515                         uart2a_xfer: uart2a-xfer {
2516                                 rockchip,pins =
2517                                         <4 8 RK_FUNC_2 &pcfg_pull_up>,
2518                                         <4 9 RK_FUNC_2 &pcfg_pull_none>;
2519                         };
2520                 };
2521
2522                 uart2b {
2523                         uart2b_xfer: uart2b-xfer {
2524                                 rockchip,pins =
2525                                         <4 16 RK_FUNC_2 &pcfg_pull_up>,
2526                                         <4 17 RK_FUNC_2 &pcfg_pull_none>;
2527                         };
2528                 };
2529
2530                 uart2c {
2531                         uart2c_xfer: uart2c-xfer {
2532                                 rockchip,pins =
2533                                         <4 19 RK_FUNC_1 &pcfg_pull_up>,
2534                                         <4 20 RK_FUNC_1 &pcfg_pull_none>;
2535                         };
2536                 };
2537
2538                 uart3 {
2539                         uart3_xfer: uart3-xfer {
2540                                 rockchip,pins =
2541                                         <3 14 RK_FUNC_2 &pcfg_pull_up>,
2542                                         <3 15 RK_FUNC_2 &pcfg_pull_none>;
2543                         };
2544
2545                         uart3_cts: uart3-cts {
2546                                 rockchip,pins =
2547                                         <3 18 RK_FUNC_2 &pcfg_pull_none>;
2548                         };
2549
2550                         uart3_rts: uart3-rts {
2551                                 rockchip,pins =
2552                                         <3 19 RK_FUNC_2 &pcfg_pull_none>;
2553                         };
2554                 };
2555
2556                 uart4 {
2557                         uart4_xfer: uart4-xfer {
2558                                 rockchip,pins =
2559                                         <1 7 RK_FUNC_1 &pcfg_pull_up>,
2560                                         <1 8 RK_FUNC_1 &pcfg_pull_none>;
2561                         };
2562                 };
2563
2564                 uarthdcp {
2565                         uarthdcp_xfer: uarthdcp-xfer {
2566                                 rockchip,pins =
2567                                         <4 21 RK_FUNC_2 &pcfg_pull_up>,
2568                                         <4 22 RK_FUNC_2 &pcfg_pull_none>;
2569                         };
2570                 };
2571
2572                 pwm0 {
2573                         pwm0_pin: pwm0-pin {
2574                                 rockchip,pins =
2575                                         <4 18 RK_FUNC_1 &pcfg_pull_none>;
2576                         };
2577
2578                         vop0_pwm_pin: vop0-pwm-pin {
2579                                 rockchip,pins =
2580                                         <4 18 RK_FUNC_2 &pcfg_pull_none>;
2581                         };
2582                 };
2583
2584                 pwm1 {
2585                         pwm1_pin: pwm1-pin {
2586                                 rockchip,pins =
2587                                         <4 22 RK_FUNC_1 &pcfg_pull_none>;
2588                         };
2589
2590                         vop1_pwm_pin: vop1-pwm-pin {
2591                                 rockchip,pins =
2592                                         <4 18 RK_FUNC_3 &pcfg_pull_none>;
2593                         };
2594                 };
2595
2596                 pwm2 {
2597                         pwm2_pin: pwm2-pin {
2598                                 rockchip,pins =
2599                                         <1 19 RK_FUNC_1 &pcfg_pull_none>;
2600                         };
2601                 };
2602
2603                 pwm3a {
2604                         pwm3a_pin: pwm3a-pin {
2605                                 rockchip,pins =
2606                                         <0 6 RK_FUNC_1 &pcfg_pull_none>;
2607                         };
2608                 };
2609
2610                 pwm3b {
2611                         pwm3b_pin: pwm3b-pin {
2612                                 rockchip,pins =
2613                                         <1 14 RK_FUNC_1 &pcfg_pull_none>;
2614                         };
2615                 };
2616
2617                 edp {
2618                         edp_hpd: edp-hpd {
2619                                 rockchip,pins =
2620                                         <4 23 RK_FUNC_2 &pcfg_pull_none>;
2621                         };
2622                 };
2623
2624                 hdmi {
2625                         hdmi_i2c_xfer: hdmi-i2c-xfer {
2626                                 rockchip,pins =
2627                                         <4 17 RK_FUNC_3 &pcfg_pull_none>,
2628                                         <4 16 RK_FUNC_3 &pcfg_pull_none>;
2629                         };
2630
2631                         hdmi_cec: hdmi-cec {
2632                                 rockchip,pins =
2633                                         <4 23 RK_FUNC_1 &pcfg_pull_none>;
2634                         };
2635                 };
2636
2637                 pcie {
2638                         pcie_clkreqn: pci-clkreqn {
2639                                 rockchip,pins =
2640                                         <2 26 RK_FUNC_2 &pcfg_pull_none>;
2641                         };
2642
2643                         pcie_clkreqnb: pci-clkreqnb {
2644                                 rockchip,pins =
2645                                         <4 24 RK_FUNC_1 &pcfg_pull_none>;
2646                         };
2647
2648                         pcie_clkreqn_cpm: pci-clkreqn-cpm {
2649                                 /*
2650                                  * Since our pcie doesn't support
2651                                  * ClockPM(CPM), we want to hack this as
2652                                  * gpio, so the EP could be able to
2653                                  * de-assert it along and make ClockPM(CPM)
2654                                  * work.
2655                                  */
2656                                 rockchip,pins =
2657                                         <2 26 RK_FUNC_GPIO &pcfg_pull_none>;
2658                         };
2659
2660                         pcie_clkreqnb_cpm: pci-clkreqnb-cpm {
2661                                 rockchip,pins =
2662                                         <4 24 RK_FUNC_GPIO &pcfg_pull_none>;
2663                         };
2664                 };
2665         };
2666
2667         rockchip_suspend: rockchip-suspend {
2668                 compatible = "rockchip,pm-rk3399";
2669                 status = "disabled";
2670                 rockchip,sleep-debug-en = <0>;
2671                 rockchip,virtual-poweroff = <0>;
2672                 rockchip,sleep-mode-config = <
2673                         (0
2674                         | RKPM_SLP_ARMPD
2675                         | RKPM_SLP_PERILPPD
2676                         | RKPM_SLP_DDR_RET
2677                         | RKPM_SLP_PLLPD
2678                         | RKPM_SLP_OSC_DIS
2679                         | RKPM_SLP_CENTER_PD
2680                         | RKPM_SLP_AP_PWROFF
2681                         )
2682                 >;
2683                 rockchip,wakeup-config = <
2684                         (0
2685                         | RKPM_GPIO_WKUP_EN
2686                         )
2687                 >;
2688         };
2689 };