From: Simon Pilgrim Date: Thu, 13 Aug 2015 20:31:03 +0000 (+0000) Subject: [X86][SSE] Tests for SMAX/SMIN/UMAX/UMIN vector instructions X-Git-Url: http://plrg.eecs.uci.edu/git/?a=commitdiff_plain;h=d85f3b303dbb78d8e1a142fc94438d6a858ac42d;p=oota-llvm.git [X86][SSE] Tests for SMAX/SMIN/UMAX/UMIN vector instructions git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@244944 91177308-0d34-0410-b5e6-96231b3b80d8 --- diff --git a/test/CodeGen/X86/vec_minmax_sint.ll b/test/CodeGen/X86/vec_minmax_sint.ll new file mode 100644 index 00000000000..0e012d51c13 --- /dev/null +++ b/test/CodeGen/X86/vec_minmax_sint.ll @@ -0,0 +1,1597 @@ +; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+sse2 | FileCheck %s --check-prefix=ALL --check-prefix=SSE --check-prefix=SSE2 +; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+sse4.1 | FileCheck %s --check-prefix=ALL --check-prefix=SSE --check-prefix=SSE41 +; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+sse4.2 | FileCheck %s --check-prefix=ALL --check-prefix=SSE --check-prefix=SSE42 +; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+avx | FileCheck %s --check-prefix=ALL --check-prefix=AVX --check-prefix=AVX1 +; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+avx2 | FileCheck %s --check-prefix=ALL --check-prefix=AVX --check-prefix=AVX2 +; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+avx512f | FileCheck %s --check-prefix=ALL --check-prefix=AVX --check-prefix=AVX512 --check-prefix=AVX512F +; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+avx512bw | FileCheck %s --check-prefix=ALL --check-prefix=AVX --check-prefix=AVX512 --check-prefix=AVX512BW + +; +; Signed Maximum (GT) +; + +define <2 x i64> @max_gt_v2i64(<2 x i64> %a, <2 x i64> %b) { +; SSE2-LABEL: max_gt_v2i64: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa {{.*#+}} xmm2 = [2147483648,0,2147483648,0] +; SSE2-NEXT: movdqa %xmm1, %xmm3 +; SSE2-NEXT: pxor %xmm2, %xmm3 +; SSE2-NEXT: pxor %xmm0, %xmm2 +; SSE2-NEXT: movdqa %xmm2, %xmm4 +; SSE2-NEXT: pcmpgtd %xmm3, %xmm4 +; SSE2-NEXT: pshufd {{.*#+}} xmm5 = xmm4[0,0,2,2] +; SSE2-NEXT: pcmpeqd %xmm3, %xmm2 +; SSE2-NEXT: pshufd {{.*#+}} xmm2 = xmm2[1,1,3,3] +; SSE2-NEXT: pand %xmm5, %xmm2 +; SSE2-NEXT: pshufd {{.*#+}} xmm3 = xmm4[1,1,3,3] +; SSE2-NEXT: por %xmm2, %xmm3 +; SSE2-NEXT: pand %xmm3, %xmm0 +; SSE2-NEXT: pandn %xmm1, %xmm3 +; SSE2-NEXT: por %xmm3, %xmm0 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_gt_v2i64: +; SSE41: # BB#0: +; SSE41-NEXT: movdqa %xmm0, %xmm2 +; SSE41-NEXT: movdqa {{.*#+}} xmm0 = [2147483648,0,2147483648,0] +; SSE41-NEXT: movdqa %xmm1, %xmm3 +; SSE41-NEXT: pxor %xmm0, %xmm3 +; SSE41-NEXT: pxor %xmm2, %xmm0 +; SSE41-NEXT: movdqa %xmm0, %xmm4 +; SSE41-NEXT: pcmpgtd %xmm3, %xmm4 +; SSE41-NEXT: pshufd {{.*#+}} xmm5 = xmm4[0,0,2,2] +; SSE41-NEXT: pcmpeqd %xmm3, %xmm0 +; SSE41-NEXT: pshufd {{.*#+}} xmm3 = xmm0[1,1,3,3] +; SSE41-NEXT: pand %xmm5, %xmm3 +; SSE41-NEXT: pshufd {{.*#+}} xmm0 = xmm4[1,1,3,3] +; SSE41-NEXT: por %xmm3, %xmm0 +; SSE41-NEXT: blendvpd %xmm2, %xmm1 +; SSE41-NEXT: movapd %xmm1, %xmm0 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_gt_v2i64: +; SSE42: # BB#0: +; SSE42-NEXT: movdqa %xmm0, %xmm2 +; SSE42-NEXT: pcmpgtq %xmm1, %xmm0 +; SSE42-NEXT: blendvpd %xmm2, %xmm1 +; SSE42-NEXT: movapd %xmm1, %xmm0 +; SSE42-NEXT: retq +; +; AVX-LABEL: max_gt_v2i64: +; AVX: # BB#0: +; AVX-NEXT: vpcmpgtq %xmm1, %xmm0, %xmm2 +; AVX-NEXT: vblendvpd %xmm2, %xmm0, %xmm1, %xmm0 +; AVX-NEXT: retq + %1 = icmp sgt <2 x i64> %a, %b + %2 = select <2 x i1> %1, <2 x i64> %a, <2 x i64> %b + ret <2 x i64> %2 +} + +define <4 x i64> @max_gt_v4i64(<4 x i64> %a, <4 x i64> %b) { +; SSE2-LABEL: max_gt_v4i64: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa {{.*#+}} xmm4 = [2147483648,0,2147483648,0] +; SSE2-NEXT: movdqa %xmm3, %xmm5 +; SSE2-NEXT: pxor %xmm4, %xmm5 +; SSE2-NEXT: movdqa %xmm1, %xmm6 +; SSE2-NEXT: pxor %xmm4, %xmm6 +; SSE2-NEXT: movdqa %xmm6, %xmm7 +; SSE2-NEXT: pcmpgtd %xmm5, %xmm7 +; SSE2-NEXT: pshufd {{.*#+}} xmm8 = xmm7[0,0,2,2] +; SSE2-NEXT: pcmpeqd %xmm5, %xmm6 +; SSE2-NEXT: pshufd {{.*#+}} xmm5 = xmm6[1,1,3,3] +; SSE2-NEXT: pand %xmm8, %xmm5 +; SSE2-NEXT: pshufd {{.*#+}} xmm6 = xmm7[1,1,3,3] +; SSE2-NEXT: por %xmm5, %xmm6 +; SSE2-NEXT: movdqa %xmm2, %xmm5 +; SSE2-NEXT: pxor %xmm4, %xmm5 +; SSE2-NEXT: pxor %xmm0, %xmm4 +; SSE2-NEXT: movdqa %xmm4, %xmm7 +; SSE2-NEXT: pcmpgtd %xmm5, %xmm7 +; SSE2-NEXT: pshufd {{.*#+}} xmm8 = xmm7[0,0,2,2] +; SSE2-NEXT: pcmpeqd %xmm5, %xmm4 +; SSE2-NEXT: pshufd {{.*#+}} xmm4 = xmm4[1,1,3,3] +; SSE2-NEXT: pand %xmm8, %xmm4 +; SSE2-NEXT: pshufd {{.*#+}} xmm5 = xmm7[1,1,3,3] +; SSE2-NEXT: por %xmm4, %xmm5 +; SSE2-NEXT: pand %xmm5, %xmm0 +; SSE2-NEXT: pandn %xmm2, %xmm5 +; SSE2-NEXT: por %xmm5, %xmm0 +; SSE2-NEXT: pand %xmm6, %xmm1 +; SSE2-NEXT: pandn %xmm3, %xmm6 +; SSE2-NEXT: por %xmm6, %xmm1 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_gt_v4i64: +; SSE41: # BB#0: +; SSE41-NEXT: movdqa %xmm0, %xmm8 +; SSE41-NEXT: movdqa {{.*#+}} xmm0 = [2147483648,0,2147483648,0] +; SSE41-NEXT: movdqa %xmm3, %xmm5 +; SSE41-NEXT: pxor %xmm0, %xmm5 +; SSE41-NEXT: movdqa %xmm1, %xmm6 +; SSE41-NEXT: pxor %xmm0, %xmm6 +; SSE41-NEXT: movdqa %xmm6, %xmm7 +; SSE41-NEXT: pcmpgtd %xmm5, %xmm7 +; SSE41-NEXT: pshufd {{.*#+}} xmm4 = xmm7[0,0,2,2] +; SSE41-NEXT: pcmpeqd %xmm5, %xmm6 +; SSE41-NEXT: pshufd {{.*#+}} xmm6 = xmm6[1,1,3,3] +; SSE41-NEXT: pand %xmm4, %xmm6 +; SSE41-NEXT: pshufd {{.*#+}} xmm5 = xmm7[1,1,3,3] +; SSE41-NEXT: por %xmm6, %xmm5 +; SSE41-NEXT: movdqa %xmm2, %xmm4 +; SSE41-NEXT: pxor %xmm0, %xmm4 +; SSE41-NEXT: pxor %xmm8, %xmm0 +; SSE41-NEXT: movdqa %xmm0, %xmm6 +; SSE41-NEXT: pcmpgtd %xmm4, %xmm6 +; SSE41-NEXT: pshufd {{.*#+}} xmm7 = xmm6[0,0,2,2] +; SSE41-NEXT: pcmpeqd %xmm4, %xmm0 +; SSE41-NEXT: pshufd {{.*#+}} xmm4 = xmm0[1,1,3,3] +; SSE41-NEXT: pand %xmm7, %xmm4 +; SSE41-NEXT: pshufd {{.*#+}} xmm0 = xmm6[1,1,3,3] +; SSE41-NEXT: por %xmm4, %xmm0 +; SSE41-NEXT: blendvpd %xmm8, %xmm2 +; SSE41-NEXT: movdqa %xmm5, %xmm0 +; SSE41-NEXT: blendvpd %xmm1, %xmm3 +; SSE41-NEXT: movapd %xmm2, %xmm0 +; SSE41-NEXT: movapd %xmm3, %xmm1 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_gt_v4i64: +; SSE42: # BB#0: +; SSE42-NEXT: movdqa %xmm0, %xmm4 +; SSE42-NEXT: movdqa %xmm1, %xmm5 +; SSE42-NEXT: pcmpgtq %xmm3, %xmm5 +; SSE42-NEXT: pcmpgtq %xmm2, %xmm0 +; SSE42-NEXT: blendvpd %xmm4, %xmm2 +; SSE42-NEXT: movdqa %xmm5, %xmm0 +; SSE42-NEXT: blendvpd %xmm1, %xmm3 +; SSE42-NEXT: movapd %xmm2, %xmm0 +; SSE42-NEXT: movapd %xmm3, %xmm1 +; SSE42-NEXT: retq +; +; AVX1-LABEL: max_gt_v4i64: +; AVX1: # BB#0: +; AVX1-NEXT: vextractf128 $1, %ymm1, %xmm2 +; AVX1-NEXT: vextractf128 $1, %ymm0, %xmm3 +; AVX1-NEXT: vpcmpgtq %xmm2, %xmm3, %xmm2 +; AVX1-NEXT: vpcmpgtq %xmm1, %xmm0, %xmm3 +; AVX1-NEXT: vinsertf128 $1, %xmm2, %ymm3, %ymm2 +; AVX1-NEXT: vblendvpd %ymm2, %ymm0, %ymm1, %ymm0 +; AVX1-NEXT: retq +; +; AVX2-LABEL: max_gt_v4i64: +; AVX2: # BB#0: +; AVX2-NEXT: vpcmpgtq %ymm1, %ymm0, %ymm2 +; AVX2-NEXT: vblendvpd %ymm2, %ymm0, %ymm1, %ymm0 +; AVX2-NEXT: retq +; +; AVX512-LABEL: max_gt_v4i64: +; AVX512: # BB#0: +; AVX512-NEXT: vpcmpgtq %ymm1, %ymm0, %ymm2 +; AVX512-NEXT: vblendvpd %ymm2, %ymm0, %ymm1, %ymm0 +; AVX512-NEXT: retq + %1 = icmp sgt <4 x i64> %a, %b + %2 = select <4 x i1> %1, <4 x i64> %a, <4 x i64> %b + ret <4 x i64> %2 +} + +define <4 x i32> @max_gt_v4i32(<4 x i32> %a, <4 x i32> %b) { +; SSE2-LABEL: max_gt_v4i32: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa %xmm0, %xmm2 +; SSE2-NEXT: pcmpgtd %xmm1, %xmm2 +; SSE2-NEXT: pand %xmm2, %xmm0 +; SSE2-NEXT: pandn %xmm1, %xmm2 +; SSE2-NEXT: por %xmm0, %xmm2 +; SSE2-NEXT: movdqa %xmm2, %xmm0 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_gt_v4i32: +; SSE41: # BB#0: +; SSE41-NEXT: pmaxsd %xmm1, %xmm0 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_gt_v4i32: +; SSE42: # BB#0: +; SSE42-NEXT: pmaxsd %xmm1, %xmm0 +; SSE42-NEXT: retq +; +; AVX-LABEL: max_gt_v4i32: +; AVX: # BB#0: +; AVX-NEXT: vpmaxsd %xmm1, %xmm0, %xmm0 +; AVX-NEXT: retq + %1 = icmp sgt <4 x i32> %a, %b + %2 = select <4 x i1> %1, <4 x i32> %a, <4 x i32> %b + ret <4 x i32> %2 +} + +define <8 x i32> @max_gt_v8i32(<8 x i32> %a, <8 x i32> %b) { +; SSE2-LABEL: max_gt_v8i32: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa %xmm1, %xmm4 +; SSE2-NEXT: pcmpgtd %xmm3, %xmm4 +; SSE2-NEXT: movdqa %xmm0, %xmm5 +; SSE2-NEXT: pcmpgtd %xmm2, %xmm5 +; SSE2-NEXT: pand %xmm5, %xmm0 +; SSE2-NEXT: pandn %xmm2, %xmm5 +; SSE2-NEXT: por %xmm0, %xmm5 +; SSE2-NEXT: pand %xmm4, %xmm1 +; SSE2-NEXT: pandn %xmm3, %xmm4 +; SSE2-NEXT: por %xmm1, %xmm4 +; SSE2-NEXT: movdqa %xmm5, %xmm0 +; SSE2-NEXT: movdqa %xmm4, %xmm1 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_gt_v8i32: +; SSE41: # BB#0: +; SSE41-NEXT: pmaxsd %xmm2, %xmm0 +; SSE41-NEXT: pmaxsd %xmm3, %xmm1 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_gt_v8i32: +; SSE42: # BB#0: +; SSE42-NEXT: pmaxsd %xmm2, %xmm0 +; SSE42-NEXT: pmaxsd %xmm3, %xmm1 +; SSE42-NEXT: retq +; +; AVX1-LABEL: max_gt_v8i32: +; AVX1: # BB#0: +; AVX1-NEXT: vextractf128 $1, %ymm1, %xmm2 +; AVX1-NEXT: vextractf128 $1, %ymm0, %xmm3 +; AVX1-NEXT: vpmaxsd %xmm2, %xmm3, %xmm2 +; AVX1-NEXT: vpmaxsd %xmm1, %xmm0, %xmm0 +; AVX1-NEXT: vinsertf128 $1, %xmm2, %ymm0, %ymm0 +; AVX1-NEXT: retq +; +; AVX2-LABEL: max_gt_v8i32: +; AVX2: # BB#0: +; AVX2-NEXT: vpmaxsd %ymm1, %ymm0, %ymm0 +; AVX2-NEXT: retq +; +; AVX512-LABEL: max_gt_v8i32: +; AVX512: # BB#0: +; AVX512-NEXT: vpmaxsd %ymm1, %ymm0, %ymm0 +; AVX512-NEXT: retq + %1 = icmp sgt <8 x i32> %a, %b + %2 = select <8 x i1> %1, <8 x i32> %a, <8 x i32> %b + ret <8 x i32> %2 +} + +define <8 x i16> @max_gt_v8i16(<8 x i16> %a, <8 x i16> %b) { +; SSE-LABEL: max_gt_v8i16: +; SSE: # BB#0: +; SSE-NEXT: pmaxsw %xmm1, %xmm0 +; SSE-NEXT: retq +; +; AVX-LABEL: max_gt_v8i16: +; AVX: # BB#0: +; AVX-NEXT: vpmaxsw %xmm1, %xmm0, %xmm0 +; AVX-NEXT: retq + %1 = icmp sgt <8 x i16> %a, %b + %2 = select <8 x i1> %1, <8 x i16> %a, <8 x i16> %b + ret <8 x i16> %2 +} + +define <16 x i16> @max_gt_v16i16(<16 x i16> %a, <16 x i16> %b) { +; SSE-LABEL: max_gt_v16i16: +; SSE: # BB#0: +; SSE-NEXT: pmaxsw %xmm2, %xmm0 +; SSE-NEXT: pmaxsw %xmm3, %xmm1 +; SSE-NEXT: retq +; +; AVX1-LABEL: max_gt_v16i16: +; AVX1: # BB#0: +; AVX1-NEXT: vextractf128 $1, %ymm1, %xmm2 +; AVX1-NEXT: vextractf128 $1, %ymm0, %xmm3 +; AVX1-NEXT: vpmaxsw %xmm2, %xmm3, %xmm2 +; AVX1-NEXT: vpmaxsw %xmm1, %xmm0, %xmm0 +; AVX1-NEXT: vinsertf128 $1, %xmm2, %ymm0, %ymm0 +; AVX1-NEXT: retq +; +; AVX2-LABEL: max_gt_v16i16: +; AVX2: # BB#0: +; AVX2-NEXT: vpmaxsw %ymm1, %ymm0, %ymm0 +; AVX2-NEXT: retq +; +; AVX512-LABEL: max_gt_v16i16: +; AVX512: # BB#0: +; AVX512-NEXT: vpmaxsw %ymm1, %ymm0, %ymm0 +; AVX512-NEXT: retq + %1 = icmp sgt <16 x i16> %a, %b + %2 = select <16 x i1> %1, <16 x i16> %a, <16 x i16> %b + ret <16 x i16> %2 +} + +define <16 x i8> @max_gt_v16i8(<16 x i8> %a, <16 x i8> %b) { +; SSE2-LABEL: max_gt_v16i8: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa %xmm0, %xmm2 +; SSE2-NEXT: pcmpgtb %xmm1, %xmm2 +; SSE2-NEXT: pand %xmm2, %xmm0 +; SSE2-NEXT: pandn %xmm1, %xmm2 +; SSE2-NEXT: por %xmm0, %xmm2 +; SSE2-NEXT: movdqa %xmm2, %xmm0 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_gt_v16i8: +; SSE41: # BB#0: +; SSE41-NEXT: pmaxsb %xmm1, %xmm0 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_gt_v16i8: +; SSE42: # BB#0: +; SSE42-NEXT: pmaxsb %xmm1, %xmm0 +; SSE42-NEXT: retq +; +; AVX-LABEL: max_gt_v16i8: +; AVX: # BB#0: +; AVX-NEXT: vpmaxsb %xmm1, %xmm0, %xmm0 +; AVX-NEXT: retq + %1 = icmp sgt <16 x i8> %a, %b + %2 = select <16 x i1> %1, <16 x i8> %a, <16 x i8> %b + ret <16 x i8> %2 +} + +define <32 x i8> @max_gt_v32i8(<32 x i8> %a, <32 x i8> %b) { +; SSE2-LABEL: max_gt_v32i8: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa %xmm1, %xmm4 +; SSE2-NEXT: pcmpgtb %xmm3, %xmm4 +; SSE2-NEXT: movdqa %xmm0, %xmm5 +; SSE2-NEXT: pcmpgtb %xmm2, %xmm5 +; SSE2-NEXT: pand %xmm5, %xmm0 +; SSE2-NEXT: pandn %xmm2, %xmm5 +; SSE2-NEXT: por %xmm0, %xmm5 +; SSE2-NEXT: pand %xmm4, %xmm1 +; SSE2-NEXT: pandn %xmm3, %xmm4 +; SSE2-NEXT: por %xmm1, %xmm4 +; SSE2-NEXT: movdqa %xmm5, %xmm0 +; SSE2-NEXT: movdqa %xmm4, %xmm1 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_gt_v32i8: +; SSE41: # BB#0: +; SSE41-NEXT: pmaxsb %xmm2, %xmm0 +; SSE41-NEXT: pmaxsb %xmm3, %xmm1 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_gt_v32i8: +; SSE42: # BB#0: +; SSE42-NEXT: pmaxsb %xmm2, %xmm0 +; SSE42-NEXT: pmaxsb %xmm3, %xmm1 +; SSE42-NEXT: retq +; +; AVX1-LABEL: max_gt_v32i8: +; AVX1: # BB#0: +; AVX1-NEXT: vextractf128 $1, %ymm1, %xmm2 +; AVX1-NEXT: vextractf128 $1, %ymm0, %xmm3 +; AVX1-NEXT: vpmaxsb %xmm2, %xmm3, %xmm2 +; AVX1-NEXT: vpmaxsb %xmm1, %xmm0, %xmm0 +; AVX1-NEXT: vinsertf128 $1, %xmm2, %ymm0, %ymm0 +; AVX1-NEXT: retq +; +; AVX2-LABEL: max_gt_v32i8: +; AVX2: # BB#0: +; AVX2-NEXT: vpmaxsb %ymm1, %ymm0, %ymm0 +; AVX2-NEXT: retq +; +; AVX512-LABEL: max_gt_v32i8: +; AVX512: # BB#0: +; AVX512-NEXT: vpmaxsb %ymm1, %ymm0, %ymm0 +; AVX512-NEXT: retq + %1 = icmp sgt <32 x i8> %a, %b + %2 = select <32 x i1> %1, <32 x i8> %a, <32 x i8> %b + ret <32 x i8> %2 +} + +; +; Signed Maximum (GE) +; + +define <2 x i64> @max_ge_v2i64(<2 x i64> %a, <2 x i64> %b) { +; SSE2-LABEL: max_ge_v2i64: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa {{.*#+}} xmm2 = [2147483648,0,2147483648,0] +; SSE2-NEXT: movdqa %xmm0, %xmm3 +; SSE2-NEXT: pxor %xmm2, %xmm3 +; SSE2-NEXT: pxor %xmm1, %xmm2 +; SSE2-NEXT: movdqa %xmm2, %xmm4 +; SSE2-NEXT: pcmpgtd %xmm3, %xmm4 +; SSE2-NEXT: pshufd {{.*#+}} xmm5 = xmm4[0,0,2,2] +; SSE2-NEXT: pcmpeqd %xmm3, %xmm2 +; SSE2-NEXT: pshufd {{.*#+}} xmm2 = xmm2[1,1,3,3] +; SSE2-NEXT: pand %xmm5, %xmm2 +; SSE2-NEXT: pshufd {{.*#+}} xmm3 = xmm4[1,1,3,3] +; SSE2-NEXT: por %xmm2, %xmm3 +; SSE2-NEXT: pcmpeqd %xmm2, %xmm2 +; SSE2-NEXT: pxor %xmm3, %xmm2 +; SSE2-NEXT: pandn %xmm0, %xmm3 +; SSE2-NEXT: pandn %xmm1, %xmm2 +; SSE2-NEXT: por %xmm3, %xmm2 +; SSE2-NEXT: movdqa %xmm2, %xmm0 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_ge_v2i64: +; SSE41: # BB#0: +; SSE41-NEXT: movdqa %xmm0, %xmm2 +; SSE41-NEXT: movdqa {{.*#+}} xmm0 = [2147483648,0,2147483648,0] +; SSE41-NEXT: movdqa %xmm2, %xmm3 +; SSE41-NEXT: pxor %xmm0, %xmm3 +; SSE41-NEXT: pxor %xmm1, %xmm0 +; SSE41-NEXT: movdqa %xmm0, %xmm4 +; SSE41-NEXT: pcmpgtd %xmm3, %xmm4 +; SSE41-NEXT: pshufd {{.*#+}} xmm5 = xmm4[0,0,2,2] +; SSE41-NEXT: pcmpeqd %xmm3, %xmm0 +; SSE41-NEXT: pshufd {{.*#+}} xmm0 = xmm0[1,1,3,3] +; SSE41-NEXT: pand %xmm5, %xmm0 +; SSE41-NEXT: pshufd {{.*#+}} xmm3 = xmm4[1,1,3,3] +; SSE41-NEXT: por %xmm0, %xmm3 +; SSE41-NEXT: pcmpeqd %xmm0, %xmm0 +; SSE41-NEXT: pxor %xmm3, %xmm0 +; SSE41-NEXT: blendvpd %xmm2, %xmm1 +; SSE41-NEXT: movapd %xmm1, %xmm0 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_ge_v2i64: +; SSE42: # BB#0: +; SSE42-NEXT: movdqa %xmm0, %xmm2 +; SSE42-NEXT: movdqa %xmm1, %xmm3 +; SSE42-NEXT: pcmpgtq %xmm2, %xmm3 +; SSE42-NEXT: pcmpeqd %xmm0, %xmm0 +; SSE42-NEXT: pxor %xmm3, %xmm0 +; SSE42-NEXT: blendvpd %xmm2, %xmm1 +; SSE42-NEXT: movapd %xmm1, %xmm0 +; SSE42-NEXT: retq +; +; AVX-LABEL: max_ge_v2i64: +; AVX: # BB#0: +; AVX-NEXT: vpcmpgtq %xmm0, %xmm1, %xmm2 +; AVX-NEXT: vpcmpeqd %xmm3, %xmm3, %xmm3 +; AVX-NEXT: vpxor %xmm3, %xmm2, %xmm2 +; AVX-NEXT: vblendvpd %xmm2, %xmm0, %xmm1, %xmm0 +; AVX-NEXT: retq + %1 = icmp sge <2 x i64> %a, %b + %2 = select <2 x i1> %1, <2 x i64> %a, <2 x i64> %b + ret <2 x i64> %2 +} + +define <4 x i64> @max_ge_v4i64(<4 x i64> %a, <4 x i64> %b) { +; SSE2-LABEL: max_ge_v4i64: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa {{.*#+}} xmm7 = [2147483648,0,2147483648,0] +; SSE2-NEXT: movdqa %xmm1, %xmm4 +; SSE2-NEXT: pxor %xmm7, %xmm4 +; SSE2-NEXT: movdqa %xmm3, %xmm5 +; SSE2-NEXT: pxor %xmm7, %xmm5 +; SSE2-NEXT: movdqa %xmm5, %xmm6 +; SSE2-NEXT: pcmpgtd %xmm4, %xmm6 +; SSE2-NEXT: pshufd {{.*#+}} xmm8 = xmm6[0,0,2,2] +; SSE2-NEXT: pcmpeqd %xmm4, %xmm5 +; SSE2-NEXT: pshufd {{.*#+}} xmm4 = xmm5[1,1,3,3] +; SSE2-NEXT: pand %xmm8, %xmm4 +; SSE2-NEXT: pshufd {{.*#+}} xmm8 = xmm6[1,1,3,3] +; SSE2-NEXT: por %xmm4, %xmm8 +; SSE2-NEXT: pcmpeqd %xmm4, %xmm4 +; SSE2-NEXT: movdqa %xmm8, %xmm9 +; SSE2-NEXT: pxor %xmm4, %xmm9 +; SSE2-NEXT: movdqa %xmm0, %xmm6 +; SSE2-NEXT: pxor %xmm7, %xmm6 +; SSE2-NEXT: pxor %xmm2, %xmm7 +; SSE2-NEXT: movdqa %xmm7, %xmm5 +; SSE2-NEXT: pcmpgtd %xmm6, %xmm5 +; SSE2-NEXT: pshufd {{.*#+}} xmm10 = xmm5[0,0,2,2] +; SSE2-NEXT: pcmpeqd %xmm6, %xmm7 +; SSE2-NEXT: pshufd {{.*#+}} xmm6 = xmm7[1,1,3,3] +; SSE2-NEXT: pand %xmm10, %xmm6 +; SSE2-NEXT: pshufd {{.*#+}} xmm5 = xmm5[1,1,3,3] +; SSE2-NEXT: por %xmm6, %xmm5 +; SSE2-NEXT: pxor %xmm5, %xmm4 +; SSE2-NEXT: pandn %xmm0, %xmm5 +; SSE2-NEXT: pandn %xmm2, %xmm4 +; SSE2-NEXT: por %xmm5, %xmm4 +; SSE2-NEXT: pandn %xmm1, %xmm8 +; SSE2-NEXT: pandn %xmm3, %xmm9 +; SSE2-NEXT: por %xmm8, %xmm9 +; SSE2-NEXT: movdqa %xmm4, %xmm0 +; SSE2-NEXT: movdqa %xmm9, %xmm1 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_ge_v4i64: +; SSE41: # BB#0: +; SSE41-NEXT: movdqa %xmm0, %xmm8 +; SSE41-NEXT: movdqa {{.*#+}} xmm0 = [2147483648,0,2147483648,0] +; SSE41-NEXT: movdqa %xmm1, %xmm5 +; SSE41-NEXT: pxor %xmm0, %xmm5 +; SSE41-NEXT: movdqa %xmm3, %xmm6 +; SSE41-NEXT: pxor %xmm0, %xmm6 +; SSE41-NEXT: movdqa %xmm6, %xmm7 +; SSE41-NEXT: pcmpgtd %xmm5, %xmm7 +; SSE41-NEXT: pshufd {{.*#+}} xmm4 = xmm7[0,0,2,2] +; SSE41-NEXT: pcmpeqd %xmm5, %xmm6 +; SSE41-NEXT: pshufd {{.*#+}} xmm6 = xmm6[1,1,3,3] +; SSE41-NEXT: pand %xmm4, %xmm6 +; SSE41-NEXT: pshufd {{.*#+}} xmm5 = xmm7[1,1,3,3] +; SSE41-NEXT: por %xmm6, %xmm5 +; SSE41-NEXT: pcmpeqd %xmm9, %xmm9 +; SSE41-NEXT: pxor %xmm9, %xmm5 +; SSE41-NEXT: movdqa %xmm8, %xmm6 +; SSE41-NEXT: pxor %xmm0, %xmm6 +; SSE41-NEXT: pxor %xmm2, %xmm0 +; SSE41-NEXT: movdqa %xmm0, %xmm7 +; SSE41-NEXT: pcmpgtd %xmm6, %xmm7 +; SSE41-NEXT: pshufd {{.*#+}} xmm4 = xmm7[0,0,2,2] +; SSE41-NEXT: pcmpeqd %xmm6, %xmm0 +; SSE41-NEXT: pshufd {{.*#+}} xmm6 = xmm0[1,1,3,3] +; SSE41-NEXT: pand %xmm4, %xmm6 +; SSE41-NEXT: pshufd {{.*#+}} xmm0 = xmm7[1,1,3,3] +; SSE41-NEXT: por %xmm6, %xmm0 +; SSE41-NEXT: pxor %xmm9, %xmm0 +; SSE41-NEXT: blendvpd %xmm8, %xmm2 +; SSE41-NEXT: movdqa %xmm5, %xmm0 +; SSE41-NEXT: blendvpd %xmm1, %xmm3 +; SSE41-NEXT: movapd %xmm2, %xmm0 +; SSE41-NEXT: movapd %xmm3, %xmm1 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_ge_v4i64: +; SSE42: # BB#0: +; SSE42-NEXT: movdqa %xmm0, %xmm4 +; SSE42-NEXT: movdqa %xmm3, %xmm5 +; SSE42-NEXT: pcmpgtq %xmm1, %xmm5 +; SSE42-NEXT: pcmpeqd %xmm0, %xmm0 +; SSE42-NEXT: pxor %xmm0, %xmm5 +; SSE42-NEXT: movdqa %xmm2, %xmm6 +; SSE42-NEXT: pcmpgtq %xmm4, %xmm6 +; SSE42-NEXT: pxor %xmm6, %xmm0 +; SSE42-NEXT: blendvpd %xmm4, %xmm2 +; SSE42-NEXT: movdqa %xmm5, %xmm0 +; SSE42-NEXT: blendvpd %xmm1, %xmm3 +; SSE42-NEXT: movapd %xmm2, %xmm0 +; SSE42-NEXT: movapd %xmm3, %xmm1 +; SSE42-NEXT: retq +; +; AVX1-LABEL: max_ge_v4i64: +; AVX1: # BB#0: +; AVX1-NEXT: vextractf128 $1, %ymm0, %xmm2 +; AVX1-NEXT: vextractf128 $1, %ymm1, %xmm3 +; AVX1-NEXT: vpcmpgtq %xmm2, %xmm3, %xmm2 +; AVX1-NEXT: vpcmpeqd %xmm3, %xmm3, %xmm3 +; AVX1-NEXT: vpxor %xmm3, %xmm2, %xmm2 +; AVX1-NEXT: vpcmpgtq %xmm0, %xmm1, %xmm4 +; AVX1-NEXT: vpxor %xmm3, %xmm4, %xmm3 +; AVX1-NEXT: vinsertf128 $1, %xmm2, %ymm3, %ymm2 +; AVX1-NEXT: vblendvpd %ymm2, %ymm0, %ymm1, %ymm0 +; AVX1-NEXT: retq +; +; AVX2-LABEL: max_ge_v4i64: +; AVX2: # BB#0: +; AVX2-NEXT: vpcmpgtq %ymm0, %ymm1, %ymm2 +; AVX2-NEXT: vpcmpeqd %ymm3, %ymm3, %ymm3 +; AVX2-NEXT: vpxor %ymm3, %ymm2, %ymm2 +; AVX2-NEXT: vblendvpd %ymm2, %ymm0, %ymm1, %ymm0 +; AVX2-NEXT: retq +; +; AVX512-LABEL: max_ge_v4i64: +; AVX512: # BB#0: +; AVX512-NEXT: vpcmpgtq %ymm0, %ymm1, %ymm2 +; AVX512-NEXT: vpcmpeqd %ymm3, %ymm3, %ymm3 +; AVX512-NEXT: vpxor %ymm3, %ymm2, %ymm2 +; AVX512-NEXT: vblendvpd %ymm2, %ymm0, %ymm1, %ymm0 +; AVX512-NEXT: retq + %1 = icmp sge <4 x i64> %a, %b + %2 = select <4 x i1> %1, <4 x i64> %a, <4 x i64> %b + ret <4 x i64> %2 +} + +define <4 x i32> @max_ge_v4i32(<4 x i32> %a, <4 x i32> %b) { +; SSE2-LABEL: max_ge_v4i32: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa %xmm1, %xmm3 +; SSE2-NEXT: pcmpgtd %xmm0, %xmm3 +; SSE2-NEXT: pcmpeqd %xmm2, %xmm2 +; SSE2-NEXT: pxor %xmm3, %xmm2 +; SSE2-NEXT: pandn %xmm0, %xmm3 +; SSE2-NEXT: pandn %xmm1, %xmm2 +; SSE2-NEXT: por %xmm3, %xmm2 +; SSE2-NEXT: movdqa %xmm2, %xmm0 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_ge_v4i32: +; SSE41: # BB#0: +; SSE41-NEXT: pmaxsd %xmm1, %xmm0 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_ge_v4i32: +; SSE42: # BB#0: +; SSE42-NEXT: pmaxsd %xmm1, %xmm0 +; SSE42-NEXT: retq +; +; AVX-LABEL: max_ge_v4i32: +; AVX: # BB#0: +; AVX-NEXT: vpmaxsd %xmm1, %xmm0, %xmm0 +; AVX-NEXT: retq + %1 = icmp sge <4 x i32> %a, %b + %2 = select <4 x i1> %1, <4 x i32> %a, <4 x i32> %b + ret <4 x i32> %2 +} + +define <8 x i32> @max_ge_v8i32(<8 x i32> %a, <8 x i32> %b) { +; SSE2-LABEL: max_ge_v8i32: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa %xmm3, %xmm6 +; SSE2-NEXT: pcmpgtd %xmm1, %xmm6 +; SSE2-NEXT: pcmpeqd %xmm4, %xmm4 +; SSE2-NEXT: movdqa %xmm6, %xmm5 +; SSE2-NEXT: pxor %xmm4, %xmm5 +; SSE2-NEXT: movdqa %xmm2, %xmm7 +; SSE2-NEXT: pcmpgtd %xmm0, %xmm7 +; SSE2-NEXT: pxor %xmm7, %xmm4 +; SSE2-NEXT: pandn %xmm0, %xmm7 +; SSE2-NEXT: pandn %xmm2, %xmm4 +; SSE2-NEXT: por %xmm7, %xmm4 +; SSE2-NEXT: pandn %xmm1, %xmm6 +; SSE2-NEXT: pandn %xmm3, %xmm5 +; SSE2-NEXT: por %xmm6, %xmm5 +; SSE2-NEXT: movdqa %xmm4, %xmm0 +; SSE2-NEXT: movdqa %xmm5, %xmm1 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_ge_v8i32: +; SSE41: # BB#0: +; SSE41-NEXT: pmaxsd %xmm2, %xmm0 +; SSE41-NEXT: pmaxsd %xmm3, %xmm1 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_ge_v8i32: +; SSE42: # BB#0: +; SSE42-NEXT: pmaxsd %xmm2, %xmm0 +; SSE42-NEXT: pmaxsd %xmm3, %xmm1 +; SSE42-NEXT: retq +; +; AVX1-LABEL: max_ge_v8i32: +; AVX1: # BB#0: +; AVX1-NEXT: vextractf128 $1, %ymm1, %xmm2 +; AVX1-NEXT: vextractf128 $1, %ymm0, %xmm3 +; AVX1-NEXT: vpmaxsd %xmm2, %xmm3, %xmm2 +; AVX1-NEXT: vpmaxsd %xmm1, %xmm0, %xmm0 +; AVX1-NEXT: vinsertf128 $1, %xmm2, %ymm0, %ymm0 +; AVX1-NEXT: retq +; +; AVX2-LABEL: max_ge_v8i32: +; AVX2: # BB#0: +; AVX2-NEXT: vpmaxsd %ymm1, %ymm0, %ymm0 +; AVX2-NEXT: retq +; +; AVX512-LABEL: max_ge_v8i32: +; AVX512: # BB#0: +; AVX512-NEXT: vpmaxsd %ymm1, %ymm0, %ymm0 +; AVX512-NEXT: retq + %1 = icmp sge <8 x i32> %a, %b + %2 = select <8 x i1> %1, <8 x i32> %a, <8 x i32> %b + ret <8 x i32> %2 +} + +define <8 x i16> @max_ge_v8i16(<8 x i16> %a, <8 x i16> %b) { +; SSE-LABEL: max_ge_v8i16: +; SSE: # BB#0: +; SSE-NEXT: pmaxsw %xmm1, %xmm0 +; SSE-NEXT: retq +; +; AVX-LABEL: max_ge_v8i16: +; AVX: # BB#0: +; AVX-NEXT: vpmaxsw %xmm1, %xmm0, %xmm0 +; AVX-NEXT: retq + %1 = icmp sge <8 x i16> %a, %b + %2 = select <8 x i1> %1, <8 x i16> %a, <8 x i16> %b + ret <8 x i16> %2 +} + +define <16 x i16> @max_ge_v16i16(<16 x i16> %a, <16 x i16> %b) { +; SSE-LABEL: max_ge_v16i16: +; SSE: # BB#0: +; SSE-NEXT: pmaxsw %xmm2, %xmm0 +; SSE-NEXT: pmaxsw %xmm3, %xmm1 +; SSE-NEXT: retq +; +; AVX1-LABEL: max_ge_v16i16: +; AVX1: # BB#0: +; AVX1-NEXT: vextractf128 $1, %ymm1, %xmm2 +; AVX1-NEXT: vextractf128 $1, %ymm0, %xmm3 +; AVX1-NEXT: vpmaxsw %xmm2, %xmm3, %xmm2 +; AVX1-NEXT: vpmaxsw %xmm1, %xmm0, %xmm0 +; AVX1-NEXT: vinsertf128 $1, %xmm2, %ymm0, %ymm0 +; AVX1-NEXT: retq +; +; AVX2-LABEL: max_ge_v16i16: +; AVX2: # BB#0: +; AVX2-NEXT: vpmaxsw %ymm1, %ymm0, %ymm0 +; AVX2-NEXT: retq +; +; AVX512-LABEL: max_ge_v16i16: +; AVX512: # BB#0: +; AVX512-NEXT: vpmaxsw %ymm1, %ymm0, %ymm0 +; AVX512-NEXT: retq + %1 = icmp sge <16 x i16> %a, %b + %2 = select <16 x i1> %1, <16 x i16> %a, <16 x i16> %b + ret <16 x i16> %2 +} + +define <16 x i8> @max_ge_v16i8(<16 x i8> %a, <16 x i8> %b) { +; SSE2-LABEL: max_ge_v16i8: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa %xmm1, %xmm3 +; SSE2-NEXT: pcmpgtb %xmm0, %xmm3 +; SSE2-NEXT: pcmpeqd %xmm2, %xmm2 +; SSE2-NEXT: pxor %xmm3, %xmm2 +; SSE2-NEXT: pandn %xmm0, %xmm3 +; SSE2-NEXT: pandn %xmm1, %xmm2 +; SSE2-NEXT: por %xmm3, %xmm2 +; SSE2-NEXT: movdqa %xmm2, %xmm0 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_ge_v16i8: +; SSE41: # BB#0: +; SSE41-NEXT: pmaxsb %xmm1, %xmm0 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_ge_v16i8: +; SSE42: # BB#0: +; SSE42-NEXT: pmaxsb %xmm1, %xmm0 +; SSE42-NEXT: retq +; +; AVX-LABEL: max_ge_v16i8: +; AVX: # BB#0: +; AVX-NEXT: vpmaxsb %xmm1, %xmm0, %xmm0 +; AVX-NEXT: retq + %1 = icmp sge <16 x i8> %a, %b + %2 = select <16 x i1> %1, <16 x i8> %a, <16 x i8> %b + ret <16 x i8> %2 +} + +define <32 x i8> @max_ge_v32i8(<32 x i8> %a, <32 x i8> %b) { +; SSE2-LABEL: max_ge_v32i8: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa %xmm3, %xmm6 +; SSE2-NEXT: pcmpgtb %xmm1, %xmm6 +; SSE2-NEXT: pcmpeqd %xmm4, %xmm4 +; SSE2-NEXT: movdqa %xmm6, %xmm5 +; SSE2-NEXT: pxor %xmm4, %xmm5 +; SSE2-NEXT: movdqa %xmm2, %xmm7 +; SSE2-NEXT: pcmpgtb %xmm0, %xmm7 +; SSE2-NEXT: pxor %xmm7, %xmm4 +; SSE2-NEXT: pandn %xmm0, %xmm7 +; SSE2-NEXT: pandn %xmm2, %xmm4 +; SSE2-NEXT: por %xmm7, %xmm4 +; SSE2-NEXT: pandn %xmm1, %xmm6 +; SSE2-NEXT: pandn %xmm3, %xmm5 +; SSE2-NEXT: por %xmm6, %xmm5 +; SSE2-NEXT: movdqa %xmm4, %xmm0 +; SSE2-NEXT: movdqa %xmm5, %xmm1 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_ge_v32i8: +; SSE41: # BB#0: +; SSE41-NEXT: pmaxsb %xmm2, %xmm0 +; SSE41-NEXT: pmaxsb %xmm3, %xmm1 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_ge_v32i8: +; SSE42: # BB#0: +; SSE42-NEXT: pmaxsb %xmm2, %xmm0 +; SSE42-NEXT: pmaxsb %xmm3, %xmm1 +; SSE42-NEXT: retq +; +; AVX1-LABEL: max_ge_v32i8: +; AVX1: # BB#0: +; AVX1-NEXT: vextractf128 $1, %ymm1, %xmm2 +; AVX1-NEXT: vextractf128 $1, %ymm0, %xmm3 +; AVX1-NEXT: vpmaxsb %xmm2, %xmm3, %xmm2 +; AVX1-NEXT: vpmaxsb %xmm1, %xmm0, %xmm0 +; AVX1-NEXT: vinsertf128 $1, %xmm2, %ymm0, %ymm0 +; AVX1-NEXT: retq +; +; AVX2-LABEL: max_ge_v32i8: +; AVX2: # BB#0: +; AVX2-NEXT: vpmaxsb %ymm1, %ymm0, %ymm0 +; AVX2-NEXT: retq +; +; AVX512-LABEL: max_ge_v32i8: +; AVX512: # BB#0: +; AVX512-NEXT: vpmaxsb %ymm1, %ymm0, %ymm0 +; AVX512-NEXT: retq + %1 = icmp sge <32 x i8> %a, %b + %2 = select <32 x i1> %1, <32 x i8> %a, <32 x i8> %b + ret <32 x i8> %2 +} + +; +; Signed Minimum (LT) +; + +define <2 x i64> @max_lt_v2i64(<2 x i64> %a, <2 x i64> %b) { +; SSE2-LABEL: max_lt_v2i64: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa {{.*#+}} xmm2 = [2147483648,0,2147483648,0] +; SSE2-NEXT: movdqa %xmm0, %xmm3 +; SSE2-NEXT: pxor %xmm2, %xmm3 +; SSE2-NEXT: pxor %xmm1, %xmm2 +; SSE2-NEXT: movdqa %xmm2, %xmm4 +; SSE2-NEXT: pcmpgtd %xmm3, %xmm4 +; SSE2-NEXT: pshufd {{.*#+}} xmm5 = xmm4[0,0,2,2] +; SSE2-NEXT: pcmpeqd %xmm3, %xmm2 +; SSE2-NEXT: pshufd {{.*#+}} xmm2 = xmm2[1,1,3,3] +; SSE2-NEXT: pand %xmm5, %xmm2 +; SSE2-NEXT: pshufd {{.*#+}} xmm3 = xmm4[1,1,3,3] +; SSE2-NEXT: por %xmm2, %xmm3 +; SSE2-NEXT: pand %xmm3, %xmm0 +; SSE2-NEXT: pandn %xmm1, %xmm3 +; SSE2-NEXT: por %xmm3, %xmm0 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_lt_v2i64: +; SSE41: # BB#0: +; SSE41-NEXT: movdqa %xmm0, %xmm2 +; SSE41-NEXT: movdqa {{.*#+}} xmm0 = [2147483648,0,2147483648,0] +; SSE41-NEXT: movdqa %xmm2, %xmm3 +; SSE41-NEXT: pxor %xmm0, %xmm3 +; SSE41-NEXT: pxor %xmm1, %xmm0 +; SSE41-NEXT: movdqa %xmm0, %xmm4 +; SSE41-NEXT: pcmpgtd %xmm3, %xmm4 +; SSE41-NEXT: pshufd {{.*#+}} xmm5 = xmm4[0,0,2,2] +; SSE41-NEXT: pcmpeqd %xmm3, %xmm0 +; SSE41-NEXT: pshufd {{.*#+}} xmm3 = xmm0[1,1,3,3] +; SSE41-NEXT: pand %xmm5, %xmm3 +; SSE41-NEXT: pshufd {{.*#+}} xmm0 = xmm4[1,1,3,3] +; SSE41-NEXT: por %xmm3, %xmm0 +; SSE41-NEXT: blendvpd %xmm2, %xmm1 +; SSE41-NEXT: movapd %xmm1, %xmm0 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_lt_v2i64: +; SSE42: # BB#0: +; SSE42-NEXT: movdqa %xmm0, %xmm2 +; SSE42-NEXT: movdqa %xmm1, %xmm0 +; SSE42-NEXT: pcmpgtq %xmm2, %xmm0 +; SSE42-NEXT: blendvpd %xmm2, %xmm1 +; SSE42-NEXT: movapd %xmm1, %xmm0 +; SSE42-NEXT: retq +; +; AVX-LABEL: max_lt_v2i64: +; AVX: # BB#0: +; AVX-NEXT: vpcmpgtq %xmm0, %xmm1, %xmm2 +; AVX-NEXT: vblendvpd %xmm2, %xmm0, %xmm1, %xmm0 +; AVX-NEXT: retq + %1 = icmp slt <2 x i64> %a, %b + %2 = select <2 x i1> %1, <2 x i64> %a, <2 x i64> %b + ret <2 x i64> %2 +} + +define <4 x i64> @max_lt_v4i64(<4 x i64> %a, <4 x i64> %b) { +; SSE2-LABEL: max_lt_v4i64: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa {{.*#+}} xmm4 = [2147483648,0,2147483648,0] +; SSE2-NEXT: movdqa %xmm1, %xmm5 +; SSE2-NEXT: pxor %xmm4, %xmm5 +; SSE2-NEXT: movdqa %xmm3, %xmm6 +; SSE2-NEXT: pxor %xmm4, %xmm6 +; SSE2-NEXT: movdqa %xmm6, %xmm7 +; SSE2-NEXT: pcmpgtd %xmm5, %xmm7 +; SSE2-NEXT: pshufd {{.*#+}} xmm8 = xmm7[0,0,2,2] +; SSE2-NEXT: pcmpeqd %xmm5, %xmm6 +; SSE2-NEXT: pshufd {{.*#+}} xmm5 = xmm6[1,1,3,3] +; SSE2-NEXT: pand %xmm8, %xmm5 +; SSE2-NEXT: pshufd {{.*#+}} xmm6 = xmm7[1,1,3,3] +; SSE2-NEXT: por %xmm5, %xmm6 +; SSE2-NEXT: movdqa %xmm0, %xmm5 +; SSE2-NEXT: pxor %xmm4, %xmm5 +; SSE2-NEXT: pxor %xmm2, %xmm4 +; SSE2-NEXT: movdqa %xmm4, %xmm7 +; SSE2-NEXT: pcmpgtd %xmm5, %xmm7 +; SSE2-NEXT: pshufd {{.*#+}} xmm8 = xmm7[0,0,2,2] +; SSE2-NEXT: pcmpeqd %xmm5, %xmm4 +; SSE2-NEXT: pshufd {{.*#+}} xmm4 = xmm4[1,1,3,3] +; SSE2-NEXT: pand %xmm8, %xmm4 +; SSE2-NEXT: pshufd {{.*#+}} xmm5 = xmm7[1,1,3,3] +; SSE2-NEXT: por %xmm4, %xmm5 +; SSE2-NEXT: pand %xmm5, %xmm0 +; SSE2-NEXT: pandn %xmm2, %xmm5 +; SSE2-NEXT: por %xmm5, %xmm0 +; SSE2-NEXT: pand %xmm6, %xmm1 +; SSE2-NEXT: pandn %xmm3, %xmm6 +; SSE2-NEXT: por %xmm6, %xmm1 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_lt_v4i64: +; SSE41: # BB#0: +; SSE41-NEXT: movdqa %xmm0, %xmm8 +; SSE41-NEXT: movdqa {{.*#+}} xmm0 = [2147483648,0,2147483648,0] +; SSE41-NEXT: movdqa %xmm1, %xmm5 +; SSE41-NEXT: pxor %xmm0, %xmm5 +; SSE41-NEXT: movdqa %xmm3, %xmm6 +; SSE41-NEXT: pxor %xmm0, %xmm6 +; SSE41-NEXT: movdqa %xmm6, %xmm7 +; SSE41-NEXT: pcmpgtd %xmm5, %xmm7 +; SSE41-NEXT: pshufd {{.*#+}} xmm4 = xmm7[0,0,2,2] +; SSE41-NEXT: pcmpeqd %xmm5, %xmm6 +; SSE41-NEXT: pshufd {{.*#+}} xmm6 = xmm6[1,1,3,3] +; SSE41-NEXT: pand %xmm4, %xmm6 +; SSE41-NEXT: pshufd {{.*#+}} xmm5 = xmm7[1,1,3,3] +; SSE41-NEXT: por %xmm6, %xmm5 +; SSE41-NEXT: movdqa %xmm8, %xmm4 +; SSE41-NEXT: pxor %xmm0, %xmm4 +; SSE41-NEXT: pxor %xmm2, %xmm0 +; SSE41-NEXT: movdqa %xmm0, %xmm6 +; SSE41-NEXT: pcmpgtd %xmm4, %xmm6 +; SSE41-NEXT: pshufd {{.*#+}} xmm7 = xmm6[0,0,2,2] +; SSE41-NEXT: pcmpeqd %xmm4, %xmm0 +; SSE41-NEXT: pshufd {{.*#+}} xmm4 = xmm0[1,1,3,3] +; SSE41-NEXT: pand %xmm7, %xmm4 +; SSE41-NEXT: pshufd {{.*#+}} xmm0 = xmm6[1,1,3,3] +; SSE41-NEXT: por %xmm4, %xmm0 +; SSE41-NEXT: blendvpd %xmm8, %xmm2 +; SSE41-NEXT: movdqa %xmm5, %xmm0 +; SSE41-NEXT: blendvpd %xmm1, %xmm3 +; SSE41-NEXT: movapd %xmm2, %xmm0 +; SSE41-NEXT: movapd %xmm3, %xmm1 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_lt_v4i64: +; SSE42: # BB#0: +; SSE42-NEXT: movdqa %xmm0, %xmm4 +; SSE42-NEXT: movdqa %xmm3, %xmm5 +; SSE42-NEXT: pcmpgtq %xmm1, %xmm5 +; SSE42-NEXT: movdqa %xmm2, %xmm0 +; SSE42-NEXT: pcmpgtq %xmm4, %xmm0 +; SSE42-NEXT: blendvpd %xmm4, %xmm2 +; SSE42-NEXT: movdqa %xmm5, %xmm0 +; SSE42-NEXT: blendvpd %xmm1, %xmm3 +; SSE42-NEXT: movapd %xmm2, %xmm0 +; SSE42-NEXT: movapd %xmm3, %xmm1 +; SSE42-NEXT: retq +; +; AVX1-LABEL: max_lt_v4i64: +; AVX1: # BB#0: +; AVX1-NEXT: vextractf128 $1, %ymm0, %xmm2 +; AVX1-NEXT: vextractf128 $1, %ymm1, %xmm3 +; AVX1-NEXT: vpcmpgtq %xmm2, %xmm3, %xmm2 +; AVX1-NEXT: vpcmpgtq %xmm0, %xmm1, %xmm3 +; AVX1-NEXT: vinsertf128 $1, %xmm2, %ymm3, %ymm2 +; AVX1-NEXT: vblendvpd %ymm2, %ymm0, %ymm1, %ymm0 +; AVX1-NEXT: retq +; +; AVX2-LABEL: max_lt_v4i64: +; AVX2: # BB#0: +; AVX2-NEXT: vpcmpgtq %ymm0, %ymm1, %ymm2 +; AVX2-NEXT: vblendvpd %ymm2, %ymm0, %ymm1, %ymm0 +; AVX2-NEXT: retq +; +; AVX512-LABEL: max_lt_v4i64: +; AVX512: # BB#0: +; AVX512-NEXT: vpcmpgtq %ymm0, %ymm1, %ymm2 +; AVX512-NEXT: vblendvpd %ymm2, %ymm0, %ymm1, %ymm0 +; AVX512-NEXT: retq + %1 = icmp slt <4 x i64> %a, %b + %2 = select <4 x i1> %1, <4 x i64> %a, <4 x i64> %b + ret <4 x i64> %2 +} + +define <4 x i32> @max_lt_v4i32(<4 x i32> %a, <4 x i32> %b) { +; SSE2-LABEL: max_lt_v4i32: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa %xmm1, %xmm2 +; SSE2-NEXT: pcmpgtd %xmm0, %xmm2 +; SSE2-NEXT: pand %xmm2, %xmm0 +; SSE2-NEXT: pandn %xmm1, %xmm2 +; SSE2-NEXT: por %xmm2, %xmm0 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_lt_v4i32: +; SSE41: # BB#0: +; SSE41-NEXT: pminsd %xmm1, %xmm0 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_lt_v4i32: +; SSE42: # BB#0: +; SSE42-NEXT: pminsd %xmm1, %xmm0 +; SSE42-NEXT: retq +; +; AVX-LABEL: max_lt_v4i32: +; AVX: # BB#0: +; AVX-NEXT: vpminsd %xmm1, %xmm0, %xmm0 +; AVX-NEXT: retq + %1 = icmp slt <4 x i32> %a, %b + %2 = select <4 x i1> %1, <4 x i32> %a, <4 x i32> %b + ret <4 x i32> %2 +} + +define <8 x i32> @max_lt_v8i32(<8 x i32> %a, <8 x i32> %b) { +; SSE2-LABEL: max_lt_v8i32: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa %xmm3, %xmm4 +; SSE2-NEXT: pcmpgtd %xmm1, %xmm4 +; SSE2-NEXT: movdqa %xmm2, %xmm5 +; SSE2-NEXT: pcmpgtd %xmm0, %xmm5 +; SSE2-NEXT: pand %xmm5, %xmm0 +; SSE2-NEXT: pandn %xmm2, %xmm5 +; SSE2-NEXT: por %xmm5, %xmm0 +; SSE2-NEXT: pand %xmm4, %xmm1 +; SSE2-NEXT: pandn %xmm3, %xmm4 +; SSE2-NEXT: por %xmm4, %xmm1 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_lt_v8i32: +; SSE41: # BB#0: +; SSE41-NEXT: pminsd %xmm2, %xmm0 +; SSE41-NEXT: pminsd %xmm3, %xmm1 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_lt_v8i32: +; SSE42: # BB#0: +; SSE42-NEXT: pminsd %xmm2, %xmm0 +; SSE42-NEXT: pminsd %xmm3, %xmm1 +; SSE42-NEXT: retq +; +; AVX1-LABEL: max_lt_v8i32: +; AVX1: # BB#0: +; AVX1-NEXT: vextractf128 $1, %ymm1, %xmm2 +; AVX1-NEXT: vextractf128 $1, %ymm0, %xmm3 +; AVX1-NEXT: vpminsd %xmm2, %xmm3, %xmm2 +; AVX1-NEXT: vpminsd %xmm1, %xmm0, %xmm0 +; AVX1-NEXT: vinsertf128 $1, %xmm2, %ymm0, %ymm0 +; AVX1-NEXT: retq +; +; AVX2-LABEL: max_lt_v8i32: +; AVX2: # BB#0: +; AVX2-NEXT: vpminsd %ymm1, %ymm0, %ymm0 +; AVX2-NEXT: retq +; +; AVX512-LABEL: max_lt_v8i32: +; AVX512: # BB#0: +; AVX512-NEXT: vpminsd %ymm1, %ymm0, %ymm0 +; AVX512-NEXT: retq + %1 = icmp slt <8 x i32> %a, %b + %2 = select <8 x i1> %1, <8 x i32> %a, <8 x i32> %b + ret <8 x i32> %2 +} + +define <8 x i16> @max_lt_v8i16(<8 x i16> %a, <8 x i16> %b) { +; SSE-LABEL: max_lt_v8i16: +; SSE: # BB#0: +; SSE-NEXT: pminsw %xmm1, %xmm0 +; SSE-NEXT: retq +; +; AVX-LABEL: max_lt_v8i16: +; AVX: # BB#0: +; AVX-NEXT: vpminsw %xmm1, %xmm0, %xmm0 +; AVX-NEXT: retq + %1 = icmp slt <8 x i16> %a, %b + %2 = select <8 x i1> %1, <8 x i16> %a, <8 x i16> %b + ret <8 x i16> %2 +} + +define <16 x i16> @max_lt_v16i16(<16 x i16> %a, <16 x i16> %b) { +; SSE-LABEL: max_lt_v16i16: +; SSE: # BB#0: +; SSE-NEXT: pminsw %xmm2, %xmm0 +; SSE-NEXT: pminsw %xmm3, %xmm1 +; SSE-NEXT: retq +; +; AVX1-LABEL: max_lt_v16i16: +; AVX1: # BB#0: +; AVX1-NEXT: vextractf128 $1, %ymm1, %xmm2 +; AVX1-NEXT: vextractf128 $1, %ymm0, %xmm3 +; AVX1-NEXT: vpminsw %xmm2, %xmm3, %xmm2 +; AVX1-NEXT: vpminsw %xmm1, %xmm0, %xmm0 +; AVX1-NEXT: vinsertf128 $1, %xmm2, %ymm0, %ymm0 +; AVX1-NEXT: retq +; +; AVX2-LABEL: max_lt_v16i16: +; AVX2: # BB#0: +; AVX2-NEXT: vpminsw %ymm1, %ymm0, %ymm0 +; AVX2-NEXT: retq +; +; AVX512-LABEL: max_lt_v16i16: +; AVX512: # BB#0: +; AVX512-NEXT: vpminsw %ymm1, %ymm0, %ymm0 +; AVX512-NEXT: retq + %1 = icmp slt <16 x i16> %a, %b + %2 = select <16 x i1> %1, <16 x i16> %a, <16 x i16> %b + ret <16 x i16> %2 +} + +define <16 x i8> @max_lt_v16i8(<16 x i8> %a, <16 x i8> %b) { +; SSE2-LABEL: max_lt_v16i8: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa %xmm1, %xmm2 +; SSE2-NEXT: pcmpgtb %xmm0, %xmm2 +; SSE2-NEXT: pand %xmm2, %xmm0 +; SSE2-NEXT: pandn %xmm1, %xmm2 +; SSE2-NEXT: por %xmm2, %xmm0 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_lt_v16i8: +; SSE41: # BB#0: +; SSE41-NEXT: pminsb %xmm1, %xmm0 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_lt_v16i8: +; SSE42: # BB#0: +; SSE42-NEXT: pminsb %xmm1, %xmm0 +; SSE42-NEXT: retq +; +; AVX-LABEL: max_lt_v16i8: +; AVX: # BB#0: +; AVX-NEXT: vpminsb %xmm1, %xmm0, %xmm0 +; AVX-NEXT: retq + %1 = icmp slt <16 x i8> %a, %b + %2 = select <16 x i1> %1, <16 x i8> %a, <16 x i8> %b + ret <16 x i8> %2 +} + +define <32 x i8> @max_lt_v32i8(<32 x i8> %a, <32 x i8> %b) { +; SSE2-LABEL: max_lt_v32i8: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa %xmm3, %xmm4 +; SSE2-NEXT: pcmpgtb %xmm1, %xmm4 +; SSE2-NEXT: movdqa %xmm2, %xmm5 +; SSE2-NEXT: pcmpgtb %xmm0, %xmm5 +; SSE2-NEXT: pand %xmm5, %xmm0 +; SSE2-NEXT: pandn %xmm2, %xmm5 +; SSE2-NEXT: por %xmm5, %xmm0 +; SSE2-NEXT: pand %xmm4, %xmm1 +; SSE2-NEXT: pandn %xmm3, %xmm4 +; SSE2-NEXT: por %xmm4, %xmm1 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_lt_v32i8: +; SSE41: # BB#0: +; SSE41-NEXT: pminsb %xmm2, %xmm0 +; SSE41-NEXT: pminsb %xmm3, %xmm1 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_lt_v32i8: +; SSE42: # BB#0: +; SSE42-NEXT: pminsb %xmm2, %xmm0 +; SSE42-NEXT: pminsb %xmm3, %xmm1 +; SSE42-NEXT: retq +; +; AVX1-LABEL: max_lt_v32i8: +; AVX1: # BB#0: +; AVX1-NEXT: vextractf128 $1, %ymm1, %xmm2 +; AVX1-NEXT: vextractf128 $1, %ymm0, %xmm3 +; AVX1-NEXT: vpminsb %xmm2, %xmm3, %xmm2 +; AVX1-NEXT: vpminsb %xmm1, %xmm0, %xmm0 +; AVX1-NEXT: vinsertf128 $1, %xmm2, %ymm0, %ymm0 +; AVX1-NEXT: retq +; +; AVX2-LABEL: max_lt_v32i8: +; AVX2: # BB#0: +; AVX2-NEXT: vpminsb %ymm1, %ymm0, %ymm0 +; AVX2-NEXT: retq +; +; AVX512-LABEL: max_lt_v32i8: +; AVX512: # BB#0: +; AVX512-NEXT: vpminsb %ymm1, %ymm0, %ymm0 +; AVX512-NEXT: retq + %1 = icmp slt <32 x i8> %a, %b + %2 = select <32 x i1> %1, <32 x i8> %a, <32 x i8> %b + ret <32 x i8> %2 +} + +; +; Signed Minimum (LE) +; + +define <2 x i64> @max_le_v2i64(<2 x i64> %a, <2 x i64> %b) { +; SSE2-LABEL: max_le_v2i64: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa {{.*#+}} xmm2 = [2147483648,0,2147483648,0] +; SSE2-NEXT: movdqa %xmm1, %xmm3 +; SSE2-NEXT: pxor %xmm2, %xmm3 +; SSE2-NEXT: pxor %xmm0, %xmm2 +; SSE2-NEXT: movdqa %xmm2, %xmm4 +; SSE2-NEXT: pcmpgtd %xmm3, %xmm4 +; SSE2-NEXT: pshufd {{.*#+}} xmm5 = xmm4[0,0,2,2] +; SSE2-NEXT: pcmpeqd %xmm3, %xmm2 +; SSE2-NEXT: pshufd {{.*#+}} xmm2 = xmm2[1,1,3,3] +; SSE2-NEXT: pand %xmm5, %xmm2 +; SSE2-NEXT: pshufd {{.*#+}} xmm3 = xmm4[1,1,3,3] +; SSE2-NEXT: por %xmm2, %xmm3 +; SSE2-NEXT: pcmpeqd %xmm2, %xmm2 +; SSE2-NEXT: pxor %xmm3, %xmm2 +; SSE2-NEXT: pandn %xmm0, %xmm3 +; SSE2-NEXT: pandn %xmm1, %xmm2 +; SSE2-NEXT: por %xmm3, %xmm2 +; SSE2-NEXT: movdqa %xmm2, %xmm0 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_le_v2i64: +; SSE41: # BB#0: +; SSE41-NEXT: movdqa %xmm0, %xmm2 +; SSE41-NEXT: movdqa {{.*#+}} xmm0 = [2147483648,0,2147483648,0] +; SSE41-NEXT: movdqa %xmm1, %xmm3 +; SSE41-NEXT: pxor %xmm0, %xmm3 +; SSE41-NEXT: pxor %xmm2, %xmm0 +; SSE41-NEXT: movdqa %xmm0, %xmm4 +; SSE41-NEXT: pcmpgtd %xmm3, %xmm4 +; SSE41-NEXT: pshufd {{.*#+}} xmm5 = xmm4[0,0,2,2] +; SSE41-NEXT: pcmpeqd %xmm3, %xmm0 +; SSE41-NEXT: pshufd {{.*#+}} xmm0 = xmm0[1,1,3,3] +; SSE41-NEXT: pand %xmm5, %xmm0 +; SSE41-NEXT: pshufd {{.*#+}} xmm3 = xmm4[1,1,3,3] +; SSE41-NEXT: por %xmm0, %xmm3 +; SSE41-NEXT: pcmpeqd %xmm0, %xmm0 +; SSE41-NEXT: pxor %xmm3, %xmm0 +; SSE41-NEXT: blendvpd %xmm2, %xmm1 +; SSE41-NEXT: movapd %xmm1, %xmm0 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_le_v2i64: +; SSE42: # BB#0: +; SSE42-NEXT: movdqa %xmm0, %xmm2 +; SSE42-NEXT: pcmpgtq %xmm1, %xmm0 +; SSE42-NEXT: pcmpeqd %xmm3, %xmm3 +; SSE42-NEXT: pxor %xmm3, %xmm0 +; SSE42-NEXT: blendvpd %xmm2, %xmm1 +; SSE42-NEXT: movapd %xmm1, %xmm0 +; SSE42-NEXT: retq +; +; AVX-LABEL: max_le_v2i64: +; AVX: # BB#0: +; AVX-NEXT: vpcmpgtq %xmm1, %xmm0, %xmm2 +; AVX-NEXT: vpcmpeqd %xmm3, %xmm3, %xmm3 +; AVX-NEXT: vpxor %xmm3, %xmm2, %xmm2 +; AVX-NEXT: vblendvpd %xmm2, %xmm0, %xmm1, %xmm0 +; AVX-NEXT: retq + %1 = icmp sle <2 x i64> %a, %b + %2 = select <2 x i1> %1, <2 x i64> %a, <2 x i64> %b + ret <2 x i64> %2 +} + +define <4 x i64> @max_le_v4i64(<4 x i64> %a, <4 x i64> %b) { +; SSE2-LABEL: max_le_v4i64: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa {{.*#+}} xmm7 = [2147483648,0,2147483648,0] +; SSE2-NEXT: movdqa %xmm3, %xmm4 +; SSE2-NEXT: pxor %xmm7, %xmm4 +; SSE2-NEXT: movdqa %xmm1, %xmm5 +; SSE2-NEXT: pxor %xmm7, %xmm5 +; SSE2-NEXT: movdqa %xmm5, %xmm6 +; SSE2-NEXT: pcmpgtd %xmm4, %xmm6 +; SSE2-NEXT: pshufd {{.*#+}} xmm8 = xmm6[0,0,2,2] +; SSE2-NEXT: pcmpeqd %xmm4, %xmm5 +; SSE2-NEXT: pshufd {{.*#+}} xmm4 = xmm5[1,1,3,3] +; SSE2-NEXT: pand %xmm8, %xmm4 +; SSE2-NEXT: pshufd {{.*#+}} xmm8 = xmm6[1,1,3,3] +; SSE2-NEXT: por %xmm4, %xmm8 +; SSE2-NEXT: pcmpeqd %xmm4, %xmm4 +; SSE2-NEXT: movdqa %xmm8, %xmm9 +; SSE2-NEXT: pxor %xmm4, %xmm9 +; SSE2-NEXT: movdqa %xmm2, %xmm6 +; SSE2-NEXT: pxor %xmm7, %xmm6 +; SSE2-NEXT: pxor %xmm0, %xmm7 +; SSE2-NEXT: movdqa %xmm7, %xmm5 +; SSE2-NEXT: pcmpgtd %xmm6, %xmm5 +; SSE2-NEXT: pshufd {{.*#+}} xmm10 = xmm5[0,0,2,2] +; SSE2-NEXT: pcmpeqd %xmm6, %xmm7 +; SSE2-NEXT: pshufd {{.*#+}} xmm6 = xmm7[1,1,3,3] +; SSE2-NEXT: pand %xmm10, %xmm6 +; SSE2-NEXT: pshufd {{.*#+}} xmm5 = xmm5[1,1,3,3] +; SSE2-NEXT: por %xmm6, %xmm5 +; SSE2-NEXT: pxor %xmm5, %xmm4 +; SSE2-NEXT: pandn %xmm0, %xmm5 +; SSE2-NEXT: pandn %xmm2, %xmm4 +; SSE2-NEXT: por %xmm5, %xmm4 +; SSE2-NEXT: pandn %xmm1, %xmm8 +; SSE2-NEXT: pandn %xmm3, %xmm9 +; SSE2-NEXT: por %xmm8, %xmm9 +; SSE2-NEXT: movdqa %xmm4, %xmm0 +; SSE2-NEXT: movdqa %xmm9, %xmm1 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_le_v4i64: +; SSE41: # BB#0: +; SSE41-NEXT: movdqa %xmm0, %xmm8 +; SSE41-NEXT: movdqa {{.*#+}} xmm0 = [2147483648,0,2147483648,0] +; SSE41-NEXT: movdqa %xmm3, %xmm5 +; SSE41-NEXT: pxor %xmm0, %xmm5 +; SSE41-NEXT: movdqa %xmm1, %xmm6 +; SSE41-NEXT: pxor %xmm0, %xmm6 +; SSE41-NEXT: movdqa %xmm6, %xmm7 +; SSE41-NEXT: pcmpgtd %xmm5, %xmm7 +; SSE41-NEXT: pshufd {{.*#+}} xmm4 = xmm7[0,0,2,2] +; SSE41-NEXT: pcmpeqd %xmm5, %xmm6 +; SSE41-NEXT: pshufd {{.*#+}} xmm6 = xmm6[1,1,3,3] +; SSE41-NEXT: pand %xmm4, %xmm6 +; SSE41-NEXT: pshufd {{.*#+}} xmm5 = xmm7[1,1,3,3] +; SSE41-NEXT: por %xmm6, %xmm5 +; SSE41-NEXT: pcmpeqd %xmm9, %xmm9 +; SSE41-NEXT: pxor %xmm9, %xmm5 +; SSE41-NEXT: movdqa %xmm2, %xmm6 +; SSE41-NEXT: pxor %xmm0, %xmm6 +; SSE41-NEXT: pxor %xmm8, %xmm0 +; SSE41-NEXT: movdqa %xmm0, %xmm7 +; SSE41-NEXT: pcmpgtd %xmm6, %xmm7 +; SSE41-NEXT: pshufd {{.*#+}} xmm4 = xmm7[0,0,2,2] +; SSE41-NEXT: pcmpeqd %xmm6, %xmm0 +; SSE41-NEXT: pshufd {{.*#+}} xmm6 = xmm0[1,1,3,3] +; SSE41-NEXT: pand %xmm4, %xmm6 +; SSE41-NEXT: pshufd {{.*#+}} xmm0 = xmm7[1,1,3,3] +; SSE41-NEXT: por %xmm6, %xmm0 +; SSE41-NEXT: pxor %xmm9, %xmm0 +; SSE41-NEXT: blendvpd %xmm8, %xmm2 +; SSE41-NEXT: movdqa %xmm5, %xmm0 +; SSE41-NEXT: blendvpd %xmm1, %xmm3 +; SSE41-NEXT: movapd %xmm2, %xmm0 +; SSE41-NEXT: movapd %xmm3, %xmm1 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_le_v4i64: +; SSE42: # BB#0: +; SSE42-NEXT: movdqa %xmm0, %xmm4 +; SSE42-NEXT: movdqa %xmm1, %xmm5 +; SSE42-NEXT: pcmpgtq %xmm3, %xmm5 +; SSE42-NEXT: pcmpeqd %xmm6, %xmm6 +; SSE42-NEXT: pxor %xmm6, %xmm5 +; SSE42-NEXT: pcmpgtq %xmm2, %xmm0 +; SSE42-NEXT: pxor %xmm6, %xmm0 +; SSE42-NEXT: blendvpd %xmm4, %xmm2 +; SSE42-NEXT: movdqa %xmm5, %xmm0 +; SSE42-NEXT: blendvpd %xmm1, %xmm3 +; SSE42-NEXT: movapd %xmm2, %xmm0 +; SSE42-NEXT: movapd %xmm3, %xmm1 +; SSE42-NEXT: retq +; +; AVX1-LABEL: max_le_v4i64: +; AVX1: # BB#0: +; AVX1-NEXT: vextractf128 $1, %ymm1, %xmm2 +; AVX1-NEXT: vextractf128 $1, %ymm0, %xmm3 +; AVX1-NEXT: vpcmpgtq %xmm2, %xmm3, %xmm2 +; AVX1-NEXT: vpcmpeqd %xmm3, %xmm3, %xmm3 +; AVX1-NEXT: vpxor %xmm3, %xmm2, %xmm2 +; AVX1-NEXT: vpcmpgtq %xmm1, %xmm0, %xmm4 +; AVX1-NEXT: vpxor %xmm3, %xmm4, %xmm3 +; AVX1-NEXT: vinsertf128 $1, %xmm2, %ymm3, %ymm2 +; AVX1-NEXT: vblendvpd %ymm2, %ymm0, %ymm1, %ymm0 +; AVX1-NEXT: retq +; +; AVX2-LABEL: max_le_v4i64: +; AVX2: # BB#0: +; AVX2-NEXT: vpcmpgtq %ymm1, %ymm0, %ymm2 +; AVX2-NEXT: vpcmpeqd %ymm3, %ymm3, %ymm3 +; AVX2-NEXT: vpxor %ymm3, %ymm2, %ymm2 +; AVX2-NEXT: vblendvpd %ymm2, %ymm0, %ymm1, %ymm0 +; AVX2-NEXT: retq +; +; AVX512-LABEL: max_le_v4i64: +; AVX512: # BB#0: +; AVX512-NEXT: vpcmpgtq %ymm1, %ymm0, %ymm2 +; AVX512-NEXT: vpcmpeqd %ymm3, %ymm3, %ymm3 +; AVX512-NEXT: vpxor %ymm3, %ymm2, %ymm2 +; AVX512-NEXT: vblendvpd %ymm2, %ymm0, %ymm1, %ymm0 +; AVX512-NEXT: retq + %1 = icmp sle <4 x i64> %a, %b + %2 = select <4 x i1> %1, <4 x i64> %a, <4 x i64> %b + ret <4 x i64> %2 +} + +define <4 x i32> @max_le_v4i32(<4 x i32> %a, <4 x i32> %b) { +; SSE2-LABEL: max_le_v4i32: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa %xmm0, %xmm2 +; SSE2-NEXT: pcmpgtd %xmm1, %xmm2 +; SSE2-NEXT: pcmpeqd %xmm3, %xmm3 +; SSE2-NEXT: pxor %xmm2, %xmm3 +; SSE2-NEXT: pandn %xmm0, %xmm2 +; SSE2-NEXT: pandn %xmm1, %xmm3 +; SSE2-NEXT: por %xmm3, %xmm2 +; SSE2-NEXT: movdqa %xmm2, %xmm0 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_le_v4i32: +; SSE41: # BB#0: +; SSE41-NEXT: pminsd %xmm1, %xmm0 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_le_v4i32: +; SSE42: # BB#0: +; SSE42-NEXT: pminsd %xmm1, %xmm0 +; SSE42-NEXT: retq +; +; AVX-LABEL: max_le_v4i32: +; AVX: # BB#0: +; AVX-NEXT: vpminsd %xmm1, %xmm0, %xmm0 +; AVX-NEXT: retq + %1 = icmp sle <4 x i32> %a, %b + %2 = select <4 x i1> %1, <4 x i32> %a, <4 x i32> %b + ret <4 x i32> %2 +} + +define <8 x i32> @max_le_v8i32(<8 x i32> %a, <8 x i32> %b) { +; SSE2-LABEL: max_le_v8i32: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa %xmm1, %xmm6 +; SSE2-NEXT: pcmpgtd %xmm3, %xmm6 +; SSE2-NEXT: pcmpeqd %xmm7, %xmm7 +; SSE2-NEXT: movdqa %xmm6, %xmm4 +; SSE2-NEXT: pxor %xmm7, %xmm4 +; SSE2-NEXT: movdqa %xmm0, %xmm5 +; SSE2-NEXT: pcmpgtd %xmm2, %xmm5 +; SSE2-NEXT: pxor %xmm5, %xmm7 +; SSE2-NEXT: pandn %xmm0, %xmm5 +; SSE2-NEXT: pandn %xmm2, %xmm7 +; SSE2-NEXT: por %xmm7, %xmm5 +; SSE2-NEXT: pandn %xmm1, %xmm6 +; SSE2-NEXT: pandn %xmm3, %xmm4 +; SSE2-NEXT: por %xmm6, %xmm4 +; SSE2-NEXT: movdqa %xmm5, %xmm0 +; SSE2-NEXT: movdqa %xmm4, %xmm1 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_le_v8i32: +; SSE41: # BB#0: +; SSE41-NEXT: pminsd %xmm2, %xmm0 +; SSE41-NEXT: pminsd %xmm3, %xmm1 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_le_v8i32: +; SSE42: # BB#0: +; SSE42-NEXT: pminsd %xmm2, %xmm0 +; SSE42-NEXT: pminsd %xmm3, %xmm1 +; SSE42-NEXT: retq +; +; AVX1-LABEL: max_le_v8i32: +; AVX1: # BB#0: +; AVX1-NEXT: vextractf128 $1, %ymm1, %xmm2 +; AVX1-NEXT: vextractf128 $1, %ymm0, %xmm3 +; AVX1-NEXT: vpminsd %xmm2, %xmm3, %xmm2 +; AVX1-NEXT: vpminsd %xmm1, %xmm0, %xmm0 +; AVX1-NEXT: vinsertf128 $1, %xmm2, %ymm0, %ymm0 +; AVX1-NEXT: retq +; +; AVX2-LABEL: max_le_v8i32: +; AVX2: # BB#0: +; AVX2-NEXT: vpminsd %ymm1, %ymm0, %ymm0 +; AVX2-NEXT: retq +; +; AVX512-LABEL: max_le_v8i32: +; AVX512: # BB#0: +; AVX512-NEXT: vpminsd %ymm1, %ymm0, %ymm0 +; AVX512-NEXT: retq + %1 = icmp sle <8 x i32> %a, %b + %2 = select <8 x i1> %1, <8 x i32> %a, <8 x i32> %b + ret <8 x i32> %2 +} + +define <8 x i16> @max_le_v8i16(<8 x i16> %a, <8 x i16> %b) { +; SSE-LABEL: max_le_v8i16: +; SSE: # BB#0: +; SSE-NEXT: pminsw %xmm1, %xmm0 +; SSE-NEXT: retq +; +; AVX-LABEL: max_le_v8i16: +; AVX: # BB#0: +; AVX-NEXT: vpminsw %xmm1, %xmm0, %xmm0 +; AVX-NEXT: retq + %1 = icmp sle <8 x i16> %a, %b + %2 = select <8 x i1> %1, <8 x i16> %a, <8 x i16> %b + ret <8 x i16> %2 +} + +define <16 x i16> @max_le_v16i16(<16 x i16> %a, <16 x i16> %b) { +; SSE-LABEL: max_le_v16i16: +; SSE: # BB#0: +; SSE-NEXT: pminsw %xmm2, %xmm0 +; SSE-NEXT: pminsw %xmm3, %xmm1 +; SSE-NEXT: retq +; +; AVX1-LABEL: max_le_v16i16: +; AVX1: # BB#0: +; AVX1-NEXT: vextractf128 $1, %ymm1, %xmm2 +; AVX1-NEXT: vextractf128 $1, %ymm0, %xmm3 +; AVX1-NEXT: vpminsw %xmm2, %xmm3, %xmm2 +; AVX1-NEXT: vpminsw %xmm1, %xmm0, %xmm0 +; AVX1-NEXT: vinsertf128 $1, %xmm2, %ymm0, %ymm0 +; AVX1-NEXT: retq +; +; AVX2-LABEL: max_le_v16i16: +; AVX2: # BB#0: +; AVX2-NEXT: vpminsw %ymm1, %ymm0, %ymm0 +; AVX2-NEXT: retq +; +; AVX512-LABEL: max_le_v16i16: +; AVX512: # BB#0: +; AVX512-NEXT: vpminsw %ymm1, %ymm0, %ymm0 +; AVX512-NEXT: retq + %1 = icmp sle <16 x i16> %a, %b + %2 = select <16 x i1> %1, <16 x i16> %a, <16 x i16> %b + ret <16 x i16> %2 +} + +define <16 x i8> @max_le_v16i8(<16 x i8> %a, <16 x i8> %b) { +; SSE2-LABEL: max_le_v16i8: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa %xmm0, %xmm2 +; SSE2-NEXT: pcmpgtb %xmm1, %xmm2 +; SSE2-NEXT: pcmpeqd %xmm3, %xmm3 +; SSE2-NEXT: pxor %xmm2, %xmm3 +; SSE2-NEXT: pandn %xmm0, %xmm2 +; SSE2-NEXT: pandn %xmm1, %xmm3 +; SSE2-NEXT: por %xmm3, %xmm2 +; SSE2-NEXT: movdqa %xmm2, %xmm0 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_le_v16i8: +; SSE41: # BB#0: +; SSE41-NEXT: pminsb %xmm1, %xmm0 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_le_v16i8: +; SSE42: # BB#0: +; SSE42-NEXT: pminsb %xmm1, %xmm0 +; SSE42-NEXT: retq +; +; AVX-LABEL: max_le_v16i8: +; AVX: # BB#0: +; AVX-NEXT: vpminsb %xmm1, %xmm0, %xmm0 +; AVX-NEXT: retq + %1 = icmp sle <16 x i8> %a, %b + %2 = select <16 x i1> %1, <16 x i8> %a, <16 x i8> %b + ret <16 x i8> %2 +} + +define <32 x i8> @max_le_v32i8(<32 x i8> %a, <32 x i8> %b) { +; SSE2-LABEL: max_le_v32i8: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa %xmm1, %xmm6 +; SSE2-NEXT: pcmpgtb %xmm3, %xmm6 +; SSE2-NEXT: pcmpeqd %xmm7, %xmm7 +; SSE2-NEXT: movdqa %xmm6, %xmm4 +; SSE2-NEXT: pxor %xmm7, %xmm4 +; SSE2-NEXT: movdqa %xmm0, %xmm5 +; SSE2-NEXT: pcmpgtb %xmm2, %xmm5 +; SSE2-NEXT: pxor %xmm5, %xmm7 +; SSE2-NEXT: pandn %xmm0, %xmm5 +; SSE2-NEXT: pandn %xmm2, %xmm7 +; SSE2-NEXT: por %xmm7, %xmm5 +; SSE2-NEXT: pandn %xmm1, %xmm6 +; SSE2-NEXT: pandn %xmm3, %xmm4 +; SSE2-NEXT: por %xmm6, %xmm4 +; SSE2-NEXT: movdqa %xmm5, %xmm0 +; SSE2-NEXT: movdqa %xmm4, %xmm1 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_le_v32i8: +; SSE41: # BB#0: +; SSE41-NEXT: pminsb %xmm2, %xmm0 +; SSE41-NEXT: pminsb %xmm3, %xmm1 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_le_v32i8: +; SSE42: # BB#0: +; SSE42-NEXT: pminsb %xmm2, %xmm0 +; SSE42-NEXT: pminsb %xmm3, %xmm1 +; SSE42-NEXT: retq +; +; AVX1-LABEL: max_le_v32i8: +; AVX1: # BB#0: +; AVX1-NEXT: vextractf128 $1, %ymm1, %xmm2 +; AVX1-NEXT: vextractf128 $1, %ymm0, %xmm3 +; AVX1-NEXT: vpminsb %xmm2, %xmm3, %xmm2 +; AVX1-NEXT: vpminsb %xmm1, %xmm0, %xmm0 +; AVX1-NEXT: vinsertf128 $1, %xmm2, %ymm0, %ymm0 +; AVX1-NEXT: retq +; +; AVX2-LABEL: max_le_v32i8: +; AVX2: # BB#0: +; AVX2-NEXT: vpminsb %ymm1, %ymm0, %ymm0 +; AVX2-NEXT: retq +; +; AVX512-LABEL: max_le_v32i8: +; AVX512: # BB#0: +; AVX512-NEXT: vpminsb %ymm1, %ymm0, %ymm0 +; AVX512-NEXT: retq + %1 = icmp sle <32 x i8> %a, %b + %2 = select <32 x i1> %1, <32 x i8> %a, <32 x i8> %b + ret <32 x i8> %2 +} diff --git a/test/CodeGen/X86/vec_minmax_uint.ll b/test/CodeGen/X86/vec_minmax_uint.ll new file mode 100644 index 00000000000..e95de9bd492 --- /dev/null +++ b/test/CodeGen/X86/vec_minmax_uint.ll @@ -0,0 +1,1736 @@ +; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+sse2 | FileCheck %s --check-prefix=ALL --check-prefix=SSE --check-prefix=SSE2 +; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+sse4.1 | FileCheck %s --check-prefix=ALL --check-prefix=SSE --check-prefix=SSE41 +; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+sse4.2 | FileCheck %s --check-prefix=ALL --check-prefix=SSE --check-prefix=SSE42 +; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+avx | FileCheck %s --check-prefix=ALL --check-prefix=AVX --check-prefix=AVX1 +; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+avx2 | FileCheck %s --check-prefix=ALL --check-prefix=AVX --check-prefix=AVX2 +; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+avx512f | FileCheck %s --check-prefix=ALL --check-prefix=AVX --check-prefix=AVX512 --check-prefix=AVX512F +; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+avx512bw | FileCheck %s --check-prefix=ALL --check-prefix=AVX --check-prefix=AVX512 --check-prefix=AVX512BW + +; +; Unsigned Maximum (GT) +; + +define <2 x i64> @max_gt_v2i64(<2 x i64> %a, <2 x i64> %b) { +; SSE2-LABEL: max_gt_v2i64: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa {{.*#+}} xmm2 = [2147483648,2147483648,2147483648,2147483648] +; SSE2-NEXT: movdqa %xmm1, %xmm3 +; SSE2-NEXT: pxor %xmm2, %xmm3 +; SSE2-NEXT: pxor %xmm0, %xmm2 +; SSE2-NEXT: movdqa %xmm2, %xmm4 +; SSE2-NEXT: pcmpgtd %xmm3, %xmm4 +; SSE2-NEXT: pshufd {{.*#+}} xmm5 = xmm4[0,0,2,2] +; SSE2-NEXT: pcmpeqd %xmm3, %xmm2 +; SSE2-NEXT: pshufd {{.*#+}} xmm2 = xmm2[1,1,3,3] +; SSE2-NEXT: pand %xmm5, %xmm2 +; SSE2-NEXT: pshufd {{.*#+}} xmm3 = xmm4[1,1,3,3] +; SSE2-NEXT: por %xmm2, %xmm3 +; SSE2-NEXT: pand %xmm3, %xmm0 +; SSE2-NEXT: pandn %xmm1, %xmm3 +; SSE2-NEXT: por %xmm3, %xmm0 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_gt_v2i64: +; SSE41: # BB#0: +; SSE41-NEXT: movdqa %xmm0, %xmm2 +; SSE41-NEXT: movdqa {{.*#+}} xmm0 = [2147483648,2147483648,2147483648,2147483648] +; SSE41-NEXT: movdqa %xmm1, %xmm3 +; SSE41-NEXT: pxor %xmm0, %xmm3 +; SSE41-NEXT: pxor %xmm2, %xmm0 +; SSE41-NEXT: movdqa %xmm0, %xmm4 +; SSE41-NEXT: pcmpgtd %xmm3, %xmm4 +; SSE41-NEXT: pshufd {{.*#+}} xmm5 = xmm4[0,0,2,2] +; SSE41-NEXT: pcmpeqd %xmm3, %xmm0 +; SSE41-NEXT: pshufd {{.*#+}} xmm3 = xmm0[1,1,3,3] +; SSE41-NEXT: pand %xmm5, %xmm3 +; SSE41-NEXT: pshufd {{.*#+}} xmm0 = xmm4[1,1,3,3] +; SSE41-NEXT: por %xmm3, %xmm0 +; SSE41-NEXT: blendvpd %xmm2, %xmm1 +; SSE41-NEXT: movapd %xmm1, %xmm0 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_gt_v2i64: +; SSE42: # BB#0: +; SSE42-NEXT: movdqa %xmm0, %xmm2 +; SSE42-NEXT: movdqa {{.*#+}} xmm0 = [9223372036854775808,9223372036854775808] +; SSE42-NEXT: movdqa %xmm1, %xmm3 +; SSE42-NEXT: pxor %xmm0, %xmm3 +; SSE42-NEXT: pxor %xmm2, %xmm0 +; SSE42-NEXT: pcmpgtq %xmm3, %xmm0 +; SSE42-NEXT: blendvpd %xmm2, %xmm1 +; SSE42-NEXT: movapd %xmm1, %xmm0 +; SSE42-NEXT: retq +; +; AVX-LABEL: max_gt_v2i64: +; AVX: # BB#0: +; AVX-NEXT: vmovdqa {{.*#+}} xmm2 = [9223372036854775808,9223372036854775808] +; AVX-NEXT: vpxor %xmm2, %xmm1, %xmm3 +; AVX-NEXT: vpxor %xmm2, %xmm0, %xmm2 +; AVX-NEXT: vpcmpgtq %xmm3, %xmm2, %xmm2 +; AVX-NEXT: vblendvpd %xmm2, %xmm0, %xmm1, %xmm0 +; AVX-NEXT: retq + %1 = icmp ugt <2 x i64> %a, %b + %2 = select <2 x i1> %1, <2 x i64> %a, <2 x i64> %b + ret <2 x i64> %2 +} + +define <4 x i64> @max_gt_v4i64(<4 x i64> %a, <4 x i64> %b) { +; SSE2-LABEL: max_gt_v4i64: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa {{.*#+}} xmm4 = [2147483648,2147483648,2147483648,2147483648] +; SSE2-NEXT: movdqa %xmm3, %xmm5 +; SSE2-NEXT: pxor %xmm4, %xmm5 +; SSE2-NEXT: movdqa %xmm1, %xmm6 +; SSE2-NEXT: pxor %xmm4, %xmm6 +; SSE2-NEXT: movdqa %xmm6, %xmm7 +; SSE2-NEXT: pcmpgtd %xmm5, %xmm7 +; SSE2-NEXT: pshufd {{.*#+}} xmm8 = xmm7[0,0,2,2] +; SSE2-NEXT: pcmpeqd %xmm5, %xmm6 +; SSE2-NEXT: pshufd {{.*#+}} xmm5 = xmm6[1,1,3,3] +; SSE2-NEXT: pand %xmm8, %xmm5 +; SSE2-NEXT: pshufd {{.*#+}} xmm6 = xmm7[1,1,3,3] +; SSE2-NEXT: por %xmm5, %xmm6 +; SSE2-NEXT: movdqa %xmm2, %xmm5 +; SSE2-NEXT: pxor %xmm4, %xmm5 +; SSE2-NEXT: pxor %xmm0, %xmm4 +; SSE2-NEXT: movdqa %xmm4, %xmm7 +; SSE2-NEXT: pcmpgtd %xmm5, %xmm7 +; SSE2-NEXT: pshufd {{.*#+}} xmm8 = xmm7[0,0,2,2] +; SSE2-NEXT: pcmpeqd %xmm5, %xmm4 +; SSE2-NEXT: pshufd {{.*#+}} xmm4 = xmm4[1,1,3,3] +; SSE2-NEXT: pand %xmm8, %xmm4 +; SSE2-NEXT: pshufd {{.*#+}} xmm5 = xmm7[1,1,3,3] +; SSE2-NEXT: por %xmm4, %xmm5 +; SSE2-NEXT: pand %xmm5, %xmm0 +; SSE2-NEXT: pandn %xmm2, %xmm5 +; SSE2-NEXT: por %xmm5, %xmm0 +; SSE2-NEXT: pand %xmm6, %xmm1 +; SSE2-NEXT: pandn %xmm3, %xmm6 +; SSE2-NEXT: por %xmm6, %xmm1 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_gt_v4i64: +; SSE41: # BB#0: +; SSE41-NEXT: movdqa %xmm0, %xmm8 +; SSE41-NEXT: movdqa {{.*#+}} xmm0 = [2147483648,2147483648,2147483648,2147483648] +; SSE41-NEXT: movdqa %xmm3, %xmm5 +; SSE41-NEXT: pxor %xmm0, %xmm5 +; SSE41-NEXT: movdqa %xmm1, %xmm6 +; SSE41-NEXT: pxor %xmm0, %xmm6 +; SSE41-NEXT: movdqa %xmm6, %xmm7 +; SSE41-NEXT: pcmpgtd %xmm5, %xmm7 +; SSE41-NEXT: pshufd {{.*#+}} xmm4 = xmm7[0,0,2,2] +; SSE41-NEXT: pcmpeqd %xmm5, %xmm6 +; SSE41-NEXT: pshufd {{.*#+}} xmm6 = xmm6[1,1,3,3] +; SSE41-NEXT: pand %xmm4, %xmm6 +; SSE41-NEXT: pshufd {{.*#+}} xmm5 = xmm7[1,1,3,3] +; SSE41-NEXT: por %xmm6, %xmm5 +; SSE41-NEXT: movdqa %xmm2, %xmm4 +; SSE41-NEXT: pxor %xmm0, %xmm4 +; SSE41-NEXT: pxor %xmm8, %xmm0 +; SSE41-NEXT: movdqa %xmm0, %xmm6 +; SSE41-NEXT: pcmpgtd %xmm4, %xmm6 +; SSE41-NEXT: pshufd {{.*#+}} xmm7 = xmm6[0,0,2,2] +; SSE41-NEXT: pcmpeqd %xmm4, %xmm0 +; SSE41-NEXT: pshufd {{.*#+}} xmm4 = xmm0[1,1,3,3] +; SSE41-NEXT: pand %xmm7, %xmm4 +; SSE41-NEXT: pshufd {{.*#+}} xmm0 = xmm6[1,1,3,3] +; SSE41-NEXT: por %xmm4, %xmm0 +; SSE41-NEXT: blendvpd %xmm8, %xmm2 +; SSE41-NEXT: movdqa %xmm5, %xmm0 +; SSE41-NEXT: blendvpd %xmm1, %xmm3 +; SSE41-NEXT: movapd %xmm2, %xmm0 +; SSE41-NEXT: movapd %xmm3, %xmm1 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_gt_v4i64: +; SSE42: # BB#0: +; SSE42-NEXT: movdqa %xmm0, %xmm4 +; SSE42-NEXT: movdqa {{.*#+}} xmm0 = [9223372036854775808,9223372036854775808] +; SSE42-NEXT: movdqa %xmm3, %xmm6 +; SSE42-NEXT: pxor %xmm0, %xmm6 +; SSE42-NEXT: movdqa %xmm1, %xmm5 +; SSE42-NEXT: pxor %xmm0, %xmm5 +; SSE42-NEXT: pcmpgtq %xmm6, %xmm5 +; SSE42-NEXT: movdqa %xmm2, %xmm6 +; SSE42-NEXT: pxor %xmm0, %xmm6 +; SSE42-NEXT: pxor %xmm4, %xmm0 +; SSE42-NEXT: pcmpgtq %xmm6, %xmm0 +; SSE42-NEXT: blendvpd %xmm4, %xmm2 +; SSE42-NEXT: movdqa %xmm5, %xmm0 +; SSE42-NEXT: blendvpd %xmm1, %xmm3 +; SSE42-NEXT: movapd %xmm2, %xmm0 +; SSE42-NEXT: movapd %xmm3, %xmm1 +; SSE42-NEXT: retq +; +; AVX1-LABEL: max_gt_v4i64: +; AVX1: # BB#0: +; AVX1-NEXT: vextractf128 $1, %ymm1, %xmm2 +; AVX1-NEXT: vmovaps {{.*#+}} xmm3 = [9223372036854775808,9223372036854775808] +; AVX1-NEXT: vxorps %xmm3, %xmm2, %xmm2 +; AVX1-NEXT: vextractf128 $1, %ymm0, %xmm4 +; AVX1-NEXT: vxorps %xmm3, %xmm4, %xmm4 +; AVX1-NEXT: vpcmpgtq %xmm2, %xmm4, %xmm2 +; AVX1-NEXT: vxorps %xmm3, %xmm1, %xmm4 +; AVX1-NEXT: vxorps %xmm3, %xmm0, %xmm3 +; AVX1-NEXT: vpcmpgtq %xmm4, %xmm3, %xmm3 +; AVX1-NEXT: vinsertf128 $1, %xmm2, %ymm3, %ymm2 +; AVX1-NEXT: vblendvpd %ymm2, %ymm0, %ymm1, %ymm0 +; AVX1-NEXT: retq +; +; AVX2-LABEL: max_gt_v4i64: +; AVX2: # BB#0: +; AVX2-NEXT: vpbroadcastq {{.*}}(%rip), %ymm2 +; AVX2-NEXT: vpxor %ymm2, %ymm1, %ymm3 +; AVX2-NEXT: vpxor %ymm2, %ymm0, %ymm2 +; AVX2-NEXT: vpcmpgtq %ymm3, %ymm2, %ymm2 +; AVX2-NEXT: vblendvpd %ymm2, %ymm0, %ymm1, %ymm0 +; AVX2-NEXT: retq +; +; AVX512-LABEL: max_gt_v4i64: +; AVX512: # BB#0: +; AVX512-NEXT: vpbroadcastq {{.*}}(%rip), %ymm2 +; AVX512-NEXT: vpxor %ymm2, %ymm1, %ymm3 +; AVX512-NEXT: vpxor %ymm2, %ymm0, %ymm2 +; AVX512-NEXT: vpcmpgtq %ymm3, %ymm2, %ymm2 +; AVX512-NEXT: vblendvpd %ymm2, %ymm0, %ymm1, %ymm0 +; AVX512-NEXT: retq + %1 = icmp ugt <4 x i64> %a, %b + %2 = select <4 x i1> %1, <4 x i64> %a, <4 x i64> %b + ret <4 x i64> %2 +} + +define <4 x i32> @max_gt_v4i32(<4 x i32> %a, <4 x i32> %b) { +; SSE2-LABEL: max_gt_v4i32: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa {{.*#+}} xmm2 = [2147483648,2147483648,2147483648,2147483648] +; SSE2-NEXT: movdqa %xmm1, %xmm3 +; SSE2-NEXT: pxor %xmm2, %xmm3 +; SSE2-NEXT: pxor %xmm0, %xmm2 +; SSE2-NEXT: pcmpgtd %xmm3, %xmm2 +; SSE2-NEXT: pand %xmm2, %xmm0 +; SSE2-NEXT: pandn %xmm1, %xmm2 +; SSE2-NEXT: por %xmm2, %xmm0 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_gt_v4i32: +; SSE41: # BB#0: +; SSE41-NEXT: pmaxud %xmm1, %xmm0 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_gt_v4i32: +; SSE42: # BB#0: +; SSE42-NEXT: pmaxud %xmm1, %xmm0 +; SSE42-NEXT: retq +; +; AVX-LABEL: max_gt_v4i32: +; AVX: # BB#0: +; AVX-NEXT: vpmaxud %xmm1, %xmm0, %xmm0 +; AVX-NEXT: retq + %1 = icmp ugt <4 x i32> %a, %b + %2 = select <4 x i1> %1, <4 x i32> %a, <4 x i32> %b + ret <4 x i32> %2 +} + +define <8 x i32> @max_gt_v8i32(<8 x i32> %a, <8 x i32> %b) { +; SSE2-LABEL: max_gt_v8i32: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa {{.*#+}} xmm5 = [2147483648,2147483648,2147483648,2147483648] +; SSE2-NEXT: movdqa %xmm3, %xmm6 +; SSE2-NEXT: pxor %xmm5, %xmm6 +; SSE2-NEXT: movdqa %xmm1, %xmm4 +; SSE2-NEXT: pxor %xmm5, %xmm4 +; SSE2-NEXT: pcmpgtd %xmm6, %xmm4 +; SSE2-NEXT: movdqa %xmm2, %xmm6 +; SSE2-NEXT: pxor %xmm5, %xmm6 +; SSE2-NEXT: pxor %xmm0, %xmm5 +; SSE2-NEXT: pcmpgtd %xmm6, %xmm5 +; SSE2-NEXT: pand %xmm5, %xmm0 +; SSE2-NEXT: pandn %xmm2, %xmm5 +; SSE2-NEXT: por %xmm5, %xmm0 +; SSE2-NEXT: pand %xmm4, %xmm1 +; SSE2-NEXT: pandn %xmm3, %xmm4 +; SSE2-NEXT: por %xmm1, %xmm4 +; SSE2-NEXT: movdqa %xmm4, %xmm1 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_gt_v8i32: +; SSE41: # BB#0: +; SSE41-NEXT: pmaxud %xmm2, %xmm0 +; SSE41-NEXT: pmaxud %xmm3, %xmm1 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_gt_v8i32: +; SSE42: # BB#0: +; SSE42-NEXT: pmaxud %xmm2, %xmm0 +; SSE42-NEXT: pmaxud %xmm3, %xmm1 +; SSE42-NEXT: retq +; +; AVX1-LABEL: max_gt_v8i32: +; AVX1: # BB#0: +; AVX1-NEXT: vextractf128 $1, %ymm1, %xmm2 +; AVX1-NEXT: vextractf128 $1, %ymm0, %xmm3 +; AVX1-NEXT: vpmaxud %xmm2, %xmm3, %xmm2 +; AVX1-NEXT: vpmaxud %xmm1, %xmm0, %xmm0 +; AVX1-NEXT: vinsertf128 $1, %xmm2, %ymm0, %ymm0 +; AVX1-NEXT: retq +; +; AVX2-LABEL: max_gt_v8i32: +; AVX2: # BB#0: +; AVX2-NEXT: vpmaxud %ymm1, %ymm0, %ymm0 +; AVX2-NEXT: retq +; +; AVX512-LABEL: max_gt_v8i32: +; AVX512: # BB#0: +; AVX512-NEXT: vpmaxud %ymm1, %ymm0, %ymm0 +; AVX512-NEXT: retq + %1 = icmp ugt <8 x i32> %a, %b + %2 = select <8 x i1> %1, <8 x i32> %a, <8 x i32> %b + ret <8 x i32> %2 +} + +define <8 x i16> @max_gt_v8i16(<8 x i16> %a, <8 x i16> %b) { +; SSE2-LABEL: max_gt_v8i16: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa {{.*#+}} xmm2 = [32768,32768,32768,32768,32768,32768,32768,32768] +; SSE2-NEXT: movdqa %xmm1, %xmm3 +; SSE2-NEXT: pxor %xmm2, %xmm3 +; SSE2-NEXT: pxor %xmm0, %xmm2 +; SSE2-NEXT: pcmpgtw %xmm3, %xmm2 +; SSE2-NEXT: pand %xmm2, %xmm0 +; SSE2-NEXT: pandn %xmm1, %xmm2 +; SSE2-NEXT: por %xmm2, %xmm0 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_gt_v8i16: +; SSE41: # BB#0: +; SSE41-NEXT: pmaxuw %xmm1, %xmm0 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_gt_v8i16: +; SSE42: # BB#0: +; SSE42-NEXT: pmaxuw %xmm1, %xmm0 +; SSE42-NEXT: retq +; +; AVX-LABEL: max_gt_v8i16: +; AVX: # BB#0: +; AVX-NEXT: vpmaxuw %xmm1, %xmm0, %xmm0 +; AVX-NEXT: retq + %1 = icmp ugt <8 x i16> %a, %b + %2 = select <8 x i1> %1, <8 x i16> %a, <8 x i16> %b + ret <8 x i16> %2 +} + +define <16 x i16> @max_gt_v16i16(<16 x i16> %a, <16 x i16> %b) { +; SSE2-LABEL: max_gt_v16i16: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa {{.*#+}} xmm5 = [32768,32768,32768,32768,32768,32768,32768,32768] +; SSE2-NEXT: movdqa %xmm3, %xmm6 +; SSE2-NEXT: pxor %xmm5, %xmm6 +; SSE2-NEXT: movdqa %xmm1, %xmm4 +; SSE2-NEXT: pxor %xmm5, %xmm4 +; SSE2-NEXT: pcmpgtw %xmm6, %xmm4 +; SSE2-NEXT: movdqa %xmm2, %xmm6 +; SSE2-NEXT: pxor %xmm5, %xmm6 +; SSE2-NEXT: pxor %xmm0, %xmm5 +; SSE2-NEXT: pcmpgtw %xmm6, %xmm5 +; SSE2-NEXT: pand %xmm5, %xmm0 +; SSE2-NEXT: pandn %xmm2, %xmm5 +; SSE2-NEXT: por %xmm5, %xmm0 +; SSE2-NEXT: pand %xmm4, %xmm1 +; SSE2-NEXT: pandn %xmm3, %xmm4 +; SSE2-NEXT: por %xmm1, %xmm4 +; SSE2-NEXT: movdqa %xmm4, %xmm1 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_gt_v16i16: +; SSE41: # BB#0: +; SSE41-NEXT: pmaxuw %xmm2, %xmm0 +; SSE41-NEXT: pmaxuw %xmm3, %xmm1 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_gt_v16i16: +; SSE42: # BB#0: +; SSE42-NEXT: pmaxuw %xmm2, %xmm0 +; SSE42-NEXT: pmaxuw %xmm3, %xmm1 +; SSE42-NEXT: retq +; +; AVX1-LABEL: max_gt_v16i16: +; AVX1: # BB#0: +; AVX1-NEXT: vextractf128 $1, %ymm1, %xmm2 +; AVX1-NEXT: vextractf128 $1, %ymm0, %xmm3 +; AVX1-NEXT: vpmaxuw %xmm2, %xmm3, %xmm2 +; AVX1-NEXT: vpmaxuw %xmm1, %xmm0, %xmm0 +; AVX1-NEXT: vinsertf128 $1, %xmm2, %ymm0, %ymm0 +; AVX1-NEXT: retq +; +; AVX2-LABEL: max_gt_v16i16: +; AVX2: # BB#0: +; AVX2-NEXT: vpmaxuw %ymm1, %ymm0, %ymm0 +; AVX2-NEXT: retq +; +; AVX512-LABEL: max_gt_v16i16: +; AVX512: # BB#0: +; AVX512-NEXT: vpmaxuw %ymm1, %ymm0, %ymm0 +; AVX512-NEXT: retq + %1 = icmp ugt <16 x i16> %a, %b + %2 = select <16 x i1> %1, <16 x i16> %a, <16 x i16> %b + ret <16 x i16> %2 +} + +define <16 x i8> @max_gt_v16i8(<16 x i8> %a, <16 x i8> %b) { +; SSE-LABEL: max_gt_v16i8: +; SSE: # BB#0: +; SSE-NEXT: pmaxub %xmm1, %xmm0 +; SSE-NEXT: retq +; +; AVX-LABEL: max_gt_v16i8: +; AVX: # BB#0: +; AVX-NEXT: vpmaxub %xmm1, %xmm0, %xmm0 +; AVX-NEXT: retq + %1 = icmp ugt <16 x i8> %a, %b + %2 = select <16 x i1> %1, <16 x i8> %a, <16 x i8> %b + ret <16 x i8> %2 +} + +define <32 x i8> @max_gt_v32i8(<32 x i8> %a, <32 x i8> %b) { +; SSE-LABEL: max_gt_v32i8: +; SSE: # BB#0: +; SSE-NEXT: pmaxub %xmm2, %xmm0 +; SSE-NEXT: pmaxub %xmm3, %xmm1 +; SSE-NEXT: retq +; +; AVX1-LABEL: max_gt_v32i8: +; AVX1: # BB#0: +; AVX1-NEXT: vextractf128 $1, %ymm1, %xmm2 +; AVX1-NEXT: vextractf128 $1, %ymm0, %xmm3 +; AVX1-NEXT: vpmaxub %xmm2, %xmm3, %xmm2 +; AVX1-NEXT: vpmaxub %xmm1, %xmm0, %xmm0 +; AVX1-NEXT: vinsertf128 $1, %xmm2, %ymm0, %ymm0 +; AVX1-NEXT: retq +; +; AVX2-LABEL: max_gt_v32i8: +; AVX2: # BB#0: +; AVX2-NEXT: vpmaxub %ymm1, %ymm0, %ymm0 +; AVX2-NEXT: retq +; +; AVX512-LABEL: max_gt_v32i8: +; AVX512: # BB#0: +; AVX512-NEXT: vpmaxub %ymm1, %ymm0, %ymm0 +; AVX512-NEXT: retq + %1 = icmp ugt <32 x i8> %a, %b + %2 = select <32 x i1> %1, <32 x i8> %a, <32 x i8> %b + ret <32 x i8> %2 +} + +; +; Unsigned Maximum (GE) +; + +define <2 x i64> @max_ge_v2i64(<2 x i64> %a, <2 x i64> %b) { +; SSE2-LABEL: max_ge_v2i64: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa {{.*#+}} xmm2 = [2147483648,2147483648,2147483648,2147483648] +; SSE2-NEXT: movdqa %xmm0, %xmm3 +; SSE2-NEXT: pxor %xmm2, %xmm3 +; SSE2-NEXT: pxor %xmm1, %xmm2 +; SSE2-NEXT: movdqa %xmm2, %xmm4 +; SSE2-NEXT: pcmpgtd %xmm3, %xmm4 +; SSE2-NEXT: pshufd {{.*#+}} xmm5 = xmm4[0,0,2,2] +; SSE2-NEXT: pcmpeqd %xmm3, %xmm2 +; SSE2-NEXT: pshufd {{.*#+}} xmm2 = xmm2[1,1,3,3] +; SSE2-NEXT: pand %xmm5, %xmm2 +; SSE2-NEXT: pshufd {{.*#+}} xmm3 = xmm4[1,1,3,3] +; SSE2-NEXT: por %xmm2, %xmm3 +; SSE2-NEXT: pcmpeqd %xmm2, %xmm2 +; SSE2-NEXT: pxor %xmm3, %xmm2 +; SSE2-NEXT: pandn %xmm0, %xmm3 +; SSE2-NEXT: pandn %xmm1, %xmm2 +; SSE2-NEXT: por %xmm3, %xmm2 +; SSE2-NEXT: movdqa %xmm2, %xmm0 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_ge_v2i64: +; SSE41: # BB#0: +; SSE41-NEXT: movdqa %xmm0, %xmm2 +; SSE41-NEXT: movdqa {{.*#+}} xmm0 = [2147483648,2147483648,2147483648,2147483648] +; SSE41-NEXT: movdqa %xmm2, %xmm3 +; SSE41-NEXT: pxor %xmm0, %xmm3 +; SSE41-NEXT: pxor %xmm1, %xmm0 +; SSE41-NEXT: movdqa %xmm0, %xmm4 +; SSE41-NEXT: pcmpgtd %xmm3, %xmm4 +; SSE41-NEXT: pshufd {{.*#+}} xmm5 = xmm4[0,0,2,2] +; SSE41-NEXT: pcmpeqd %xmm3, %xmm0 +; SSE41-NEXT: pshufd {{.*#+}} xmm0 = xmm0[1,1,3,3] +; SSE41-NEXT: pand %xmm5, %xmm0 +; SSE41-NEXT: pshufd {{.*#+}} xmm3 = xmm4[1,1,3,3] +; SSE41-NEXT: por %xmm0, %xmm3 +; SSE41-NEXT: pcmpeqd %xmm0, %xmm0 +; SSE41-NEXT: pxor %xmm3, %xmm0 +; SSE41-NEXT: blendvpd %xmm2, %xmm1 +; SSE41-NEXT: movapd %xmm1, %xmm0 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_ge_v2i64: +; SSE42: # BB#0: +; SSE42-NEXT: movdqa %xmm0, %xmm2 +; SSE42-NEXT: movdqa {{.*#+}} xmm3 = [9223372036854775808,9223372036854775808] +; SSE42-NEXT: pxor %xmm3, %xmm0 +; SSE42-NEXT: pxor %xmm1, %xmm3 +; SSE42-NEXT: pcmpgtq %xmm0, %xmm3 +; SSE42-NEXT: pcmpeqd %xmm0, %xmm0 +; SSE42-NEXT: pxor %xmm3, %xmm0 +; SSE42-NEXT: blendvpd %xmm2, %xmm1 +; SSE42-NEXT: movapd %xmm1, %xmm0 +; SSE42-NEXT: retq +; +; AVX-LABEL: max_ge_v2i64: +; AVX: # BB#0: +; AVX-NEXT: vmovdqa {{.*#+}} xmm2 = [9223372036854775808,9223372036854775808] +; AVX-NEXT: vpxor %xmm2, %xmm0, %xmm3 +; AVX-NEXT: vpxor %xmm2, %xmm1, %xmm2 +; AVX-NEXT: vpcmpgtq %xmm3, %xmm2, %xmm2 +; AVX-NEXT: vpcmpeqd %xmm3, %xmm3, %xmm3 +; AVX-NEXT: vpxor %xmm3, %xmm2, %xmm2 +; AVX-NEXT: vblendvpd %xmm2, %xmm0, %xmm1, %xmm0 +; AVX-NEXT: retq + %1 = icmp uge <2 x i64> %a, %b + %2 = select <2 x i1> %1, <2 x i64> %a, <2 x i64> %b + ret <2 x i64> %2 +} + +define <4 x i64> @max_ge_v4i64(<4 x i64> %a, <4 x i64> %b) { +; SSE2-LABEL: max_ge_v4i64: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa {{.*#+}} xmm7 = [2147483648,2147483648,2147483648,2147483648] +; SSE2-NEXT: movdqa %xmm1, %xmm4 +; SSE2-NEXT: pxor %xmm7, %xmm4 +; SSE2-NEXT: movdqa %xmm3, %xmm5 +; SSE2-NEXT: pxor %xmm7, %xmm5 +; SSE2-NEXT: movdqa %xmm5, %xmm6 +; SSE2-NEXT: pcmpgtd %xmm4, %xmm6 +; SSE2-NEXT: pshufd {{.*#+}} xmm8 = xmm6[0,0,2,2] +; SSE2-NEXT: pcmpeqd %xmm4, %xmm5 +; SSE2-NEXT: pshufd {{.*#+}} xmm4 = xmm5[1,1,3,3] +; SSE2-NEXT: pand %xmm8, %xmm4 +; SSE2-NEXT: pshufd {{.*#+}} xmm8 = xmm6[1,1,3,3] +; SSE2-NEXT: por %xmm4, %xmm8 +; SSE2-NEXT: pcmpeqd %xmm4, %xmm4 +; SSE2-NEXT: movdqa %xmm8, %xmm9 +; SSE2-NEXT: pxor %xmm4, %xmm9 +; SSE2-NEXT: movdqa %xmm0, %xmm6 +; SSE2-NEXT: pxor %xmm7, %xmm6 +; SSE2-NEXT: pxor %xmm2, %xmm7 +; SSE2-NEXT: movdqa %xmm7, %xmm5 +; SSE2-NEXT: pcmpgtd %xmm6, %xmm5 +; SSE2-NEXT: pshufd {{.*#+}} xmm10 = xmm5[0,0,2,2] +; SSE2-NEXT: pcmpeqd %xmm6, %xmm7 +; SSE2-NEXT: pshufd {{.*#+}} xmm6 = xmm7[1,1,3,3] +; SSE2-NEXT: pand %xmm10, %xmm6 +; SSE2-NEXT: pshufd {{.*#+}} xmm5 = xmm5[1,1,3,3] +; SSE2-NEXT: por %xmm6, %xmm5 +; SSE2-NEXT: pxor %xmm5, %xmm4 +; SSE2-NEXT: pandn %xmm0, %xmm5 +; SSE2-NEXT: pandn %xmm2, %xmm4 +; SSE2-NEXT: por %xmm5, %xmm4 +; SSE2-NEXT: pandn %xmm1, %xmm8 +; SSE2-NEXT: pandn %xmm3, %xmm9 +; SSE2-NEXT: por %xmm8, %xmm9 +; SSE2-NEXT: movdqa %xmm4, %xmm0 +; SSE2-NEXT: movdqa %xmm9, %xmm1 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_ge_v4i64: +; SSE41: # BB#0: +; SSE41-NEXT: movdqa %xmm0, %xmm8 +; SSE41-NEXT: movdqa {{.*#+}} xmm0 = [2147483648,2147483648,2147483648,2147483648] +; SSE41-NEXT: movdqa %xmm1, %xmm5 +; SSE41-NEXT: pxor %xmm0, %xmm5 +; SSE41-NEXT: movdqa %xmm3, %xmm6 +; SSE41-NEXT: pxor %xmm0, %xmm6 +; SSE41-NEXT: movdqa %xmm6, %xmm7 +; SSE41-NEXT: pcmpgtd %xmm5, %xmm7 +; SSE41-NEXT: pshufd {{.*#+}} xmm4 = xmm7[0,0,2,2] +; SSE41-NEXT: pcmpeqd %xmm5, %xmm6 +; SSE41-NEXT: pshufd {{.*#+}} xmm6 = xmm6[1,1,3,3] +; SSE41-NEXT: pand %xmm4, %xmm6 +; SSE41-NEXT: pshufd {{.*#+}} xmm5 = xmm7[1,1,3,3] +; SSE41-NEXT: por %xmm6, %xmm5 +; SSE41-NEXT: pcmpeqd %xmm9, %xmm9 +; SSE41-NEXT: pxor %xmm9, %xmm5 +; SSE41-NEXT: movdqa %xmm8, %xmm6 +; SSE41-NEXT: pxor %xmm0, %xmm6 +; SSE41-NEXT: pxor %xmm2, %xmm0 +; SSE41-NEXT: movdqa %xmm0, %xmm7 +; SSE41-NEXT: pcmpgtd %xmm6, %xmm7 +; SSE41-NEXT: pshufd {{.*#+}} xmm4 = xmm7[0,0,2,2] +; SSE41-NEXT: pcmpeqd %xmm6, %xmm0 +; SSE41-NEXT: pshufd {{.*#+}} xmm6 = xmm0[1,1,3,3] +; SSE41-NEXT: pand %xmm4, %xmm6 +; SSE41-NEXT: pshufd {{.*#+}} xmm0 = xmm7[1,1,3,3] +; SSE41-NEXT: por %xmm6, %xmm0 +; SSE41-NEXT: pxor %xmm9, %xmm0 +; SSE41-NEXT: blendvpd %xmm8, %xmm2 +; SSE41-NEXT: movdqa %xmm5, %xmm0 +; SSE41-NEXT: blendvpd %xmm1, %xmm3 +; SSE41-NEXT: movapd %xmm2, %xmm0 +; SSE41-NEXT: movapd %xmm3, %xmm1 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_ge_v4i64: +; SSE42: # BB#0: +; SSE42-NEXT: movdqa %xmm0, %xmm4 +; SSE42-NEXT: movdqa {{.*#+}} xmm0 = [9223372036854775808,9223372036854775808] +; SSE42-NEXT: movdqa %xmm1, %xmm6 +; SSE42-NEXT: pxor %xmm0, %xmm6 +; SSE42-NEXT: movdqa %xmm3, %xmm5 +; SSE42-NEXT: pxor %xmm0, %xmm5 +; SSE42-NEXT: pcmpgtq %xmm6, %xmm5 +; SSE42-NEXT: pcmpeqd %xmm6, %xmm6 +; SSE42-NEXT: pxor %xmm6, %xmm5 +; SSE42-NEXT: movdqa %xmm4, %xmm7 +; SSE42-NEXT: pxor %xmm0, %xmm7 +; SSE42-NEXT: pxor %xmm2, %xmm0 +; SSE42-NEXT: pcmpgtq %xmm7, %xmm0 +; SSE42-NEXT: pxor %xmm6, %xmm0 +; SSE42-NEXT: blendvpd %xmm4, %xmm2 +; SSE42-NEXT: movdqa %xmm5, %xmm0 +; SSE42-NEXT: blendvpd %xmm1, %xmm3 +; SSE42-NEXT: movapd %xmm2, %xmm0 +; SSE42-NEXT: movapd %xmm3, %xmm1 +; SSE42-NEXT: retq +; +; AVX1-LABEL: max_ge_v4i64: +; AVX1: # BB#0: +; AVX1-NEXT: vextractf128 $1, %ymm0, %xmm2 +; AVX1-NEXT: vmovaps {{.*#+}} xmm3 = [9223372036854775808,9223372036854775808] +; AVX1-NEXT: vxorps %xmm3, %xmm2, %xmm2 +; AVX1-NEXT: vextractf128 $1, %ymm1, %xmm4 +; AVX1-NEXT: vxorps %xmm3, %xmm4, %xmm4 +; AVX1-NEXT: vpcmpgtq %xmm2, %xmm4, %xmm2 +; AVX1-NEXT: vpcmpeqd %xmm4, %xmm4, %xmm4 +; AVX1-NEXT: vpxor %xmm4, %xmm2, %xmm2 +; AVX1-NEXT: vxorps %xmm3, %xmm0, %xmm5 +; AVX1-NEXT: vxorps %xmm3, %xmm1, %xmm3 +; AVX1-NEXT: vpcmpgtq %xmm5, %xmm3, %xmm3 +; AVX1-NEXT: vpxor %xmm4, %xmm3, %xmm3 +; AVX1-NEXT: vinsertf128 $1, %xmm2, %ymm3, %ymm2 +; AVX1-NEXT: vblendvpd %ymm2, %ymm0, %ymm1, %ymm0 +; AVX1-NEXT: retq +; +; AVX2-LABEL: max_ge_v4i64: +; AVX2: # BB#0: +; AVX2-NEXT: vpbroadcastq {{.*}}(%rip), %ymm2 +; AVX2-NEXT: vpxor %ymm2, %ymm0, %ymm3 +; AVX2-NEXT: vpxor %ymm2, %ymm1, %ymm2 +; AVX2-NEXT: vpcmpgtq %ymm3, %ymm2, %ymm2 +; AVX2-NEXT: vpcmpeqd %ymm3, %ymm3, %ymm3 +; AVX2-NEXT: vpxor %ymm3, %ymm2, %ymm2 +; AVX2-NEXT: vblendvpd %ymm2, %ymm0, %ymm1, %ymm0 +; AVX2-NEXT: retq +; +; AVX512-LABEL: max_ge_v4i64: +; AVX512: # BB#0: +; AVX512-NEXT: vpbroadcastq {{.*}}(%rip), %ymm2 +; AVX512-NEXT: vpxor %ymm2, %ymm0, %ymm3 +; AVX512-NEXT: vpxor %ymm2, %ymm1, %ymm2 +; AVX512-NEXT: vpcmpgtq %ymm3, %ymm2, %ymm2 +; AVX512-NEXT: vpcmpeqd %ymm3, %ymm3, %ymm3 +; AVX512-NEXT: vpxor %ymm3, %ymm2, %ymm2 +; AVX512-NEXT: vblendvpd %ymm2, %ymm0, %ymm1, %ymm0 +; AVX512-NEXT: retq + %1 = icmp uge <4 x i64> %a, %b + %2 = select <4 x i1> %1, <4 x i64> %a, <4 x i64> %b + ret <4 x i64> %2 +} + +define <4 x i32> @max_ge_v4i32(<4 x i32> %a, <4 x i32> %b) { +; SSE2-LABEL: max_ge_v4i32: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa {{.*#+}} xmm3 = [2147483648,2147483648,2147483648,2147483648] +; SSE2-NEXT: movdqa %xmm0, %xmm2 +; SSE2-NEXT: pxor %xmm3, %xmm2 +; SSE2-NEXT: pxor %xmm1, %xmm3 +; SSE2-NEXT: pcmpgtd %xmm2, %xmm3 +; SSE2-NEXT: pcmpeqd %xmm2, %xmm2 +; SSE2-NEXT: pxor %xmm3, %xmm2 +; SSE2-NEXT: pandn %xmm0, %xmm3 +; SSE2-NEXT: pandn %xmm1, %xmm2 +; SSE2-NEXT: por %xmm3, %xmm2 +; SSE2-NEXT: movdqa %xmm2, %xmm0 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_ge_v4i32: +; SSE41: # BB#0: +; SSE41-NEXT: pmaxud %xmm1, %xmm0 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_ge_v4i32: +; SSE42: # BB#0: +; SSE42-NEXT: pmaxud %xmm1, %xmm0 +; SSE42-NEXT: retq +; +; AVX-LABEL: max_ge_v4i32: +; AVX: # BB#0: +; AVX-NEXT: vpmaxud %xmm1, %xmm0, %xmm0 +; AVX-NEXT: retq + %1 = icmp uge <4 x i32> %a, %b + %2 = select <4 x i1> %1, <4 x i32> %a, <4 x i32> %b + ret <4 x i32> %2 +} + +define <8 x i32> @max_ge_v8i32(<8 x i32> %a, <8 x i32> %b) { +; SSE2-LABEL: max_ge_v8i32: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa {{.*#+}} xmm6 = [2147483648,2147483648,2147483648,2147483648] +; SSE2-NEXT: movdqa %xmm1, %xmm4 +; SSE2-NEXT: pxor %xmm6, %xmm4 +; SSE2-NEXT: movdqa %xmm3, %xmm7 +; SSE2-NEXT: pxor %xmm6, %xmm7 +; SSE2-NEXT: pcmpgtd %xmm4, %xmm7 +; SSE2-NEXT: pcmpeqd %xmm4, %xmm4 +; SSE2-NEXT: movdqa %xmm7, %xmm5 +; SSE2-NEXT: pxor %xmm4, %xmm5 +; SSE2-NEXT: movdqa %xmm0, %xmm8 +; SSE2-NEXT: pxor %xmm6, %xmm8 +; SSE2-NEXT: pxor %xmm2, %xmm6 +; SSE2-NEXT: pcmpgtd %xmm8, %xmm6 +; SSE2-NEXT: pxor %xmm6, %xmm4 +; SSE2-NEXT: pandn %xmm0, %xmm6 +; SSE2-NEXT: pandn %xmm2, %xmm4 +; SSE2-NEXT: por %xmm6, %xmm4 +; SSE2-NEXT: pandn %xmm1, %xmm7 +; SSE2-NEXT: pandn %xmm3, %xmm5 +; SSE2-NEXT: por %xmm7, %xmm5 +; SSE2-NEXT: movdqa %xmm4, %xmm0 +; SSE2-NEXT: movdqa %xmm5, %xmm1 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_ge_v8i32: +; SSE41: # BB#0: +; SSE41-NEXT: pmaxud %xmm2, %xmm0 +; SSE41-NEXT: pmaxud %xmm3, %xmm1 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_ge_v8i32: +; SSE42: # BB#0: +; SSE42-NEXT: pmaxud %xmm2, %xmm0 +; SSE42-NEXT: pmaxud %xmm3, %xmm1 +; SSE42-NEXT: retq +; +; AVX1-LABEL: max_ge_v8i32: +; AVX1: # BB#0: +; AVX1-NEXT: vextractf128 $1, %ymm1, %xmm2 +; AVX1-NEXT: vextractf128 $1, %ymm0, %xmm3 +; AVX1-NEXT: vpmaxud %xmm2, %xmm3, %xmm2 +; AVX1-NEXT: vpmaxud %xmm1, %xmm0, %xmm0 +; AVX1-NEXT: vinsertf128 $1, %xmm2, %ymm0, %ymm0 +; AVX1-NEXT: retq +; +; AVX2-LABEL: max_ge_v8i32: +; AVX2: # BB#0: +; AVX2-NEXT: vpmaxud %ymm1, %ymm0, %ymm0 +; AVX2-NEXT: retq +; +; AVX512-LABEL: max_ge_v8i32: +; AVX512: # BB#0: +; AVX512-NEXT: vpmaxud %ymm1, %ymm0, %ymm0 +; AVX512-NEXT: retq + %1 = icmp uge <8 x i32> %a, %b + %2 = select <8 x i1> %1, <8 x i32> %a, <8 x i32> %b + ret <8 x i32> %2 +} + +define <8 x i16> @max_ge_v8i16(<8 x i16> %a, <8 x i16> %b) { +; SSE2-LABEL: max_ge_v8i16: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa %xmm1, %xmm2 +; SSE2-NEXT: psubusw %xmm0, %xmm2 +; SSE2-NEXT: pxor %xmm3, %xmm3 +; SSE2-NEXT: pcmpeqw %xmm2, %xmm3 +; SSE2-NEXT: pand %xmm3, %xmm0 +; SSE2-NEXT: pandn %xmm1, %xmm3 +; SSE2-NEXT: por %xmm3, %xmm0 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_ge_v8i16: +; SSE41: # BB#0: +; SSE41-NEXT: pmaxuw %xmm1, %xmm0 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_ge_v8i16: +; SSE42: # BB#0: +; SSE42-NEXT: pmaxuw %xmm1, %xmm0 +; SSE42-NEXT: retq +; +; AVX-LABEL: max_ge_v8i16: +; AVX: # BB#0: +; AVX-NEXT: vpmaxuw %xmm1, %xmm0, %xmm0 +; AVX-NEXT: retq + %1 = icmp uge <8 x i16> %a, %b + %2 = select <8 x i1> %1, <8 x i16> %a, <8 x i16> %b + ret <8 x i16> %2 +} + +define <16 x i16> @max_ge_v16i16(<16 x i16> %a, <16 x i16> %b) { +; SSE2-LABEL: max_ge_v16i16: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa %xmm3, %xmm4 +; SSE2-NEXT: psubusw %xmm1, %xmm4 +; SSE2-NEXT: pxor %xmm5, %xmm5 +; SSE2-NEXT: pcmpeqw %xmm5, %xmm4 +; SSE2-NEXT: movdqa %xmm2, %xmm6 +; SSE2-NEXT: psubusw %xmm0, %xmm6 +; SSE2-NEXT: pcmpeqw %xmm5, %xmm6 +; SSE2-NEXT: pand %xmm6, %xmm0 +; SSE2-NEXT: pandn %xmm2, %xmm6 +; SSE2-NEXT: por %xmm6, %xmm0 +; SSE2-NEXT: pand %xmm4, %xmm1 +; SSE2-NEXT: pandn %xmm3, %xmm4 +; SSE2-NEXT: por %xmm4, %xmm1 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_ge_v16i16: +; SSE41: # BB#0: +; SSE41-NEXT: pmaxuw %xmm2, %xmm0 +; SSE41-NEXT: pmaxuw %xmm3, %xmm1 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_ge_v16i16: +; SSE42: # BB#0: +; SSE42-NEXT: pmaxuw %xmm2, %xmm0 +; SSE42-NEXT: pmaxuw %xmm3, %xmm1 +; SSE42-NEXT: retq +; +; AVX1-LABEL: max_ge_v16i16: +; AVX1: # BB#0: +; AVX1-NEXT: vextractf128 $1, %ymm1, %xmm2 +; AVX1-NEXT: vextractf128 $1, %ymm0, %xmm3 +; AVX1-NEXT: vpmaxuw %xmm2, %xmm3, %xmm2 +; AVX1-NEXT: vpmaxuw %xmm1, %xmm0, %xmm0 +; AVX1-NEXT: vinsertf128 $1, %xmm2, %ymm0, %ymm0 +; AVX1-NEXT: retq +; +; AVX2-LABEL: max_ge_v16i16: +; AVX2: # BB#0: +; AVX2-NEXT: vpmaxuw %ymm1, %ymm0, %ymm0 +; AVX2-NEXT: retq +; +; AVX512-LABEL: max_ge_v16i16: +; AVX512: # BB#0: +; AVX512-NEXT: vpmaxuw %ymm1, %ymm0, %ymm0 +; AVX512-NEXT: retq + %1 = icmp uge <16 x i16> %a, %b + %2 = select <16 x i1> %1, <16 x i16> %a, <16 x i16> %b + ret <16 x i16> %2 +} + +define <16 x i8> @max_ge_v16i8(<16 x i8> %a, <16 x i8> %b) { +; SSE-LABEL: max_ge_v16i8: +; SSE: # BB#0: +; SSE-NEXT: pmaxub %xmm1, %xmm0 +; SSE-NEXT: retq +; +; AVX-LABEL: max_ge_v16i8: +; AVX: # BB#0: +; AVX-NEXT: vpmaxub %xmm1, %xmm0, %xmm0 +; AVX-NEXT: retq + %1 = icmp uge <16 x i8> %a, %b + %2 = select <16 x i1> %1, <16 x i8> %a, <16 x i8> %b + ret <16 x i8> %2 +} + +define <32 x i8> @max_ge_v32i8(<32 x i8> %a, <32 x i8> %b) { +; SSE-LABEL: max_ge_v32i8: +; SSE: # BB#0: +; SSE-NEXT: pmaxub %xmm2, %xmm0 +; SSE-NEXT: pmaxub %xmm3, %xmm1 +; SSE-NEXT: retq +; +; AVX1-LABEL: max_ge_v32i8: +; AVX1: # BB#0: +; AVX1-NEXT: vextractf128 $1, %ymm1, %xmm2 +; AVX1-NEXT: vextractf128 $1, %ymm0, %xmm3 +; AVX1-NEXT: vpmaxub %xmm2, %xmm3, %xmm2 +; AVX1-NEXT: vpmaxub %xmm1, %xmm0, %xmm0 +; AVX1-NEXT: vinsertf128 $1, %xmm2, %ymm0, %ymm0 +; AVX1-NEXT: retq +; +; AVX2-LABEL: max_ge_v32i8: +; AVX2: # BB#0: +; AVX2-NEXT: vpmaxub %ymm1, %ymm0, %ymm0 +; AVX2-NEXT: retq +; +; AVX512-LABEL: max_ge_v32i8: +; AVX512: # BB#0: +; AVX512-NEXT: vpmaxub %ymm1, %ymm0, %ymm0 +; AVX512-NEXT: retq + %1 = icmp uge <32 x i8> %a, %b + %2 = select <32 x i1> %1, <32 x i8> %a, <32 x i8> %b + ret <32 x i8> %2 +} + +; +; Unsigned Minimum (LT) +; + +define <2 x i64> @max_lt_v2i64(<2 x i64> %a, <2 x i64> %b) { +; SSE2-LABEL: max_lt_v2i64: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa {{.*#+}} xmm2 = [2147483648,2147483648,2147483648,2147483648] +; SSE2-NEXT: movdqa %xmm0, %xmm3 +; SSE2-NEXT: pxor %xmm2, %xmm3 +; SSE2-NEXT: pxor %xmm1, %xmm2 +; SSE2-NEXT: movdqa %xmm2, %xmm4 +; SSE2-NEXT: pcmpgtd %xmm3, %xmm4 +; SSE2-NEXT: pshufd {{.*#+}} xmm5 = xmm4[0,0,2,2] +; SSE2-NEXT: pcmpeqd %xmm3, %xmm2 +; SSE2-NEXT: pshufd {{.*#+}} xmm2 = xmm2[1,1,3,3] +; SSE2-NEXT: pand %xmm5, %xmm2 +; SSE2-NEXT: pshufd {{.*#+}} xmm3 = xmm4[1,1,3,3] +; SSE2-NEXT: por %xmm2, %xmm3 +; SSE2-NEXT: pand %xmm3, %xmm0 +; SSE2-NEXT: pandn %xmm1, %xmm3 +; SSE2-NEXT: por %xmm3, %xmm0 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_lt_v2i64: +; SSE41: # BB#0: +; SSE41-NEXT: movdqa %xmm0, %xmm2 +; SSE41-NEXT: movdqa {{.*#+}} xmm0 = [2147483648,2147483648,2147483648,2147483648] +; SSE41-NEXT: movdqa %xmm2, %xmm3 +; SSE41-NEXT: pxor %xmm0, %xmm3 +; SSE41-NEXT: pxor %xmm1, %xmm0 +; SSE41-NEXT: movdqa %xmm0, %xmm4 +; SSE41-NEXT: pcmpgtd %xmm3, %xmm4 +; SSE41-NEXT: pshufd {{.*#+}} xmm5 = xmm4[0,0,2,2] +; SSE41-NEXT: pcmpeqd %xmm3, %xmm0 +; SSE41-NEXT: pshufd {{.*#+}} xmm3 = xmm0[1,1,3,3] +; SSE41-NEXT: pand %xmm5, %xmm3 +; SSE41-NEXT: pshufd {{.*#+}} xmm0 = xmm4[1,1,3,3] +; SSE41-NEXT: por %xmm3, %xmm0 +; SSE41-NEXT: blendvpd %xmm2, %xmm1 +; SSE41-NEXT: movapd %xmm1, %xmm0 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_lt_v2i64: +; SSE42: # BB#0: +; SSE42-NEXT: movdqa %xmm0, %xmm2 +; SSE42-NEXT: movdqa {{.*#+}} xmm0 = [9223372036854775808,9223372036854775808] +; SSE42-NEXT: movdqa %xmm2, %xmm3 +; SSE42-NEXT: pxor %xmm0, %xmm3 +; SSE42-NEXT: pxor %xmm1, %xmm0 +; SSE42-NEXT: pcmpgtq %xmm3, %xmm0 +; SSE42-NEXT: blendvpd %xmm2, %xmm1 +; SSE42-NEXT: movapd %xmm1, %xmm0 +; SSE42-NEXT: retq +; +; AVX-LABEL: max_lt_v2i64: +; AVX: # BB#0: +; AVX-NEXT: vmovdqa {{.*#+}} xmm2 = [9223372036854775808,9223372036854775808] +; AVX-NEXT: vpxor %xmm2, %xmm0, %xmm3 +; AVX-NEXT: vpxor %xmm2, %xmm1, %xmm2 +; AVX-NEXT: vpcmpgtq %xmm3, %xmm2, %xmm2 +; AVX-NEXT: vblendvpd %xmm2, %xmm0, %xmm1, %xmm0 +; AVX-NEXT: retq + %1 = icmp ult <2 x i64> %a, %b + %2 = select <2 x i1> %1, <2 x i64> %a, <2 x i64> %b + ret <2 x i64> %2 +} + +define <4 x i64> @max_lt_v4i64(<4 x i64> %a, <4 x i64> %b) { +; SSE2-LABEL: max_lt_v4i64: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa {{.*#+}} xmm4 = [2147483648,2147483648,2147483648,2147483648] +; SSE2-NEXT: movdqa %xmm1, %xmm5 +; SSE2-NEXT: pxor %xmm4, %xmm5 +; SSE2-NEXT: movdqa %xmm3, %xmm6 +; SSE2-NEXT: pxor %xmm4, %xmm6 +; SSE2-NEXT: movdqa %xmm6, %xmm7 +; SSE2-NEXT: pcmpgtd %xmm5, %xmm7 +; SSE2-NEXT: pshufd {{.*#+}} xmm8 = xmm7[0,0,2,2] +; SSE2-NEXT: pcmpeqd %xmm5, %xmm6 +; SSE2-NEXT: pshufd {{.*#+}} xmm5 = xmm6[1,1,3,3] +; SSE2-NEXT: pand %xmm8, %xmm5 +; SSE2-NEXT: pshufd {{.*#+}} xmm6 = xmm7[1,1,3,3] +; SSE2-NEXT: por %xmm5, %xmm6 +; SSE2-NEXT: movdqa %xmm0, %xmm5 +; SSE2-NEXT: pxor %xmm4, %xmm5 +; SSE2-NEXT: pxor %xmm2, %xmm4 +; SSE2-NEXT: movdqa %xmm4, %xmm7 +; SSE2-NEXT: pcmpgtd %xmm5, %xmm7 +; SSE2-NEXT: pshufd {{.*#+}} xmm8 = xmm7[0,0,2,2] +; SSE2-NEXT: pcmpeqd %xmm5, %xmm4 +; SSE2-NEXT: pshufd {{.*#+}} xmm4 = xmm4[1,1,3,3] +; SSE2-NEXT: pand %xmm8, %xmm4 +; SSE2-NEXT: pshufd {{.*#+}} xmm5 = xmm7[1,1,3,3] +; SSE2-NEXT: por %xmm4, %xmm5 +; SSE2-NEXT: pand %xmm5, %xmm0 +; SSE2-NEXT: pandn %xmm2, %xmm5 +; SSE2-NEXT: por %xmm5, %xmm0 +; SSE2-NEXT: pand %xmm6, %xmm1 +; SSE2-NEXT: pandn %xmm3, %xmm6 +; SSE2-NEXT: por %xmm6, %xmm1 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_lt_v4i64: +; SSE41: # BB#0: +; SSE41-NEXT: movdqa %xmm0, %xmm8 +; SSE41-NEXT: movdqa {{.*#+}} xmm0 = [2147483648,2147483648,2147483648,2147483648] +; SSE41-NEXT: movdqa %xmm1, %xmm5 +; SSE41-NEXT: pxor %xmm0, %xmm5 +; SSE41-NEXT: movdqa %xmm3, %xmm6 +; SSE41-NEXT: pxor %xmm0, %xmm6 +; SSE41-NEXT: movdqa %xmm6, %xmm7 +; SSE41-NEXT: pcmpgtd %xmm5, %xmm7 +; SSE41-NEXT: pshufd {{.*#+}} xmm4 = xmm7[0,0,2,2] +; SSE41-NEXT: pcmpeqd %xmm5, %xmm6 +; SSE41-NEXT: pshufd {{.*#+}} xmm6 = xmm6[1,1,3,3] +; SSE41-NEXT: pand %xmm4, %xmm6 +; SSE41-NEXT: pshufd {{.*#+}} xmm5 = xmm7[1,1,3,3] +; SSE41-NEXT: por %xmm6, %xmm5 +; SSE41-NEXT: movdqa %xmm8, %xmm4 +; SSE41-NEXT: pxor %xmm0, %xmm4 +; SSE41-NEXT: pxor %xmm2, %xmm0 +; SSE41-NEXT: movdqa %xmm0, %xmm6 +; SSE41-NEXT: pcmpgtd %xmm4, %xmm6 +; SSE41-NEXT: pshufd {{.*#+}} xmm7 = xmm6[0,0,2,2] +; SSE41-NEXT: pcmpeqd %xmm4, %xmm0 +; SSE41-NEXT: pshufd {{.*#+}} xmm4 = xmm0[1,1,3,3] +; SSE41-NEXT: pand %xmm7, %xmm4 +; SSE41-NEXT: pshufd {{.*#+}} xmm0 = xmm6[1,1,3,3] +; SSE41-NEXT: por %xmm4, %xmm0 +; SSE41-NEXT: blendvpd %xmm8, %xmm2 +; SSE41-NEXT: movdqa %xmm5, %xmm0 +; SSE41-NEXT: blendvpd %xmm1, %xmm3 +; SSE41-NEXT: movapd %xmm2, %xmm0 +; SSE41-NEXT: movapd %xmm3, %xmm1 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_lt_v4i64: +; SSE42: # BB#0: +; SSE42-NEXT: movdqa %xmm0, %xmm4 +; SSE42-NEXT: movdqa {{.*#+}} xmm0 = [9223372036854775808,9223372036854775808] +; SSE42-NEXT: movdqa %xmm1, %xmm6 +; SSE42-NEXT: pxor %xmm0, %xmm6 +; SSE42-NEXT: movdqa %xmm3, %xmm5 +; SSE42-NEXT: pxor %xmm0, %xmm5 +; SSE42-NEXT: pcmpgtq %xmm6, %xmm5 +; SSE42-NEXT: movdqa %xmm4, %xmm6 +; SSE42-NEXT: pxor %xmm0, %xmm6 +; SSE42-NEXT: pxor %xmm2, %xmm0 +; SSE42-NEXT: pcmpgtq %xmm6, %xmm0 +; SSE42-NEXT: blendvpd %xmm4, %xmm2 +; SSE42-NEXT: movdqa %xmm5, %xmm0 +; SSE42-NEXT: blendvpd %xmm1, %xmm3 +; SSE42-NEXT: movapd %xmm2, %xmm0 +; SSE42-NEXT: movapd %xmm3, %xmm1 +; SSE42-NEXT: retq +; +; AVX1-LABEL: max_lt_v4i64: +; AVX1: # BB#0: +; AVX1-NEXT: vextractf128 $1, %ymm0, %xmm2 +; AVX1-NEXT: vmovaps {{.*#+}} xmm3 = [9223372036854775808,9223372036854775808] +; AVX1-NEXT: vxorps %xmm3, %xmm2, %xmm2 +; AVX1-NEXT: vextractf128 $1, %ymm1, %xmm4 +; AVX1-NEXT: vxorps %xmm3, %xmm4, %xmm4 +; AVX1-NEXT: vpcmpgtq %xmm2, %xmm4, %xmm2 +; AVX1-NEXT: vxorps %xmm3, %xmm0, %xmm4 +; AVX1-NEXT: vxorps %xmm3, %xmm1, %xmm3 +; AVX1-NEXT: vpcmpgtq %xmm4, %xmm3, %xmm3 +; AVX1-NEXT: vinsertf128 $1, %xmm2, %ymm3, %ymm2 +; AVX1-NEXT: vblendvpd %ymm2, %ymm0, %ymm1, %ymm0 +; AVX1-NEXT: retq +; +; AVX2-LABEL: max_lt_v4i64: +; AVX2: # BB#0: +; AVX2-NEXT: vpbroadcastq {{.*}}(%rip), %ymm2 +; AVX2-NEXT: vpxor %ymm2, %ymm0, %ymm3 +; AVX2-NEXT: vpxor %ymm2, %ymm1, %ymm2 +; AVX2-NEXT: vpcmpgtq %ymm3, %ymm2, %ymm2 +; AVX2-NEXT: vblendvpd %ymm2, %ymm0, %ymm1, %ymm0 +; AVX2-NEXT: retq +; +; AVX512-LABEL: max_lt_v4i64: +; AVX512: # BB#0: +; AVX512-NEXT: vpbroadcastq {{.*}}(%rip), %ymm2 +; AVX512-NEXT: vpxor %ymm2, %ymm0, %ymm3 +; AVX512-NEXT: vpxor %ymm2, %ymm1, %ymm2 +; AVX512-NEXT: vpcmpgtq %ymm3, %ymm2, %ymm2 +; AVX512-NEXT: vblendvpd %ymm2, %ymm0, %ymm1, %ymm0 +; AVX512-NEXT: retq + %1 = icmp ult <4 x i64> %a, %b + %2 = select <4 x i1> %1, <4 x i64> %a, <4 x i64> %b + ret <4 x i64> %2 +} + +define <4 x i32> @max_lt_v4i32(<4 x i32> %a, <4 x i32> %b) { +; SSE2-LABEL: max_lt_v4i32: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa {{.*#+}} xmm2 = [2147483648,2147483648,2147483648,2147483648] +; SSE2-NEXT: movdqa %xmm0, %xmm3 +; SSE2-NEXT: pxor %xmm2, %xmm3 +; SSE2-NEXT: pxor %xmm1, %xmm2 +; SSE2-NEXT: pcmpgtd %xmm3, %xmm2 +; SSE2-NEXT: pand %xmm2, %xmm0 +; SSE2-NEXT: pandn %xmm1, %xmm2 +; SSE2-NEXT: por %xmm2, %xmm0 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_lt_v4i32: +; SSE41: # BB#0: +; SSE41-NEXT: pminud %xmm1, %xmm0 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_lt_v4i32: +; SSE42: # BB#0: +; SSE42-NEXT: pminud %xmm1, %xmm0 +; SSE42-NEXT: retq +; +; AVX-LABEL: max_lt_v4i32: +; AVX: # BB#0: +; AVX-NEXT: vpminud %xmm1, %xmm0, %xmm0 +; AVX-NEXT: retq + %1 = icmp ult <4 x i32> %a, %b + %2 = select <4 x i1> %1, <4 x i32> %a, <4 x i32> %b + ret <4 x i32> %2 +} + +define <8 x i32> @max_lt_v8i32(<8 x i32> %a, <8 x i32> %b) { +; SSE2-LABEL: max_lt_v8i32: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa {{.*#+}} xmm4 = [2147483648,2147483648,2147483648,2147483648] +; SSE2-NEXT: movdqa %xmm1, %xmm5 +; SSE2-NEXT: pxor %xmm4, %xmm5 +; SSE2-NEXT: movdqa %xmm3, %xmm6 +; SSE2-NEXT: pxor %xmm4, %xmm6 +; SSE2-NEXT: pcmpgtd %xmm5, %xmm6 +; SSE2-NEXT: movdqa %xmm0, %xmm5 +; SSE2-NEXT: pxor %xmm4, %xmm5 +; SSE2-NEXT: pxor %xmm2, %xmm4 +; SSE2-NEXT: pcmpgtd %xmm5, %xmm4 +; SSE2-NEXT: pand %xmm4, %xmm0 +; SSE2-NEXT: pandn %xmm2, %xmm4 +; SSE2-NEXT: por %xmm4, %xmm0 +; SSE2-NEXT: pand %xmm6, %xmm1 +; SSE2-NEXT: pandn %xmm3, %xmm6 +; SSE2-NEXT: por %xmm6, %xmm1 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_lt_v8i32: +; SSE41: # BB#0: +; SSE41-NEXT: pminud %xmm2, %xmm0 +; SSE41-NEXT: pminud %xmm3, %xmm1 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_lt_v8i32: +; SSE42: # BB#0: +; SSE42-NEXT: pminud %xmm2, %xmm0 +; SSE42-NEXT: pminud %xmm3, %xmm1 +; SSE42-NEXT: retq +; +; AVX1-LABEL: max_lt_v8i32: +; AVX1: # BB#0: +; AVX1-NEXT: vextractf128 $1, %ymm1, %xmm2 +; AVX1-NEXT: vextractf128 $1, %ymm0, %xmm3 +; AVX1-NEXT: vpminud %xmm2, %xmm3, %xmm2 +; AVX1-NEXT: vpminud %xmm1, %xmm0, %xmm0 +; AVX1-NEXT: vinsertf128 $1, %xmm2, %ymm0, %ymm0 +; AVX1-NEXT: retq +; +; AVX2-LABEL: max_lt_v8i32: +; AVX2: # BB#0: +; AVX2-NEXT: vpminud %ymm1, %ymm0, %ymm0 +; AVX2-NEXT: retq +; +; AVX512-LABEL: max_lt_v8i32: +; AVX512: # BB#0: +; AVX512-NEXT: vpminud %ymm1, %ymm0, %ymm0 +; AVX512-NEXT: retq + %1 = icmp ult <8 x i32> %a, %b + %2 = select <8 x i1> %1, <8 x i32> %a, <8 x i32> %b + ret <8 x i32> %2 +} + +define <8 x i16> @max_lt_v8i16(<8 x i16> %a, <8 x i16> %b) { +; SSE2-LABEL: max_lt_v8i16: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa {{.*#+}} xmm2 = [32768,32768,32768,32768,32768,32768,32768,32768] +; SSE2-NEXT: movdqa %xmm0, %xmm3 +; SSE2-NEXT: pxor %xmm2, %xmm3 +; SSE2-NEXT: pxor %xmm1, %xmm2 +; SSE2-NEXT: pcmpgtw %xmm3, %xmm2 +; SSE2-NEXT: pand %xmm2, %xmm0 +; SSE2-NEXT: pandn %xmm1, %xmm2 +; SSE2-NEXT: por %xmm2, %xmm0 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_lt_v8i16: +; SSE41: # BB#0: +; SSE41-NEXT: pminuw %xmm1, %xmm0 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_lt_v8i16: +; SSE42: # BB#0: +; SSE42-NEXT: pminuw %xmm1, %xmm0 +; SSE42-NEXT: retq +; +; AVX-LABEL: max_lt_v8i16: +; AVX: # BB#0: +; AVX-NEXT: vpminuw %xmm1, %xmm0, %xmm0 +; AVX-NEXT: retq + %1 = icmp ult <8 x i16> %a, %b + %2 = select <8 x i1> %1, <8 x i16> %a, <8 x i16> %b + ret <8 x i16> %2 +} + +define <16 x i16> @max_lt_v16i16(<16 x i16> %a, <16 x i16> %b) { +; SSE2-LABEL: max_lt_v16i16: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa {{.*#+}} xmm4 = [32768,32768,32768,32768,32768,32768,32768,32768] +; SSE2-NEXT: movdqa %xmm1, %xmm5 +; SSE2-NEXT: pxor %xmm4, %xmm5 +; SSE2-NEXT: movdqa %xmm3, %xmm6 +; SSE2-NEXT: pxor %xmm4, %xmm6 +; SSE2-NEXT: pcmpgtw %xmm5, %xmm6 +; SSE2-NEXT: movdqa %xmm0, %xmm5 +; SSE2-NEXT: pxor %xmm4, %xmm5 +; SSE2-NEXT: pxor %xmm2, %xmm4 +; SSE2-NEXT: pcmpgtw %xmm5, %xmm4 +; SSE2-NEXT: pand %xmm4, %xmm0 +; SSE2-NEXT: pandn %xmm2, %xmm4 +; SSE2-NEXT: por %xmm4, %xmm0 +; SSE2-NEXT: pand %xmm6, %xmm1 +; SSE2-NEXT: pandn %xmm3, %xmm6 +; SSE2-NEXT: por %xmm6, %xmm1 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_lt_v16i16: +; SSE41: # BB#0: +; SSE41-NEXT: pminuw %xmm2, %xmm0 +; SSE41-NEXT: pminuw %xmm3, %xmm1 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_lt_v16i16: +; SSE42: # BB#0: +; SSE42-NEXT: pminuw %xmm2, %xmm0 +; SSE42-NEXT: pminuw %xmm3, %xmm1 +; SSE42-NEXT: retq +; +; AVX1-LABEL: max_lt_v16i16: +; AVX1: # BB#0: +; AVX1-NEXT: vextractf128 $1, %ymm1, %xmm2 +; AVX1-NEXT: vextractf128 $1, %ymm0, %xmm3 +; AVX1-NEXT: vpminuw %xmm2, %xmm3, %xmm2 +; AVX1-NEXT: vpminuw %xmm1, %xmm0, %xmm0 +; AVX1-NEXT: vinsertf128 $1, %xmm2, %ymm0, %ymm0 +; AVX1-NEXT: retq +; +; AVX2-LABEL: max_lt_v16i16: +; AVX2: # BB#0: +; AVX2-NEXT: vpminuw %ymm1, %ymm0, %ymm0 +; AVX2-NEXT: retq +; +; AVX512-LABEL: max_lt_v16i16: +; AVX512: # BB#0: +; AVX512-NEXT: vpminuw %ymm1, %ymm0, %ymm0 +; AVX512-NEXT: retq + %1 = icmp ult <16 x i16> %a, %b + %2 = select <16 x i1> %1, <16 x i16> %a, <16 x i16> %b + ret <16 x i16> %2 +} + +define <16 x i8> @max_lt_v16i8(<16 x i8> %a, <16 x i8> %b) { +; SSE-LABEL: max_lt_v16i8: +; SSE: # BB#0: +; SSE-NEXT: pminub %xmm1, %xmm0 +; SSE-NEXT: retq +; +; AVX-LABEL: max_lt_v16i8: +; AVX: # BB#0: +; AVX-NEXT: vpminub %xmm1, %xmm0, %xmm0 +; AVX-NEXT: retq + %1 = icmp ult <16 x i8> %a, %b + %2 = select <16 x i1> %1, <16 x i8> %a, <16 x i8> %b + ret <16 x i8> %2 +} + +define <32 x i8> @max_lt_v32i8(<32 x i8> %a, <32 x i8> %b) { +; SSE-LABEL: max_lt_v32i8: +; SSE: # BB#0: +; SSE-NEXT: pminub %xmm2, %xmm0 +; SSE-NEXT: pminub %xmm3, %xmm1 +; SSE-NEXT: retq +; +; AVX1-LABEL: max_lt_v32i8: +; AVX1: # BB#0: +; AVX1-NEXT: vextractf128 $1, %ymm1, %xmm2 +; AVX1-NEXT: vextractf128 $1, %ymm0, %xmm3 +; AVX1-NEXT: vpminub %xmm2, %xmm3, %xmm2 +; AVX1-NEXT: vpminub %xmm1, %xmm0, %xmm0 +; AVX1-NEXT: vinsertf128 $1, %xmm2, %ymm0, %ymm0 +; AVX1-NEXT: retq +; +; AVX2-LABEL: max_lt_v32i8: +; AVX2: # BB#0: +; AVX2-NEXT: vpminub %ymm1, %ymm0, %ymm0 +; AVX2-NEXT: retq +; +; AVX512-LABEL: max_lt_v32i8: +; AVX512: # BB#0: +; AVX512-NEXT: vpminub %ymm1, %ymm0, %ymm0 +; AVX512-NEXT: retq + %1 = icmp ult <32 x i8> %a, %b + %2 = select <32 x i1> %1, <32 x i8> %a, <32 x i8> %b + ret <32 x i8> %2 +} + +; +; Unsigned Minimum (LE) +; + +define <2 x i64> @max_le_v2i64(<2 x i64> %a, <2 x i64> %b) { +; SSE2-LABEL: max_le_v2i64: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa {{.*#+}} xmm2 = [2147483648,2147483648,2147483648,2147483648] +; SSE2-NEXT: movdqa %xmm1, %xmm3 +; SSE2-NEXT: pxor %xmm2, %xmm3 +; SSE2-NEXT: pxor %xmm0, %xmm2 +; SSE2-NEXT: movdqa %xmm2, %xmm4 +; SSE2-NEXT: pcmpgtd %xmm3, %xmm4 +; SSE2-NEXT: pshufd {{.*#+}} xmm5 = xmm4[0,0,2,2] +; SSE2-NEXT: pcmpeqd %xmm3, %xmm2 +; SSE2-NEXT: pshufd {{.*#+}} xmm2 = xmm2[1,1,3,3] +; SSE2-NEXT: pand %xmm5, %xmm2 +; SSE2-NEXT: pshufd {{.*#+}} xmm3 = xmm4[1,1,3,3] +; SSE2-NEXT: por %xmm2, %xmm3 +; SSE2-NEXT: pcmpeqd %xmm2, %xmm2 +; SSE2-NEXT: pxor %xmm3, %xmm2 +; SSE2-NEXT: pandn %xmm0, %xmm3 +; SSE2-NEXT: pandn %xmm1, %xmm2 +; SSE2-NEXT: por %xmm3, %xmm2 +; SSE2-NEXT: movdqa %xmm2, %xmm0 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_le_v2i64: +; SSE41: # BB#0: +; SSE41-NEXT: movdqa %xmm0, %xmm2 +; SSE41-NEXT: movdqa {{.*#+}} xmm0 = [2147483648,2147483648,2147483648,2147483648] +; SSE41-NEXT: movdqa %xmm1, %xmm3 +; SSE41-NEXT: pxor %xmm0, %xmm3 +; SSE41-NEXT: pxor %xmm2, %xmm0 +; SSE41-NEXT: movdqa %xmm0, %xmm4 +; SSE41-NEXT: pcmpgtd %xmm3, %xmm4 +; SSE41-NEXT: pshufd {{.*#+}} xmm5 = xmm4[0,0,2,2] +; SSE41-NEXT: pcmpeqd %xmm3, %xmm0 +; SSE41-NEXT: pshufd {{.*#+}} xmm0 = xmm0[1,1,3,3] +; SSE41-NEXT: pand %xmm5, %xmm0 +; SSE41-NEXT: pshufd {{.*#+}} xmm3 = xmm4[1,1,3,3] +; SSE41-NEXT: por %xmm0, %xmm3 +; SSE41-NEXT: pcmpeqd %xmm0, %xmm0 +; SSE41-NEXT: pxor %xmm3, %xmm0 +; SSE41-NEXT: blendvpd %xmm2, %xmm1 +; SSE41-NEXT: movapd %xmm1, %xmm0 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_le_v2i64: +; SSE42: # BB#0: +; SSE42-NEXT: movdqa %xmm0, %xmm2 +; SSE42-NEXT: movdqa {{.*#+}} xmm3 = [9223372036854775808,9223372036854775808] +; SSE42-NEXT: movdqa %xmm1, %xmm0 +; SSE42-NEXT: pxor %xmm3, %xmm0 +; SSE42-NEXT: pxor %xmm2, %xmm3 +; SSE42-NEXT: pcmpgtq %xmm0, %xmm3 +; SSE42-NEXT: pcmpeqd %xmm0, %xmm0 +; SSE42-NEXT: pxor %xmm3, %xmm0 +; SSE42-NEXT: blendvpd %xmm2, %xmm1 +; SSE42-NEXT: movapd %xmm1, %xmm0 +; SSE42-NEXT: retq +; +; AVX-LABEL: max_le_v2i64: +; AVX: # BB#0: +; AVX-NEXT: vmovdqa {{.*#+}} xmm2 = [9223372036854775808,9223372036854775808] +; AVX-NEXT: vpxor %xmm2, %xmm1, %xmm3 +; AVX-NEXT: vpxor %xmm2, %xmm0, %xmm2 +; AVX-NEXT: vpcmpgtq %xmm3, %xmm2, %xmm2 +; AVX-NEXT: vpcmpeqd %xmm3, %xmm3, %xmm3 +; AVX-NEXT: vpxor %xmm3, %xmm2, %xmm2 +; AVX-NEXT: vblendvpd %xmm2, %xmm0, %xmm1, %xmm0 +; AVX-NEXT: retq + %1 = icmp ule <2 x i64> %a, %b + %2 = select <2 x i1> %1, <2 x i64> %a, <2 x i64> %b + ret <2 x i64> %2 +} + +define <4 x i64> @max_le_v4i64(<4 x i64> %a, <4 x i64> %b) { +; SSE2-LABEL: max_le_v4i64: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa {{.*#+}} xmm7 = [2147483648,2147483648,2147483648,2147483648] +; SSE2-NEXT: movdqa %xmm3, %xmm4 +; SSE2-NEXT: pxor %xmm7, %xmm4 +; SSE2-NEXT: movdqa %xmm1, %xmm5 +; SSE2-NEXT: pxor %xmm7, %xmm5 +; SSE2-NEXT: movdqa %xmm5, %xmm6 +; SSE2-NEXT: pcmpgtd %xmm4, %xmm6 +; SSE2-NEXT: pshufd {{.*#+}} xmm8 = xmm6[0,0,2,2] +; SSE2-NEXT: pcmpeqd %xmm4, %xmm5 +; SSE2-NEXT: pshufd {{.*#+}} xmm4 = xmm5[1,1,3,3] +; SSE2-NEXT: pand %xmm8, %xmm4 +; SSE2-NEXT: pshufd {{.*#+}} xmm8 = xmm6[1,1,3,3] +; SSE2-NEXT: por %xmm4, %xmm8 +; SSE2-NEXT: pcmpeqd %xmm4, %xmm4 +; SSE2-NEXT: movdqa %xmm8, %xmm9 +; SSE2-NEXT: pxor %xmm4, %xmm9 +; SSE2-NEXT: movdqa %xmm2, %xmm6 +; SSE2-NEXT: pxor %xmm7, %xmm6 +; SSE2-NEXT: pxor %xmm0, %xmm7 +; SSE2-NEXT: movdqa %xmm7, %xmm5 +; SSE2-NEXT: pcmpgtd %xmm6, %xmm5 +; SSE2-NEXT: pshufd {{.*#+}} xmm10 = xmm5[0,0,2,2] +; SSE2-NEXT: pcmpeqd %xmm6, %xmm7 +; SSE2-NEXT: pshufd {{.*#+}} xmm6 = xmm7[1,1,3,3] +; SSE2-NEXT: pand %xmm10, %xmm6 +; SSE2-NEXT: pshufd {{.*#+}} xmm5 = xmm5[1,1,3,3] +; SSE2-NEXT: por %xmm6, %xmm5 +; SSE2-NEXT: pxor %xmm5, %xmm4 +; SSE2-NEXT: pandn %xmm0, %xmm5 +; SSE2-NEXT: pandn %xmm2, %xmm4 +; SSE2-NEXT: por %xmm5, %xmm4 +; SSE2-NEXT: pandn %xmm1, %xmm8 +; SSE2-NEXT: pandn %xmm3, %xmm9 +; SSE2-NEXT: por %xmm8, %xmm9 +; SSE2-NEXT: movdqa %xmm4, %xmm0 +; SSE2-NEXT: movdqa %xmm9, %xmm1 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_le_v4i64: +; SSE41: # BB#0: +; SSE41-NEXT: movdqa %xmm0, %xmm8 +; SSE41-NEXT: movdqa {{.*#+}} xmm0 = [2147483648,2147483648,2147483648,2147483648] +; SSE41-NEXT: movdqa %xmm3, %xmm5 +; SSE41-NEXT: pxor %xmm0, %xmm5 +; SSE41-NEXT: movdqa %xmm1, %xmm6 +; SSE41-NEXT: pxor %xmm0, %xmm6 +; SSE41-NEXT: movdqa %xmm6, %xmm7 +; SSE41-NEXT: pcmpgtd %xmm5, %xmm7 +; SSE41-NEXT: pshufd {{.*#+}} xmm4 = xmm7[0,0,2,2] +; SSE41-NEXT: pcmpeqd %xmm5, %xmm6 +; SSE41-NEXT: pshufd {{.*#+}} xmm6 = xmm6[1,1,3,3] +; SSE41-NEXT: pand %xmm4, %xmm6 +; SSE41-NEXT: pshufd {{.*#+}} xmm5 = xmm7[1,1,3,3] +; SSE41-NEXT: por %xmm6, %xmm5 +; SSE41-NEXT: pcmpeqd %xmm9, %xmm9 +; SSE41-NEXT: pxor %xmm9, %xmm5 +; SSE41-NEXT: movdqa %xmm2, %xmm6 +; SSE41-NEXT: pxor %xmm0, %xmm6 +; SSE41-NEXT: pxor %xmm8, %xmm0 +; SSE41-NEXT: movdqa %xmm0, %xmm7 +; SSE41-NEXT: pcmpgtd %xmm6, %xmm7 +; SSE41-NEXT: pshufd {{.*#+}} xmm4 = xmm7[0,0,2,2] +; SSE41-NEXT: pcmpeqd %xmm6, %xmm0 +; SSE41-NEXT: pshufd {{.*#+}} xmm6 = xmm0[1,1,3,3] +; SSE41-NEXT: pand %xmm4, %xmm6 +; SSE41-NEXT: pshufd {{.*#+}} xmm0 = xmm7[1,1,3,3] +; SSE41-NEXT: por %xmm6, %xmm0 +; SSE41-NEXT: pxor %xmm9, %xmm0 +; SSE41-NEXT: blendvpd %xmm8, %xmm2 +; SSE41-NEXT: movdqa %xmm5, %xmm0 +; SSE41-NEXT: blendvpd %xmm1, %xmm3 +; SSE41-NEXT: movapd %xmm2, %xmm0 +; SSE41-NEXT: movapd %xmm3, %xmm1 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_le_v4i64: +; SSE42: # BB#0: +; SSE42-NEXT: movdqa %xmm0, %xmm4 +; SSE42-NEXT: movdqa {{.*#+}} xmm0 = [9223372036854775808,9223372036854775808] +; SSE42-NEXT: movdqa %xmm3, %xmm6 +; SSE42-NEXT: pxor %xmm0, %xmm6 +; SSE42-NEXT: movdqa %xmm1, %xmm5 +; SSE42-NEXT: pxor %xmm0, %xmm5 +; SSE42-NEXT: pcmpgtq %xmm6, %xmm5 +; SSE42-NEXT: pcmpeqd %xmm6, %xmm6 +; SSE42-NEXT: pxor %xmm6, %xmm5 +; SSE42-NEXT: movdqa %xmm2, %xmm7 +; SSE42-NEXT: pxor %xmm0, %xmm7 +; SSE42-NEXT: pxor %xmm4, %xmm0 +; SSE42-NEXT: pcmpgtq %xmm7, %xmm0 +; SSE42-NEXT: pxor %xmm6, %xmm0 +; SSE42-NEXT: blendvpd %xmm4, %xmm2 +; SSE42-NEXT: movdqa %xmm5, %xmm0 +; SSE42-NEXT: blendvpd %xmm1, %xmm3 +; SSE42-NEXT: movapd %xmm2, %xmm0 +; SSE42-NEXT: movapd %xmm3, %xmm1 +; SSE42-NEXT: retq +; +; AVX1-LABEL: max_le_v4i64: +; AVX1: # BB#0: +; AVX1-NEXT: vextractf128 $1, %ymm1, %xmm2 +; AVX1-NEXT: vmovaps {{.*#+}} xmm3 = [9223372036854775808,9223372036854775808] +; AVX1-NEXT: vxorps %xmm3, %xmm2, %xmm2 +; AVX1-NEXT: vextractf128 $1, %ymm0, %xmm4 +; AVX1-NEXT: vxorps %xmm3, %xmm4, %xmm4 +; AVX1-NEXT: vpcmpgtq %xmm2, %xmm4, %xmm2 +; AVX1-NEXT: vpcmpeqd %xmm4, %xmm4, %xmm4 +; AVX1-NEXT: vpxor %xmm4, %xmm2, %xmm2 +; AVX1-NEXT: vxorps %xmm3, %xmm1, %xmm5 +; AVX1-NEXT: vxorps %xmm3, %xmm0, %xmm3 +; AVX1-NEXT: vpcmpgtq %xmm5, %xmm3, %xmm3 +; AVX1-NEXT: vpxor %xmm4, %xmm3, %xmm3 +; AVX1-NEXT: vinsertf128 $1, %xmm2, %ymm3, %ymm2 +; AVX1-NEXT: vblendvpd %ymm2, %ymm0, %ymm1, %ymm0 +; AVX1-NEXT: retq +; +; AVX2-LABEL: max_le_v4i64: +; AVX2: # BB#0: +; AVX2-NEXT: vpbroadcastq {{.*}}(%rip), %ymm2 +; AVX2-NEXT: vpxor %ymm2, %ymm1, %ymm3 +; AVX2-NEXT: vpxor %ymm2, %ymm0, %ymm2 +; AVX2-NEXT: vpcmpgtq %ymm3, %ymm2, %ymm2 +; AVX2-NEXT: vpcmpeqd %ymm3, %ymm3, %ymm3 +; AVX2-NEXT: vpxor %ymm3, %ymm2, %ymm2 +; AVX2-NEXT: vblendvpd %ymm2, %ymm0, %ymm1, %ymm0 +; AVX2-NEXT: retq +; +; AVX512-LABEL: max_le_v4i64: +; AVX512: # BB#0: +; AVX512-NEXT: vpbroadcastq {{.*}}(%rip), %ymm2 +; AVX512-NEXT: vpxor %ymm2, %ymm1, %ymm3 +; AVX512-NEXT: vpxor %ymm2, %ymm0, %ymm2 +; AVX512-NEXT: vpcmpgtq %ymm3, %ymm2, %ymm2 +; AVX512-NEXT: vpcmpeqd %ymm3, %ymm3, %ymm3 +; AVX512-NEXT: vpxor %ymm3, %ymm2, %ymm2 +; AVX512-NEXT: vblendvpd %ymm2, %ymm0, %ymm1, %ymm0 +; AVX512-NEXT: retq + %1 = icmp ule <4 x i64> %a, %b + %2 = select <4 x i1> %1, <4 x i64> %a, <4 x i64> %b + ret <4 x i64> %2 +} + +define <4 x i32> @max_le_v4i32(<4 x i32> %a, <4 x i32> %b) { +; SSE2-LABEL: max_le_v4i32: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa {{.*#+}} xmm3 = [2147483648,2147483648,2147483648,2147483648] +; SSE2-NEXT: movdqa %xmm1, %xmm2 +; SSE2-NEXT: pxor %xmm3, %xmm2 +; SSE2-NEXT: pxor %xmm0, %xmm3 +; SSE2-NEXT: pcmpgtd %xmm2, %xmm3 +; SSE2-NEXT: pcmpeqd %xmm2, %xmm2 +; SSE2-NEXT: pxor %xmm3, %xmm2 +; SSE2-NEXT: pandn %xmm0, %xmm3 +; SSE2-NEXT: pandn %xmm1, %xmm2 +; SSE2-NEXT: por %xmm3, %xmm2 +; SSE2-NEXT: movdqa %xmm2, %xmm0 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_le_v4i32: +; SSE41: # BB#0: +; SSE41-NEXT: pminud %xmm1, %xmm0 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_le_v4i32: +; SSE42: # BB#0: +; SSE42-NEXT: pminud %xmm1, %xmm0 +; SSE42-NEXT: retq +; +; AVX-LABEL: max_le_v4i32: +; AVX: # BB#0: +; AVX-NEXT: vpminud %xmm1, %xmm0, %xmm0 +; AVX-NEXT: retq + %1 = icmp ule <4 x i32> %a, %b + %2 = select <4 x i1> %1, <4 x i32> %a, <4 x i32> %b + ret <4 x i32> %2 +} + +define <8 x i32> @max_le_v8i32(<8 x i32> %a, <8 x i32> %b) { +; SSE2-LABEL: max_le_v8i32: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa {{.*#+}} xmm6 = [2147483648,2147483648,2147483648,2147483648] +; SSE2-NEXT: movdqa %xmm3, %xmm4 +; SSE2-NEXT: pxor %xmm6, %xmm4 +; SSE2-NEXT: movdqa %xmm1, %xmm7 +; SSE2-NEXT: pxor %xmm6, %xmm7 +; SSE2-NEXT: pcmpgtd %xmm4, %xmm7 +; SSE2-NEXT: pcmpeqd %xmm4, %xmm4 +; SSE2-NEXT: movdqa %xmm7, %xmm5 +; SSE2-NEXT: pxor %xmm4, %xmm5 +; SSE2-NEXT: movdqa %xmm2, %xmm8 +; SSE2-NEXT: pxor %xmm6, %xmm8 +; SSE2-NEXT: pxor %xmm0, %xmm6 +; SSE2-NEXT: pcmpgtd %xmm8, %xmm6 +; SSE2-NEXT: pxor %xmm6, %xmm4 +; SSE2-NEXT: pandn %xmm0, %xmm6 +; SSE2-NEXT: pandn %xmm2, %xmm4 +; SSE2-NEXT: por %xmm6, %xmm4 +; SSE2-NEXT: pandn %xmm1, %xmm7 +; SSE2-NEXT: pandn %xmm3, %xmm5 +; SSE2-NEXT: por %xmm7, %xmm5 +; SSE2-NEXT: movdqa %xmm4, %xmm0 +; SSE2-NEXT: movdqa %xmm5, %xmm1 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_le_v8i32: +; SSE41: # BB#0: +; SSE41-NEXT: pminud %xmm2, %xmm0 +; SSE41-NEXT: pminud %xmm3, %xmm1 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_le_v8i32: +; SSE42: # BB#0: +; SSE42-NEXT: pminud %xmm2, %xmm0 +; SSE42-NEXT: pminud %xmm3, %xmm1 +; SSE42-NEXT: retq +; +; AVX1-LABEL: max_le_v8i32: +; AVX1: # BB#0: +; AVX1-NEXT: vextractf128 $1, %ymm1, %xmm2 +; AVX1-NEXT: vextractf128 $1, %ymm0, %xmm3 +; AVX1-NEXT: vpminud %xmm2, %xmm3, %xmm2 +; AVX1-NEXT: vpminud %xmm1, %xmm0, %xmm0 +; AVX1-NEXT: vinsertf128 $1, %xmm2, %ymm0, %ymm0 +; AVX1-NEXT: retq +; +; AVX2-LABEL: max_le_v8i32: +; AVX2: # BB#0: +; AVX2-NEXT: vpminud %ymm1, %ymm0, %ymm0 +; AVX2-NEXT: retq +; +; AVX512-LABEL: max_le_v8i32: +; AVX512: # BB#0: +; AVX512-NEXT: vpminud %ymm1, %ymm0, %ymm0 +; AVX512-NEXT: retq + %1 = icmp ule <8 x i32> %a, %b + %2 = select <8 x i1> %1, <8 x i32> %a, <8 x i32> %b + ret <8 x i32> %2 +} + +define <8 x i16> @max_le_v8i16(<8 x i16> %a, <8 x i16> %b) { +; SSE2-LABEL: max_le_v8i16: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa %xmm0, %xmm2 +; SSE2-NEXT: psubusw %xmm1, %xmm2 +; SSE2-NEXT: pxor %xmm3, %xmm3 +; SSE2-NEXT: pcmpeqw %xmm2, %xmm3 +; SSE2-NEXT: pand %xmm3, %xmm0 +; SSE2-NEXT: pandn %xmm1, %xmm3 +; SSE2-NEXT: por %xmm3, %xmm0 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_le_v8i16: +; SSE41: # BB#0: +; SSE41-NEXT: pminuw %xmm1, %xmm0 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_le_v8i16: +; SSE42: # BB#0: +; SSE42-NEXT: pminuw %xmm1, %xmm0 +; SSE42-NEXT: retq +; +; AVX-LABEL: max_le_v8i16: +; AVX: # BB#0: +; AVX-NEXT: vpminuw %xmm1, %xmm0, %xmm0 +; AVX-NEXT: retq + %1 = icmp ule <8 x i16> %a, %b + %2 = select <8 x i1> %1, <8 x i16> %a, <8 x i16> %b + ret <8 x i16> %2 +} + +define <16 x i16> @max_le_v16i16(<16 x i16> %a, <16 x i16> %b) { +; SSE2-LABEL: max_le_v16i16: +; SSE2: # BB#0: +; SSE2-NEXT: movdqa %xmm1, %xmm4 +; SSE2-NEXT: psubusw %xmm3, %xmm4 +; SSE2-NEXT: pxor %xmm6, %xmm6 +; SSE2-NEXT: pcmpeqw %xmm6, %xmm4 +; SSE2-NEXT: movdqa %xmm0, %xmm5 +; SSE2-NEXT: psubusw %xmm2, %xmm5 +; SSE2-NEXT: pcmpeqw %xmm6, %xmm5 +; SSE2-NEXT: pand %xmm5, %xmm0 +; SSE2-NEXT: pandn %xmm2, %xmm5 +; SSE2-NEXT: por %xmm0, %xmm5 +; SSE2-NEXT: pand %xmm4, %xmm1 +; SSE2-NEXT: pandn %xmm3, %xmm4 +; SSE2-NEXT: por %xmm1, %xmm4 +; SSE2-NEXT: movdqa %xmm5, %xmm0 +; SSE2-NEXT: movdqa %xmm4, %xmm1 +; SSE2-NEXT: retq +; +; SSE41-LABEL: max_le_v16i16: +; SSE41: # BB#0: +; SSE41-NEXT: pminuw %xmm2, %xmm0 +; SSE41-NEXT: pminuw %xmm3, %xmm1 +; SSE41-NEXT: retq +; +; SSE42-LABEL: max_le_v16i16: +; SSE42: # BB#0: +; SSE42-NEXT: pminuw %xmm2, %xmm0 +; SSE42-NEXT: pminuw %xmm3, %xmm1 +; SSE42-NEXT: retq +; +; AVX1-LABEL: max_le_v16i16: +; AVX1: # BB#0: +; AVX1-NEXT: vextractf128 $1, %ymm1, %xmm2 +; AVX1-NEXT: vextractf128 $1, %ymm0, %xmm3 +; AVX1-NEXT: vpminuw %xmm2, %xmm3, %xmm2 +; AVX1-NEXT: vpminuw %xmm1, %xmm0, %xmm0 +; AVX1-NEXT: vinsertf128 $1, %xmm2, %ymm0, %ymm0 +; AVX1-NEXT: retq +; +; AVX2-LABEL: max_le_v16i16: +; AVX2: # BB#0: +; AVX2-NEXT: vpminuw %ymm1, %ymm0, %ymm0 +; AVX2-NEXT: retq +; +; AVX512-LABEL: max_le_v16i16: +; AVX512: # BB#0: +; AVX512-NEXT: vpminuw %ymm1, %ymm0, %ymm0 +; AVX512-NEXT: retq + %1 = icmp ule <16 x i16> %a, %b + %2 = select <16 x i1> %1, <16 x i16> %a, <16 x i16> %b + ret <16 x i16> %2 +} + +define <16 x i8> @max_le_v16i8(<16 x i8> %a, <16 x i8> %b) { +; SSE-LABEL: max_le_v16i8: +; SSE: # BB#0: +; SSE-NEXT: pminub %xmm1, %xmm0 +; SSE-NEXT: retq +; +; AVX-LABEL: max_le_v16i8: +; AVX: # BB#0: +; AVX-NEXT: vpminub %xmm1, %xmm0, %xmm0 +; AVX-NEXT: retq + %1 = icmp ule <16 x i8> %a, %b + %2 = select <16 x i1> %1, <16 x i8> %a, <16 x i8> %b + ret <16 x i8> %2 +} + +define <32 x i8> @max_le_v32i8(<32 x i8> %a, <32 x i8> %b) { +; SSE-LABEL: max_le_v32i8: +; SSE: # BB#0: +; SSE-NEXT: pminub %xmm2, %xmm0 +; SSE-NEXT: pminub %xmm3, %xmm1 +; SSE-NEXT: retq +; +; AVX1-LABEL: max_le_v32i8: +; AVX1: # BB#0: +; AVX1-NEXT: vextractf128 $1, %ymm1, %xmm2 +; AVX1-NEXT: vextractf128 $1, %ymm0, %xmm3 +; AVX1-NEXT: vpminub %xmm2, %xmm3, %xmm2 +; AVX1-NEXT: vpminub %xmm1, %xmm0, %xmm0 +; AVX1-NEXT: vinsertf128 $1, %xmm2, %ymm0, %ymm0 +; AVX1-NEXT: retq +; +; AVX2-LABEL: max_le_v32i8: +; AVX2: # BB#0: +; AVX2-NEXT: vpminub %ymm1, %ymm0, %ymm0 +; AVX2-NEXT: retq +; +; AVX512-LABEL: max_le_v32i8: +; AVX512: # BB#0: +; AVX512-NEXT: vpminub %ymm1, %ymm0, %ymm0 +; AVX512-NEXT: retq + %1 = icmp ule <32 x i8> %a, %b + %2 = select <32 x i1> %1, <32 x i8> %a, <32 x i8> %b + ret <32 x i8> %2 +}