From: Rafael Espindola Date: Thu, 25 May 2006 11:00:18 +0000 (+0000) Subject: port the ARM backend to use ISD::CALL instead of LowerCallTo X-Git-Url: http://plrg.eecs.uci.edu/git/?a=commitdiff_plain;h=c3c1a86aa0fe3ccda2de383330b90b77aaccd710;p=oota-llvm.git port the ARM backend to use ISD::CALL instead of LowerCallTo git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@28469 91177308-0d34-0410-b5e6-96231b3b80d8 --- diff --git a/lib/Target/ARM/ARMISelDAGToDAG.cpp b/lib/Target/ARM/ARMISelDAGToDAG.cpp index e4e99db391b..54c7101e408 100644 --- a/lib/Target/ARM/ARMISelDAGToDAG.cpp +++ b/lib/Target/ARM/ARMISelDAGToDAG.cpp @@ -40,13 +40,6 @@ namespace { public: ARMTargetLowering(TargetMachine &TM); virtual SDOperand LowerOperation(SDOperand Op, SelectionDAG &DAG); - - virtual std::pair - LowerCallTo(SDOperand Chain, const Type *RetTy, bool isVarArg, - unsigned CC, - bool isTailCall, SDOperand Callee, ArgListTy &Args, - SelectionDAG &DAG); - }; } @@ -56,11 +49,7 @@ ARMTargetLowering::ARMTargetLowering(TargetMachine &TM) setOperationAction(ISD::RET, MVT::Other, Custom); } -std::pair -ARMTargetLowering::LowerCallTo(SDOperand Chain, const Type *RetTy, - bool isVarArg, unsigned CC, - bool isTailCall, SDOperand Callee, - ArgListTy &Args, SelectionDAG &DAG) { +static SDOperand LowerCALL(SDOperand Op, SelectionDAG &DAG) { assert(0 && "Not implemented"); abort(); } @@ -127,6 +116,8 @@ SDOperand ARMTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) { abort(); case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG); + case ISD::CALL: + return LowerCALL(Op, DAG); case ISD::RET: return LowerRET(Op, DAG); }