From: Chris Lattner Date: Thu, 21 Nov 2002 22:49:20 +0000 (+0000) Subject: Don't add implicit operands X-Git-Url: http://plrg.eecs.uci.edu/git/?a=commitdiff_plain;h=3a9a693987e5177f716352e33278e89a2a6bcc59;p=oota-llvm.git Don't add implicit operands git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@4817 91177308-0d34-0410-b5e6-96231b3b80d8 --- diff --git a/lib/Target/X86/InstSelectSimple.cpp b/lib/Target/X86/InstSelectSimple.cpp index 978bbc71a9b..3f7a2567ce4 100644 --- a/lib/Target/X86/InstSelectSimple.cpp +++ b/lib/Target/X86/InstSelectSimple.cpp @@ -225,12 +225,12 @@ void ISel::visitSetCCInst(SetCondInst &I, unsigned OpNum) { // FIXME: assuming var1, var2 are in memory, if not, spill to // stack first case cFloat: // Floats - BuildMI (BB, X86::FLDr4, 1, X86::NoReg).addReg (reg1); - BuildMI (BB, X86::FLDr4, 1, X86::NoReg).addReg (reg2); + BuildMI (BB, X86::FLDr4, 1).addReg (reg1); + BuildMI (BB, X86::FLDr4, 1).addReg (reg2); break; case cDouble: // Doubles - BuildMI (BB, X86::FLDr8, 1, X86::NoReg).addReg (reg1); - BuildMI (BB, X86::FLDr8, 1, X86::NoReg).addReg (reg2); + BuildMI (BB, X86::FLDr8, 1).addReg (reg1); + BuildMI (BB, X86::FLDr8, 1).addReg (reg2); break; case cLong: default: @@ -522,7 +522,7 @@ void ISel::visitShiftInst (ShiftInst &I) { const unsigned *OpTab = // Figure out the operand table to use NonConstantOperand[isLeftShift*2+isOperandSigned]; - BuildMI(BB, OpTab[OperandClass], 2, DestReg).addReg(Op0r).addReg(X86::CL); + BuildMI(BB, OpTab[OperandClass], 1, DestReg).addReg(Op0r); } } diff --git a/lib/Target/X86/X86ISelSimple.cpp b/lib/Target/X86/X86ISelSimple.cpp index 978bbc71a9b..3f7a2567ce4 100644 --- a/lib/Target/X86/X86ISelSimple.cpp +++ b/lib/Target/X86/X86ISelSimple.cpp @@ -225,12 +225,12 @@ void ISel::visitSetCCInst(SetCondInst &I, unsigned OpNum) { // FIXME: assuming var1, var2 are in memory, if not, spill to // stack first case cFloat: // Floats - BuildMI (BB, X86::FLDr4, 1, X86::NoReg).addReg (reg1); - BuildMI (BB, X86::FLDr4, 1, X86::NoReg).addReg (reg2); + BuildMI (BB, X86::FLDr4, 1).addReg (reg1); + BuildMI (BB, X86::FLDr4, 1).addReg (reg2); break; case cDouble: // Doubles - BuildMI (BB, X86::FLDr8, 1, X86::NoReg).addReg (reg1); - BuildMI (BB, X86::FLDr8, 1, X86::NoReg).addReg (reg2); + BuildMI (BB, X86::FLDr8, 1).addReg (reg1); + BuildMI (BB, X86::FLDr8, 1).addReg (reg2); break; case cLong: default: @@ -522,7 +522,7 @@ void ISel::visitShiftInst (ShiftInst &I) { const unsigned *OpTab = // Figure out the operand table to use NonConstantOperand[isLeftShift*2+isOperandSigned]; - BuildMI(BB, OpTab[OperandClass], 2, DestReg).addReg(Op0r).addReg(X86::CL); + BuildMI(BB, OpTab[OperandClass], 1, DestReg).addReg(Op0r); } }